blob: 3bf11f78c8e512a7cdd6a3008f3c20ecceab4e69 [file] [log] [blame]
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +05301/*
2 * Universal Flash Storage Host controller driver
3 *
4 * This code is based on drivers/scsi/ufs/ufshci.h
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +05305 * Copyright (C) 2011-2013 Samsung India Software Operations
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +05306 *
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +05307 * Authors:
8 * Santosh Yaraganavi <santosh.sy@samsung.com>
9 * Vinayak Holikatti <h.vinayak@samsung.com>
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053010 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version 2
14 * of the License, or (at your option) any later version.
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +053015 * See the COPYING file in the top-level directory or visit
16 * <http://www.gnu.org/licenses/gpl-2.0.html>
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053017 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
Vinayak Holikatti3b1d0582013-02-25 21:44:32 +053023 * This program is provided "AS IS" and "WITH ALL FAULTS" and
24 * without warranty of any kind. You are solely responsible for
25 * determining the appropriateness of using and distributing
26 * the program and assume all risks associated with your exercise
27 * of rights with respect to the program, including but not limited
28 * to infringement of third party rights, the risks and costs of
29 * program errors, damage to or loss of data, programs or equipment,
30 * and unavailability or interruption of operations. Under no
31 * circumstances will the contributor of this Program be liable for
32 * any damages of any kind arising from your use or distribution of
33 * this program.
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053034 */
35
36#ifndef _UFSHCI_H
37#define _UFSHCI_H
38
39enum {
40 TASK_REQ_UPIU_SIZE_DWORDS = 8,
41 TASK_RSP_UPIU_SIZE_DWORDS = 8,
Dolev Raviv68078d52013-07-30 00:35:58 +053042 ALIGNED_UPIU_SIZE = 512,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053043};
44
45/* UFSHCI Registers */
46enum {
47 REG_CONTROLLER_CAPABILITIES = 0x00,
48 REG_UFS_VERSION = 0x08,
49 REG_CONTROLLER_DEV_ID = 0x10,
50 REG_CONTROLLER_PROD_ID = 0x14,
Tomohiro Kusumif6b25452017-03-28 16:49:27 +030051 REG_AUTO_HIBERNATE_IDLE_TIMER = 0x18,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053052 REG_INTERRUPT_STATUS = 0x20,
53 REG_INTERRUPT_ENABLE = 0x24,
54 REG_CONTROLLER_STATUS = 0x30,
55 REG_CONTROLLER_ENABLE = 0x34,
56 REG_UIC_ERROR_CODE_PHY_ADAPTER_LAYER = 0x38,
57 REG_UIC_ERROR_CODE_DATA_LINK_LAYER = 0x3C,
58 REG_UIC_ERROR_CODE_NETWORK_LAYER = 0x40,
59 REG_UIC_ERROR_CODE_TRANSPORT_LAYER = 0x44,
60 REG_UIC_ERROR_CODE_DME = 0x48,
61 REG_UTP_TRANSFER_REQ_INT_AGG_CONTROL = 0x4C,
62 REG_UTP_TRANSFER_REQ_LIST_BASE_L = 0x50,
63 REG_UTP_TRANSFER_REQ_LIST_BASE_H = 0x54,
64 REG_UTP_TRANSFER_REQ_DOOR_BELL = 0x58,
65 REG_UTP_TRANSFER_REQ_LIST_CLEAR = 0x5C,
66 REG_UTP_TRANSFER_REQ_LIST_RUN_STOP = 0x60,
67 REG_UTP_TASK_REQ_LIST_BASE_L = 0x70,
68 REG_UTP_TASK_REQ_LIST_BASE_H = 0x74,
69 REG_UTP_TASK_REQ_DOOR_BELL = 0x78,
70 REG_UTP_TASK_REQ_LIST_CLEAR = 0x7C,
71 REG_UTP_TASK_REQ_LIST_RUN_STOP = 0x80,
72 REG_UIC_COMMAND = 0x90,
73 REG_UIC_COMMAND_ARG_1 = 0x94,
74 REG_UIC_COMMAND_ARG_2 = 0x98,
75 REG_UIC_COMMAND_ARG_3 = 0x9C,
Dolev Raviv66cc8202016-12-22 18:39:42 -080076
77 UFSHCI_REG_SPACE_SIZE = 0xA0,
78
Yaniv Gardic01848c2016-12-05 19:25:02 -080079 REG_UFS_CCAP = 0x100,
80 REG_UFS_CRYPTOCAP = 0x104,
81
82 UFSHCI_CRYPTO_REG_SPACE_SIZE = 0x400,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053083};
84
85/* Controller capability masks */
86enum {
87 MASK_TRANSFER_REQUESTS_SLOTS = 0x0000001F,
88 MASK_TASK_MANAGEMENT_REQUEST_SLOTS = 0x00070000,
Adrian Hunterad448372018-03-20 15:07:38 +020089 MASK_AUTO_HIBERN8_SUPPORT = 0x00800000,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053090 MASK_64_ADDRESSING_SUPPORT = 0x01000000,
91 MASK_OUT_OF_ORDER_DATA_DELIVERY_SUPPORT = 0x02000000,
92 MASK_UIC_DME_TEST_MODE_SUPPORT = 0x04000000,
Can Guo2d8e79c2018-06-25 01:05:49 -070093 MASK_CRYPTO_SUPPORT = 0x10000000,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +053094};
95
96/* UFS Version 08h */
97#define MINOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 0)
98#define MAJOR_VERSION_NUM_MASK UFS_MASK(0xFFFF, 16)
99
100/* Controller UFSHCI version */
101enum {
Yaniv Gardi9949e702015-05-17 18:55:05 +0300102 UFSHCI_VERSION_10 = 0x00010000, /* 1.0 */
103 UFSHCI_VERSION_11 = 0x00010100, /* 1.1 */
104 UFSHCI_VERSION_20 = 0x00000200, /* 2.0 */
Yaniv Gardi37113102016-03-10 17:37:16 +0200105 UFSHCI_VERSION_21 = 0x00000210, /* 2.1 */
Can Guo2d8e79c2018-06-25 01:05:49 -0700106 UFSHCI_VERSION_30 = 0x00000300, /* 3.0 */
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530107};
108
109/*
110 * HCDDID - Host Controller Identification Descriptor
111 * - Device ID and Device Class 10h
112 */
113#define DEVICE_CLASS UFS_MASK(0xFFFF, 0)
114#define DEVICE_ID UFS_MASK(0xFF, 24)
115
116/*
117 * HCPMID - Host Controller Identification Descriptor
118 * - Product/Manufacturer ID 14h
119 */
120#define MANUFACTURE_ID_MASK UFS_MASK(0xFFFF, 0)
121#define PRODUCT_ID_MASK UFS_MASK(0xFFFF, 16)
122
Adrian Hunterad448372018-03-20 15:07:38 +0200123/* AHIT - Auto-Hibernate Idle Timer */
124#define UFSHCI_AHIBERN8_TIMER_MASK GENMASK(9, 0)
125#define UFSHCI_AHIBERN8_SCALE_MASK GENMASK(12, 10)
126#define UFSHCI_AHIBERN8_SCALE_FACTOR 10
127#define UFSHCI_AHIBERN8_MAX (1023 * 100000)
Can Guo2d8e79c2018-06-25 01:05:49 -0700128#define AUTO_HIBERN8_IDLE_TIMER_MASK UFS_MASK(0x3FF, 0)
129#define AUTO_HIBERN8_TIMER_SCALE_MASK UFS_MASK(0x7, 10)
130#define AUTO_HIBERN8_TIMER_SCALE_1_US UFS_MASK(0x0, 10)
131#define AUTO_HIBERN8_TIMER_SCALE_10_US UFS_MASK(0x1, 10)
132#define AUTO_HIBERN8_TIMER_SCALE_100_US UFS_MASK(0x2, 10)
133#define AUTO_HIBERN8_TIMER_SCALE_1_MS UFS_MASK(0x3, 10)
134#define AUTO_HIBERN8_TIMER_SCALE_10_MS UFS_MASK(0x4, 10)
135#define AUTO_HIBERN8_TIMER_SCALE_100_MS UFS_MASK(0x5, 10)
Adrian Hunterad448372018-03-20 15:07:38 +0200136
Can Guo2d8e79c2018-06-25 01:05:49 -0700137/* IS - Interrupt status (20h) / IE - Interrupt enable (24h) */
Alim Akhtarcc816412017-10-03 20:51:22 +0530138#define UTP_TRANSFER_REQ_COMPL 0x1
139#define UIC_DME_END_PT_RESET 0x2
140#define UIC_ERROR 0x4
141#define UIC_TEST_MODE 0x8
142#define UIC_POWER_MODE 0x10
143#define UIC_HIBERNATE_EXIT 0x20
144#define UIC_HIBERNATE_ENTER 0x40
145#define UIC_LINK_LOST 0x80
146#define UIC_LINK_STARTUP 0x100
147#define UTP_TASK_REQ_COMPL 0x200
148#define UIC_COMMAND_COMPL 0x400
149#define DEVICE_FATAL_ERROR 0x800
150#define CONTROLLER_FATAL_ERROR 0x10000
151#define SYSTEM_BUS_FATAL_ERROR 0x20000
Can Guo2d8e79c2018-06-25 01:05:49 -0700152#define CRYPTO_ENGINE_FATAL_ERROR 0x40000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530153
Subhash Jadavani57d104c2014-09-25 15:32:30 +0300154#define UFSHCD_UIC_PWR_MASK (UIC_HIBERNATE_ENTER |\
155 UIC_HIBERNATE_EXIT |\
156 UIC_POWER_MODE)
157
158#define UFSHCD_UIC_MASK (UIC_COMMAND_COMPL | UFSHCD_UIC_PWR_MASK)
Seungwon Jeon53b3d9c2013-08-31 21:40:22 +0530159
Can Guo2d8e79c2018-06-25 01:05:49 -0700160#define UFSHCD_ERROR_MASK (UIC_ERROR | UIC_LINK_LOST |\
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530161 DEVICE_FATAL_ERROR |\
162 CONTROLLER_FATAL_ERROR |\
Can Guo2d8e79c2018-06-25 01:05:49 -0700163 SYSTEM_BUS_FATAL_ERROR |\
164 CRYPTO_ENGINE_FATAL_ERROR)
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530165
166#define INT_FATAL_ERRORS (DEVICE_FATAL_ERROR |\
167 CONTROLLER_FATAL_ERROR |\
Can Guo2d8e79c2018-06-25 01:05:49 -0700168 SYSTEM_BUS_FATAL_ERROR |\
169 CRYPTO_ENGINE_FATAL_ERROR)
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530170
171/* HCS - Host Controller Status 30h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530172#define DEVICE_PRESENT 0x1
173#define UTP_TRANSFER_REQ_LIST_READY 0x2
174#define UTP_TASK_REQ_LIST_READY 0x4
175#define UIC_COMMAND_READY 0x8
kwmad.kim@samsung.comcffe3ff2017-11-28 14:35:29 +0900176#define HOST_ERROR_INDICATOR 0x10
177#define DEVICE_ERROR_INDICATOR 0x20
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530178#define UIC_POWER_MODE_CHANGE_REQ_STATUS_MASK UFS_MASK(0x7, 8)
179
Tomohiro Kusumi6cf16112017-04-26 20:28:58 +0300180#define UFSHCD_STATUS_READY (UTP_TRANSFER_REQ_LIST_READY |\
181 UTP_TASK_REQ_LIST_READY |\
182 UIC_COMMAND_READY)
183
Seungwon Jeon53b3d9c2013-08-31 21:40:22 +0530184enum {
185 PWR_OK = 0x0,
186 PWR_LOCAL = 0x01,
187 PWR_REMOTE = 0x02,
188 PWR_BUSY = 0x03,
189 PWR_ERROR_CAP = 0x04,
190 PWR_FATAL_ERROR = 0x05,
191};
192
Can Guo2d8e79c2018-06-25 01:05:49 -0700193/* Host UIC error type */
194enum ufshcd_uic_err_type {
195 UFS_UIC_ERROR_PA,
196 UFS_UIC_ERROR_DL,
197 UFS_UIC_ERROR_DME,
198};
199
200/* Host UIC error code PHY adapter layer */
201enum ufshcd_ec_pa {
202 UFS_EC_PA_LANE_0,
203 UFS_EC_PA_LANE_1,
204 UFS_EC_PA_LANE_2,
205 UFS_EC_PA_LANE_3,
206 UFS_EC_PA_LINE_RESET,
207 UFS_EC_PA_MAX,
208};
209
210/* Host UIC error code data link layer */
211enum ufshcd_ec_dl {
212 UFS_EC_DL_NAC_RECEIVED,
213 UFS_EC_DL_TCx_REPLAY_TIMER_EXPIRED,
214 UFS_EC_DL_AFCx_REQUEST_TIMER_EXPIRED,
215 UFS_EC_DL_FCx_PROTECT_TIMER_EXPIRED,
216 UFS_EC_DL_CRC_ERROR,
217 UFS_EC_DL_RX_BUFFER_OVERFLOW,
218 UFS_EC_DL_MAX_FRAME_LENGTH_EXCEEDED,
219 UFS_EC_DL_WRONG_SEQUENCE_NUMBER,
220 UFS_EC_DL_AFC_FRAME_SYNTAX_ERROR,
221 UFS_EC_DL_NAC_FRAME_SYNTAX_ERROR,
222 UFS_EC_DL_EOF_SYNTAX_ERROR,
223 UFS_EC_DL_FRAME_SYNTAX_ERROR,
224 UFS_EC_DL_BAD_CTRL_SYMBOL_TYPE,
225 UFS_EC_DL_PA_INIT_ERROR,
226 UFS_EC_DL_PA_ERROR_IND_RECEIVED,
227 UFS_EC_DL_MAX,
228};
229
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530230/* HCE - Host Controller Enable 34h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530231#define CONTROLLER_ENABLE 0x1
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530232#define CONTROLLER_DISABLE 0x0
Alim Akhtarcc816412017-10-03 20:51:22 +0530233#define CRYPTO_GENERAL_ENABLE 0x2
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530234
235/* UECPA - Host UIC Error Code PHY Adapter Layer 38h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530236#define UIC_PHY_ADAPTER_LAYER_ERROR 0x80000000
Can Guo2d8e79c2018-06-25 01:05:49 -0700237#define UIC_PHY_ADAPTER_LAYER_GENERIC_ERROR 0x10
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530238#define UIC_PHY_ADAPTER_LAYER_ERROR_CODE_MASK 0x1F
Dolev Ravivfb7b45f2016-11-23 16:32:32 -0800239#define UIC_PHY_ADAPTER_LAYER_LANE_ERR_MASK 0xF
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530240
241/* UECDL - Host UIC Error Code Data Link Layer 3Ch */
Alim Akhtarcc816412017-10-03 20:51:22 +0530242#define UIC_DATA_LINK_LAYER_ERROR 0x80000000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530243#define UIC_DATA_LINK_LAYER_ERROR_CODE_MASK 0x7FFF
kwmad.kim@samsung.comcffe3ff2017-11-28 14:35:29 +0900244#define UIC_DATA_LINK_LAYER_ERROR_TCX_REP_TIMER_EXP 0x2
245#define UIC_DATA_LINK_LAYER_ERROR_AFCX_REQ_TIMER_EXP 0x4
246#define UIC_DATA_LINK_LAYER_ERROR_FCX_PRO_TIMER_EXP 0x8
247#define UIC_DATA_LINK_LAYER_ERROR_RX_BUF_OF 0x20
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530248#define UIC_DATA_LINK_LAYER_ERROR_PA_INIT 0x2000
Yaniv Gardi583fa622016-03-10 17:37:13 +0200249#define UIC_DATA_LINK_LAYER_ERROR_NAC_RECEIVED 0x0001
250#define UIC_DATA_LINK_LAYER_ERROR_TCx_REPLAY_TIMEOUT 0x0002
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530251
252/* UECN - Host UIC Error Code Network Layer 40h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530253#define UIC_NETWORK_LAYER_ERROR 0x80000000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530254#define UIC_NETWORK_LAYER_ERROR_CODE_MASK 0x7
kwmad.kim@samsung.comcffe3ff2017-11-28 14:35:29 +0900255#define UIC_NETWORK_UNSUPPORTED_HEADER_TYPE 0x1
256#define UIC_NETWORK_BAD_DEVICEID_ENC 0x2
257#define UIC_NETWORK_LHDR_TRAP_PACKET_DROPPING 0x4
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530258
259/* UECT - Host UIC Error Code Transport Layer 44h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530260#define UIC_TRANSPORT_LAYER_ERROR 0x80000000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530261#define UIC_TRANSPORT_LAYER_ERROR_CODE_MASK 0x7F
kwmad.kim@samsung.comcffe3ff2017-11-28 14:35:29 +0900262#define UIC_TRANSPORT_UNSUPPORTED_HEADER_TYPE 0x1
263#define UIC_TRANSPORT_UNKNOWN_CPORTID 0x2
264#define UIC_TRANSPORT_NO_CONNECTION_RX 0x4
265#define UIC_TRANSPORT_CONTROLLED_SEGMENT_DROPPING 0x8
266#define UIC_TRANSPORT_BAD_TC 0x10
267#define UIC_TRANSPORT_E2E_CREDIT_OVERFOW 0x20
268#define UIC_TRANSPORT_SAFETY_VALUE_DROPPING 0x40
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530269
270/* UECDME - Host UIC Error Code DME 48h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530271#define UIC_DME_ERROR 0x80000000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530272#define UIC_DME_ERROR_CODE_MASK 0x1
273
Alim Akhtarcc816412017-10-03 20:51:22 +0530274/* UTRIACR - Interrupt Aggregation control register - 0x4Ch */
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530275#define INT_AGGR_TIMEOUT_VAL_MASK 0xFF
276#define INT_AGGR_COUNTER_THRESHOLD_MASK UFS_MASK(0x1F, 8)
Alim Akhtarcc816412017-10-03 20:51:22 +0530277#define INT_AGGR_COUNTER_AND_TIMER_RESET 0x10000
278#define INT_AGGR_STATUS_BIT 0x100000
279#define INT_AGGR_PARAM_WRITE 0x1000000
280#define INT_AGGR_ENABLE 0x80000000
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530281
282/* UTRLRSR - UTP Transfer Request Run-Stop Register 60h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530283#define UTP_TRANSFER_REQ_LIST_RUN_STOP_BIT 0x1
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530284
285/* UTMRLRSR - UTP Task Management Request Run-Stop Register 80h */
Alim Akhtarcc816412017-10-03 20:51:22 +0530286#define UTP_TASK_REQ_LIST_RUN_STOP_BIT 0x1
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530287
288/* UICCMD - UIC Command */
289#define COMMAND_OPCODE_MASK 0xFF
290#define GEN_SELECTOR_INDEX_MASK 0xFFFF
291
292#define MIB_ATTRIBUTE_MASK UFS_MASK(0xFFFF, 16)
293#define RESET_LEVEL 0xFF
294
295#define ATTR_SET_TYPE_MASK UFS_MASK(0xFF, 16)
296#define CONFIG_RESULT_CODE_MASK 0xFF
297#define GENERIC_ERROR_CODE_MASK 0xFF
298
Yaniv Gardi7ca38cf2015-05-17 18:54:59 +0300299/* GenSelectorIndex calculation macros for M-PHY attributes */
300#define UIC_ARG_MPHY_TX_GEN_SEL_INDEX(lane) (lane)
Yaniv Gardi37113102016-03-10 17:37:16 +0200301#define UIC_ARG_MPHY_RX_GEN_SEL_INDEX(lane) (PA_MAXDATALANES + (lane))
Yaniv Gardi7ca38cf2015-05-17 18:54:59 +0300302
Seungwon Jeon12b4fdb2013-08-31 21:40:21 +0530303#define UIC_ARG_MIB_SEL(attr, sel) ((((attr) & 0xFFFF) << 16) |\
304 ((sel) & 0xFFFF))
305#define UIC_ARG_MIB(attr) UIC_ARG_MIB_SEL(attr, 0)
306#define UIC_ARG_ATTR_TYPE(t) (((t) & 0xFF) << 16)
307#define UIC_GET_ATTR_ID(v) (((v) >> 16) & 0xFFFF)
308
Joao Pinto79fcc032016-05-11 12:21:29 +0100309/* Link Status*/
310enum link_status {
311 UFSHCD_LINK_IS_DOWN = 1,
312 UFSHCD_LINK_IS_UP = 2,
313};
314
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530315/* UIC Commands */
Subhash Jadavani57d104c2014-09-25 15:32:30 +0300316enum uic_cmd_dme {
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530317 UIC_CMD_DME_GET = 0x01,
318 UIC_CMD_DME_SET = 0x02,
319 UIC_CMD_DME_PEER_GET = 0x03,
320 UIC_CMD_DME_PEER_SET = 0x04,
321 UIC_CMD_DME_POWERON = 0x10,
322 UIC_CMD_DME_POWEROFF = 0x11,
323 UIC_CMD_DME_ENABLE = 0x12,
324 UIC_CMD_DME_RESET = 0x14,
325 UIC_CMD_DME_END_PT_RST = 0x15,
326 UIC_CMD_DME_LINK_STARTUP = 0x16,
327 UIC_CMD_DME_HIBER_ENTER = 0x17,
328 UIC_CMD_DME_HIBER_EXIT = 0x18,
329 UIC_CMD_DME_TEST_MODE = 0x1A,
330};
331
332/* UIC Config result code / Generic error code */
333enum {
334 UIC_CMD_RESULT_SUCCESS = 0x00,
335 UIC_CMD_RESULT_INVALID_ATTR = 0x01,
336 UIC_CMD_RESULT_FAILURE = 0x01,
337 UIC_CMD_RESULT_INVALID_ATTR_VALUE = 0x02,
338 UIC_CMD_RESULT_READ_ONLY_ATTR = 0x03,
339 UIC_CMD_RESULT_WRITE_ONLY_ATTR = 0x04,
340 UIC_CMD_RESULT_BAD_INDEX = 0x05,
341 UIC_CMD_RESULT_LOCKED_ATTR = 0x06,
342 UIC_CMD_RESULT_BAD_TEST_FEATURE_INDEX = 0x07,
343 UIC_CMD_RESULT_PEER_COMM_FAILURE = 0x08,
344 UIC_CMD_RESULT_BUSY = 0x09,
345 UIC_CMD_RESULT_DME_FAILURE = 0x0A,
346};
347
348#define MASK_UIC_COMMAND_RESULT 0xFF
349
Seungwon Jeon7d568652013-08-31 21:40:20 +0530350#define INT_AGGR_COUNTER_THLD_VAL(c) (((c) & 0x1F) << 8)
351#define INT_AGGR_TIMEOUT_VAL(t) (((t) & 0xFF) << 0)
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530352
353/* Interrupt disable masks */
354enum {
355 /* Interrupt disable mask for UFSHCI v1.0 */
Seungwon Jeon2fbd0092013-06-26 22:39:27 +0530356 INTERRUPT_MASK_ALL_VER_10 = 0x30FFF,
357 INTERRUPT_MASK_RW_VER_10 = 0x30000,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530358
359 /* Interrupt disable mask for UFSHCI v1.1 */
Seungwon Jeon2fbd0092013-06-26 22:39:27 +0530360 INTERRUPT_MASK_ALL_VER_11 = 0x31FFF,
Yaniv Gardic01848c2016-12-05 19:25:02 -0800361
362 /* Interrupt disable mask for UFSHCI v2.1 */
363 INTERRUPT_MASK_ALL_VER_21 = 0x71FFF,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530364};
365
Blagovest Kolenichev94699592020-03-27 03:19:47 -0700366/* CCAP - Crypto Capability 100h */
367union ufs_crypto_capabilities {
368 __le32 reg_val;
369 struct {
370 u8 num_crypto_cap;
371 u8 config_count;
372 u8 reserved;
373 u8 config_array_ptr;
374 };
375};
376
377enum ufs_crypto_key_size {
378 UFS_CRYPTO_KEY_SIZE_INVALID = 0x0,
379 UFS_CRYPTO_KEY_SIZE_128 = 0x1,
380 UFS_CRYPTO_KEY_SIZE_192 = 0x2,
381 UFS_CRYPTO_KEY_SIZE_256 = 0x3,
382 UFS_CRYPTO_KEY_SIZE_512 = 0x4,
383};
384
385enum ufs_crypto_alg {
386 UFS_CRYPTO_ALG_AES_XTS = 0x0,
387 UFS_CRYPTO_ALG_BITLOCKER_AES_CBC = 0x1,
388 UFS_CRYPTO_ALG_AES_ECB = 0x2,
389 UFS_CRYPTO_ALG_ESSIV_AES_CBC = 0x3,
390};
391
392/* x-CRYPTOCAP - Crypto Capability X */
393union ufs_crypto_cap_entry {
394 __le32 reg_val;
395 struct {
396 u8 algorithm_id;
397 u8 sdus_mask; /* Supported data unit size mask */
398 u8 key_size;
399 u8 reserved;
400 };
401};
402
403#define UFS_CRYPTO_CONFIGURATION_ENABLE (1 << 7)
404#define UFS_CRYPTO_KEY_MAX_SIZE 64
405/* x-CRYPTOCFG - Crypto Configuration X */
406union ufs_crypto_cfg_entry {
407 __le32 reg_val[32];
408 struct {
409 u8 crypto_key[UFS_CRYPTO_KEY_MAX_SIZE];
410 u8 data_unit_size;
411 u8 crypto_cap_idx;
412 u8 reserved_1;
413 u8 config_enable;
414 u8 reserved_multi_host;
415 u8 reserved_2;
416 u8 vsb[2];
417 u8 reserved_3[56];
418 };
419};
420
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530421/*
422 * Request Descriptor Definitions
423 */
424
425/* Transfer request command type */
426enum {
427 UTP_CMD_TYPE_SCSI = 0x0,
428 UTP_CMD_TYPE_UFS = 0x1,
429 UTP_CMD_TYPE_DEV_MANAGE = 0x2,
430};
431
Joao Pinto300bb132016-05-11 12:21:27 +0100432/* To accommodate UFS2.0 required Command type */
433enum {
434 UTP_CMD_TYPE_UFS_STORAGE = 0x1,
435};
436
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530437enum {
438 UTP_SCSI_COMMAND = 0x00000000,
439 UTP_NATIVE_UFS_COMMAND = 0x10000000,
440 UTP_DEVICE_MANAGEMENT_FUNCTION = 0x20000000,
441 UTP_REQ_DESC_INT_CMD = 0x01000000,
Blagovest Kolenichev94699592020-03-27 03:19:47 -0700442 UTP_REQ_DESC_CRYPTO_ENABLE_CMD = 0x00800000,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530443};
444
445/* UTP Transfer Request Data Direction (DD) */
446enum {
447 UTP_NO_DATA_TRANSFER = 0x00000000,
448 UTP_HOST_TO_DEVICE = 0x02000000,
449 UTP_DEVICE_TO_HOST = 0x04000000,
450};
451
452/* Overall command status values */
453enum {
454 OCS_SUCCESS = 0x0,
455 OCS_INVALID_CMD_TABLE_ATTR = 0x1,
456 OCS_INVALID_PRDT_ATTR = 0x2,
457 OCS_MISMATCH_DATA_BUF_SIZE = 0x3,
458 OCS_MISMATCH_RESP_UPIU_SIZE = 0x4,
459 OCS_PEER_COMM_FAILURE = 0x5,
460 OCS_ABORTED = 0x6,
461 OCS_FATAL_ERROR = 0x7,
Can Guo2d8e79c2018-06-25 01:05:49 -0700462 OCS_DEVICE_FATAL_ERROR = 0x8,
463 OCS_INVALID_CRYPTO_CONFIG = 0x9,
464 OCS_GENERAL_CRYPTO_ERROR = 0xA,
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530465 OCS_INVALID_COMMAND_STATUS = 0x0F,
466 MASK_OCS = 0x0F,
467};
468
Akinobu Mitaeeda4742014-07-01 23:00:32 +0900469/* The maximum length of the data byte count field in the PRDT is 256KB */
470#define PRDT_DATA_BYTE_COUNT_MAX (256 * 1024)
471/* The granularity of the data byte count field in the PRDT is 32-bit */
472#define PRDT_DATA_BYTE_COUNT_PAD 4
473
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530474/**
475 * struct ufshcd_sg_entry - UFSHCI PRD Entry
476 * @base_addr: Lower 32bit physical address DW-0
477 * @upper_addr: Upper 32bit physical address DW-1
478 * @reserved: Reserved for future use DW-2
479 * @size: size of physical segment DW-3
480 */
481struct ufshcd_sg_entry {
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530482 __le32 base_addr;
483 __le32 upper_addr;
484 __le32 reserved;
485 __le32 size;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530486};
487
488/**
489 * struct utp_transfer_cmd_desc - UFS Command Descriptor structure
490 * @command_upiu: Command UPIU Frame address
491 * @response_upiu: Response UPIU Frame address
492 * @prd_table: Physical Region Descriptor
493 */
494struct utp_transfer_cmd_desc {
495 u8 command_upiu[ALIGNED_UPIU_SIZE];
496 u8 response_upiu[ALIGNED_UPIU_SIZE];
497 struct ufshcd_sg_entry prd_table[SG_ALL];
498};
499
Can Guo2d8e79c2018-06-25 01:05:49 -0700500#define UTRD_CRYPTO_ENABLE UFS_BIT(23)
501
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530502/**
503 * struct request_desc_header - Descriptor Header common to both UTRD and UTMRD
504 * @dword0: Descriptor Header DW0
505 * @dword1: Descriptor Header DW1
506 * @dword2: Descriptor Header DW2
507 * @dword3: Descriptor Header DW3
508 */
509struct request_desc_header {
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530510 __le32 dword_0;
511 __le32 dword_1;
512 __le32 dword_2;
513 __le32 dword_3;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530514};
515
516/**
517 * struct utp_transfer_req_desc - UTRD structure
518 * @header: UTRD header DW-0 to DW-3
519 * @command_desc_base_addr_lo: UCD base address low DW-4
520 * @command_desc_base_addr_hi: UCD base address high DW-5
521 * @response_upiu_length: response UPIU length DW-6
522 * @response_upiu_offset: response UPIU offset DW-6
523 * @prd_table_length: Physical region descriptor length DW-7
524 * @prd_table_offset: Physical region descriptor offset DW-7
525 */
526struct utp_transfer_req_desc {
527
528 /* DW 0-3 */
529 struct request_desc_header header;
530
531 /* DW 4-5*/
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530532 __le32 command_desc_base_addr_lo;
533 __le32 command_desc_base_addr_hi;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530534
535 /* DW 6 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530536 __le16 response_upiu_length;
537 __le16 response_upiu_offset;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530538
539 /* DW 7 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530540 __le16 prd_table_length;
541 __le16 prd_table_offset;
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530542};
543
544/**
545 * struct utp_task_req_desc - UTMRD structure
546 * @header: UTMRD header DW-0 to DW-3
547 * @task_req_upiu: Pointer to task request UPIU DW-4 to DW-11
548 * @task_rsp_upiu: Pointer to task response UPIU DW12 to DW-19
549 */
550struct utp_task_req_desc {
551
552 /* DW 0-3 */
553 struct request_desc_header header;
554
555 /* DW 4-11 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530556 __le32 task_req_upiu[TASK_REQ_UPIU_SIZE_DWORDS];
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530557
558 /* DW 12-19 */
Sujit Reddy Thummae8c8e822014-05-26 10:59:10 +0530559 __le32 task_rsp_upiu[TASK_RSP_UPIU_SIZE_DWORDS];
Santosh Yaraganavi7a3e97b2012-02-29 12:11:50 +0530560};
561
562#endif /* End of Header */