blob: f7c25828d3bbacb743ecd468177cc510a5f16d4c [file] [log] [blame]
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01001/*
2 * Copyright © 2016 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
Chris Wilsonf636edb2017-10-09 12:02:57 +010025#include <drm/drm_print.h>
26
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010027#include "i915_drv.h"
Weinan Li1fd51d92017-10-15 11:55:25 +080028#include "i915_vgpu.h"
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010029#include "intel_ringbuffer.h"
30#include "intel_lrc.h"
31
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030032/* Haswell does have the CXT_SIZE register however it does not appear to be
33 * valid. Now, docs explain in dwords what is in the context object. The full
34 * size is 70720 bytes, however, the power context and execlist context will
35 * never be saved (power context is stored elsewhere, and execlists don't work
36 * on HSW) - so the final size, including the extra state required for the
37 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
38 */
39#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030040
Oscar Mateo7ab4adb2018-01-11 14:55:06 -080041#define DEFAULT_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030042#define GEN8_LR_CONTEXT_RENDER_SIZE (20 * PAGE_SIZE)
43#define GEN9_LR_CONTEXT_RENDER_SIZE (22 * PAGE_SIZE)
Oscar Mateo3cf19342017-10-04 08:39:52 -070044#define GEN10_LR_CONTEXT_RENDER_SIZE (18 * PAGE_SIZE)
Tvrtko Ursulinb86aa442018-01-11 14:55:07 -080045#define GEN11_LR_CONTEXT_RENDER_SIZE (14 * PAGE_SIZE)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +030046
47#define GEN8_LR_CONTEXT_OTHER_SIZE ( 2 * PAGE_SIZE)
48
Oscar Mateob8400f02017-04-10 07:34:32 -070049struct engine_class_info {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010050 const char *name;
Oscar Mateob8400f02017-04-10 07:34:32 -070051 int (*init_legacy)(struct intel_engine_cs *engine);
52 int (*init_execlists)(struct intel_engine_cs *engine);
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000053
54 u8 uabi_class;
Oscar Mateob8400f02017-04-10 07:34:32 -070055};
56
57static const struct engine_class_info intel_engine_classes[] = {
58 [RENDER_CLASS] = {
59 .name = "rcs",
60 .init_execlists = logical_render_ring_init,
61 .init_legacy = intel_init_render_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000062 .uabi_class = I915_ENGINE_CLASS_RENDER,
Oscar Mateob8400f02017-04-10 07:34:32 -070063 },
64 [COPY_ENGINE_CLASS] = {
65 .name = "bcs",
66 .init_execlists = logical_xcs_ring_init,
67 .init_legacy = intel_init_blt_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000068 .uabi_class = I915_ENGINE_CLASS_COPY,
Oscar Mateob8400f02017-04-10 07:34:32 -070069 },
70 [VIDEO_DECODE_CLASS] = {
71 .name = "vcs",
72 .init_execlists = logical_xcs_ring_init,
73 .init_legacy = intel_init_bsd_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000074 .uabi_class = I915_ENGINE_CLASS_VIDEO,
Oscar Mateob8400f02017-04-10 07:34:32 -070075 },
76 [VIDEO_ENHANCEMENT_CLASS] = {
77 .name = "vecs",
78 .init_execlists = logical_xcs_ring_init,
79 .init_legacy = intel_init_vebox_ring_buffer,
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +000080 .uabi_class = I915_ENGINE_CLASS_VIDEO_ENHANCE,
Oscar Mateob8400f02017-04-10 07:34:32 -070081 },
82};
83
84struct engine_info {
Michal Wajdeczko237ae7c2017-03-01 20:26:15 +000085 unsigned int hw_id;
Chris Wilson1d39f282017-04-11 13:43:06 +010086 unsigned int uabi_id;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070087 u8 class;
88 u8 instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010089 u32 mmio_base;
90 unsigned irq_shift;
Oscar Mateob8400f02017-04-10 07:34:32 -070091};
92
93static const struct engine_info intel_engines[] = {
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010094 [RCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +010095 .hw_id = RCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +010096 .uabi_id = I915_EXEC_RENDER,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -070097 .class = RENDER_CLASS,
98 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +010099 .mmio_base = RENDER_RING_BASE,
100 .irq_shift = GEN8_RCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100101 },
102 [BCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100103 .hw_id = BCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100104 .uabi_id = I915_EXEC_BLT,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700105 .class = COPY_ENGINE_CLASS,
106 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100107 .mmio_base = BLT_RING_BASE,
108 .irq_shift = GEN8_BCS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100109 },
110 [VCS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100111 .hw_id = VCS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100112 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700113 .class = VIDEO_DECODE_CLASS,
114 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100115 .mmio_base = GEN6_BSD_RING_BASE,
116 .irq_shift = GEN8_VCS1_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100117 },
118 [VCS2] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100119 .hw_id = VCS2_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100120 .uabi_id = I915_EXEC_BSD,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700121 .class = VIDEO_DECODE_CLASS,
122 .instance = 1,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100123 .mmio_base = GEN8_BSD2_RING_BASE,
124 .irq_shift = GEN8_VCS2_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100125 },
Oscar Mateo5f79e7c2018-03-02 18:14:57 +0200126 [VCS3] = {
127 .hw_id = VCS3_HW,
128 .uabi_id = I915_EXEC_BSD,
129 .class = VIDEO_DECODE_CLASS,
130 .instance = 2,
131 .mmio_base = GEN11_BSD3_RING_BASE,
132 .irq_shift = 0, /* not used */
133 },
134 [VCS4] = {
135 .hw_id = VCS4_HW,
136 .uabi_id = I915_EXEC_BSD,
137 .class = VIDEO_DECODE_CLASS,
138 .instance = 3,
139 .mmio_base = GEN11_BSD4_RING_BASE,
140 .irq_shift = 0, /* not used */
141 },
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100142 [VECS] = {
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100143 .hw_id = VECS_HW,
Chris Wilson1d39f282017-04-11 13:43:06 +0100144 .uabi_id = I915_EXEC_VEBOX,
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700145 .class = VIDEO_ENHANCEMENT_CLASS,
146 .instance = 0,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100147 .mmio_base = VEBOX_RING_BASE,
148 .irq_shift = GEN8_VECS_IRQ_SHIFT,
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100149 },
Oscar Mateo5f79e7c2018-03-02 18:14:57 +0200150 [VECS2] = {
151 .hw_id = VECS2_HW,
152 .uabi_id = I915_EXEC_VEBOX,
153 .class = VIDEO_ENHANCEMENT_CLASS,
154 .instance = 1,
155 .mmio_base = GEN11_VEBOX2_RING_BASE,
156 .irq_shift = 0, /* not used */
157 },
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100158};
159
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300160/**
161 * ___intel_engine_context_size() - return the size of the context for an engine
162 * @dev_priv: i915 device private
163 * @class: engine class
164 *
165 * Each engine class may require a different amount of space for a context
166 * image.
167 *
168 * Return: size (in bytes) of an engine class specific context image
169 *
170 * Note: this size includes the HWSP, which is part of the context image
171 * in LRC mode, but does not include the "shared data page" used with
172 * GuC submission. The caller should account for this if using the GuC.
173 */
174static u32
175__intel_engine_context_size(struct drm_i915_private *dev_priv, u8 class)
176{
177 u32 cxt_size;
178
179 BUILD_BUG_ON(I915_GTT_PAGE_SIZE != PAGE_SIZE);
180
181 switch (class) {
182 case RENDER_CLASS:
183 switch (INTEL_GEN(dev_priv)) {
184 default:
185 MISSING_CASE(INTEL_GEN(dev_priv));
Oscar Mateo7ab4adb2018-01-11 14:55:06 -0800186 return DEFAULT_LR_CONTEXT_RENDER_SIZE;
Tvrtko Ursulinb86aa442018-01-11 14:55:07 -0800187 case 11:
188 return GEN11_LR_CONTEXT_RENDER_SIZE;
Rodrigo Vivif65f8412017-07-06 14:06:24 -0700189 case 10:
Oscar Mateo7fd0b1a2017-09-21 16:19:49 -0700190 return GEN10_LR_CONTEXT_RENDER_SIZE;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300191 case 9:
192 return GEN9_LR_CONTEXT_RENDER_SIZE;
193 case 8:
Chris Wilsonfb5c5512017-11-20 20:55:00 +0000194 return GEN8_LR_CONTEXT_RENDER_SIZE;
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300195 case 7:
196 if (IS_HASWELL(dev_priv))
197 return HSW_CXT_TOTAL_SIZE;
198
199 cxt_size = I915_READ(GEN7_CXT_SIZE);
200 return round_up(GEN7_CXT_TOTAL_SIZE(cxt_size) * 64,
201 PAGE_SIZE);
202 case 6:
203 cxt_size = I915_READ(CXT_SIZE);
204 return round_up(GEN6_CXT_TOTAL_SIZE(cxt_size) * 64,
205 PAGE_SIZE);
206 case 5:
207 case 4:
208 case 3:
209 case 2:
210 /* For the special day when i810 gets merged. */
211 case 1:
212 return 0;
213 }
214 break;
215 default:
216 MISSING_CASE(class);
217 case VIDEO_DECODE_CLASS:
218 case VIDEO_ENHANCEMENT_CLASS:
219 case COPY_ENGINE_CLASS:
220 if (INTEL_GEN(dev_priv) < 8)
221 return 0;
222 return GEN8_LR_CONTEXT_OTHER_SIZE;
223 }
224}
225
Akash Goel3b3f1652016-10-13 22:44:48 +0530226static int
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100227intel_engine_setup(struct drm_i915_private *dev_priv,
228 enum intel_engine_id id)
229{
230 const struct engine_info *info = &intel_engines[id];
Oscar Mateob8400f02017-04-10 07:34:32 -0700231 const struct engine_class_info *class_info;
Akash Goel3b3f1652016-10-13 22:44:48 +0530232 struct intel_engine_cs *engine;
233
Oscar Mateob8400f02017-04-10 07:34:32 -0700234 GEM_BUG_ON(info->class >= ARRAY_SIZE(intel_engine_classes));
235 class_info = &intel_engine_classes[info->class];
236
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200237 BUILD_BUG_ON(MAX_ENGINE_CLASS >= BIT(GEN11_ENGINE_CLASS_WIDTH));
238 BUILD_BUG_ON(MAX_ENGINE_INSTANCE >= BIT(GEN11_ENGINE_INSTANCE_WIDTH));
239
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000240 if (GEM_WARN_ON(info->class > MAX_ENGINE_CLASS))
241 return -EINVAL;
242
243 if (GEM_WARN_ON(info->instance > MAX_ENGINE_INSTANCE))
244 return -EINVAL;
245
246 if (GEM_WARN_ON(dev_priv->engine_class[info->class][info->instance]))
247 return -EINVAL;
248
Akash Goel3b3f1652016-10-13 22:44:48 +0530249 GEM_BUG_ON(dev_priv->engine[id]);
250 engine = kzalloc(sizeof(*engine), GFP_KERNEL);
251 if (!engine)
252 return -ENOMEM;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100253
254 engine->id = id;
255 engine->i915 = dev_priv;
Oscar Mateo6e516142017-04-10 07:34:31 -0700256 WARN_ON(snprintf(engine->name, sizeof(engine->name), "%s%u",
Oscar Mateob8400f02017-04-10 07:34:32 -0700257 class_info->name, info->instance) >=
258 sizeof(engine->name));
Tvrtko Ursulin5ec2cf72016-08-16 17:04:20 +0100259 engine->hw_id = engine->guc_id = info->hw_id;
Oscar Mateo5f79e7c2018-03-02 18:14:57 +0200260 if (INTEL_GEN(dev_priv) >= 11) {
261 switch (engine->id) {
262 case VCS:
263 engine->mmio_base = GEN11_BSD_RING_BASE;
264 break;
265 case VCS2:
266 engine->mmio_base = GEN11_BSD2_RING_BASE;
267 break;
268 case VECS:
269 engine->mmio_base = GEN11_VEBOX_RING_BASE;
270 break;
271 default:
272 /* take the original value for all other engines */
273 engine->mmio_base = info->mmio_base;
274 break;
275 }
276 } else {
277 engine->mmio_base = info->mmio_base;
278 }
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100279 engine->irq_shift = info->irq_shift;
Daniele Ceraolo Spurio09081802017-04-10 07:34:29 -0700280 engine->class = info->class;
281 engine->instance = info->instance;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100282
Tvrtko Ursulin1803fcbc2017-11-10 14:26:27 +0000283 engine->uabi_id = info->uabi_id;
284 engine->uabi_class = class_info->uabi_class;
285
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300286 engine->context_size = __intel_engine_context_size(dev_priv,
287 engine->class);
288 if (WARN_ON(engine->context_size > BIT(20)))
289 engine->context_size = 0;
290
Chris Wilson0de91362016-11-14 20:41:01 +0000291 /* Nothing to do here, execute in order of dependencies */
292 engine->schedule = NULL;
293
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000294 spin_lock_init(&engine->stats.lock);
295
Changbin Du3fc03062017-03-13 10:47:11 +0800296 ATOMIC_INIT_NOTIFIER_HEAD(&engine->context_status_notifier);
297
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +0000298 dev_priv->engine_class[info->class][info->instance] = engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530299 dev_priv->engine[id] = engine;
300 return 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100301}
302
303/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300304 * intel_engines_init_mmio() - allocate and prepare the Engine Command Streamers
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000305 * @dev_priv: i915 device private
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100306 *
307 * Return: non-zero if the initialization failed.
308 */
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300309int intel_engines_init_mmio(struct drm_i915_private *dev_priv)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100310{
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100311 struct intel_device_info *device_info = mkwrite_device_info(dev_priv);
Chris Wilson5f9be052017-04-11 17:56:58 +0100312 const unsigned int ring_mask = INTEL_INFO(dev_priv)->ring_mask;
Akash Goel3b3f1652016-10-13 22:44:48 +0530313 struct intel_engine_cs *engine;
314 enum intel_engine_id id;
Chris Wilson5f9be052017-04-11 17:56:58 +0100315 unsigned int mask = 0;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100316 unsigned int i;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000317 int err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100318
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100319 WARN_ON(ring_mask == 0);
320 WARN_ON(ring_mask &
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100321 GENMASK(sizeof(mask) * BITS_PER_BYTE - 1, I915_NUM_ENGINES));
322
323 for (i = 0; i < ARRAY_SIZE(intel_engines); i++) {
324 if (!HAS_ENGINE(dev_priv, i))
325 continue;
326
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000327 err = intel_engine_setup(dev_priv, i);
328 if (err)
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100329 goto cleanup;
330
331 mask |= ENGINE_MASK(i);
332 }
333
334 /*
335 * Catch failures to update intel_engines table when the new engines
336 * are added to the driver by a warning and disabling the forgotten
337 * engines.
338 */
Tvrtko Ursulin70006ad2016-10-13 11:02:56 +0100339 if (WARN_ON(mask != ring_mask))
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100340 device_info->ring_mask = mask;
341
Chris Wilson5f9be052017-04-11 17:56:58 +0100342 /* We always presume we have at least RCS available for later probing */
343 if (WARN_ON(!HAS_ENGINE(dev_priv, RCS))) {
344 err = -ENODEV;
345 goto cleanup;
346 }
347
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100348 device_info->num_rings = hweight32(mask);
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100349
Michel Thierryce453b32017-11-10 16:44:47 -0800350 i915_check_and_clear_faults(dev_priv);
351
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100352 return 0;
353
354cleanup:
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000355 for_each_engine(engine, dev_priv, id)
356 kfree(engine);
357 return err;
358}
359
360/**
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +0300361 * intel_engines_init() - init the Engine Command Streamers
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000362 * @dev_priv: i915 device private
363 *
364 * Return: non-zero if the initialization failed.
365 */
366int intel_engines_init(struct drm_i915_private *dev_priv)
367{
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000368 struct intel_engine_cs *engine;
369 enum intel_engine_id id, err_id;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100370 int err;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000371
Akash Goel3b3f1652016-10-13 22:44:48 +0530372 for_each_engine(engine, dev_priv, id) {
Oscar Mateob8400f02017-04-10 07:34:32 -0700373 const struct engine_class_info *class_info =
374 &intel_engine_classes[engine->class];
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000375 int (*init)(struct intel_engine_cs *engine);
376
Chris Wilsonfb5c5512017-11-20 20:55:00 +0000377 if (HAS_EXECLISTS(dev_priv))
Oscar Mateob8400f02017-04-10 07:34:32 -0700378 init = class_info->init_execlists;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000379 else
Oscar Mateob8400f02017-04-10 07:34:32 -0700380 init = class_info->init_legacy;
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100381
382 err = -EINVAL;
383 err_id = id;
384
385 if (GEM_WARN_ON(!init))
386 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000387
388 err = init(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100389 if (err)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000390 goto cleanup;
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000391
Chris Wilsonff44ad52017-03-16 17:13:03 +0000392 GEM_BUG_ON(!engine->submit_request);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000393 }
394
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000395 return 0;
396
397cleanup:
398 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100399 if (id >= err_id) {
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000400 kfree(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100401 dev_priv->engine[id] = NULL;
402 } else {
Tvrtko Ursulin8ee7c6e2017-02-16 12:23:22 +0000403 dev_priv->gt.cleanup_engine(engine);
Tvrtko Ursulin33def1f2017-06-16 14:03:38 +0100404 }
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100405 }
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000406 return err;
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +0100407}
408
Chris Wilson73cb9702016-10-28 13:58:46 +0100409void intel_engine_init_global_seqno(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson57f275a2016-08-15 10:49:00 +0100410{
411 struct drm_i915_private *dev_priv = engine->i915;
412
413 /* Our semaphore implementation is strictly monotonic (i.e. we proceed
414 * so long as the semaphore value in the register/page is greater
415 * than the sync value), so whenever we reset the seqno,
416 * so long as we reset the tracking semaphore value to 0, it will
417 * always be before the next request's seqno. If we don't reset
418 * the semaphore value, then when the seqno moves backwards all
419 * future waits will complete instantly (causing rendering corruption).
420 */
421 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
422 I915_WRITE(RING_SYNC_0(engine->mmio_base), 0);
423 I915_WRITE(RING_SYNC_1(engine->mmio_base), 0);
424 if (HAS_VEBOX(dev_priv))
425 I915_WRITE(RING_SYNC_2(engine->mmio_base), 0);
426 }
Chris Wilson57f275a2016-08-15 10:49:00 +0100427
428 intel_write_status_page(engine, I915_GEM_HWS_INDEX, seqno);
Chris Wilson14a6bbf2017-03-14 11:14:52 +0000429 clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson73cb9702016-10-28 13:58:46 +0100430
Chris Wilson57f275a2016-08-15 10:49:00 +0100431 /* After manually advancing the seqno, fake the interrupt in case
432 * there are any waiters for that seqno.
433 */
434 intel_engine_wakeup(engine);
Chris Wilson2ca9faa2017-04-05 16:30:54 +0100435
436 GEM_BUG_ON(intel_engine_get_seqno(engine) != seqno);
Chris Wilson57f275a2016-08-15 10:49:00 +0100437}
438
Chris Wilson73cb9702016-10-28 13:58:46 +0100439static void intel_engine_init_timeline(struct intel_engine_cs *engine)
Chris Wilsondcff85c2016-08-05 10:14:11 +0100440{
Chris Wilson73cb9702016-10-28 13:58:46 +0100441 engine->timeline = &engine->i915->gt.global_timeline.engine[engine->id];
Chris Wilsondcff85c2016-08-05 10:14:11 +0100442}
443
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300444static bool csb_force_mmio(struct drm_i915_private *i915)
445{
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300446 /*
447 * IOMMU adds unpredictable latency causing the CSB write (from the
448 * GPU into the HWSP) to only be visible some time after the interrupt
449 * (missed breadcrumb syndrome).
450 */
451 if (intel_vtd_active())
452 return true;
453
Weinan Li1fd51d92017-10-15 11:55:25 +0800454 /* Older GVT emulation depends upon intercepting CSB mmio */
455 if (intel_vgpu_active(i915) && !intel_vgpu_has_hwsp_emulation(i915))
456 return true;
457
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300458 return false;
459}
460
461static void intel_engine_init_execlist(struct intel_engine_cs *engine)
462{
463 struct intel_engine_execlists * const execlists = &engine->execlists;
464
465 execlists->csb_use_mmio = csb_force_mmio(engine->i915);
466
Mika Kuoppala76e70082017-09-22 15:43:07 +0300467 execlists->port_mask = 1;
468 BUILD_BUG_ON_NOT_POWER_OF_2(execlists_num_ports(execlists));
469 GEM_BUG_ON(execlists_num_ports(execlists) > EXECLIST_MAX_PORTS);
470
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000471 execlists->queue_priority = INT_MIN;
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300472 execlists->queue = RB_ROOT;
473 execlists->first = NULL;
474}
475
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100476/**
477 * intel_engines_setup_common - setup engine state not requiring hw access
478 * @engine: Engine to setup.
479 *
480 * Initializes @engine@ structure members shared between legacy and execlists
481 * submission modes which do not require hardware access.
482 *
483 * Typically done early in the submission mode specific engine setup stage.
484 */
485void intel_engine_setup_common(struct intel_engine_cs *engine)
486{
Mika Kuoppala19df9a52017-09-22 15:43:04 +0300487 intel_engine_init_execlist(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100488
Chris Wilson73cb9702016-10-28 13:58:46 +0100489 intel_engine_init_timeline(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100490 intel_engine_init_hangcheck(engine);
Chris Wilson115003e92016-08-04 16:32:19 +0100491 i915_gem_batch_pool_init(engine, &engine->batch_pool);
Chris Wilson7756e452016-08-18 17:17:10 +0100492
493 intel_engine_init_cmd_parser(engine);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100494}
495
Chris Wilsonadc320c2016-08-15 10:48:59 +0100496int intel_engine_create_scratch(struct intel_engine_cs *engine, int size)
497{
498 struct drm_i915_gem_object *obj;
499 struct i915_vma *vma;
500 int ret;
501
502 WARN_ON(engine->scratch);
503
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000504 obj = i915_gem_object_create_stolen(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100505 if (!obj)
Chris Wilson920cf412016-10-28 13:58:30 +0100506 obj = i915_gem_object_create_internal(engine->i915, size);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100507 if (IS_ERR(obj)) {
508 DRM_ERROR("Failed to allocate scratch page\n");
509 return PTR_ERR(obj);
510 }
511
Chris Wilsona01cb372017-01-16 15:21:30 +0000512 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100513 if (IS_ERR(vma)) {
514 ret = PTR_ERR(vma);
515 goto err_unref;
516 }
517
518 ret = i915_vma_pin(vma, 0, 4096, PIN_GLOBAL | PIN_HIGH);
519 if (ret)
520 goto err_unref;
521
522 engine->scratch = vma;
Chris Wilsonbde13eb2016-08-15 10:49:07 +0100523 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
524 engine->name, i915_ggtt_offset(vma));
Chris Wilsonadc320c2016-08-15 10:48:59 +0100525 return 0;
526
527err_unref:
528 i915_gem_object_put(obj);
529 return ret;
530}
531
532static void intel_engine_cleanup_scratch(struct intel_engine_cs *engine)
533{
Chris Wilson19880c42016-08-15 10:49:05 +0100534 i915_vma_unpin_and_release(&engine->scratch);
Chris Wilsonadc320c2016-08-15 10:48:59 +0100535}
536
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100537static void cleanup_phys_status_page(struct intel_engine_cs *engine)
538{
539 struct drm_i915_private *dev_priv = engine->i915;
540
541 if (!dev_priv->status_page_dmah)
542 return;
543
544 drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
545 engine->status_page.page_addr = NULL;
546}
547
548static void cleanup_status_page(struct intel_engine_cs *engine)
549{
550 struct i915_vma *vma;
551 struct drm_i915_gem_object *obj;
552
553 vma = fetch_and_zero(&engine->status_page.vma);
554 if (!vma)
555 return;
556
557 obj = vma->obj;
558
559 i915_vma_unpin(vma);
560 i915_vma_close(vma);
561
562 i915_gem_object_unpin_map(obj);
563 __i915_gem_object_release_unless_active(obj);
564}
565
566static int init_status_page(struct intel_engine_cs *engine)
567{
568 struct drm_i915_gem_object *obj;
569 struct i915_vma *vma;
570 unsigned int flags;
571 void *vaddr;
572 int ret;
573
574 obj = i915_gem_object_create_internal(engine->i915, PAGE_SIZE);
575 if (IS_ERR(obj)) {
576 DRM_ERROR("Failed to allocate status page\n");
577 return PTR_ERR(obj);
578 }
579
580 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
581 if (ret)
582 goto err;
583
584 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
585 if (IS_ERR(vma)) {
586 ret = PTR_ERR(vma);
587 goto err;
588 }
589
590 flags = PIN_GLOBAL;
591 if (!HAS_LLC(engine->i915))
592 /* On g33, we cannot place HWS above 256MiB, so
593 * restrict its pinning to the low mappable arena.
594 * Though this restriction is not documented for
595 * gen4, gen5, or byt, they also behave similarly
596 * and hang if the HWS is placed at the top of the
597 * GTT. To generalise, it appears that all !llc
598 * platforms have issues with us placing the HWS
599 * above the mappable region (even though we never
600 * actually map it).
601 */
602 flags |= PIN_MAPPABLE;
Chris Wilson34a04e52017-09-13 09:56:03 +0100603 else
604 flags |= PIN_HIGH;
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100605 ret = i915_vma_pin(vma, 0, 4096, flags);
606 if (ret)
607 goto err;
608
609 vaddr = i915_gem_object_pin_map(obj, I915_MAP_WB);
610 if (IS_ERR(vaddr)) {
611 ret = PTR_ERR(vaddr);
612 goto err_unpin;
613 }
614
615 engine->status_page.vma = vma;
616 engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
617 engine->status_page.page_addr = memset(vaddr, 0, PAGE_SIZE);
618
619 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
620 engine->name, i915_ggtt_offset(vma));
621 return 0;
622
623err_unpin:
624 i915_vma_unpin(vma);
625err:
626 i915_gem_object_put(obj);
627 return ret;
628}
629
630static int init_phys_status_page(struct intel_engine_cs *engine)
631{
632 struct drm_i915_private *dev_priv = engine->i915;
633
634 GEM_BUG_ON(engine->id != RCS);
635
636 dev_priv->status_page_dmah =
637 drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
638 if (!dev_priv->status_page_dmah)
639 return -ENOMEM;
640
641 engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
642 memset(engine->status_page.page_addr, 0, PAGE_SIZE);
643
644 return 0;
645}
646
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100647/**
648 * intel_engines_init_common - initialize cengine state which might require hw access
649 * @engine: Engine to initialize.
650 *
651 * Initializes @engine@ structure members shared between legacy and execlists
652 * submission modes which do require hardware access.
653 *
654 * Typcally done at later stages of submission mode specific engine setup.
655 *
656 * Returns zero on success or an error code on failure.
657 */
658int intel_engine_init_common(struct intel_engine_cs *engine)
659{
Chris Wilson266a2402017-05-04 10:33:08 +0100660 struct intel_ring *ring;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100661 int ret;
662
Chris Wilsonff44ad52017-03-16 17:13:03 +0000663 engine->set_default_submission(engine);
664
Chris Wilsone8a9c582016-12-18 15:37:20 +0000665 /* We may need to do things with the shrinker which
666 * require us to immediately switch back to the default
667 * context. This can cause a problem as pinning the
668 * default context also requires GTT space which may not
669 * be available. To avoid this we always pin the default
670 * context.
671 */
Chris Wilson266a2402017-05-04 10:33:08 +0100672 ring = engine->context_pin(engine, engine->i915->kernel_context);
673 if (IS_ERR(ring))
674 return PTR_ERR(ring);
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100675
Chris Wilsone7af3112017-10-03 21:34:48 +0100676 /*
677 * Similarly the preempt context must always be available so that
678 * we can interrupt the engine at any time.
679 */
Chris Wilsond6376372018-02-07 21:05:44 +0000680 if (engine->i915->preempt_context) {
Chris Wilsone7af3112017-10-03 21:34:48 +0100681 ring = engine->context_pin(engine,
682 engine->i915->preempt_context);
683 if (IS_ERR(ring)) {
684 ret = PTR_ERR(ring);
685 goto err_unpin_kernel;
686 }
687 }
688
Chris Wilsone8a9c582016-12-18 15:37:20 +0000689 ret = intel_engine_init_breadcrumbs(engine);
690 if (ret)
Chris Wilsone7af3112017-10-03 21:34:48 +0100691 goto err_unpin_preempt;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000692
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100693 if (HWS_NEEDS_PHYSICAL(engine->i915))
694 ret = init_phys_status_page(engine);
695 else
696 ret = init_status_page(engine);
697 if (ret)
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000698 goto err_breadcrumbs;
Chris Wilson4e50f082016-10-28 13:58:31 +0100699
Chris Wilson7756e452016-08-18 17:17:10 +0100700 return 0;
Chris Wilsone8a9c582016-12-18 15:37:20 +0000701
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100702err_breadcrumbs:
703 intel_engine_fini_breadcrumbs(engine);
Chris Wilsone7af3112017-10-03 21:34:48 +0100704err_unpin_preempt:
Chris Wilsond6376372018-02-07 21:05:44 +0000705 if (engine->i915->preempt_context)
Chris Wilsone7af3112017-10-03 21:34:48 +0100706 engine->context_unpin(engine, engine->i915->preempt_context);
707err_unpin_kernel:
Chris Wilsone8a9c582016-12-18 15:37:20 +0000708 engine->context_unpin(engine, engine->i915->kernel_context);
709 return ret;
Tvrtko Ursulin019bf272016-07-13 16:03:41 +0100710}
Chris Wilson96a945a2016-08-03 13:19:16 +0100711
712/**
713 * intel_engines_cleanup_common - cleans up the engine state created by
714 * the common initiailizers.
715 * @engine: Engine to cleanup.
716 *
717 * This cleans up everything created by the common helpers.
718 */
719void intel_engine_cleanup_common(struct intel_engine_cs *engine)
720{
Chris Wilsonadc320c2016-08-15 10:48:59 +0100721 intel_engine_cleanup_scratch(engine);
722
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +0100723 if (HWS_NEEDS_PHYSICAL(engine->i915))
724 cleanup_phys_status_page(engine);
725 else
726 cleanup_status_page(engine);
727
Chris Wilson96a945a2016-08-03 13:19:16 +0100728 intel_engine_fini_breadcrumbs(engine);
Chris Wilson7756e452016-08-18 17:17:10 +0100729 intel_engine_cleanup_cmd_parser(engine);
Chris Wilson96a945a2016-08-03 13:19:16 +0100730 i915_gem_batch_pool_fini(&engine->batch_pool);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000731
Chris Wilsond2b4b972017-11-10 14:26:33 +0000732 if (engine->default_state)
733 i915_gem_object_put(engine->default_state);
734
Chris Wilsond6376372018-02-07 21:05:44 +0000735 if (engine->i915->preempt_context)
Chris Wilsone7af3112017-10-03 21:34:48 +0100736 engine->context_unpin(engine, engine->i915->preempt_context);
Chris Wilsone8a9c582016-12-18 15:37:20 +0000737 engine->context_unpin(engine, engine->i915->kernel_context);
Chris Wilson96a945a2016-08-03 13:19:16 +0100738}
Chris Wilson1b365952016-10-04 21:11:31 +0100739
Chris Wilson3ceda3a2018-02-12 10:24:15 +0000740u64 intel_engine_get_active_head(const struct intel_engine_cs *engine)
Chris Wilson1b365952016-10-04 21:11:31 +0100741{
742 struct drm_i915_private *dev_priv = engine->i915;
743 u64 acthd;
744
745 if (INTEL_GEN(dev_priv) >= 8)
746 acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
747 RING_ACTHD_UDW(engine->mmio_base));
748 else if (INTEL_GEN(dev_priv) >= 4)
749 acthd = I915_READ(RING_ACTHD(engine->mmio_base));
750 else
751 acthd = I915_READ(ACTHD);
752
753 return acthd;
754}
755
Chris Wilson3ceda3a2018-02-12 10:24:15 +0000756u64 intel_engine_get_last_batch_head(const struct intel_engine_cs *engine)
Chris Wilson1b365952016-10-04 21:11:31 +0100757{
758 struct drm_i915_private *dev_priv = engine->i915;
759 u64 bbaddr;
760
761 if (INTEL_GEN(dev_priv) >= 8)
762 bbaddr = I915_READ64_2x32(RING_BBADDR(engine->mmio_base),
763 RING_BBADDR_UDW(engine->mmio_base));
764 else
765 bbaddr = I915_READ(RING_BBADDR(engine->mmio_base));
766
767 return bbaddr;
768}
Chris Wilson0e704472016-10-12 10:05:17 +0100769
770const char *i915_cache_level_str(struct drm_i915_private *i915, int type)
771{
772 switch (type) {
773 case I915_CACHE_NONE: return " uncached";
774 case I915_CACHE_LLC: return HAS_LLC(i915) ? " LLC" : " snooped";
775 case I915_CACHE_L3_LLC: return " L3+LLC";
776 case I915_CACHE_WT: return " WT";
777 default: return "";
778 }
779}
780
781static inline uint32_t
782read_subslice_reg(struct drm_i915_private *dev_priv, int slice,
783 int subslice, i915_reg_t reg)
784{
785 uint32_t mcr;
786 uint32_t ret;
787 enum forcewake_domains fw_domains;
788
789 fw_domains = intel_uncore_forcewake_for_reg(dev_priv, reg,
790 FW_REG_READ);
791 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
792 GEN8_MCR_SELECTOR,
793 FW_REG_READ | FW_REG_WRITE);
794
795 spin_lock_irq(&dev_priv->uncore.lock);
796 intel_uncore_forcewake_get__locked(dev_priv, fw_domains);
797
798 mcr = I915_READ_FW(GEN8_MCR_SELECTOR);
799 /*
800 * The HW expects the slice and sublice selectors to be reset to 0
801 * after reading out the registers.
802 */
803 WARN_ON_ONCE(mcr & (GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK));
804 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
805 mcr |= GEN8_MCR_SLICE(slice) | GEN8_MCR_SUBSLICE(subslice);
806 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
807
808 ret = I915_READ_FW(reg);
809
810 mcr &= ~(GEN8_MCR_SLICE_MASK | GEN8_MCR_SUBSLICE_MASK);
811 I915_WRITE_FW(GEN8_MCR_SELECTOR, mcr);
812
813 intel_uncore_forcewake_put__locked(dev_priv, fw_domains);
814 spin_unlock_irq(&dev_priv->uncore.lock);
815
816 return ret;
817}
818
819/* NB: please notice the memset */
820void intel_engine_get_instdone(struct intel_engine_cs *engine,
821 struct intel_instdone *instdone)
822{
823 struct drm_i915_private *dev_priv = engine->i915;
824 u32 mmio_base = engine->mmio_base;
825 int slice;
826 int subslice;
827
828 memset(instdone, 0, sizeof(*instdone));
829
830 switch (INTEL_GEN(dev_priv)) {
831 default:
832 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
833
834 if (engine->id != RCS)
835 break;
836
837 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
838 for_each_instdone_slice_subslice(dev_priv, slice, subslice) {
839 instdone->sampler[slice][subslice] =
840 read_subslice_reg(dev_priv, slice, subslice,
841 GEN7_SAMPLER_INSTDONE);
842 instdone->row[slice][subslice] =
843 read_subslice_reg(dev_priv, slice, subslice,
844 GEN7_ROW_INSTDONE);
845 }
846 break;
847 case 7:
848 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
849
850 if (engine->id != RCS)
851 break;
852
853 instdone->slice_common = I915_READ(GEN7_SC_INSTDONE);
854 instdone->sampler[0][0] = I915_READ(GEN7_SAMPLER_INSTDONE);
855 instdone->row[0][0] = I915_READ(GEN7_ROW_INSTDONE);
856
857 break;
858 case 6:
859 case 5:
860 case 4:
861 instdone->instdone = I915_READ(RING_INSTDONE(mmio_base));
862
863 if (engine->id == RCS)
864 /* HACK: Using the wrong struct member */
865 instdone->slice_common = I915_READ(GEN4_INSTDONE1);
866 break;
867 case 3:
868 case 2:
869 instdone->instdone = I915_READ(GEN2_INSTDONE);
870 break;
871 }
872}
Chris Wilsonf97fbf92017-02-13 17:15:14 +0000873
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000874static int wa_add(struct drm_i915_private *dev_priv,
875 i915_reg_t addr,
876 const u32 mask, const u32 val)
877{
878 const u32 idx = dev_priv->workarounds.count;
879
880 if (WARN_ON(idx >= I915_MAX_WA_REGS))
881 return -ENOSPC;
882
883 dev_priv->workarounds.reg[idx].addr = addr;
884 dev_priv->workarounds.reg[idx].value = val;
885 dev_priv->workarounds.reg[idx].mask = mask;
886
887 dev_priv->workarounds.count++;
888
889 return 0;
890}
891
892#define WA_REG(addr, mask, val) do { \
893 const int r = wa_add(dev_priv, (addr), (mask), (val)); \
894 if (r) \
895 return r; \
896 } while (0)
897
898#define WA_SET_BIT_MASKED(addr, mask) \
899 WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
900
901#define WA_CLR_BIT_MASKED(addr, mask) \
902 WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
903
904#define WA_SET_FIELD_MASKED(addr, mask, value) \
905 WA_REG(addr, mask, _MASKED_FIELD(mask, value))
906
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000907static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
908 i915_reg_t reg)
909{
910 struct drm_i915_private *dev_priv = engine->i915;
911 struct i915_workarounds *wa = &dev_priv->workarounds;
912 const uint32_t index = wa->hw_whitelist_count[engine->id];
913
914 if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
915 return -EINVAL;
916
Oscar Mateo32ced392017-09-28 15:40:39 -0700917 I915_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
918 i915_mmio_reg_offset(reg));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +0000919 wa->hw_whitelist_count[engine->id]++;
920
921 return 0;
922}
923
924static int gen8_init_workarounds(struct intel_engine_cs *engine)
925{
926 struct drm_i915_private *dev_priv = engine->i915;
927
928 WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
929
930 /* WaDisableAsyncFlipPerfMode:bdw,chv */
931 WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
932
933 /* WaDisablePartialInstShootdown:bdw,chv */
934 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
935 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
936
937 /* Use Force Non-Coherent whenever executing a 3D context. This is a
938 * workaround for for a possible hang in the unlikely event a TLB
939 * invalidation occurs during a PSD flush.
940 */
941 /* WaForceEnableNonCoherent:bdw,chv */
942 /* WaHdcDisableFetchWhenMasked:bdw,chv */
943 WA_SET_BIT_MASKED(HDC_CHICKEN0,
944 HDC_DONOT_FETCH_MEM_WHEN_MASKED |
945 HDC_FORCE_NON_COHERENT);
946
947 /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
948 * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
949 * polygons in the same 8x4 pixel/sample area to be processed without
950 * stalling waiting for the earlier ones to write to Hierarchical Z
951 * buffer."
952 *
953 * This optimization is off by default for BDW and CHV; turn it on.
954 */
955 WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
956
957 /* Wa4x4STCOptimizationDisable:bdw,chv */
958 WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
959
960 /*
961 * BSpec recommends 8x4 when MSAA is used,
962 * however in practice 16x4 seems fastest.
963 *
964 * Note that PS/WM thread counts depend on the WIZ hashing
965 * disable bit, which we don't touch here, but it's good
966 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
967 */
968 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
969 GEN6_WIZ_HASHING_MASK,
970 GEN6_WIZ_HASHING_16x4);
971
972 return 0;
973}
974
975static int bdw_init_workarounds(struct intel_engine_cs *engine)
976{
977 struct drm_i915_private *dev_priv = engine->i915;
978 int ret;
979
980 ret = gen8_init_workarounds(engine);
981 if (ret)
982 return ret;
983
984 /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
985 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
986
987 /* WaDisableDopClockGating:bdw
988 *
989 * Also see the related UCGTCL1 write in broadwell_init_clock_gating()
990 * to disable EUTC clock gating.
991 */
992 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
993 DOP_CLOCK_GATING_DISABLE);
994
995 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
996 GEN8_SAMPLER_POWER_BYPASS_DIS);
997
998 WA_SET_BIT_MASKED(HDC_CHICKEN0,
999 /* WaForceContextSaveRestoreNonCoherent:bdw */
1000 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
1001 /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
1002 (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
1003
1004 return 0;
1005}
1006
1007static int chv_init_workarounds(struct intel_engine_cs *engine)
1008{
1009 struct drm_i915_private *dev_priv = engine->i915;
1010 int ret;
1011
1012 ret = gen8_init_workarounds(engine);
1013 if (ret)
1014 return ret;
1015
1016 /* WaDisableThreadStallDopClockGating:chv */
1017 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
1018
1019 /* Improve HiZ throughput on CHV. */
1020 WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
1021
1022 return 0;
1023}
1024
1025static int gen9_init_workarounds(struct intel_engine_cs *engine)
1026{
1027 struct drm_i915_private *dev_priv = engine->i915;
1028 int ret;
1029
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001030 /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001031 I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
1032
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001033 /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001034 I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
1035 GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
1036
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -07001037 /* WaDisableKillLogic:bxt,skl,kbl */
1038 if (!IS_COFFEELAKE(dev_priv))
1039 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1040 ECOCHK_DIS_TLB);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001041
Ville Syrjälä93564042017-08-24 22:10:51 +03001042 if (HAS_LLC(dev_priv)) {
1043 /* WaCompressedResourceSamplerPbeMediaNewHashMode:skl,kbl
1044 *
1045 * Must match Display Engine. See
1046 * WaCompressedResourceDisplayNewHashMode.
1047 */
1048 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1049 GEN9_PBE_COMPRESSED_HASH_SELECTION);
1050 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
1051 GEN9_SAMPLER_HASH_COMPRESSED_READ_ADDR);
Chris Wilson53221e12017-10-04 13:41:52 +01001052
1053 I915_WRITE(MMCD_MISC_CTRL,
1054 I915_READ(MMCD_MISC_CTRL) |
1055 MMCD_PCLA |
1056 MMCD_HOTSPOT_EN);
Ville Syrjälä93564042017-08-24 22:10:51 +03001057 }
1058
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001059 /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl,glk,cfl */
1060 /* WaDisablePartialInstShootdown:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001061 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1062 FLOW_CONTROL_ENABLE |
1063 PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
1064
1065 /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001066 if (!IS_COFFEELAKE(dev_priv))
1067 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1068 GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001069
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001070 /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl,glk,cfl */
1071 /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001072 WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
Arkadiusz Hiler0b71cea2017-05-12 13:20:15 +02001073 GEN9_ENABLE_YV12_BUGFIX |
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001074 GEN9_ENABLE_GPGPU_PREEMPTION);
1075
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001076 /* Wa4x4STCOptimizationDisable:skl,bxt,kbl,glk,cfl */
1077 /* WaDisablePartialResolveInVc:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001078 WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
1079 GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
1080
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001081 /* WaCcsTlbPrefetchDisable:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001082 WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
1083 GEN9_CCS_TLB_PREFETCH_ENABLE);
1084
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001085 /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001086 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1087 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
1088 HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
1089
1090 /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
1091 * both tied to WaForceContextSaveRestoreNonCoherent
1092 * in some hsds for skl. We keep the tie for all gen9. The
1093 * documentation is a bit hazy and so we want to get common behaviour,
1094 * even though there is no clear evidence we would need both on kbl/bxt.
1095 * This area has been source of system hangs so we play it safe
1096 * and mimic the skl regardless of what bspec says.
1097 *
1098 * Use Force Non-Coherent whenever executing a 3D context. This
1099 * is a workaround for a possible hang in the unlikely event
1100 * a TLB invalidation occurs during a PSD flush.
1101 */
1102
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001103 /* WaForceEnableNonCoherent:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001104 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1105 HDC_FORCE_NON_COHERENT);
1106
Rodrigo Vivi98eed3d2017-06-19 14:21:47 -07001107 /* WaDisableHDCInvalidation:skl,bxt,kbl,cfl */
1108 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
1109 BDW_DISABLE_HDC_INVALIDATION);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001110
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001111 /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001112 if (IS_SKYLAKE(dev_priv) ||
1113 IS_KABYLAKE(dev_priv) ||
Chris Wilsonf3e2b2c2017-11-14 13:43:39 +00001114 IS_COFFEELAKE(dev_priv))
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001115 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
1116 GEN8_SAMPLER_POWER_BYPASS_DIS);
1117
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001118 /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001119 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
1120
Valtteri Rantala74368302017-11-28 16:45:05 +02001121 /* WaProgramL3SqcReg1DefaultForPerf:bxt,glk */
1122 if (IS_GEN9_LP(dev_priv)) {
1123 u32 val = I915_READ(GEN8_L3SQCREG1);
1124
1125 val &= ~L3_PRIO_CREDITS_MASK;
1126 val |= L3_GENERAL_PRIO_CREDITS(62) | L3_HIGH_PRIO_CREDITS(2);
1127 I915_WRITE(GEN8_L3SQCREG1, val);
1128 }
1129
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001130 /* WaOCLCoherentLineFlush:skl,bxt,kbl,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001131 I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
1132 GEN8_LQSC_FLUSH_COHERENT_LINES));
1133
Michał Winiarski5152def2017-10-03 21:34:46 +01001134 /*
1135 * Supporting preemption with fine-granularity requires changes in the
1136 * batch buffer programming. Since we can't break old userspace, we
1137 * need to set our default preemption level to safe value. Userspace is
1138 * still able to use more fine-grained preemption levels, since in
1139 * WaEnablePreemptionGranularityControlByUMD we're whitelisting the
1140 * per-ctx register. As such, WaDisable{3D,GPGPU}MidCmdPreemption are
1141 * not real HW workarounds, but merely a way to start using preemption
1142 * while maintaining old contract with userspace.
1143 */
1144
1145 /* WaDisable3DMidCmdPreemption:skl,bxt,glk,cfl,[cnl] */
1146 WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
1147
1148 /* WaDisableGPGPUMidCmdPreemption:skl,bxt,blk,cfl,[cnl] */
1149 WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
1150 GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
1151
Michel Thierryb579f922018-05-14 09:54:45 -07001152 /* WaClearHIZ_WM_CHICKEN3:bxt,glk */
1153 if (IS_GEN9_LP(dev_priv))
1154 WA_SET_BIT_MASKED(GEN9_WM_CHICKEN3, GEN9_FACTOR_IN_CLR_VAL_HIZ);
1155
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001156 /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001157 ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
1158 if (ret)
1159 return ret;
1160
Jeff McGee1e998342017-10-03 21:34:45 +01001161 /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl,cfl,[cnl] */
1162 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1163 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
1164 ret = wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001165 if (ret)
1166 return ret;
1167
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001168 /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl,glk,cfl */
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001169 ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
1170 if (ret)
1171 return ret;
1172
1173 return 0;
1174}
1175
1176static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
1177{
1178 struct drm_i915_private *dev_priv = engine->i915;
1179 u8 vals[3] = { 0, 0, 0 };
1180 unsigned int i;
1181
1182 for (i = 0; i < 3; i++) {
1183 u8 ss;
1184
1185 /*
1186 * Only consider slices where one, and only one, subslice has 7
1187 * EUs
1188 */
1189 if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
1190 continue;
1191
1192 /*
1193 * subslice_7eu[i] != 0 (because of the check above) and
1194 * ss_max == 4 (maximum number of subslices possible per slice)
1195 *
1196 * -> 0 <= ss <= 3;
1197 */
1198 ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
1199 vals[i] = 3 - ss;
1200 }
1201
1202 if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
1203 return 0;
1204
1205 /* Tune IZ hashing. See intel_device_info_runtime_init() */
1206 WA_SET_FIELD_MASKED(GEN7_GT_MODE,
1207 GEN9_IZ_HASHING_MASK(2) |
1208 GEN9_IZ_HASHING_MASK(1) |
1209 GEN9_IZ_HASHING_MASK(0),
1210 GEN9_IZ_HASHING(2, vals[2]) |
1211 GEN9_IZ_HASHING(1, vals[1]) |
1212 GEN9_IZ_HASHING(0, vals[0]));
1213
1214 return 0;
1215}
1216
1217static int skl_init_workarounds(struct intel_engine_cs *engine)
1218{
1219 struct drm_i915_private *dev_priv = engine->i915;
1220 int ret;
1221
1222 ret = gen9_init_workarounds(engine);
1223 if (ret)
1224 return ret;
1225
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001226 /* WaEnableGapsTsvCreditFix:skl */
1227 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1228 GEN9_GAPS_TSV_CREDIT_DISABLE));
1229
1230 /* WaDisableGafsUnitClkGating:skl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001231 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1232 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001233
1234 /* WaInPlaceDecompressionHang:skl */
1235 if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
Oscar Mateoefc886c2017-09-07 08:40:04 -07001236 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1237 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1238 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001239
1240 /* WaDisableLSQCROPERFforOCL:skl */
1241 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1242 if (ret)
1243 return ret;
1244
1245 return skl_tune_iz_hashing(engine);
1246}
1247
1248static int bxt_init_workarounds(struct intel_engine_cs *engine)
1249{
1250 struct drm_i915_private *dev_priv = engine->i915;
1251 int ret;
1252
1253 ret = gen9_init_workarounds(engine);
1254 if (ret)
1255 return ret;
1256
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001257 /* WaDisableThreadStallDopClockGating:bxt */
1258 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
1259 STALL_DOP_GATING_DISABLE);
1260
1261 /* WaDisablePooledEuLoadBalancingFix:bxt */
Chris Wilson70a84f32017-11-14 13:43:40 +00001262 I915_WRITE(FF_SLICE_CS_CHICKEN2,
1263 _MASKED_BIT_ENABLE(GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001264
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001265 /* WaToEnableHwFixForPushConstHWBug:bxt */
Chris Wilson70a84f32017-11-14 13:43:40 +00001266 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1267 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001268
1269 /* WaInPlaceDecompressionHang:bxt */
Chris Wilson70a84f32017-11-14 13:43:40 +00001270 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1271 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1272 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001273
1274 return 0;
1275}
1276
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001277static int cnl_init_workarounds(struct intel_engine_cs *engine)
1278{
1279 struct drm_i915_private *dev_priv = engine->i915;
1280 int ret;
1281
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001282 /* WaDisableI2mCycleOnWRPort:cnl (pre-prod) */
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001283 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
Oscar Mateo6cf20a02017-09-07 08:40:05 -07001284 I915_WRITE(GAMT_CHKN_BIT_REG,
1285 (I915_READ(GAMT_CHKN_BIT_REG) |
1286 GAMT_CHKN_DISABLE_I2M_CYCLE_ON_WR_PORT));
Rodrigo Vivi86ebb012017-08-29 16:07:51 -07001287
Rodrigo Viviacfb5552017-08-23 13:35:04 -07001288 /* WaForceContextSaveRestoreNonCoherent:cnl */
1289 WA_SET_BIT_MASKED(CNL_HDC_CHICKEN0,
1290 HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
1291
Rodrigo Viviaa9f4c42017-09-06 15:03:25 -07001292 /* WaThrottleEUPerfToAvoidTDBackPressure:cnl(pre-prod) */
1293 if (IS_CNL_REVID(dev_priv, CNL_REVID_B0, CNL_REVID_B0))
1294 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, THROTTLE_12_5);
1295
Rodrigo Vivie6d1a4f2017-08-15 16:16:49 -07001296 /* WaDisableReplayBufferBankArbitrationOptimization:cnl */
1297 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1298 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1299
Rodrigo Vivid1d24752017-08-15 16:16:50 -07001300 /* WaDisableEnhancedSBEVertexCaching:cnl (pre-prod) */
1301 if (IS_CNL_REVID(dev_priv, 0, CNL_REVID_B0))
1302 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1303 GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE);
1304
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001305 /* WaInPlaceDecompressionHang:cnl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001306 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1307 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1308 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001309
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001310 /* WaPushConstantDereferenceHoldDisable:cnl */
Oscar Mateob27f5902017-09-07 08:40:06 -07001311 WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2, PUSH_CONSTANT_DEREF_DISABLE);
Oscar Mateo2cbecff2017-08-23 12:56:31 -07001312
Rodrigo Vivi392572f2017-08-29 16:07:23 -07001313 /* FtrEnableFastAnisoL1BankingFix: cnl */
1314 WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3, CNL_FAST_ANISO_L1_BANKING_FIX);
1315
Michał Winiarski5152def2017-10-03 21:34:46 +01001316 /* WaDisable3DMidCmdPreemption:cnl */
1317 WA_CLR_BIT_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_3D_OBJECT_LEVEL);
1318
1319 /* WaDisableGPGPUMidCmdPreemption:cnl */
1320 WA_SET_FIELD_MASKED(GEN8_CS_CHICKEN1, GEN9_PREEMPT_GPGPU_LEVEL_MASK,
1321 GEN9_PREEMPT_GPGPU_COMMAND_LEVEL);
1322
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001323 /* WaEnablePreemptionGranularityControlByUMD:cnl */
Jeff McGee1e998342017-10-03 21:34:45 +01001324 I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
1325 _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001326 ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
1327 if (ret)
1328 return ret;
1329
Rafael Antognollia2b16582017-12-15 16:11:17 -08001330 /* WaDisableEarlyEOT:cnl */
1331 WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, DISABLE_EARLY_EOT);
1332
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001333 return 0;
1334}
1335
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001336static int kbl_init_workarounds(struct intel_engine_cs *engine)
1337{
1338 struct drm_i915_private *dev_priv = engine->i915;
1339 int ret;
1340
1341 ret = gen9_init_workarounds(engine);
1342 if (ret)
1343 return ret;
1344
1345 /* WaEnableGapsTsvCreditFix:kbl */
1346 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1347 GEN9_GAPS_TSV_CREDIT_DISABLE));
1348
1349 /* WaDisableDynamicCreditSharing:kbl */
1350 if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
Oscar Mateoc6ea497c2017-09-07 08:40:08 -07001351 I915_WRITE(GAMT_CHKN_BIT_REG,
1352 (I915_READ(GAMT_CHKN_BIT_REG) |
1353 GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001354
1355 /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
1356 if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
1357 WA_SET_BIT_MASKED(HDC_CHICKEN0,
1358 HDC_FENCE_DEST_SLM_DISABLE);
1359
1360 /* WaToEnableHwFixForPushConstHWBug:kbl */
1361 if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
1362 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1363 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1364
1365 /* WaDisableGafsUnitClkGating:kbl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001366 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1367 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001368
1369 /* WaDisableSbeCacheDispatchPortSharing:kbl */
1370 WA_SET_BIT_MASKED(
1371 GEN7_HALF_SLICE_CHICKEN1,
1372 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1373
1374 /* WaInPlaceDecompressionHang:kbl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001375 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1376 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1377 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001378
1379 /* WaDisableLSQCROPERFforOCL:kbl */
1380 ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
1381 if (ret)
1382 return ret;
1383
1384 return 0;
1385}
1386
1387static int glk_init_workarounds(struct intel_engine_cs *engine)
1388{
1389 struct drm_i915_private *dev_priv = engine->i915;
1390 int ret;
1391
1392 ret = gen9_init_workarounds(engine);
1393 if (ret)
1394 return ret;
1395
Kenneth Graunkeab062632018-01-05 00:59:05 -08001396 /* WA #0862: Userspace has to set "Barrier Mode" to avoid hangs. */
1397 ret = wa_ring_whitelist_reg(engine, GEN9_SLICE_COMMON_ECO_CHICKEN1);
1398 if (ret)
1399 return ret;
1400
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001401 /* WaToEnableHwFixForPushConstHWBug:glk */
1402 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1403 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1404
1405 return 0;
1406}
1407
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001408static int cfl_init_workarounds(struct intel_engine_cs *engine)
1409{
1410 struct drm_i915_private *dev_priv = engine->i915;
1411 int ret;
1412
1413 ret = gen9_init_workarounds(engine);
1414 if (ret)
1415 return ret;
1416
1417 /* WaEnableGapsTsvCreditFix:cfl */
1418 I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
1419 GEN9_GAPS_TSV_CREDIT_DISABLE));
1420
1421 /* WaToEnableHwFixForPushConstHWBug:cfl */
1422 WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
1423 GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
1424
1425 /* WaDisableGafsUnitClkGating:cfl */
Oscar Mateo4827c542017-09-07 08:40:07 -07001426 I915_WRITE(GEN7_UCGCTL4, (I915_READ(GEN7_UCGCTL4) |
1427 GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001428
1429 /* WaDisableSbeCacheDispatchPortSharing:cfl */
1430 WA_SET_BIT_MASKED(
1431 GEN7_HALF_SLICE_CHICKEN1,
1432 GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
1433
1434 /* WaInPlaceDecompressionHang:cfl */
Oscar Mateoefc886c2017-09-07 08:40:04 -07001435 I915_WRITE(GEN9_GAMT_ECO_REG_RW_IA,
1436 (I915_READ(GEN9_GAMT_ECO_REG_RW_IA) |
1437 GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS));
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001438
1439 return 0;
1440}
1441
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001442int init_workarounds_ring(struct intel_engine_cs *engine)
1443{
1444 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson02e012f2017-03-01 12:11:31 +00001445 int err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001446
Tvrtko Ursulinae504be2018-01-19 10:00:03 +00001447 if (GEM_WARN_ON(engine->id != RCS))
1448 return -EINVAL;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001449
1450 dev_priv->workarounds.count = 0;
Chris Wilson02e012f2017-03-01 12:11:31 +00001451 dev_priv->workarounds.hw_whitelist_count[engine->id] = 0;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001452
1453 if (IS_BROADWELL(dev_priv))
Chris Wilson02e012f2017-03-01 12:11:31 +00001454 err = bdw_init_workarounds(engine);
1455 else if (IS_CHERRYVIEW(dev_priv))
1456 err = chv_init_workarounds(engine);
1457 else if (IS_SKYLAKE(dev_priv))
1458 err = skl_init_workarounds(engine);
1459 else if (IS_BROXTON(dev_priv))
1460 err = bxt_init_workarounds(engine);
1461 else if (IS_KABYLAKE(dev_priv))
1462 err = kbl_init_workarounds(engine);
1463 else if (IS_GEMINILAKE(dev_priv))
1464 err = glk_init_workarounds(engine);
Rodrigo Vivi46c26662017-06-16 15:49:58 -07001465 else if (IS_COFFEELAKE(dev_priv))
1466 err = cfl_init_workarounds(engine);
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001467 else if (IS_CANNONLAKE(dev_priv))
1468 err = cnl_init_workarounds(engine);
Chris Wilson02e012f2017-03-01 12:11:31 +00001469 else
1470 err = 0;
1471 if (err)
1472 return err;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001473
Chris Wilson02e012f2017-03-01 12:11:31 +00001474 DRM_DEBUG_DRIVER("%s: Number of context specific w/a: %d\n",
1475 engine->name, dev_priv->workarounds.count);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001476 return 0;
1477}
1478
Chris Wilsone61e0f52018-02-21 09:56:36 +00001479int intel_ring_workarounds_emit(struct i915_request *rq)
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001480{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001481 struct i915_workarounds *w = &rq->i915->workarounds;
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001482 u32 *cs;
1483 int ret, i;
1484
1485 if (w->count == 0)
1486 return 0;
1487
Chris Wilsone61e0f52018-02-21 09:56:36 +00001488 ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001489 if (ret)
1490 return ret;
1491
Chris Wilsone61e0f52018-02-21 09:56:36 +00001492 cs = intel_ring_begin(rq, w->count * 2 + 2);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001493 if (IS_ERR(cs))
1494 return PTR_ERR(cs);
1495
1496 *cs++ = MI_LOAD_REGISTER_IMM(w->count);
1497 for (i = 0; i < w->count; i++) {
1498 *cs++ = i915_mmio_reg_offset(w->reg[i].addr);
1499 *cs++ = w->reg[i].value;
1500 }
1501 *cs++ = MI_NOOP;
1502
Chris Wilsone61e0f52018-02-21 09:56:36 +00001503 intel_ring_advance(rq, cs);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001504
Chris Wilsone61e0f52018-02-21 09:56:36 +00001505 ret = rq->engine->emit_flush(rq, EMIT_BARRIER);
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001506 if (ret)
1507 return ret;
1508
Tvrtko Ursulin133b4bd2017-02-16 12:23:23 +00001509 return 0;
1510}
1511
Chris Wilsona091d4e2017-05-30 13:13:33 +01001512static bool ring_is_idle(struct intel_engine_cs *engine)
1513{
1514 struct drm_i915_private *dev_priv = engine->i915;
1515 bool idle = true;
1516
Chris Wilson74d00d22018-02-12 09:39:28 +00001517 /* If the whole device is asleep, the engine must be idle */
1518 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1519 return true;
Chris Wilsona091d4e2017-05-30 13:13:33 +01001520
Chris Wilsonaed2fc12017-05-30 13:13:34 +01001521 /* First check that no commands are left in the ring */
1522 if ((I915_READ_HEAD(engine) & HEAD_ADDR) !=
1523 (I915_READ_TAIL(engine) & TAIL_ADDR))
1524 idle = false;
1525
Chris Wilsona091d4e2017-05-30 13:13:33 +01001526 /* No bit for gen2, so assume the CS parser is idle */
1527 if (INTEL_GEN(dev_priv) > 2 && !(I915_READ_MODE(engine) & MODE_IDLE))
1528 idle = false;
1529
1530 intel_runtime_pm_put(dev_priv);
1531
1532 return idle;
1533}
1534
Chris Wilson54003672017-03-03 12:19:46 +00001535/**
1536 * intel_engine_is_idle() - Report if the engine has finished process all work
1537 * @engine: the intel_engine_cs
1538 *
1539 * Return true if there are no requests pending, nothing left to be submitted
1540 * to hardware, and that the engine is idle.
1541 */
1542bool intel_engine_is_idle(struct intel_engine_cs *engine)
1543{
1544 struct drm_i915_private *dev_priv = engine->i915;
1545
Chris Wilsona8e9a412017-04-11 20:00:42 +01001546 /* More white lies, if wedged, hw state is inconsistent */
1547 if (i915_terminally_wedged(&dev_priv->gpu_error))
1548 return true;
1549
Chris Wilson54003672017-03-03 12:19:46 +00001550 /* Any inflight/incomplete requests? */
1551 if (!i915_seqno_passed(intel_engine_get_seqno(engine),
1552 intel_engine_last_submit(engine)))
1553 return false;
1554
Chris Wilson8968a362017-04-12 00:44:26 +01001555 if (I915_SELFTEST_ONLY(engine->breadcrumbs.mock))
1556 return true;
1557
Chris Wilson4a118ec2017-10-23 22:32:36 +01001558 /* Waiting to drain ELSP? */
1559 if (READ_ONCE(engine->execlists.active))
Chris Wilson54003672017-03-03 12:19:46 +00001560 return false;
1561
Chris Wilsond6edb6e2017-07-21 13:32:24 +01001562 /* ELSP is empty, but there are ready requests? */
Mika Kuoppalab620e872017-09-22 15:43:03 +03001563 if (READ_ONCE(engine->execlists.first))
Chris Wilsond6edb6e2017-07-21 13:32:24 +01001564 return false;
1565
Chris Wilson54003672017-03-03 12:19:46 +00001566 /* Ring stopped? */
Chris Wilsona091d4e2017-05-30 13:13:33 +01001567 if (!ring_is_idle(engine))
Chris Wilson54003672017-03-03 12:19:46 +00001568 return false;
1569
1570 return true;
1571}
1572
Chris Wilson05425242017-03-03 12:19:47 +00001573bool intel_engines_are_idle(struct drm_i915_private *dev_priv)
1574{
1575 struct intel_engine_cs *engine;
1576 enum intel_engine_id id;
1577
Chris Wilsond7dc4132017-12-12 13:21:48 +00001578 /*
1579 * If the driver is wedged, HW state may be very inconsistent and
Chris Wilson8490ae22017-03-30 15:50:37 +01001580 * report that it is still busy, even though we have stopped using it.
1581 */
1582 if (i915_terminally_wedged(&dev_priv->gpu_error))
1583 return true;
1584
Chris Wilson05425242017-03-03 12:19:47 +00001585 for_each_engine(engine, dev_priv, id) {
1586 if (!intel_engine_is_idle(engine))
1587 return false;
1588 }
1589
1590 return true;
1591}
1592
Chris Wilsonae6c4572017-11-10 14:26:28 +00001593/**
1594 * intel_engine_has_kernel_context:
1595 * @engine: the engine
1596 *
1597 * Returns true if the last context to be executed on this engine, or has been
1598 * executed if the engine is already idle, is the kernel context
1599 * (#i915.kernel_context).
1600 */
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001601bool intel_engine_has_kernel_context(const struct intel_engine_cs *engine)
1602{
Chris Wilsonae6c4572017-11-10 14:26:28 +00001603 const struct i915_gem_context * const kernel_context =
1604 engine->i915->kernel_context;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001605 struct i915_request *rq;
Chris Wilsonae6c4572017-11-10 14:26:28 +00001606
1607 lockdep_assert_held(&engine->i915->drm.struct_mutex);
1608
1609 /*
1610 * Check the last context seen by the engine. If active, it will be
1611 * the last request that remains in the timeline. When idle, it is
1612 * the last executed context as tracked by retirement.
1613 */
1614 rq = __i915_gem_active_peek(&engine->timeline->last_request);
1615 if (rq)
1616 return rq->ctx == kernel_context;
1617 else
1618 return engine->last_retired_context == kernel_context;
Chris Wilson20ccd4d2017-10-24 23:08:55 +01001619}
1620
Chris Wilsonff44ad52017-03-16 17:13:03 +00001621void intel_engines_reset_default_submission(struct drm_i915_private *i915)
1622{
1623 struct intel_engine_cs *engine;
1624 enum intel_engine_id id;
1625
1626 for_each_engine(engine, i915, id)
1627 engine->set_default_submission(engine);
1628}
1629
Chris Wilsonaba5e272017-10-25 15:39:41 +01001630/**
1631 * intel_engines_park: called when the GT is transitioning from busy->idle
1632 * @i915: the i915 device
1633 *
1634 * The GT is now idle and about to go to sleep (maybe never to wake again?).
1635 * Time for us to tidy and put away our toys (release resources back to the
1636 * system).
1637 */
1638void intel_engines_park(struct drm_i915_private *i915)
Chris Wilson6c067572017-05-17 13:10:03 +01001639{
1640 struct intel_engine_cs *engine;
1641 enum intel_engine_id id;
1642
1643 for_each_engine(engine, i915, id) {
Chris Wilson820c5bb2017-11-01 20:21:49 +00001644 /* Flush the residual irq tasklets first. */
1645 intel_engine_disarm_breadcrumbs(engine);
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301646 tasklet_kill(&engine->execlists.tasklet);
Chris Wilson820c5bb2017-11-01 20:21:49 +00001647
Chris Wilson32651242017-10-27 12:06:17 +01001648 /*
1649 * We are committed now to parking the engines, make sure there
1650 * will be no more interrupts arriving later and the engines
1651 * are truly idle.
1652 */
Chris Wilson30b29402017-11-10 11:25:50 +00001653 if (wait_for(intel_engine_is_idle(engine), 10)) {
Chris Wilson32651242017-10-27 12:06:17 +01001654 struct drm_printer p = drm_debug_printer(__func__);
1655
Chris Wilson30b29402017-11-10 11:25:50 +00001656 dev_err(i915->drm.dev,
1657 "%s is not idle before parking\n",
1658 engine->name);
Chris Wilson0db18b12017-12-08 01:23:00 +00001659 intel_engine_dump(engine, &p, NULL);
Chris Wilson32651242017-10-27 12:06:17 +01001660 }
1661
Chris Wilsonaba5e272017-10-25 15:39:41 +01001662 if (engine->park)
1663 engine->park(engine);
1664
Chris Wilsonaba5e272017-10-25 15:39:41 +01001665 i915_gem_batch_pool_fini(&engine->batch_pool);
Mika Kuoppalab620e872017-09-22 15:43:03 +03001666 engine->execlists.no_priolist = false;
Chris Wilson6c067572017-05-17 13:10:03 +01001667 }
1668}
1669
Chris Wilsonaba5e272017-10-25 15:39:41 +01001670/**
1671 * intel_engines_unpark: called when the GT is transitioning from idle->busy
1672 * @i915: the i915 device
1673 *
1674 * The GT was idle and now about to fire up with some new user requests.
1675 */
1676void intel_engines_unpark(struct drm_i915_private *i915)
1677{
1678 struct intel_engine_cs *engine;
1679 enum intel_engine_id id;
1680
1681 for_each_engine(engine, i915, id) {
1682 if (engine->unpark)
1683 engine->unpark(engine);
1684 }
1685}
1686
Chris Wilson90cad092017-09-06 16:28:59 +01001687bool intel_engine_can_store_dword(struct intel_engine_cs *engine)
1688{
1689 switch (INTEL_GEN(engine->i915)) {
1690 case 2:
1691 return false; /* uses physical not virtual addresses */
1692 case 3:
1693 /* maybe only uses physical not virtual addresses */
1694 return !(IS_I915G(engine->i915) || IS_I915GM(engine->i915));
1695 case 6:
1696 return engine->class != VIDEO_DECODE_CLASS; /* b0rked */
1697 default:
1698 return true;
1699 }
1700}
1701
Chris Wilsond2b4b972017-11-10 14:26:33 +00001702unsigned int intel_engines_has_context_isolation(struct drm_i915_private *i915)
1703{
1704 struct intel_engine_cs *engine;
1705 enum intel_engine_id id;
1706 unsigned int which;
1707
1708 which = 0;
1709 for_each_engine(engine, i915, id)
1710 if (engine->default_state)
1711 which |= BIT(engine->uabi_class);
1712
1713 return which;
1714}
1715
Chris Wilsonf636edb2017-10-09 12:02:57 +01001716static void print_request(struct drm_printer *m,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001717 struct i915_request *rq,
Chris Wilsonf636edb2017-10-09 12:02:57 +01001718 const char *prefix)
1719{
Chris Wilson367a35a2018-02-28 09:47:32 +00001720 drm_printf(m, "%s%x%s [%llx:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilsona27d5a42017-10-15 21:43:10 +01001721 rq->global_seqno,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001722 i915_request_completed(rq) ? "!" : "",
Chris Wilson367a35a2018-02-28 09:47:32 +00001723 rq->fence.context, rq->fence.seqno,
Chris Wilsonf636edb2017-10-09 12:02:57 +01001724 rq->priotree.priority,
1725 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
1726 rq->timeline->common->name);
1727}
1728
Chris Wilsonc1bf2722017-12-22 18:25:21 +00001729static void hexdump(struct drm_printer *m, const void *buf, size_t len)
1730{
1731 const size_t rowsize = 8 * sizeof(u32);
1732 const void *prev = NULL;
1733 bool skip = false;
1734 size_t pos;
1735
1736 for (pos = 0; pos < len; pos += rowsize) {
1737 char line[128];
1738
1739 if (prev && !memcmp(prev, buf + pos, rowsize)) {
1740 if (!skip) {
1741 drm_printf(m, "*\n");
1742 skip = true;
1743 }
1744 continue;
1745 }
1746
1747 WARN_ON_ONCE(hex_dump_to_buffer(buf + pos, len - pos,
1748 rowsize, sizeof(u32),
1749 line, sizeof(line),
1750 false) >= sizeof(line));
1751 drm_printf(m, "%08zx %s\n", pos, line);
1752
1753 prev = buf + pos;
1754 skip = false;
1755 }
1756}
1757
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001758static void intel_engine_print_registers(const struct intel_engine_cs *engine,
1759 struct drm_printer *m)
Chris Wilsonf636edb2017-10-09 12:02:57 +01001760{
Chris Wilsonf636edb2017-10-09 12:02:57 +01001761 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001762 const struct intel_engine_execlists * const execlists =
1763 &engine->execlists;
Chris Wilsonf636edb2017-10-09 12:02:57 +01001764 u64 addr;
1765
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001766 drm_printf(m, "\tRING_START: 0x%08x\n",
1767 I915_READ(RING_START(engine->mmio_base)));
1768 drm_printf(m, "\tRING_HEAD: 0x%08x\n",
1769 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR);
1770 drm_printf(m, "\tRING_TAIL: 0x%08x\n",
1771 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR);
Chris Wilson3c75de52017-10-26 12:50:48 +01001772 drm_printf(m, "\tRING_CTL: 0x%08x%s\n",
Chris Wilsonf636edb2017-10-09 12:02:57 +01001773 I915_READ(RING_CTL(engine->mmio_base)),
Chris Wilson3c75de52017-10-26 12:50:48 +01001774 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? " [waiting]" : "");
1775 if (INTEL_GEN(engine->i915) > 2) {
1776 drm_printf(m, "\tRING_MODE: 0x%08x%s\n",
1777 I915_READ(RING_MI_MODE(engine->mmio_base)),
1778 I915_READ(RING_MI_MODE(engine->mmio_base)) & (MODE_IDLE) ? " [idle]" : "");
1779 }
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001780
1781 if (INTEL_GEN(dev_priv) >= 6) {
1782 drm_printf(m, "\tRING_IMR: %08x\n", I915_READ_IMR(engine));
1783 }
1784
Chris Wilson93c6e962017-11-20 20:55:04 +00001785 if (HAS_LEGACY_SEMAPHORES(dev_priv)) {
Chris Wilsonaf9ff6c2017-11-20 20:55:03 +00001786 drm_printf(m, "\tSYNC_0: 0x%08x\n",
1787 I915_READ(RING_SYNC_0(engine->mmio_base)));
1788 drm_printf(m, "\tSYNC_1: 0x%08x\n",
1789 I915_READ(RING_SYNC_1(engine->mmio_base)));
1790 if (HAS_VEBOX(dev_priv))
1791 drm_printf(m, "\tSYNC_2: 0x%08x\n",
1792 I915_READ(RING_SYNC_2(engine->mmio_base)));
1793 }
Chris Wilsonf636edb2017-10-09 12:02:57 +01001794
Chris Wilsonf636edb2017-10-09 12:02:57 +01001795 addr = intel_engine_get_active_head(engine);
1796 drm_printf(m, "\tACTHD: 0x%08x_%08x\n",
1797 upper_32_bits(addr), lower_32_bits(addr));
1798 addr = intel_engine_get_last_batch_head(engine);
1799 drm_printf(m, "\tBBADDR: 0x%08x_%08x\n",
1800 upper_32_bits(addr), lower_32_bits(addr));
Chris Wilsona0cf5792017-12-18 12:39:14 +00001801 if (INTEL_GEN(dev_priv) >= 8)
1802 addr = I915_READ64_2x32(RING_DMA_FADD(engine->mmio_base),
1803 RING_DMA_FADD_UDW(engine->mmio_base));
1804 else if (INTEL_GEN(dev_priv) >= 4)
1805 addr = I915_READ(RING_DMA_FADD(engine->mmio_base));
1806 else
1807 addr = I915_READ(DMA_FADD_I8XX);
1808 drm_printf(m, "\tDMA_FADDR: 0x%08x_%08x\n",
1809 upper_32_bits(addr), lower_32_bits(addr));
1810 if (INTEL_GEN(dev_priv) >= 4) {
1811 drm_printf(m, "\tIPEIR: 0x%08x\n",
1812 I915_READ(RING_IPEIR(engine->mmio_base)));
1813 drm_printf(m, "\tIPEHR: 0x%08x\n",
1814 I915_READ(RING_IPEHR(engine->mmio_base)));
1815 } else {
1816 drm_printf(m, "\tIPEIR: 0x%08x\n", I915_READ(IPEIR));
1817 drm_printf(m, "\tIPEHR: 0x%08x\n", I915_READ(IPEHR));
1818 }
Chris Wilsonf636edb2017-10-09 12:02:57 +01001819
Chris Wilsonfb5c5512017-11-20 20:55:00 +00001820 if (HAS_EXECLISTS(dev_priv)) {
Chris Wilsonf636edb2017-10-09 12:02:57 +01001821 const u32 *hws = &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilsonf636edb2017-10-09 12:02:57 +01001822 u32 ptr, read, write;
1823 unsigned int idx;
1824
1825 drm_printf(m, "\tExeclist status: 0x%08x %08x\n",
1826 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
1827 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
1828
1829 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
1830 read = GEN8_CSB_READ_PTR(ptr);
1831 write = GEN8_CSB_WRITE_PTR(ptr);
1832 drm_printf(m, "\tExeclist CSB read %d [%d cached], write %d [%d from hws], interrupt posted? %s\n",
1833 read, execlists->csb_head,
1834 write,
1835 intel_read_status_page(engine, intel_hws_csb_write_index(engine->i915)),
1836 yesno(test_bit(ENGINE_IRQ_EXECLIST,
1837 &engine->irq_posted)));
1838 if (read >= GEN8_CSB_ENTRIES)
1839 read = 0;
1840 if (write >= GEN8_CSB_ENTRIES)
1841 write = 0;
1842 if (read > write)
1843 write += GEN8_CSB_ENTRIES;
1844 while (read < write) {
1845 idx = ++read % GEN8_CSB_ENTRIES;
1846 drm_printf(m, "\tExeclist CSB[%d]: 0x%08x [0x%08x in hwsp], context: %d [%d in hwsp]\n",
1847 idx,
1848 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
1849 hws[idx * 2],
1850 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)),
1851 hws[idx * 2 + 1]);
1852 }
1853
1854 rcu_read_lock();
1855 for (idx = 0; idx < execlists_num_ports(execlists); idx++) {
Chris Wilsone61e0f52018-02-21 09:56:36 +00001856 struct i915_request *rq;
Chris Wilsonf636edb2017-10-09 12:02:57 +01001857 unsigned int count;
1858
1859 rq = port_unpack(&execlists->port[idx], &count);
1860 if (rq) {
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001861 char hdr[80];
1862
Chris Wilsone8a70ca2017-12-08 01:22:59 +00001863 snprintf(hdr, sizeof(hdr),
1864 "\t\tELSP[%d] count=%d, rq: ",
1865 idx, count);
1866 print_request(m, rq, hdr);
Chris Wilsonf636edb2017-10-09 12:02:57 +01001867 } else {
Chris Wilsone8a70ca2017-12-08 01:22:59 +00001868 drm_printf(m, "\t\tELSP[%d] idle\n", idx);
Chris Wilsonf636edb2017-10-09 12:02:57 +01001869 }
1870 }
Chris Wilson4a118ec2017-10-23 22:32:36 +01001871 drm_printf(m, "\t\tHW active? 0x%x\n", execlists->active);
Chris Wilsonf636edb2017-10-09 12:02:57 +01001872 rcu_read_unlock();
Chris Wilsonf636edb2017-10-09 12:02:57 +01001873 } else if (INTEL_GEN(dev_priv) > 6) {
1874 drm_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
1875 I915_READ(RING_PP_DIR_BASE(engine)));
1876 drm_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
1877 I915_READ(RING_PP_DIR_BASE_READ(engine)));
1878 drm_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
1879 I915_READ(RING_PP_DIR_DCLV(engine)));
1880 }
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001881}
1882
1883void intel_engine_dump(struct intel_engine_cs *engine,
1884 struct drm_printer *m,
1885 const char *header, ...)
1886{
1887 struct intel_breadcrumbs * const b = &engine->breadcrumbs;
1888 const struct intel_engine_execlists * const execlists = &engine->execlists;
1889 struct i915_gpu_error * const error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001890 struct i915_request *rq;
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001891 struct rb_node *rb;
1892
1893 if (header) {
1894 va_list ap;
1895
1896 va_start(ap, header);
1897 drm_vprintf(m, header, &ap);
1898 va_end(ap);
1899 }
1900
1901 if (i915_terminally_wedged(&engine->i915->gpu_error))
1902 drm_printf(m, "*** WEDGED ***\n");
1903
1904 drm_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms], inflight %d\n",
1905 intel_engine_get_seqno(engine),
1906 intel_engine_last_submit(engine),
1907 engine->hangcheck.seqno,
1908 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp),
1909 engine->timeline->inflight_seqnos);
1910 drm_printf(m, "\tReset count: %d (global %d)\n",
1911 i915_reset_engine_count(error, engine),
1912 i915_reset_count(error));
1913
1914 rcu_read_lock();
1915
1916 drm_printf(m, "\tRequests:\n");
1917
1918 rq = list_first_entry(&engine->timeline->requests,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001919 struct i915_request, link);
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001920 if (&rq->link != &engine->timeline->requests)
1921 print_request(m, rq, "\t\tfirst ");
1922
1923 rq = list_last_entry(&engine->timeline->requests,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001924 struct i915_request, link);
Chris Wilson3ceda3a2018-02-12 10:24:15 +00001925 if (&rq->link != &engine->timeline->requests)
1926 print_request(m, rq, "\t\tlast ");
1927
1928 rq = i915_gem_find_active_request(engine);
1929 if (rq) {
1930 print_request(m, rq, "\t\tactive ");
1931 drm_printf(m,
1932 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
1933 rq->head, rq->postfix, rq->tail,
1934 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
1935 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
1936 drm_printf(m, "\t\tring->start: 0x%08x\n",
1937 i915_ggtt_offset(rq->ring->vma));
1938 drm_printf(m, "\t\tring->head: 0x%08x\n",
1939 rq->ring->head);
1940 drm_printf(m, "\t\tring->tail: 0x%08x\n",
1941 rq->ring->tail);
1942 }
1943
1944 rcu_read_unlock();
1945
1946 if (intel_runtime_pm_get_if_in_use(engine->i915)) {
1947 intel_engine_print_registers(engine, m);
1948 intel_runtime_pm_put(engine->i915);
1949 } else {
1950 drm_printf(m, "\tDevice is asleep; skipping register dump\n");
1951 }
Chris Wilsonf636edb2017-10-09 12:02:57 +01001952
Chris Wilsona27d5a42017-10-15 21:43:10 +01001953 spin_lock_irq(&engine->timeline->lock);
1954 list_for_each_entry(rq, &engine->timeline->requests, link)
1955 print_request(m, rq, "\t\tE ");
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001956 drm_printf(m, "\t\tQueue priority: %d\n", execlists->queue_priority);
Chris Wilsona27d5a42017-10-15 21:43:10 +01001957 for (rb = execlists->first; rb; rb = rb_next(rb)) {
1958 struct i915_priolist *p =
1959 rb_entry(rb, typeof(*p), node);
1960
1961 list_for_each_entry(rq, &p->requests, priotree.link)
1962 print_request(m, rq, "\t\tQ ");
1963 }
1964 spin_unlock_irq(&engine->timeline->lock);
1965
Chris Wilsonf636edb2017-10-09 12:02:57 +01001966 spin_lock_irq(&b->rb_lock);
1967 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1968 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1969
1970 drm_printf(m, "\t%s [%d] waiting for %x\n",
1971 w->tsk->comm, w->tsk->pid, w->seqno);
1972 }
1973 spin_unlock_irq(&b->rb_lock);
1974
Chris Wilson832265d2017-12-08 01:23:01 +00001975 drm_printf(m, "IRQ? 0x%lx (breadcrumbs? %s) (execlists? %s)\n",
1976 engine->irq_posted,
1977 yesno(test_bit(ENGINE_IRQ_BREADCRUMB,
1978 &engine->irq_posted)),
1979 yesno(test_bit(ENGINE_IRQ_EXECLIST,
1980 &engine->irq_posted)));
Chris Wilsonc1bf2722017-12-22 18:25:21 +00001981
1982 drm_printf(m, "HWSP:\n");
1983 hexdump(m, engine->status_page.page_addr, PAGE_SIZE);
1984
Chris Wilsonc400cc22017-11-07 15:22:11 +00001985 drm_printf(m, "Idle? %s\n", yesno(intel_engine_is_idle(engine)));
Chris Wilsonf636edb2017-10-09 12:02:57 +01001986}
1987
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001988static u8 user_class_map[] = {
1989 [I915_ENGINE_CLASS_RENDER] = RENDER_CLASS,
1990 [I915_ENGINE_CLASS_COPY] = COPY_ENGINE_CLASS,
1991 [I915_ENGINE_CLASS_VIDEO] = VIDEO_DECODE_CLASS,
1992 [I915_ENGINE_CLASS_VIDEO_ENHANCE] = VIDEO_ENHANCEMENT_CLASS,
1993};
1994
1995struct intel_engine_cs *
1996intel_engine_lookup_user(struct drm_i915_private *i915, u8 class, u8 instance)
1997{
1998 if (class >= ARRAY_SIZE(user_class_map))
1999 return NULL;
2000
2001 class = user_class_map[class];
2002
2003 GEM_BUG_ON(class > MAX_ENGINE_CLASS);
2004
2005 if (instance > MAX_ENGINE_INSTANCE)
2006 return NULL;
2007
2008 return i915->engine_class[class][instance];
2009}
2010
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002011/**
2012 * intel_enable_engine_stats() - Enable engine busy tracking on engine
2013 * @engine: engine to enable stats collection
2014 *
2015 * Start collecting the engine busyness data for @engine.
2016 *
2017 * Returns 0 on success or a negative error code.
2018 */
2019int intel_enable_engine_stats(struct intel_engine_cs *engine)
2020{
Chris Wilson99e48bf2018-01-15 09:20:41 +00002021 struct intel_engine_execlists *execlists = &engine->execlists;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002022 unsigned long flags;
Chris Wilson99e48bf2018-01-15 09:20:41 +00002023 int err = 0;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002024
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002025 if (!intel_engine_supports_stats(engine))
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002026 return -ENODEV;
2027
Chris Wilson99e48bf2018-01-15 09:20:41 +00002028 tasklet_disable(&execlists->tasklet);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002029 spin_lock_irqsave(&engine->stats.lock, flags);
Chris Wilson99e48bf2018-01-15 09:20:41 +00002030
2031 if (unlikely(engine->stats.enabled == ~0)) {
2032 err = -EBUSY;
2033 goto unlock;
2034 }
2035
Chris Wilson49007272018-01-11 07:30:31 +00002036 if (engine->stats.enabled++ == 0) {
Chris Wilson49007272018-01-11 07:30:31 +00002037 const struct execlist_port *port = execlists->port;
2038 unsigned int num_ports = execlists_num_ports(execlists);
2039
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002040 engine->stats.enabled_at = ktime_get();
Chris Wilson49007272018-01-11 07:30:31 +00002041
2042 /* XXX submission method oblivious? */
2043 while (num_ports-- && port_isset(port)) {
2044 engine->stats.active++;
2045 port++;
2046 }
2047
2048 if (engine->stats.active)
2049 engine->stats.start = engine->stats.enabled_at;
2050 }
Chris Wilson99e48bf2018-01-15 09:20:41 +00002051
2052unlock:
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002053 spin_unlock_irqrestore(&engine->stats.lock, flags);
Chris Wilson99e48bf2018-01-15 09:20:41 +00002054 tasklet_enable(&execlists->tasklet);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002055
Chris Wilson99e48bf2018-01-15 09:20:41 +00002056 return err;
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002057}
2058
2059static ktime_t __intel_engine_get_busy_time(struct intel_engine_cs *engine)
2060{
2061 ktime_t total = engine->stats.total;
2062
2063 /*
2064 * If the engine is executing something at the moment
2065 * add it to the total.
2066 */
2067 if (engine->stats.active)
2068 total = ktime_add(total,
2069 ktime_sub(ktime_get(), engine->stats.start));
2070
2071 return total;
2072}
2073
2074/**
2075 * intel_engine_get_busy_time() - Return current accumulated engine busyness
2076 * @engine: engine to report on
2077 *
2078 * Returns accumulated time @engine was busy since engine stats were enabled.
2079 */
2080ktime_t intel_engine_get_busy_time(struct intel_engine_cs *engine)
2081{
2082 ktime_t total;
2083 unsigned long flags;
2084
2085 spin_lock_irqsave(&engine->stats.lock, flags);
2086 total = __intel_engine_get_busy_time(engine);
2087 spin_unlock_irqrestore(&engine->stats.lock, flags);
2088
2089 return total;
2090}
2091
2092/**
2093 * intel_disable_engine_stats() - Disable engine busy tracking on engine
2094 * @engine: engine to disable stats collection
2095 *
2096 * Stops collecting the engine busyness data for @engine.
2097 */
2098void intel_disable_engine_stats(struct intel_engine_cs *engine)
2099{
2100 unsigned long flags;
2101
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002102 if (!intel_engine_supports_stats(engine))
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +00002103 return;
2104
2105 spin_lock_irqsave(&engine->stats.lock, flags);
2106 WARN_ON_ONCE(engine->stats.enabled == 0);
2107 if (--engine->stats.enabled == 0) {
2108 engine->stats.total = __intel_engine_get_busy_time(engine);
2109 engine->stats.active = 0;
2110 }
2111 spin_unlock_irqrestore(&engine->stats.lock, flags);
2112}
2113
Chris Wilsonf97fbf92017-02-13 17:15:14 +00002114#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2115#include "selftests/mock_engine.c"
2116#endif