blob: b8bf6a9e555721c40517a7324aacc00aeba53c5a [file] [log] [blame]
Archit Tanejac1577c12013-10-08 12:55:26 +05301/*
2 * HDMI PLL
3 *
4 * Copyright (C) 2013 Texas Instruments Incorporated
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published by
8 * the Free Software Foundation.
9 */
10
Tomi Valkeinenac9f2422013-11-14 13:46:32 +020011#define DSS_SUBSYS_NAME "HDMIPLL"
12
Archit Tanejac1577c12013-10-08 12:55:26 +053013#include <linux/kernel.h>
14#include <linux/module.h>
Archit Tanejac1577c12013-10-08 12:55:26 +053015#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/platform_device.h>
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030018#include <linux/clk.h>
Arnd Bergmann2d802452016-05-11 18:01:45 +020019#include <linux/seq_file.h>
Tomi Valkeinen86c93052016-05-17 17:07:46 +030020#include <linux/pm_runtime.h>
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030021
Peter Ujfalusi32043da2016-05-27 14:40:49 +030022#include "omapdss.h"
Archit Tanejac1577c12013-10-08 12:55:26 +053023#include "dss.h"
Archit Tanejaef269582013-09-12 17:45:57 +053024#include "hdmi.h"
Archit Tanejac1577c12013-10-08 12:55:26 +053025
Archit Tanejac1577c12013-10-08 12:55:26 +053026void hdmi_pll_dump(struct hdmi_pll_data *pll, struct seq_file *s)
27{
28#define DUMPPLL(r) seq_printf(s, "%-35s %08x\n", #r,\
29 hdmi_read_reg(pll->base, r))
30
31 DUMPPLL(PLLCTRL_PLL_CONTROL);
32 DUMPPLL(PLLCTRL_PLL_STATUS);
33 DUMPPLL(PLLCTRL_PLL_GO);
34 DUMPPLL(PLLCTRL_CFG1);
35 DUMPPLL(PLLCTRL_CFG2);
36 DUMPPLL(PLLCTRL_CFG3);
37 DUMPPLL(PLLCTRL_SSC_CFG1);
38 DUMPPLL(PLLCTRL_SSC_CFG2);
39 DUMPPLL(PLLCTRL_CFG4);
40}
41
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030042static int hdmi_pll_enable(struct dss_pll *dsspll)
Archit Tanejac1577c12013-10-08 12:55:26 +053043{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030044 struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll);
Tomi Valkeinen03aafa22014-10-16 15:31:38 +030045 struct hdmi_wp_data *wp = pll->wp;
Tomi Valkeinenf7dd8f52016-05-17 17:00:52 +030046 int r;
Archit Tanejac1577c12013-10-08 12:55:26 +053047
Tomi Valkeinen86c93052016-05-17 17:07:46 +030048 r = pm_runtime_get_sync(&pll->pdev->dev);
49 WARN_ON(r < 0);
Archit Tanejac1577c12013-10-08 12:55:26 +053050
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +020051 dss_ctrl_pll_enable(DSS_PLL_HDMI, true);
52
Archit Tanejac1577c12013-10-08 12:55:26 +053053 r = hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_BOTHON_ALLCLKS);
54 if (r)
55 return r;
56
Archit Tanejac1577c12013-10-08 12:55:26 +053057 return 0;
58}
59
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030060static void hdmi_pll_disable(struct dss_pll *dsspll)
Archit Tanejac1577c12013-10-08 12:55:26 +053061{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030062 struct hdmi_pll_data *pll = container_of(dsspll, struct hdmi_pll_data, pll);
Tomi Valkeinen03aafa22014-10-16 15:31:38 +030063 struct hdmi_wp_data *wp = pll->wp;
Tomi Valkeinen86c93052016-05-17 17:07:46 +030064 int r;
Tomi Valkeinen03aafa22014-10-16 15:31:38 +030065
Archit Tanejac1577c12013-10-08 12:55:26 +053066 hdmi_wp_set_pll_pwr(wp, HDMI_PLLPWRCMD_ALLOFF);
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +020067
68 dss_ctrl_pll_enable(DSS_PLL_HDMI, false);
Tomi Valkeinen86c93052016-05-17 17:07:46 +030069
70 r = pm_runtime_put_sync(&pll->pdev->dev);
71 WARN_ON(r < 0 && r != -ENOSYS);
Archit Tanejac1577c12013-10-08 12:55:26 +053072}
73
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030074static const struct dss_pll_ops dsi_pll_ops = {
75 .enable = hdmi_pll_enable,
76 .disable = hdmi_pll_disable,
77 .set_config = dss_pll_write_config_type_b,
Archit Taneja2d64b1b2013-09-23 15:12:34 +053078};
79
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030080static const struct dss_pll_hw dss_omap4_hdmi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +030081 .type = DSS_PLL_TYPE_B,
82
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030083 .n_max = 255,
84 .m_min = 20,
85 .m_max = 4095,
86 .mX_max = 127,
87 .fint_min = 500000,
88 .fint_max = 2500000,
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +030089
90 .clkdco_min = 500000000,
91 .clkdco_low = 1000000000,
92 .clkdco_max = 2000000000,
93
94 .n_msb = 8,
95 .n_lsb = 1,
96 .m_msb = 20,
97 .m_lsb = 9,
98
99 .mX_msb[0] = 24,
100 .mX_lsb[0] = 18,
101
102 .has_selfreqdco = true,
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530103};
104
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300105static const struct dss_pll_hw dss_omap5_hdmi_pll_hw = {
Tomi Valkeinen06ede3d2016-05-18 10:48:44 +0300106 .type = DSS_PLL_TYPE_B,
107
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300108 .n_max = 255,
109 .m_min = 20,
110 .m_max = 2045,
111 .mX_max = 127,
112 .fint_min = 620000,
113 .fint_max = 2500000,
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300114
115 .clkdco_min = 750000000,
116 .clkdco_low = 1500000000,
117 .clkdco_max = 2500000000UL,
118
119 .n_msb = 8,
120 .n_lsb = 1,
121 .m_msb = 20,
122 .m_lsb = 9,
123
124 .mX_msb[0] = 24,
125 .mX_lsb[0] = 18,
126
127 .has_selfreqdco = true,
128 .has_refsel = true,
129};
130
131static int dsi_init_pll_data(struct platform_device *pdev, struct hdmi_pll_data *hpll)
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530132{
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300133 struct dss_pll *pll = &hpll->pll;
134 struct clk *clk;
135 int r;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530136
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300137 clk = devm_clk_get(&pdev->dev, "sys_clk");
138 if (IS_ERR(clk)) {
139 DSSERR("can't get sys_clk\n");
140 return PTR_ERR(clk);
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530141 }
142
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300143 pll->name = "hdmi";
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200144 pll->id = DSS_PLL_HDMI;
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300145 pll->base = hpll->base;
146 pll->clkin = clk;
147
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530148 switch (omapdss_get_version()) {
149 case OMAPDSS_VER_OMAP4430_ES1:
150 case OMAPDSS_VER_OMAP4430_ES2:
151 case OMAPDSS_VER_OMAP4:
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300152 pll->hw = &dss_omap4_hdmi_pll_hw;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530153 break;
154
155 case OMAPDSS_VER_OMAP5:
Tomi Valkeinenadb5ff82014-12-31 11:26:18 +0200156 case OMAPDSS_VER_DRA7xx:
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300157 pll->hw = &dss_omap5_hdmi_pll_hw;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530158 break;
159
160 default:
161 return -ENODEV;
162 }
163
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300164 pll->ops = &dsi_pll_ops;
165
166 r = dss_pll_register(pll);
167 if (r)
168 return r;
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530169
170 return 0;
171}
172
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300173int hdmi_pll_init(struct platform_device *pdev, struct hdmi_pll_data *pll,
174 struct hdmi_wp_data *wp)
Archit Tanejac1577c12013-10-08 12:55:26 +0530175{
Archit Taneja2d64b1b2013-09-23 15:12:34 +0530176 int r;
Archit Tanejac1577c12013-10-08 12:55:26 +0530177 struct resource *res;
Archit Tanejac1577c12013-10-08 12:55:26 +0530178
Tomi Valkeinen86c93052016-05-17 17:07:46 +0300179 pll->pdev = pdev;
Tomi Valkeinen03aafa22014-10-16 15:31:38 +0300180 pll->wp = wp;
181
Tomi Valkeinen77601502013-12-17 14:41:14 +0200182 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pll");
Archit Tanejac1577c12013-10-08 12:55:26 +0530183 if (!res) {
Tomi Valkeinen59b3d382014-04-28 16:11:01 +0300184 DSSERR("can't get PLL mem resource\n");
185 return -EINVAL;
Archit Tanejac1577c12013-10-08 12:55:26 +0530186 }
187
Tomi Valkeinen59b3d382014-04-28 16:11:01 +0300188 pll->base = devm_ioremap_resource(&pdev->dev, res);
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300189 if (IS_ERR(pll->base)) {
Archit Tanejac1577c12013-10-08 12:55:26 +0530190 DSSERR("can't ioremap PLLCTRL\n");
Tomi Valkeinen2b22df82014-05-23 14:50:09 +0300191 return PTR_ERR(pll->base);
Archit Tanejac1577c12013-10-08 12:55:26 +0530192 }
193
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300194 r = dsi_init_pll_data(pdev, pll);
195 if (r) {
196 DSSERR("failed to init HDMI PLL\n");
197 return r;
198 }
199
Archit Tanejac1577c12013-10-08 12:55:26 +0530200 return 0;
201}
Tomi Valkeinenc84c3a52014-10-22 15:02:17 +0300202
203void hdmi_pll_uninit(struct hdmi_pll_data *hpll)
204{
205 struct dss_pll *pll = &hpll->pll;
206
207 dss_pll_unregister(pll);
208}