blob: 6985e81ccdedc6e878b6b3d36f1f597f1b62e0fb [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
adam radford3f1530c2010-12-14 18:51:48 -08002 * Linux MegaRAID driver for SAS based RAID controllers
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04003 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +05304 * Copyright (c) 2003-2013 LSI Corporation
5 * Copyright (c) 2013-2014 Avago Technologies
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
adam radford3f1530c2010-12-14 18:51:48 -08007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040011 *
adam radford3f1530c2010-12-14 18:51:48 -080012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040016 *
adam radford3f1530c2010-12-14 18:51:48 -080017 * You should have received a copy of the GNU General Public License
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053018 * along with this program. If not, see <http://www.gnu.org/licenses/>.
adam radford3f1530c2010-12-14 18:51:48 -080019 *
20 * FILE: megaraid_sas.h
21 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053022 * Authors: Avago Technologies
23 * Kashyap Desai <kashyap.desai@avagotech.com>
24 * Sumit Saxena <sumit.saxena@avagotech.com>
adam radford3f1530c2010-12-14 18:51:48 -080025 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053026 * Send feedback to: megaraidlinux.pdl@avagotech.com
adam radford3f1530c2010-12-14 18:51:48 -080027 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053028 * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
29 * San Jose, California 95131
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040030 */
31
32#ifndef LSI_MEGARAID_SAS_H
33#define LSI_MEGARAID_SAS_H
34
Randy Dunlapa69b74d2007-01-05 22:41:48 -080035/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040036 * MegaRAID SAS Driver meta data
37 */
sumit.saxena@avagotech.com609fb072015-08-31 17:24:21 +053038#define MEGASAS_VERSION "06.808.14.00-rc1"
39#define MEGASAS_RELDATE "Jul 31, 2015"
Sumant Patro0e989362006-06-20 15:32:37 -070040
41/*
42 * Device IDs
43 */
44#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
bo yangaf7a5642008-03-17 04:13:07 -040045#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
Sumant Patro0e989362006-06-20 15:32:37 -070046#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
Yang, Bo6610a6b2008-08-10 12:42:38 -070047#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
48#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
Yang, Bo87911122009-10-06 14:31:54 -060049#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
50#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
adam radford9c915a82010-12-21 13:34:31 -080051#define PCI_DEVICE_ID_LSI_FUSION 0x005b
adam radford229fe472014-03-10 02:51:56 -070052#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
adam radford36807e62011-10-08 18:15:06 -070053#define PCI_DEVICE_ID_LSI_INVADER 0x005d
Sumit.Saxena@lsi.com21d3c712013-05-22 12:31:43 +053054#define PCI_DEVICE_ID_LSI_FURY 0x005f
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053055#define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
56#define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053057#define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
58#define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
Sumant Patro0e989362006-06-20 15:32:37 -070059
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040060/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053061 * Intel HBA SSDIDs
62 */
63#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
64#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
65#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
66#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
67#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
68#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053069#define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053070
71/*
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053072 * Intruder HBA SSDIDs
73 */
74#define MEGARAID_INTRUDER_SSDID1 0x9371
75#define MEGARAID_INTRUDER_SSDID2 0x9390
76#define MEGARAID_INTRUDER_SSDID3 0x9370
77
78/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053079 * Intel HBA branding
80 */
81#define MEGARAID_INTEL_RS3DC080_BRANDING \
82 "Intel(R) RAID Controller RS3DC080"
83#define MEGARAID_INTEL_RS3DC040_BRANDING \
84 "Intel(R) RAID Controller RS3DC040"
85#define MEGARAID_INTEL_RS3SC008_BRANDING \
86 "Intel(R) RAID Controller RS3SC008"
87#define MEGARAID_INTEL_RS3MC044_BRANDING \
88 "Intel(R) RAID Controller RS3MC044"
89#define MEGARAID_INTEL_RS3WC080_BRANDING \
90 "Intel(R) RAID Controller RS3WC080"
91#define MEGARAID_INTEL_RS3WC040_BRANDING \
92 "Intel(R) RAID Controller RS3WC040"
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053093#define MEGARAID_INTEL_RMS3BC160_BRANDING \
94 "Intel(R) Integrated RAID Module RMS3BC160"
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053095
96/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040097 * =====================================
98 * MegaRAID SAS MFI firmware definitions
99 * =====================================
100 */
101
102/*
103 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
104 * protocol between the software and firmware. Commands are issued using
105 * "message frames"
106 */
107
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800108/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400109 * FW posts its state in upper 4 bits of outbound_msg_0 register
110 */
111#define MFI_STATE_MASK 0xF0000000
112#define MFI_STATE_UNDEFINED 0x00000000
113#define MFI_STATE_BB_INIT 0x10000000
114#define MFI_STATE_FW_INIT 0x40000000
115#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
116#define MFI_STATE_FW_INIT_2 0x70000000
117#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -0700118#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400119#define MFI_STATE_FLUSH_CACHE 0xA0000000
120#define MFI_STATE_READY 0xB0000000
121#define MFI_STATE_OPERATIONAL 0xC0000000
122#define MFI_STATE_FAULT 0xF0000000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530123#define MFI_STATE_FORCE_OCR 0x00000080
124#define MFI_STATE_DMADONE 0x00000008
125#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
adam radford7e70e732011-05-11 18:34:08 -0700126#define MFI_RESET_REQUIRED 0x00000001
127#define MFI_RESET_ADAPTER 0x00000002
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400128#define MEGAMFI_FRAME_SIZE 64
129
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800130/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400131 * During FW init, clear pending cmds & reset state using inbound_msg_0
132 *
133 * ABORT : Abort all pending cmds
134 * READY : Move from OPERATIONAL to READY state; discard queue info
135 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
136 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -0700137 * HOTPLUG : Resume from Hotplug
138 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400139 */
bo yang39a98552010-09-22 22:36:29 -0400140#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
141#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
142#define DIAG_WRITE_ENABLE (0x00000080)
143#define DIAG_RESET_ADAPTER (0x00000004)
144
145#define MFI_ADP_RESET 0x00000040
Sumant Patroe3bbff92006-10-03 12:28:49 -0700146#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400147#define MFI_INIT_READY 0x00000002
148#define MFI_INIT_MFIMODE 0x00000004
149#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -0700150#define MFI_INIT_HOTPLUG 0x00000010
151#define MFI_STOP_ADP 0x00000020
152#define MFI_RESET_FLAGS MFI_INIT_READY| \
153 MFI_INIT_MFIMODE| \
154 MFI_INIT_ABORT
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400155
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800156/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400157 * MFI frame flags
158 */
159#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
160#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
161#define MFI_FRAME_SGL32 0x0000
162#define MFI_FRAME_SGL64 0x0002
163#define MFI_FRAME_SENSE32 0x0000
164#define MFI_FRAME_SENSE64 0x0004
165#define MFI_FRAME_DIR_NONE 0x0000
166#define MFI_FRAME_DIR_WRITE 0x0008
167#define MFI_FRAME_DIR_READ 0x0010
168#define MFI_FRAME_DIR_BOTH 0x0018
Yang, Bof4c9a132009-10-06 14:43:28 -0600169#define MFI_FRAME_IEEE 0x0020
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400170
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530171/* Driver internal */
172#define DRV_DCMD_POLLED_MODE 0x1
173
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800174/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400175 * Definition for cmd_status
176 */
177#define MFI_CMD_STATUS_POLL_MODE 0xFF
178
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800179/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400180 * MFI command opcodes
181 */
182#define MFI_CMD_INIT 0x00
183#define MFI_CMD_LD_READ 0x01
184#define MFI_CMD_LD_WRITE 0x02
185#define MFI_CMD_LD_SCSI_IO 0x03
186#define MFI_CMD_PD_SCSI_IO 0x04
187#define MFI_CMD_DCMD 0x05
188#define MFI_CMD_ABORT 0x06
189#define MFI_CMD_SMP 0x07
190#define MFI_CMD_STP 0x08
adam radforde5f93a32011-10-08 18:15:19 -0700191#define MFI_CMD_INVALID 0xff
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400192
193#define MR_DCMD_CTRL_GET_INFO 0x01010000
Yang, Bobdc6fb82009-12-06 08:30:19 -0700194#define MR_DCMD_LD_GET_LIST 0x03010000
adam radford21c9e162013-09-06 15:27:14 -0700195#define MR_DCMD_LD_LIST_QUERY 0x03010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400196
197#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
198#define MR_FLUSH_CTRL_CACHE 0x01
199#define MR_FLUSH_DISK_CACHE 0x02
200
201#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500202#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400203#define MR_ENABLE_DRIVE_SPINDOWN 0x01
204
205#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
206#define MR_DCMD_CTRL_EVENT_GET 0x01040300
207#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
208#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
209
210#define MR_DCMD_CLUSTER 0x08000000
211#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
212#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
Yang, Bo81e403c2009-10-06 14:27:54 -0600213#define MR_DCMD_PD_LIST_QUERY 0x02010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400214
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530215#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
216#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
217
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800218/*
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530219 * Global functions
220 */
221extern u8 MR_ValidateMapInfo(struct megasas_instance *instance);
222
223
224/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400225 * MFI command completion codes
226 */
227enum MFI_STAT {
228 MFI_STAT_OK = 0x00,
229 MFI_STAT_INVALID_CMD = 0x01,
230 MFI_STAT_INVALID_DCMD = 0x02,
231 MFI_STAT_INVALID_PARAMETER = 0x03,
232 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
233 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
234 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
235 MFI_STAT_APP_IN_USE = 0x07,
236 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
237 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
238 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
239 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
240 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
241 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
242 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
243 MFI_STAT_FLASH_BUSY = 0x0f,
244 MFI_STAT_FLASH_ERROR = 0x10,
245 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
246 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
247 MFI_STAT_FLASH_NOT_OPEN = 0x13,
248 MFI_STAT_FLASH_NOT_STARTED = 0x14,
249 MFI_STAT_FLUSH_FAILED = 0x15,
250 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
251 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
252 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
253 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
254 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
255 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
256 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
257 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
258 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
259 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
260 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
261 MFI_STAT_MFC_HW_ERROR = 0x21,
262 MFI_STAT_NO_HW_PRESENT = 0x22,
263 MFI_STAT_NOT_FOUND = 0x23,
264 MFI_STAT_NOT_IN_ENCL = 0x24,
265 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
266 MFI_STAT_PD_TYPE_WRONG = 0x26,
267 MFI_STAT_PR_DISABLED = 0x27,
268 MFI_STAT_ROW_INDEX_INVALID = 0x28,
269 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
270 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
271 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
272 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
273 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
274 MFI_STAT_SCSI_IO_FAILED = 0x2e,
275 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
276 MFI_STAT_SHUTDOWN_FAILED = 0x30,
277 MFI_STAT_TIME_NOT_SET = 0x31,
278 MFI_STAT_WRONG_STATE = 0x32,
279 MFI_STAT_LD_OFFLINE = 0x33,
280 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
281 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
282 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
283 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
284 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
adam radford36807e62011-10-08 18:15:06 -0700285 MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400286
287 MFI_STAT_INVALID_STATUS = 0xFF
288};
289
sumit.saxena@avagotech.com714f5172015-08-31 17:23:51 +0530290enum mfi_evt_class {
291 MFI_EVT_CLASS_DEBUG = -2,
292 MFI_EVT_CLASS_PROGRESS = -1,
293 MFI_EVT_CLASS_INFO = 0,
294 MFI_EVT_CLASS_WARNING = 1,
295 MFI_EVT_CLASS_CRITICAL = 2,
296 MFI_EVT_CLASS_FATAL = 3,
297 MFI_EVT_CLASS_DEAD = 4
298};
299
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400300/*
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530301 * Crash dump related defines
302 */
303#define MAX_CRASH_DUMP_SIZE 512
304#define CRASH_DMA_BUF_SIZE (1024 * 1024)
305
306enum MR_FW_CRASH_DUMP_STATE {
307 UNAVAILABLE = 0,
308 AVAILABLE = 1,
309 COPYING = 2,
310 COPIED = 3,
311 COPY_ERROR = 4,
312};
313
314enum _MR_CRASH_BUF_STATUS {
315 MR_CRASH_BUF_TURN_OFF = 0,
316 MR_CRASH_BUF_TURN_ON = 1,
317};
318
319/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400320 * Number of mailbox bytes in DCMD message frame
321 */
322#define MFI_MBOX_SIZE 12
323
324enum MR_EVT_CLASS {
325
326 MR_EVT_CLASS_DEBUG = -2,
327 MR_EVT_CLASS_PROGRESS = -1,
328 MR_EVT_CLASS_INFO = 0,
329 MR_EVT_CLASS_WARNING = 1,
330 MR_EVT_CLASS_CRITICAL = 2,
331 MR_EVT_CLASS_FATAL = 3,
332 MR_EVT_CLASS_DEAD = 4,
333
334};
335
336enum MR_EVT_LOCALE {
337
338 MR_EVT_LOCALE_LD = 0x0001,
339 MR_EVT_LOCALE_PD = 0x0002,
340 MR_EVT_LOCALE_ENCL = 0x0004,
341 MR_EVT_LOCALE_BBU = 0x0008,
342 MR_EVT_LOCALE_SAS = 0x0010,
343 MR_EVT_LOCALE_CTRL = 0x0020,
344 MR_EVT_LOCALE_CONFIG = 0x0040,
345 MR_EVT_LOCALE_CLUSTER = 0x0080,
346 MR_EVT_LOCALE_ALL = 0xffff,
347
348};
349
350enum MR_EVT_ARGS {
351
352 MR_EVT_ARGS_NONE,
353 MR_EVT_ARGS_CDB_SENSE,
354 MR_EVT_ARGS_LD,
355 MR_EVT_ARGS_LD_COUNT,
356 MR_EVT_ARGS_LD_LBA,
357 MR_EVT_ARGS_LD_OWNER,
358 MR_EVT_ARGS_LD_LBA_PD_LBA,
359 MR_EVT_ARGS_LD_PROG,
360 MR_EVT_ARGS_LD_STATE,
361 MR_EVT_ARGS_LD_STRIP,
362 MR_EVT_ARGS_PD,
363 MR_EVT_ARGS_PD_ERR,
364 MR_EVT_ARGS_PD_LBA,
365 MR_EVT_ARGS_PD_LBA_LD,
366 MR_EVT_ARGS_PD_PROG,
367 MR_EVT_ARGS_PD_STATE,
368 MR_EVT_ARGS_PCI,
369 MR_EVT_ARGS_RATE,
370 MR_EVT_ARGS_STR,
371 MR_EVT_ARGS_TIME,
372 MR_EVT_ARGS_ECC,
Yang, Bo81e403c2009-10-06 14:27:54 -0600373 MR_EVT_ARGS_LD_PROP,
374 MR_EVT_ARGS_PD_SPARE,
375 MR_EVT_ARGS_PD_INDEX,
376 MR_EVT_ARGS_DIAG_PASS,
377 MR_EVT_ARGS_DIAG_FAIL,
378 MR_EVT_ARGS_PD_LBA_LBA,
379 MR_EVT_ARGS_PORT_PHY,
380 MR_EVT_ARGS_PD_MISSING,
381 MR_EVT_ARGS_PD_ADDRESS,
382 MR_EVT_ARGS_BITMAP,
383 MR_EVT_ARGS_CONNECTOR,
384 MR_EVT_ARGS_PD_PD,
385 MR_EVT_ARGS_PD_FRU,
386 MR_EVT_ARGS_PD_PATHINFO,
387 MR_EVT_ARGS_PD_POWER_STATE,
388 MR_EVT_ARGS_GENERIC,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400389};
390
391/*
Yang, Bo81e403c2009-10-06 14:27:54 -0600392 * define constants for device list query options
393 */
394enum MR_PD_QUERY_TYPE {
395 MR_PD_QUERY_TYPE_ALL = 0,
396 MR_PD_QUERY_TYPE_STATE = 1,
397 MR_PD_QUERY_TYPE_POWER_STATE = 2,
398 MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
399 MR_PD_QUERY_TYPE_SPEED = 4,
400 MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
401};
402
adam radford21c9e162013-09-06 15:27:14 -0700403enum MR_LD_QUERY_TYPE {
404 MR_LD_QUERY_TYPE_ALL = 0,
405 MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
406 MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
407 MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
408 MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
409};
410
411
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600412#define MR_EVT_CFG_CLEARED 0x0004
413#define MR_EVT_LD_STATE_CHANGE 0x0051
414#define MR_EVT_PD_INSERTED 0x005b
415#define MR_EVT_PD_REMOVED 0x0070
416#define MR_EVT_LD_CREATED 0x008a
417#define MR_EVT_LD_DELETED 0x008b
418#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
419#define MR_EVT_LD_OFFLINE 0x00fc
420#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600421
Yang, Bo81e403c2009-10-06 14:27:54 -0600422enum MR_PD_STATE {
423 MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
424 MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
425 MR_PD_STATE_HOT_SPARE = 0x02,
426 MR_PD_STATE_OFFLINE = 0x10,
427 MR_PD_STATE_FAILED = 0x11,
428 MR_PD_STATE_REBUILD = 0x14,
429 MR_PD_STATE_ONLINE = 0x18,
430 MR_PD_STATE_COPYBACK = 0x20,
431 MR_PD_STATE_SYSTEM = 0x40,
432 };
433
434
435 /*
436 * defines the physical drive address structure
437 */
438struct MR_PD_ADDRESS {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530439 __le16 deviceId;
Yang, Bo81e403c2009-10-06 14:27:54 -0600440 u16 enclDeviceId;
441
442 union {
443 struct {
444 u8 enclIndex;
445 u8 slotNumber;
446 } mrPdAddress;
447 struct {
448 u8 enclPosition;
449 u8 enclConnectorIndex;
450 } mrEnclAddress;
451 };
452 u8 scsiDevType;
453 union {
454 u8 connectedPortBitmap;
455 u8 connectedPortNumbers;
456 };
457 u64 sasAddr[2];
458} __packed;
459
460/*
461 * defines the physical drive list structure
462 */
463struct MR_PD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530464 __le32 size;
465 __le32 count;
Yang, Bo81e403c2009-10-06 14:27:54 -0600466 struct MR_PD_ADDRESS addr[1];
467} __packed;
468
469struct megasas_pd_list {
470 u16 tid;
471 u8 driveType;
472 u8 driveState;
473} __packed;
474
Yang, Bobdc6fb82009-12-06 08:30:19 -0700475 /*
476 * defines the logical drive reference structure
477 */
478union MR_LD_REF {
479 struct {
480 u8 targetId;
481 u8 reserved;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530482 __le16 seqNum;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700483 };
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530484 __le32 ref;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700485} __packed;
486
487/*
488 * defines the logical drive list structure
489 */
490struct MR_LD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530491 __le32 ldCount;
492 __le32 reserved;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700493 struct {
494 union MR_LD_REF ref;
495 u8 state;
496 u8 reserved[3];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530497 __le64 size;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530498 } ldList[MAX_LOGICAL_DRIVES_EXT];
Yang, Bobdc6fb82009-12-06 08:30:19 -0700499} __packed;
500
adam radford21c9e162013-09-06 15:27:14 -0700501struct MR_LD_TARGETID_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530502 __le32 size;
503 __le32 count;
adam radford21c9e162013-09-06 15:27:14 -0700504 u8 pad[3];
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530505 u8 targetId[MAX_LOGICAL_DRIVES_EXT];
adam radford21c9e162013-09-06 15:27:14 -0700506};
507
508
Yang, Bo81e403c2009-10-06 14:27:54 -0600509/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400510 * SAS controller properties
511 */
512struct megasas_ctrl_prop {
513
514 u16 seq_num;
515 u16 pred_fail_poll_interval;
516 u16 intr_throttle_count;
517 u16 intr_throttle_timeouts;
518 u8 rebuild_rate;
519 u8 patrol_read_rate;
520 u8 bgi_rate;
521 u8 cc_rate;
522 u8 recon_rate;
523 u8 cache_flush_interval;
524 u8 spinup_drv_count;
525 u8 spinup_delay;
526 u8 cluster_enable;
527 u8 coercion_mode;
528 u8 alarm_enable;
529 u8 disable_auto_rebuild;
530 u8 disable_battery_warn;
531 u8 ecc_bucket_size;
532 u16 ecc_bucket_leak_rate;
533 u8 restore_hotspare_on_insertion;
534 u8 expose_encl_devices;
bo yang39a98552010-09-22 22:36:29 -0400535 u8 maintainPdFailHistory;
536 u8 disallowHostRequestReordering;
537 u8 abortCCOnError;
538 u8 loadBalanceMode;
539 u8 disableAutoDetectBackplane;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400540
bo yang39a98552010-09-22 22:36:29 -0400541 u8 snapVDSpace;
542
543 /*
544 * Add properties that can be controlled by
545 * a bit in the following structure.
546 */
bo yang39a98552010-09-22 22:36:29 -0400547 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530548#if defined(__BIG_ENDIAN_BITFIELD)
549 u32 reserved:18;
550 u32 enableJBOD:1;
551 u32 disableSpinDownHS:1;
552 u32 allowBootWithPinnedCache:1;
553 u32 disableOnlineCtrlReset:1;
554 u32 enableSecretKeyControl:1;
555 u32 autoEnhancedImport:1;
556 u32 enableSpinDownUnconfigured:1;
557 u32 SSDPatrolReadEnabled:1;
558 u32 SSDSMARTerEnabled:1;
559 u32 disableNCQ:1;
560 u32 useFdeOnly:1;
561 u32 prCorrectUnconfiguredAreas:1;
562 u32 SMARTerEnabled:1;
563 u32 copyBackDisabled:1;
564#else
565 u32 copyBackDisabled:1;
566 u32 SMARTerEnabled:1;
567 u32 prCorrectUnconfiguredAreas:1;
568 u32 useFdeOnly:1;
569 u32 disableNCQ:1;
570 u32 SSDSMARTerEnabled:1;
571 u32 SSDPatrolReadEnabled:1;
572 u32 enableSpinDownUnconfigured:1;
573 u32 autoEnhancedImport:1;
574 u32 enableSecretKeyControl:1;
575 u32 disableOnlineCtrlReset:1;
576 u32 allowBootWithPinnedCache:1;
577 u32 disableSpinDownHS:1;
578 u32 enableJBOD:1;
579 u32 reserved:18;
580#endif
bo yang39a98552010-09-22 22:36:29 -0400581 } OnOffProperties;
582 u8 autoSnapVDSpace;
583 u8 viewSpace;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530584 __le16 spinDownTime;
bo yang39a98552010-09-22 22:36:29 -0400585 u8 reserved[24];
Yang, Bo81e403c2009-10-06 14:27:54 -0600586} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400587
588/*
589 * SAS controller information
590 */
591struct megasas_ctrl_info {
592
593 /*
594 * PCI device information
595 */
596 struct {
597
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530598 __le16 vendor_id;
599 __le16 device_id;
600 __le16 sub_vendor_id;
601 __le16 sub_device_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400602 u8 reserved[24];
603
604 } __attribute__ ((packed)) pci;
605
606 /*
607 * Host interface information
608 */
609 struct {
610
611 u8 PCIX:1;
612 u8 PCIE:1;
613 u8 iSCSI:1;
614 u8 SAS_3G:1;
adam radford229fe472014-03-10 02:51:56 -0700615 u8 SRIOV:1;
616 u8 reserved_0:3;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400617 u8 reserved_1[6];
618 u8 port_count;
619 u64 port_addr[8];
620
621 } __attribute__ ((packed)) host_interface;
622
623 /*
624 * Device (backend) interface information
625 */
626 struct {
627
628 u8 SPI:1;
629 u8 SAS_3G:1;
630 u8 SATA_1_5G:1;
631 u8 SATA_3G:1;
632 u8 reserved_0:4;
633 u8 reserved_1[6];
634 u8 port_count;
635 u64 port_addr[8];
636
637 } __attribute__ ((packed)) device_interface;
638
639 /*
640 * List of components residing in flash. All str are null terminated
641 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530642 __le32 image_check_word;
643 __le32 image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400644
645 struct {
646
647 char name[8];
648 char version[32];
649 char build_date[16];
650 char built_time[16];
651
652 } __attribute__ ((packed)) image_component[8];
653
654 /*
655 * List of flash components that have been flashed on the card, but
656 * are not in use, pending reset of the adapter. This list will be
657 * empty if a flash operation has not occurred. All stings are null
658 * terminated
659 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530660 __le32 pending_image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400661
662 struct {
663
664 char name[8];
665 char version[32];
666 char build_date[16];
667 char build_time[16];
668
669 } __attribute__ ((packed)) pending_image_component[8];
670
671 u8 max_arms;
672 u8 max_spans;
673 u8 max_arrays;
674 u8 max_lds;
675
676 char product_name[80];
677 char serial_no[32];
678
679 /*
680 * Other physical/controller/operation information. Indicates the
681 * presence of the hardware
682 */
683 struct {
684
685 u32 bbu:1;
686 u32 alarm:1;
687 u32 nvram:1;
688 u32 uart:1;
689 u32 reserved:28;
690
691 } __attribute__ ((packed)) hw_present;
692
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530693 __le32 current_fw_time;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400694
695 /*
696 * Maximum data transfer sizes
697 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530698 __le16 max_concurrent_cmds;
699 __le16 max_sge_count;
700 __le32 max_request_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400701
702 /*
703 * Logical and physical device counts
704 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530705 __le16 ld_present_count;
706 __le16 ld_degraded_count;
707 __le16 ld_offline_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400708
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530709 __le16 pd_present_count;
710 __le16 pd_disk_present_count;
711 __le16 pd_disk_pred_failure_count;
712 __le16 pd_disk_failed_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400713
714 /*
715 * Memory size information
716 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530717 __le16 nvram_size;
718 __le16 memory_size;
719 __le16 flash_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400720
721 /*
722 * Error counters
723 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530724 __le16 mem_correctable_error_count;
725 __le16 mem_uncorrectable_error_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400726
727 /*
728 * Cluster information
729 */
730 u8 cluster_permitted;
731 u8 cluster_active;
732
733 /*
734 * Additional max data transfer sizes
735 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530736 __le16 max_strips_per_io;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400737
738 /*
739 * Controller capabilities structures
740 */
741 struct {
742
743 u32 raid_level_0:1;
744 u32 raid_level_1:1;
745 u32 raid_level_5:1;
746 u32 raid_level_1E:1;
747 u32 raid_level_6:1;
748 u32 reserved:27;
749
750 } __attribute__ ((packed)) raid_levels;
751
752 struct {
753
754 u32 rbld_rate:1;
755 u32 cc_rate:1;
756 u32 bgi_rate:1;
757 u32 recon_rate:1;
758 u32 patrol_rate:1;
759 u32 alarm_control:1;
760 u32 cluster_supported:1;
761 u32 bbu:1;
762 u32 spanning_allowed:1;
763 u32 dedicated_hotspares:1;
764 u32 revertible_hotspares:1;
765 u32 foreign_config_import:1;
766 u32 self_diagnostic:1;
767 u32 mixed_redundancy_arr:1;
768 u32 global_hot_spares:1;
769 u32 reserved:17;
770
771 } __attribute__ ((packed)) adapter_operations;
772
773 struct {
774
775 u32 read_policy:1;
776 u32 write_policy:1;
777 u32 io_policy:1;
778 u32 access_policy:1;
779 u32 disk_cache_policy:1;
780 u32 reserved:27;
781
782 } __attribute__ ((packed)) ld_operations;
783
784 struct {
785
786 u8 min;
787 u8 max;
788 u8 reserved[2];
789
790 } __attribute__ ((packed)) stripe_sz_ops;
791
792 struct {
793
794 u32 force_online:1;
795 u32 force_offline:1;
796 u32 force_rebuild:1;
797 u32 reserved:29;
798
799 } __attribute__ ((packed)) pd_operations;
800
801 struct {
802
803 u32 ctrl_supports_sas:1;
804 u32 ctrl_supports_sata:1;
805 u32 allow_mix_in_encl:1;
806 u32 allow_mix_in_ld:1;
807 u32 allow_sata_in_cluster:1;
808 u32 reserved:27;
809
810 } __attribute__ ((packed)) pd_mix_support;
811
812 /*
813 * Define ECC single-bit-error bucket information
814 */
815 u8 ecc_bucket_count;
816 u8 reserved_2[11];
817
818 /*
819 * Include the controller properties (changeable items)
820 */
821 struct megasas_ctrl_prop properties;
822
823 /*
824 * Define FW pkg version (set in envt v'bles on OEM basis)
825 */
826 char package_version[0x60];
827
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400828
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530829 /*
830 * If adapterOperations.supportMoreThan8Phys is set,
831 * and deviceInterface.portCount is greater than 8,
832 * SAS Addrs for first 8 ports shall be populated in
833 * deviceInterface.portAddr, and the rest shall be
834 * populated in deviceInterfacePortAddr2.
835 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530836 __le64 deviceInterfacePortAddr2[8]; /*6a0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530837 u8 reserved3[128]; /*6e0h */
838
839 struct { /*760h */
840 u16 minPdRaidLevel_0:4;
841 u16 maxPdRaidLevel_0:12;
842
843 u16 minPdRaidLevel_1:4;
844 u16 maxPdRaidLevel_1:12;
845
846 u16 minPdRaidLevel_5:4;
847 u16 maxPdRaidLevel_5:12;
848
849 u16 minPdRaidLevel_1E:4;
850 u16 maxPdRaidLevel_1E:12;
851
852 u16 minPdRaidLevel_6:4;
853 u16 maxPdRaidLevel_6:12;
854
855 u16 minPdRaidLevel_10:4;
856 u16 maxPdRaidLevel_10:12;
857
858 u16 minPdRaidLevel_50:4;
859 u16 maxPdRaidLevel_50:12;
860
861 u16 minPdRaidLevel_60:4;
862 u16 maxPdRaidLevel_60:12;
863
864 u16 minPdRaidLevel_1E_RLQ0:4;
865 u16 maxPdRaidLevel_1E_RLQ0:12;
866
867 u16 minPdRaidLevel_1E0_RLQ0:4;
868 u16 maxPdRaidLevel_1E0_RLQ0:12;
869
870 u16 reserved[6];
871 } pdsForRaidLevels;
872
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530873 __le16 maxPds; /*780h */
874 __le16 maxDedHSPs; /*782h */
875 __le16 maxGlobalHSP; /*784h */
876 __le16 ddfSize; /*786h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530877 u8 maxLdsPerArray; /*788h */
878 u8 partitionsInDDF; /*789h */
879 u8 lockKeyBinding; /*78ah */
880 u8 maxPITsPerLd; /*78bh */
881 u8 maxViewsPerLd; /*78ch */
882 u8 maxTargetId; /*78dh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530883 __le16 maxBvlVdSize; /*78eh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530884
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530885 __le16 maxConfigurableSSCSize; /*790h */
886 __le16 currentSSCsize; /*792h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530887
888 char expanderFwVersion[12]; /*794h */
889
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530890 __le16 PFKTrialTimeRemaining; /*7A0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530891
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530892 __le16 cacheMemorySize; /*7A2h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530893
894 struct { /*7A4h */
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530895#if defined(__BIG_ENDIAN_BITFIELD)
adam radford229fe472014-03-10 02:51:56 -0700896 u32 reserved:5;
897 u32 activePassive:2;
898 u32 supportConfigAutoBalance:1;
899 u32 mpio:1;
900 u32 supportDataLDonSSCArray:1;
901 u32 supportPointInTimeProgress:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530902 u32 supportUnevenSpans:1;
903 u32 dedicatedHotSparesLimited:1;
904 u32 headlessMode:1;
905 u32 supportEmulatedDrives:1;
906 u32 supportResetNow:1;
907 u32 realTimeScheduler:1;
908 u32 supportSSDPatrolRead:1;
909 u32 supportPerfTuning:1;
910 u32 disableOnlinePFKChange:1;
911 u32 supportJBOD:1;
912 u32 supportBootTimePFKChange:1;
913 u32 supportSetLinkSpeed:1;
914 u32 supportEmergencySpares:1;
915 u32 supportSuspendResumeBGops:1;
916 u32 blockSSDWriteCacheChange:1;
917 u32 supportShieldState:1;
918 u32 supportLdBBMInfo:1;
919 u32 supportLdPIType3:1;
920 u32 supportLdPIType2:1;
921 u32 supportLdPIType1:1;
922 u32 supportPIcontroller:1;
923#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530924 u32 supportPIcontroller:1;
925 u32 supportLdPIType1:1;
926 u32 supportLdPIType2:1;
927 u32 supportLdPIType3:1;
928 u32 supportLdBBMInfo:1;
929 u32 supportShieldState:1;
930 u32 blockSSDWriteCacheChange:1;
931 u32 supportSuspendResumeBGops:1;
932 u32 supportEmergencySpares:1;
933 u32 supportSetLinkSpeed:1;
934 u32 supportBootTimePFKChange:1;
935 u32 supportJBOD:1;
936 u32 disableOnlinePFKChange:1;
937 u32 supportPerfTuning:1;
938 u32 supportSSDPatrolRead:1;
939 u32 realTimeScheduler:1;
940
941 u32 supportResetNow:1;
942 u32 supportEmulatedDrives:1;
943 u32 headlessMode:1;
944 u32 dedicatedHotSparesLimited:1;
945
946
947 u32 supportUnevenSpans:1;
adam radford229fe472014-03-10 02:51:56 -0700948 u32 supportPointInTimeProgress:1;
949 u32 supportDataLDonSSCArray:1;
950 u32 mpio:1;
951 u32 supportConfigAutoBalance:1;
952 u32 activePassive:2;
953 u32 reserved:5;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530954#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530955 } adapterOperations2;
956
957 u8 driverVersion[32]; /*7A8h */
958 u8 maxDAPdCountSpinup60; /*7C8h */
959 u8 temperatureROC; /*7C9h */
960 u8 temperatureCtrl; /*7CAh */
961 u8 reserved4; /*7CBh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530962 __le16 maxConfigurablePds; /*7CCh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530963
964
965 u8 reserved5[2]; /*0x7CDh */
966
967 /*
968 * HA cluster information
969 */
970 struct {
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530971#if defined(__BIG_ENDIAN_BITFIELD)
972 u32 reserved:26;
973 u32 premiumFeatureMismatch:1;
974 u32 ctrlPropIncompatible:1;
975 u32 fwVersionMismatch:1;
976 u32 hwIncompatible:1;
977 u32 peerIsIncompatible:1;
978 u32 peerIsPresent:1;
979#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530980 u32 peerIsPresent:1;
981 u32 peerIsIncompatible:1;
982 u32 hwIncompatible:1;
983 u32 fwVersionMismatch:1;
984 u32 ctrlPropIncompatible:1;
985 u32 premiumFeatureMismatch:1;
986 u32 reserved:26;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530987#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530988 } cluster;
989
990 char clusterId[16]; /*7D4h */
adam radford229fe472014-03-10 02:51:56 -0700991 struct {
992 u8 maxVFsSupported; /*0x7E4*/
993 u8 numVFsEnabled; /*0x7E5*/
994 u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
995 u8 reserved; /*0x7E7*/
996 } iov;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530997
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530998 struct {
999#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301000 u32 reserved:7;
1001 u32 useSeqNumJbodFP:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301002 u32 supportExtendedSSCSize:1;
1003 u32 supportDiskCacheSettingForSysPDs:1;
1004 u32 supportCPLDUpdate:1;
1005 u32 supportTTYLogCompression:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301006 u32 discardCacheDuringLDDelete:1;
1007 u32 supportSecurityonJBOD:1;
1008 u32 supportCacheBypassModes:1;
1009 u32 supportDisableSESMonitoring:1;
1010 u32 supportForceFlash:1;
1011 u32 supportNVDRAM:1;
1012 u32 supportDrvActivityLEDSetting:1;
1013 u32 supportAllowedOpsforDrvRemoval:1;
1014 u32 supportHOQRebuild:1;
1015 u32 supportForceTo512e:1;
1016 u32 supportNVCacheErase:1;
1017 u32 supportDebugQueue:1;
1018 u32 supportSwZone:1;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301019 u32 supportCrashDump:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301020 u32 supportMaxExtLDs:1;
1021 u32 supportT10RebuildAssist:1;
1022 u32 supportDisableImmediateIO:1;
1023 u32 supportThermalPollInterval:1;
1024 u32 supportPersonalityChange:2;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301025#else
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301026 u32 supportPersonalityChange:2;
1027 u32 supportThermalPollInterval:1;
1028 u32 supportDisableImmediateIO:1;
1029 u32 supportT10RebuildAssist:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301030 u32 supportMaxExtLDs:1;
1031 u32 supportCrashDump:1;
1032 u32 supportSwZone:1;
1033 u32 supportDebugQueue:1;
1034 u32 supportNVCacheErase:1;
1035 u32 supportForceTo512e:1;
1036 u32 supportHOQRebuild:1;
1037 u32 supportAllowedOpsforDrvRemoval:1;
1038 u32 supportDrvActivityLEDSetting:1;
1039 u32 supportNVDRAM:1;
1040 u32 supportForceFlash:1;
1041 u32 supportDisableSESMonitoring:1;
1042 u32 supportCacheBypassModes:1;
1043 u32 supportSecurityonJBOD:1;
1044 u32 discardCacheDuringLDDelete:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301045 u32 supportTTYLogCompression:1;
1046 u32 supportCPLDUpdate:1;
1047 u32 supportDiskCacheSettingForSysPDs:1;
1048 u32 supportExtendedSSCSize:1;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301049 u32 useSeqNumJbodFP:1;
1050 u32 reserved:7;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301051#endif
1052 } adapterOperations3;
1053
1054 u8 pad[0x800-0x7EC];
Yang, Bo81e403c2009-10-06 14:27:54 -06001055} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001056
1057/*
1058 * ===============================
1059 * MegaRAID SAS driver definitions
1060 * ===============================
1061 */
1062#define MEGASAS_MAX_PD_CHANNELS 2
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301063#define MEGASAS_MAX_LD_CHANNELS 2
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001064#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
1065 MEGASAS_MAX_LD_CHANNELS)
1066#define MEGASAS_MAX_DEV_PER_CHANNEL 128
1067#define MEGASAS_DEFAULT_INIT_ID -1
1068#define MEGASAS_MAX_LUN 8
adam radford6bf579a2011-10-08 18:14:33 -07001069#define MEGASAS_DEFAULT_CMD_PER_LUN 256
Yang, Bo81e403c2009-10-06 14:27:54 -06001070#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
1071 MEGASAS_MAX_DEV_PER_CHANNEL)
Yang, Bobdc6fb82009-12-06 08:30:19 -07001072#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
1073 MEGASAS_MAX_DEV_PER_CHANNEL)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001074
Yang, Bo1fd10682010-10-12 07:18:50 -06001075#define MEGASAS_MAX_SECTORS (2*1024)
adam radford42a8d2b2011-02-24 20:57:09 -08001076#define MEGASAS_MAX_SECTORS_IEEE (2*128)
Sumant Patro658dced2006-10-03 13:09:14 -07001077#define MEGASAS_DBG_LVL 1
1078
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001079#define MEGASAS_FW_BUSY 1
1080
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301081#define VD_EXT_DEBUG 0
1082
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301083
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301084enum MR_SCSI_CMD_TYPE {
1085 READ_WRITE_LDIO = 0,
1086 NON_READ_WRITE_LDIO = 1,
1087 READ_WRITE_SYSPDIO = 2,
1088 NON_READ_WRITE_SYSPDIO = 3,
1089};
1090
bo yangd532dbe2008-03-17 03:36:43 -04001091/* Frame Type */
1092#define IO_FRAME 0
1093#define PTHRU_FRAME 1
1094
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001095/*
1096 * When SCSI mid-layer calls driver's reset routine, driver waits for
1097 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
1098 * that the driver cannot _actually_ abort or reset pending commands. While
1099 * it is waiting for the commands to complete, it prints a diagnostic message
1100 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
1101 */
1102#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -07001103#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001104#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001105#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001106#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
adam radfordc5daa6a2012-07-17 18:20:03 -07001107#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301108#define MEGASAS_BLOCKED_CMD_TIMEOUT 60
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001109/*
1110 * FW reports the maximum of number of commands that it can accept (maximum
1111 * commands that can be outstanding) at any time. The driver must report a
1112 * lower number to the mid layer because it can issue a few internal commands
1113 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
1114 * is shown below
1115 */
1116#define MEGASAS_INT_CMDS 32
Yang, Bo7bebf5c2009-10-06 14:40:58 -06001117#define MEGASAS_SKINNY_INT_CMDS 5
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301118#define MEGASAS_FUSION_INTERNAL_CMDS 5
1119#define MEGASAS_FUSION_IOCTL_CMDS 3
Sumit.Saxena@avagotech.comf26ac3a2015-04-23 16:30:54 +05301120#define MEGASAS_MFI_IOCTL_CMDS 27
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001121
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301122#define MEGASAS_MAX_MSIX_QUEUES 128
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001123/*
1124 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
1125 * SGLs based on the size of dma_addr_t
1126 */
1127#define IS_DMA64 (sizeof(dma_addr_t) == 8)
1128
bo yang39a98552010-09-22 22:36:29 -04001129#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
1130
1131#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
1132#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
1133#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
1134
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001135#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -05001136#define MFI_POLL_TIMEOUT_SECS 60
adam radford229fe472014-03-10 02:51:56 -07001137#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
1138#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
1139#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
Sumant Patrof9876f02006-02-03 15:34:35 -08001140#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Yang, Bo6610a6b2008-08-10 12:42:38 -07001141#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
1142#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
Yang, Bo87911122009-10-06 14:31:54 -06001143#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
1144#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
Sumant Patro0e989362006-06-20 15:32:37 -07001145
bo yang39a98552010-09-22 22:36:29 -04001146#define MFI_1068_PCSR_OFFSET 0x84
1147#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
1148#define MFI_1068_FW_READY 0xDDDD0000
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301149
1150#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
1151#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
1152#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
1153#define MR_MAX_MSIX_REG_ARRAY 16
Sumant Patro0e989362006-06-20 15:32:37 -07001154/*
1155* register set for both 1068 and 1078 controllers
1156* structure extended for 1078 registers
1157*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001158
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001159struct megasas_register_set {
adam radford9c915a82010-12-21 13:34:31 -08001160 u32 doorbell; /*0000h*/
1161 u32 fusion_seq_offset; /*0004h*/
1162 u32 fusion_host_diag; /*0008h*/
1163 u32 reserved_01; /*000Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001164
Sumant Patrof9876f02006-02-03 15:34:35 -08001165 u32 inbound_msg_0; /*0010h*/
1166 u32 inbound_msg_1; /*0014h*/
1167 u32 outbound_msg_0; /*0018h*/
1168 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001169
Sumant Patrof9876f02006-02-03 15:34:35 -08001170 u32 inbound_doorbell; /*0020h*/
1171 u32 inbound_intr_status; /*0024h*/
1172 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001173
Sumant Patrof9876f02006-02-03 15:34:35 -08001174 u32 outbound_doorbell; /*002Ch*/
1175 u32 outbound_intr_status; /*0030h*/
1176 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001177
Sumant Patrof9876f02006-02-03 15:34:35 -08001178 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001179
Sumant Patrof9876f02006-02-03 15:34:35 -08001180 u32 inbound_queue_port; /*0040h*/
1181 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001182
adam radford9c915a82010-12-21 13:34:31 -08001183 u32 reserved_2[9]; /*0048h*/
1184 u32 reply_post_host_index; /*006Ch*/
1185 u32 reserved_2_2[12]; /*0070h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001186
Sumant Patrof9876f02006-02-03 15:34:35 -08001187 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001188
Sumant Patrof9876f02006-02-03 15:34:35 -08001189 u32 reserved_3[3]; /*00A4h*/
1190
1191 u32 outbound_scratch_pad ; /*00B0h*/
adam radford9c915a82010-12-21 13:34:31 -08001192 u32 outbound_scratch_pad_2; /*00B4h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001193
adam radford9c915a82010-12-21 13:34:31 -08001194 u32 reserved_4[2]; /*00B8h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001195
1196 u32 inbound_low_queue_port ; /*00C0h*/
1197
1198 u32 inbound_high_queue_port ; /*00C4h*/
1199
1200 u32 reserved_5; /*00C8h*/
bo yang39a98552010-09-22 22:36:29 -04001201 u32 res_6[11]; /*CCh*/
1202 u32 host_diag;
1203 u32 seq_offset;
1204 u32 index_registers[807]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001205} __attribute__ ((packed));
1206
1207struct megasas_sge32 {
1208
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301209 __le32 phys_addr;
1210 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001211
1212} __attribute__ ((packed));
1213
1214struct megasas_sge64 {
1215
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301216 __le64 phys_addr;
1217 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001218
1219} __attribute__ ((packed));
1220
Yang, Bof4c9a132009-10-06 14:43:28 -06001221struct megasas_sge_skinny {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301222 __le64 phys_addr;
1223 __le32 length;
1224 __le32 flag;
Yang, Bof4c9a132009-10-06 14:43:28 -06001225} __packed;
1226
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001227union megasas_sgl {
1228
1229 struct megasas_sge32 sge32[1];
1230 struct megasas_sge64 sge64[1];
Yang, Bof4c9a132009-10-06 14:43:28 -06001231 struct megasas_sge_skinny sge_skinny[1];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001232
1233} __attribute__ ((packed));
1234
1235struct megasas_header {
1236
1237 u8 cmd; /*00h */
1238 u8 sense_len; /*01h */
1239 u8 cmd_status; /*02h */
1240 u8 scsi_status; /*03h */
1241
1242 u8 target_id; /*04h */
1243 u8 lun; /*05h */
1244 u8 cdb_len; /*06h */
1245 u8 sge_count; /*07h */
1246
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301247 __le32 context; /*08h */
1248 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001249
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301250 __le16 flags; /*10h */
1251 __le16 timeout; /*12h */
1252 __le32 data_xferlen; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001253
1254} __attribute__ ((packed));
1255
1256union megasas_sgl_frame {
1257
1258 struct megasas_sge32 sge32[8];
1259 struct megasas_sge64 sge64[5];
1260
1261} __attribute__ ((packed));
1262
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301263typedef union _MFI_CAPABILITIES {
1264 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301265#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301266 u32 reserved:23;
1267 u32 support_ext_io_size:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301268 u32 support_ext_queue_depth:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301269 u32 security_protocol_cmds_fw:1;
1270 u32 support_core_affinity:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301271 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301272 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301273 u32 support_fastpath_wb:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301274 u32 support_additional_msix:1;
1275 u32 support_fp_remote_lun:1;
1276#else
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301277 u32 support_fp_remote_lun:1;
1278 u32 support_additional_msix:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301279 u32 support_fastpath_wb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301280 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301281 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301282 u32 support_core_affinity:1;
1283 u32 security_protocol_cmds_fw:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301284 u32 support_ext_queue_depth:1;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301285 u32 support_ext_io_size:1;
1286 u32 reserved:23;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301287#endif
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301288 } mfi_capabilities;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301289 __le32 reg;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301290} MFI_CAPABILITIES;
1291
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001292struct megasas_init_frame {
1293
1294 u8 cmd; /*00h */
1295 u8 reserved_0; /*01h */
1296 u8 cmd_status; /*02h */
1297
1298 u8 reserved_1; /*03h */
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301299 MFI_CAPABILITIES driver_operations; /*04h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001300
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301301 __le32 context; /*08h */
1302 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001303
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301304 __le16 flags; /*10h */
1305 __le16 reserved_3; /*12h */
1306 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001307
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301308 __le32 queue_info_new_phys_addr_lo; /*18h */
1309 __le32 queue_info_new_phys_addr_hi; /*1Ch */
1310 __le32 queue_info_old_phys_addr_lo; /*20h */
1311 __le32 queue_info_old_phys_addr_hi; /*24h */
1312 __le32 reserved_4[2]; /*28h */
1313 __le32 system_info_lo; /*30h */
1314 __le32 system_info_hi; /*34h */
1315 __le32 reserved_5[2]; /*38h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001316
1317} __attribute__ ((packed));
1318
1319struct megasas_init_queue_info {
1320
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301321 __le32 init_flags; /*00h */
1322 __le32 reply_queue_entries; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001323
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301324 __le32 reply_queue_start_phys_addr_lo; /*08h */
1325 __le32 reply_queue_start_phys_addr_hi; /*0Ch */
1326 __le32 producer_index_phys_addr_lo; /*10h */
1327 __le32 producer_index_phys_addr_hi; /*14h */
1328 __le32 consumer_index_phys_addr_lo; /*18h */
1329 __le32 consumer_index_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001330
1331} __attribute__ ((packed));
1332
1333struct megasas_io_frame {
1334
1335 u8 cmd; /*00h */
1336 u8 sense_len; /*01h */
1337 u8 cmd_status; /*02h */
1338 u8 scsi_status; /*03h */
1339
1340 u8 target_id; /*04h */
1341 u8 access_byte; /*05h */
1342 u8 reserved_0; /*06h */
1343 u8 sge_count; /*07h */
1344
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301345 __le32 context; /*08h */
1346 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001347
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301348 __le16 flags; /*10h */
1349 __le16 timeout; /*12h */
1350 __le32 lba_count; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001351
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301352 __le32 sense_buf_phys_addr_lo; /*18h */
1353 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001354
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301355 __le32 start_lba_lo; /*20h */
1356 __le32 start_lba_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001357
1358 union megasas_sgl sgl; /*28h */
1359
1360} __attribute__ ((packed));
1361
1362struct megasas_pthru_frame {
1363
1364 u8 cmd; /*00h */
1365 u8 sense_len; /*01h */
1366 u8 cmd_status; /*02h */
1367 u8 scsi_status; /*03h */
1368
1369 u8 target_id; /*04h */
1370 u8 lun; /*05h */
1371 u8 cdb_len; /*06h */
1372 u8 sge_count; /*07h */
1373
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301374 __le32 context; /*08h */
1375 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001376
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301377 __le16 flags; /*10h */
1378 __le16 timeout; /*12h */
1379 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001380
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301381 __le32 sense_buf_phys_addr_lo; /*18h */
1382 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001383
1384 u8 cdb[16]; /*20h */
1385 union megasas_sgl sgl; /*30h */
1386
1387} __attribute__ ((packed));
1388
1389struct megasas_dcmd_frame {
1390
1391 u8 cmd; /*00h */
1392 u8 reserved_0; /*01h */
1393 u8 cmd_status; /*02h */
1394 u8 reserved_1[4]; /*03h */
1395 u8 sge_count; /*07h */
1396
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301397 __le32 context; /*08h */
1398 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001399
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301400 __le16 flags; /*10h */
1401 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001402
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301403 __le32 data_xfer_len; /*14h */
1404 __le32 opcode; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001405
1406 union { /*1Ch */
1407 u8 b[12];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301408 __le16 s[6];
1409 __le32 w[3];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001410 } mbox;
1411
1412 union megasas_sgl sgl; /*28h */
1413
1414} __attribute__ ((packed));
1415
1416struct megasas_abort_frame {
1417
1418 u8 cmd; /*00h */
1419 u8 reserved_0; /*01h */
1420 u8 cmd_status; /*02h */
1421
1422 u8 reserved_1; /*03h */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301423 __le32 reserved_2; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001424
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301425 __le32 context; /*08h */
1426 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001427
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301428 __le16 flags; /*10h */
1429 __le16 reserved_3; /*12h */
1430 __le32 reserved_4; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001431
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301432 __le32 abort_context; /*18h */
1433 __le32 pad_1; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001434
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301435 __le32 abort_mfi_phys_addr_lo; /*20h */
1436 __le32 abort_mfi_phys_addr_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001437
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301438 __le32 reserved_5[6]; /*28h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001439
1440} __attribute__ ((packed));
1441
1442struct megasas_smp_frame {
1443
1444 u8 cmd; /*00h */
1445 u8 reserved_1; /*01h */
1446 u8 cmd_status; /*02h */
1447 u8 connection_status; /*03h */
1448
1449 u8 reserved_2[3]; /*04h */
1450 u8 sge_count; /*07h */
1451
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301452 __le32 context; /*08h */
1453 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001454
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301455 __le16 flags; /*10h */
1456 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001457
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301458 __le32 data_xfer_len; /*14h */
1459 __le64 sas_addr; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001460
1461 union {
1462 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
1463 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
1464 } sgl;
1465
1466} __attribute__ ((packed));
1467
1468struct megasas_stp_frame {
1469
1470 u8 cmd; /*00h */
1471 u8 reserved_1; /*01h */
1472 u8 cmd_status; /*02h */
1473 u8 reserved_2; /*03h */
1474
1475 u8 target_id; /*04h */
1476 u8 reserved_3[2]; /*05h */
1477 u8 sge_count; /*07h */
1478
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301479 __le32 context; /*08h */
1480 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001481
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301482 __le16 flags; /*10h */
1483 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001484
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301485 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001486
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301487 __le16 fis[10]; /*18h */
1488 __le32 stp_flags;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001489
1490 union {
1491 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
1492 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
1493 } sgl;
1494
1495} __attribute__ ((packed));
1496
1497union megasas_frame {
1498
1499 struct megasas_header hdr;
1500 struct megasas_init_frame init;
1501 struct megasas_io_frame io;
1502 struct megasas_pthru_frame pthru;
1503 struct megasas_dcmd_frame dcmd;
1504 struct megasas_abort_frame abort;
1505 struct megasas_smp_frame smp;
1506 struct megasas_stp_frame stp;
1507
1508 u8 raw_bytes[64];
1509};
1510
1511struct megasas_cmd;
1512
1513union megasas_evt_class_locale {
1514
1515 struct {
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301516#ifndef __BIG_ENDIAN_BITFIELD
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001517 u16 locale;
1518 u8 reserved;
1519 s8 class;
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301520#else
1521 s8 class;
1522 u8 reserved;
1523 u16 locale;
1524#endif
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001525 } __attribute__ ((packed)) members;
1526
1527 u32 word;
1528
1529} __attribute__ ((packed));
1530
1531struct megasas_evt_log_info {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301532 __le32 newest_seq_num;
1533 __le32 oldest_seq_num;
1534 __le32 clear_seq_num;
1535 __le32 shutdown_seq_num;
1536 __le32 boot_seq_num;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001537
1538} __attribute__ ((packed));
1539
1540struct megasas_progress {
1541
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301542 __le16 progress;
1543 __le16 elapsed_seconds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001544
1545} __attribute__ ((packed));
1546
1547struct megasas_evtarg_ld {
1548
1549 u16 target_id;
1550 u8 ld_index;
1551 u8 reserved;
1552
1553} __attribute__ ((packed));
1554
1555struct megasas_evtarg_pd {
1556 u16 device_id;
1557 u8 encl_index;
1558 u8 slot_number;
1559
1560} __attribute__ ((packed));
1561
1562struct megasas_evt_detail {
1563
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301564 __le32 seq_num;
1565 __le32 time_stamp;
1566 __le32 code;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001567 union megasas_evt_class_locale cl;
1568 u8 arg_type;
1569 u8 reserved1[15];
1570
1571 union {
1572 struct {
1573 struct megasas_evtarg_pd pd;
1574 u8 cdb_length;
1575 u8 sense_length;
1576 u8 reserved[2];
1577 u8 cdb[16];
1578 u8 sense[64];
1579 } __attribute__ ((packed)) cdbSense;
1580
1581 struct megasas_evtarg_ld ld;
1582
1583 struct {
1584 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301585 __le64 count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001586 } __attribute__ ((packed)) ld_count;
1587
1588 struct {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301589 __le64 lba;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001590 struct megasas_evtarg_ld ld;
1591 } __attribute__ ((packed)) ld_lba;
1592
1593 struct {
1594 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301595 __le32 prevOwner;
1596 __le32 newOwner;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001597 } __attribute__ ((packed)) ld_owner;
1598
1599 struct {
1600 u64 ld_lba;
1601 u64 pd_lba;
1602 struct megasas_evtarg_ld ld;
1603 struct megasas_evtarg_pd pd;
1604 } __attribute__ ((packed)) ld_lba_pd_lba;
1605
1606 struct {
1607 struct megasas_evtarg_ld ld;
1608 struct megasas_progress prog;
1609 } __attribute__ ((packed)) ld_prog;
1610
1611 struct {
1612 struct megasas_evtarg_ld ld;
1613 u32 prev_state;
1614 u32 new_state;
1615 } __attribute__ ((packed)) ld_state;
1616
1617 struct {
1618 u64 strip;
1619 struct megasas_evtarg_ld ld;
1620 } __attribute__ ((packed)) ld_strip;
1621
1622 struct megasas_evtarg_pd pd;
1623
1624 struct {
1625 struct megasas_evtarg_pd pd;
1626 u32 err;
1627 } __attribute__ ((packed)) pd_err;
1628
1629 struct {
1630 u64 lba;
1631 struct megasas_evtarg_pd pd;
1632 } __attribute__ ((packed)) pd_lba;
1633
1634 struct {
1635 u64 lba;
1636 struct megasas_evtarg_pd pd;
1637 struct megasas_evtarg_ld ld;
1638 } __attribute__ ((packed)) pd_lba_ld;
1639
1640 struct {
1641 struct megasas_evtarg_pd pd;
1642 struct megasas_progress prog;
1643 } __attribute__ ((packed)) pd_prog;
1644
1645 struct {
1646 struct megasas_evtarg_pd pd;
1647 u32 prevState;
1648 u32 newState;
1649 } __attribute__ ((packed)) pd_state;
1650
1651 struct {
1652 u16 vendorId;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301653 __le16 deviceId;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001654 u16 subVendorId;
1655 u16 subDeviceId;
1656 } __attribute__ ((packed)) pci;
1657
1658 u32 rate;
1659 char str[96];
1660
1661 struct {
1662 u32 rtc;
1663 u32 elapsedSeconds;
1664 } __attribute__ ((packed)) time;
1665
1666 struct {
1667 u32 ecar;
1668 u32 elog;
1669 char str[64];
1670 } __attribute__ ((packed)) ecc;
1671
1672 u8 b[96];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301673 __le16 s[48];
1674 __le32 w[24];
1675 __le64 d[12];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001676 } args;
1677
1678 char description[128];
1679
1680} __attribute__ ((packed));
1681
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001682struct megasas_aen_event {
Xiaotian Fengc1d390d82012-12-04 19:33:54 +08001683 struct delayed_work hotplug_work;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001684 struct megasas_instance *instance;
1685};
1686
adam radfordc8e858f2011-10-08 18:15:13 -07001687struct megasas_irq_context {
1688 struct megasas_instance *instance;
1689 u32 MSIxIndex;
1690};
1691
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301692struct MR_DRV_SYSTEM_INFO {
1693 u8 infoVersion;
1694 u8 systemIdLength;
1695 u16 reserved0;
1696 u8 systemId[64];
1697 u8 reserved[1980];
1698};
1699
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001700struct megasas_instance {
1701
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301702 __le32 *producer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001703 dma_addr_t producer_h;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301704 __le32 *consumer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001705 dma_addr_t consumer_h;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301706 struct MR_DRV_SYSTEM_INFO *system_info_buf;
1707 dma_addr_t system_info_h;
adam radford229fe472014-03-10 02:51:56 -07001708 struct MR_LD_VF_AFFILIATION *vf_affiliation;
1709 dma_addr_t vf_affiliation_h;
1710 struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
1711 dma_addr_t vf_affiliation_111_h;
1712 struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
1713 dma_addr_t hb_host_mem_h;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001714
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301715 __le32 *reply_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001716 dma_addr_t reply_queue_h;
1717
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301718 u32 *crash_dump_buf;
1719 dma_addr_t crash_dump_h;
1720 void *crash_buf[MAX_CRASH_DUMP_SIZE];
1721 u32 crash_buf_pages;
1722 unsigned int fw_crash_buffer_size;
1723 unsigned int fw_crash_state;
1724 unsigned int fw_crash_buffer_offset;
1725 u32 drv_buf_index;
1726 u32 drv_buf_alloc;
1727 u32 crash_dump_fw_support;
1728 u32 crash_dump_drv_support;
1729 u32 crash_dump_app_support;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301730 u32 secure_jbod_support;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301731 bool use_seqnum_jbod_fp; /* Added for PD sequence */
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301732 spinlock_t crashdump_lock;
1733
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001734 struct megasas_register_set __iomem *reg_set;
Christoph Hellwig8a232bb2015-04-23 16:32:39 +05301735 u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
Yang, Bo81e403c2009-10-06 14:27:54 -06001736 struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@lsi.com999ece02013-10-18 12:50:37 +05301737 struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301738 u8 ld_ids[MEGASAS_MAX_LD_IDS];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001739 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001740
1741 u16 max_num_sge;
1742 u16 max_fw_cmds;
adam radford9c915a82010-12-21 13:34:31 -08001743 u16 max_mfi_cmds;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301744 u16 max_scsi_cmds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001745 u32 max_sectors_per_req;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001746 struct megasas_aen_event *ev;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001747
1748 struct megasas_cmd **cmd_list;
1749 struct list_head cmd_pool;
bo yang39a98552010-09-22 22:36:29 -04001750 /* used to sync fire the cmd to fw */
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301751 spinlock_t mfi_pool_lock;
bo yang39a98552010-09-22 22:36:29 -04001752 /* used to sync fire the cmd to fw */
1753 spinlock_t hba_lock;
bo yang7343eb62007-11-09 04:35:44 -05001754 /* used to synch producer, consumer ptrs in dpc */
1755 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001756 struct dma_pool *frame_dma_pool;
1757 struct dma_pool *sense_dma_pool;
1758
1759 struct megasas_evt_detail *evt_detail;
1760 dma_addr_t evt_detail_h;
1761 struct megasas_cmd *aen_cmd;
Matthias Kaehlckee5a69e22007-10-27 09:48:46 +02001762 struct mutex aen_mutex;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001763 struct semaphore ioctl_sem;
1764
1765 struct Scsi_Host *host;
1766
1767 wait_queue_head_t int_cmd_wait_q;
1768 wait_queue_head_t abort_cmd_wait_q;
1769
1770 struct pci_dev *pdev;
1771 u32 unique_id;
bo yang39a98552010-09-22 22:36:29 -04001772 u32 fw_support_ieee;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001773
Sumant Patroe4a082c2006-05-30 12:03:37 -07001774 atomic_t fw_outstanding;
bo yang39a98552010-09-22 22:36:29 -04001775 atomic_t fw_reset_no_pci_access;
Sumant Patro1341c932006-01-25 12:02:40 -08001776
1777 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07001778 struct tasklet_struct isr_tasklet;
bo yang39a98552010-09-22 22:36:29 -04001779 struct work_struct work_init;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301780 struct work_struct crash_init;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001781
1782 u8 flag;
Yang, Boc3518832009-10-06 14:18:02 -06001783 u8 unload;
Yang, Bof4c9a132009-10-06 14:43:28 -06001784 u8 flag_ieee;
bo yang39a98552010-09-22 22:36:29 -04001785 u8 issuepend_done;
1786 u8 disableOnlineCtrlReset;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301787 u8 UnevenSpanSupport;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301788
1789 u8 supportmax256vd;
1790 u16 fw_supported_vd_count;
1791 u16 fw_supported_pd_count;
1792
1793 u16 drv_supported_vd_count;
1794 u16 drv_supported_pd_count;
1795
bo yang39a98552010-09-22 22:36:29 -04001796 u8 adprecovery;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001797 unsigned long last_time;
bo yang39a98552010-09-22 22:36:29 -04001798 u32 mfiStatus;
1799 u32 last_seq_num;
bo yangad84db22007-11-09 04:40:16 -05001800
bo yang39a98552010-09-22 22:36:29 -04001801 struct list_head internal_reset_pending_q;
adam radford80d9da92010-12-21 10:17:40 -08001802
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001803 /* Ptr to hba specific information */
adam radford9c915a82010-12-21 13:34:31 -08001804 void *ctrl_context;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301805 u32 ctrl_context_pages;
1806 struct megasas_ctrl_info *ctrl_info;
adam radfordc8e858f2011-10-08 18:15:13 -07001807 unsigned int msix_vectors;
1808 struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
1809 struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
adam radford9c915a82010-12-21 13:34:31 -08001810 u64 map_id;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301811 u64 pd_seq_map_id;
adam radford9c915a82010-12-21 13:34:31 -08001812 struct megasas_cmd *map_update_cmd;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301813 struct megasas_cmd *jbod_seq_cmd;
adam radfordb6d5d882010-12-14 18:56:07 -08001814 unsigned long bar;
adam radford9c915a82010-12-21 13:34:31 -08001815 long reset_flags;
1816 struct mutex reset_mutex;
adam radford229fe472014-03-10 02:51:56 -07001817 struct timer_list sriov_heartbeat_timer;
1818 char skip_heartbeat_timer_del;
1819 u8 requestorId;
adam radford229fe472014-03-10 02:51:56 -07001820 char PlasmaFW111;
1821 char mpio;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301822 u16 throttlequeuedepth;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301823 u8 mask_interrupts;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301824 u16 max_chain_frame_sz;
Sumit.Saxena@lsi.com404a8a12013-05-22 12:35:33 +05301825 u8 is_imr;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301826 bool dev_handle;
bo yang39a98552010-09-22 22:36:29 -04001827};
adam radford229fe472014-03-10 02:51:56 -07001828struct MR_LD_VF_MAP {
1829 u32 size;
1830 union MR_LD_REF ref;
1831 u8 ldVfCount;
1832 u8 reserved[6];
1833 u8 policy[1];
1834};
1835
1836struct MR_LD_VF_AFFILIATION {
1837 u32 size;
1838 u8 ldCount;
1839 u8 vfCount;
1840 u8 thisVf;
1841 u8 reserved[9];
1842 struct MR_LD_VF_MAP map[1];
1843};
1844
1845/* Plasma 1.11 FW backward compatibility structures */
1846#define IOV_111_OFFSET 0x7CE
1847#define MAX_VIRTUAL_FUNCTIONS 8
Adam Radford4cbfea82014-07-09 15:17:56 -07001848#define MR_LD_ACCESS_HIDDEN 15
adam radford229fe472014-03-10 02:51:56 -07001849
1850struct IOV_111 {
1851 u8 maxVFsSupported;
1852 u8 numVFsEnabled;
1853 u8 requestorId;
1854 u8 reserved[5];
1855};
1856
1857struct MR_LD_VF_MAP_111 {
1858 u8 targetId;
1859 u8 reserved[3];
1860 u8 policy[MAX_VIRTUAL_FUNCTIONS];
1861};
1862
1863struct MR_LD_VF_AFFILIATION_111 {
1864 u8 vdCount;
1865 u8 vfCount;
1866 u8 thisVf;
1867 u8 reserved[5];
1868 struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
1869};
1870
1871struct MR_CTRL_HB_HOST_MEM {
1872 struct {
1873 u32 fwCounter; /* Firmware heart beat counter */
1874 struct {
1875 u32 debugmode:1; /* 1=Firmware is in debug mode.
1876 Heart beat will not be updated. */
1877 u32 reserved:31;
1878 } debug;
1879 u32 reserved_fw[6];
1880 u32 driverCounter; /* Driver heart beat counter. 0x20 */
1881 u32 reserved_driver[7];
1882 } HB;
1883 u8 pad[0x400-0x40];
1884};
bo yang39a98552010-09-22 22:36:29 -04001885
1886enum {
1887 MEGASAS_HBA_OPERATIONAL = 0,
1888 MEGASAS_ADPRESET_SM_INFAULT = 1,
1889 MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
1890 MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
1891 MEGASAS_HW_CRITICAL_ERROR = 4,
adam radford229fe472014-03-10 02:51:56 -07001892 MEGASAS_ADPRESET_SM_POLLING = 5,
bo yang39a98552010-09-22 22:36:29 -04001893 MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001894};
1895
Yang, Bo0c79e682009-10-06 14:47:35 -06001896struct megasas_instance_template {
1897 void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
1898 u32, struct megasas_register_set __iomem *);
1899
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301900 void (*enable_intr)(struct megasas_instance *);
1901 void (*disable_intr)(struct megasas_instance *);
Yang, Bo0c79e682009-10-06 14:47:35 -06001902
1903 int (*clear_intr)(struct megasas_register_set __iomem *);
1904
1905 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
bo yang39a98552010-09-22 22:36:29 -04001906 int (*adp_reset)(struct megasas_instance *, \
1907 struct megasas_register_set __iomem *);
1908 int (*check_reset)(struct megasas_instance *, \
1909 struct megasas_register_set __iomem *);
adam radfordcd50ba82010-12-21 10:23:23 -08001910 irqreturn_t (*service_isr)(int irq, void *devp);
1911 void (*tasklet)(unsigned long);
1912 u32 (*init_adapter)(struct megasas_instance *);
1913 u32 (*build_and_issue_cmd) (struct megasas_instance *,
1914 struct scsi_cmnd *);
1915 void (*issue_dcmd) (struct megasas_instance *instance,
1916 struct megasas_cmd *cmd);
Yang, Bo0c79e682009-10-06 14:47:35 -06001917};
1918
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001919#define MEGASAS_IS_LOGICAL(scp) \
1920 (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1921
Sumit.Saxena@avagotech.com4a5c8142015-04-23 16:30:39 +05301922#define MEGASAS_DEV_INDEX(scp) \
1923 (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1924 scp->device->id)
1925
1926#define MEGASAS_PD_INDEX(scp) \
1927 ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1928 scp->device->id)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001929
1930struct megasas_cmd {
1931
1932 union megasas_frame *frame;
1933 dma_addr_t frame_phys_addr;
1934 u8 *sense;
1935 dma_addr_t sense_phys_addr;
1936
1937 u32 index;
1938 u8 sync_cmd;
Sumit.Saxena@avagotech.com2be2a982015-05-06 19:01:02 +05301939 u8 cmd_status_drv;
bo yang39a98552010-09-22 22:36:29 -04001940 u8 abort_aen;
1941 u8 retry_for_fw_reset;
1942
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001943
1944 struct list_head list;
1945 struct scsi_cmnd *scmd;
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +05301946 u8 flags;
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301947
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001948 struct megasas_instance *instance;
adam radford9c915a82010-12-21 13:34:31 -08001949 union {
1950 struct {
1951 u16 smid;
1952 u16 resvd;
1953 } context;
1954 u32 frame_count;
1955 };
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001956};
1957
1958#define MAX_MGMT_ADAPTERS 1024
1959#define MAX_IOCTL_SGE 16
1960
1961struct megasas_iocpacket {
1962
1963 u16 host_no;
1964 u16 __pad1;
1965 u32 sgl_off;
1966 u32 sge_count;
1967 u32 sense_off;
1968 u32 sense_len;
1969 union {
1970 u8 raw[128];
1971 struct megasas_header hdr;
1972 } frame;
1973
1974 struct iovec sgl[MAX_IOCTL_SGE];
1975
1976} __attribute__ ((packed));
1977
1978struct megasas_aen {
1979 u16 host_no;
1980 u16 __pad1;
1981 u32 seq_num;
1982 u32 class_locale_word;
1983} __attribute__ ((packed));
1984
1985#ifdef CONFIG_COMPAT
1986struct compat_megasas_iocpacket {
1987 u16 host_no;
1988 u16 __pad1;
1989 u32 sgl_off;
1990 u32 sge_count;
1991 u32 sense_off;
1992 u32 sense_len;
1993 union {
1994 u8 raw[128];
1995 struct megasas_header hdr;
1996 } frame;
1997 struct compat_iovec sgl[MAX_IOCTL_SGE];
1998} __attribute__ ((packed));
1999
Sumant Patro0e989362006-06-20 15:32:37 -07002000#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002001#endif
2002
Sumant Patrocb59aa62006-01-25 11:53:25 -08002003#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002004#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
2005
2006struct megasas_mgmt_info {
2007
2008 u16 count;
2009 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
2010 int max_index;
2011};
2012
adam radford21c9e162013-09-06 15:27:14 -07002013u8
2014MR_BuildRaidContext(struct megasas_instance *instance,
2015 struct IO_REQUEST_INFO *io_info,
2016 struct RAID_CONTEXT *pRAID_Context,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302017 struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
2018u8 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
2019struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
2020u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
2021u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302022__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302023u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
adam radford21c9e162013-09-06 15:27:14 -07002024
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302025__le16 get_updated_dev_handle(struct megasas_instance *instance,
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05302026 struct LD_LOAD_BALANCE_INFO *lbInfo, struct IO_REQUEST_INFO *in_info);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302027void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
2028 struct LD_LOAD_BALANCE_INFO *lbInfo);
Sumit.Saxena@avagotech.comd009b572014-11-17 15:24:13 +05302029int megasas_get_ctrl_info(struct megasas_instance *instance);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302030/* PD sequence */
2031int
2032megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302033int megasas_set_crash_dump_params(struct megasas_instance *instance,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302034 u8 crash_buf_state);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302035void megasas_free_host_crash_buffer(struct megasas_instance *instance);
2036void megasas_fusion_crash_dump_wq(struct work_struct *work);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302037
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302038void megasas_return_cmd_fusion(struct megasas_instance *instance,
2039 struct megasas_cmd_fusion *cmd);
2040int megasas_issue_blocked_cmd(struct megasas_instance *instance,
2041 struct megasas_cmd *cmd, int timeout);
2042void __megasas_return_cmd(struct megasas_instance *instance,
2043 struct megasas_cmd *cmd);
2044
2045void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
2046 struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302047int megasas_cmd_type(struct scsi_cmnd *cmd);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302048void megasas_setup_jbod_map(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302049
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002050#endif /*LSI_MEGARAID_SAS_H */