Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify it |
| 5 | * under the terms of the GNU General Public License as published by the Free |
| 6 | * Software Foundation; either version 2 of the License, or (at your option) |
| 7 | * any later version. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 14 | * The full GNU General Public License is included in this distribution in the |
| 15 | * file called COPYING. |
| 16 | */ |
| 17 | |
| 18 | /* |
| 19 | * This code implements the DMA subsystem. It provides a HW-neutral interface |
| 20 | * for other kernel code to use asynchronous memory copy capabilities, |
| 21 | * if present, and allows different HW DMA drivers to register as providing |
| 22 | * this capability. |
| 23 | * |
| 24 | * Due to the fact we are accelerating what is already a relatively fast |
| 25 | * operation, the code goes to great lengths to avoid additional overhead, |
| 26 | * such as locking. |
| 27 | * |
| 28 | * LOCKING: |
| 29 | * |
Dan Williams | aa1e6f1 | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 30 | * The subsystem keeps a global list of dma_device structs it is protected by a |
| 31 | * mutex, dma_list_mutex. |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 32 | * |
Dan Williams | f27c580 | 2009-01-06 11:38:18 -0700 | [diff] [blame] | 33 | * A subsystem can get access to a channel by calling dmaengine_get() followed |
| 34 | * by dma_find_channel(), or if it has need for an exclusive channel it can call |
| 35 | * dma_request_channel(). Once a channel is allocated a reference is taken |
| 36 | * against its corresponding driver to disable removal. |
| 37 | * |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 38 | * Each device has a channels list, which runs unlocked but is never modified |
| 39 | * once the device is registered, it's just setup by the driver. |
| 40 | * |
Dan Williams | f27c580 | 2009-01-06 11:38:18 -0700 | [diff] [blame] | 41 | * See Documentation/dmaengine.txt for more details |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 42 | */ |
| 43 | |
Joe Perches | 6343325 | 2012-07-18 09:51:28 -0700 | [diff] [blame] | 44 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 45 | |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 46 | #include <linux/platform_device.h> |
Alexey Dobriyan | b7f080c | 2011-06-16 11:01:34 +0000 | [diff] [blame] | 47 | #include <linux/dma-mapping.h> |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 48 | #include <linux/init.h> |
| 49 | #include <linux/module.h> |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 50 | #include <linux/mm.h> |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 51 | #include <linux/device.h> |
| 52 | #include <linux/dmaengine.h> |
| 53 | #include <linux/hardirq.h> |
| 54 | #include <linux/spinlock.h> |
| 55 | #include <linux/percpu.h> |
| 56 | #include <linux/rcupdate.h> |
| 57 | #include <linux/mutex.h> |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 58 | #include <linux/jiffies.h> |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 59 | #include <linux/rculist.h> |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 60 | #include <linux/idr.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 61 | #include <linux/slab.h> |
Andy Shevchenko | 4e82f5d | 2013-04-09 14:05:44 +0300 | [diff] [blame] | 62 | #include <linux/acpi.h> |
| 63 | #include <linux/acpi_dma.h> |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 64 | #include <linux/of_dma.h> |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 65 | #include <linux/mempool.h> |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 66 | |
| 67 | static DEFINE_MUTEX(dma_list_mutex); |
Matthew Wilcox | adc064c | 2016-12-15 08:57:51 -0800 | [diff] [blame] | 68 | static DEFINE_IDA(dma_ida); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 69 | static LIST_HEAD(dma_device_list); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 70 | static long dmaengine_ref_count; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 71 | |
| 72 | /* --- sysfs implementation --- */ |
| 73 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 74 | /** |
| 75 | * dev_to_dma_chan - convert a device pointer to the its sysfs container object |
| 76 | * @dev - device node |
| 77 | * |
| 78 | * Must be called under dma_list_mutex |
| 79 | */ |
| 80 | static struct dma_chan *dev_to_dma_chan(struct device *dev) |
| 81 | { |
| 82 | struct dma_chan_dev *chan_dev; |
| 83 | |
| 84 | chan_dev = container_of(dev, typeof(*chan_dev), device); |
| 85 | return chan_dev->chan; |
| 86 | } |
| 87 | |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 88 | static ssize_t memcpy_count_show(struct device *dev, |
| 89 | struct device_attribute *attr, char *buf) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 90 | { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 91 | struct dma_chan *chan; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 92 | unsigned long count = 0; |
| 93 | int i; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 94 | int err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 95 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 96 | mutex_lock(&dma_list_mutex); |
| 97 | chan = dev_to_dma_chan(dev); |
| 98 | if (chan) { |
| 99 | for_each_possible_cpu(i) |
| 100 | count += per_cpu_ptr(chan->local, i)->memcpy_count; |
| 101 | err = sprintf(buf, "%lu\n", count); |
| 102 | } else |
| 103 | err = -ENODEV; |
| 104 | mutex_unlock(&dma_list_mutex); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 105 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 106 | return err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 107 | } |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 108 | static DEVICE_ATTR_RO(memcpy_count); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 109 | |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 110 | static ssize_t bytes_transferred_show(struct device *dev, |
| 111 | struct device_attribute *attr, char *buf) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 112 | { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 113 | struct dma_chan *chan; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 114 | unsigned long count = 0; |
| 115 | int i; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 116 | int err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 117 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 118 | mutex_lock(&dma_list_mutex); |
| 119 | chan = dev_to_dma_chan(dev); |
| 120 | if (chan) { |
| 121 | for_each_possible_cpu(i) |
| 122 | count += per_cpu_ptr(chan->local, i)->bytes_transferred; |
| 123 | err = sprintf(buf, "%lu\n", count); |
| 124 | } else |
| 125 | err = -ENODEV; |
| 126 | mutex_unlock(&dma_list_mutex); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 127 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 128 | return err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 129 | } |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 130 | static DEVICE_ATTR_RO(bytes_transferred); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 131 | |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 132 | static ssize_t in_use_show(struct device *dev, struct device_attribute *attr, |
| 133 | char *buf) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 134 | { |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 135 | struct dma_chan *chan; |
| 136 | int err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 137 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 138 | mutex_lock(&dma_list_mutex); |
| 139 | chan = dev_to_dma_chan(dev); |
| 140 | if (chan) |
| 141 | err = sprintf(buf, "%d\n", chan->client_count); |
| 142 | else |
| 143 | err = -ENODEV; |
| 144 | mutex_unlock(&dma_list_mutex); |
| 145 | |
| 146 | return err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 147 | } |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 148 | static DEVICE_ATTR_RO(in_use); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 149 | |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 150 | static struct attribute *dma_dev_attrs[] = { |
| 151 | &dev_attr_memcpy_count.attr, |
| 152 | &dev_attr_bytes_transferred.attr, |
| 153 | &dev_attr_in_use.attr, |
| 154 | NULL, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 155 | }; |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 156 | ATTRIBUTE_GROUPS(dma_dev); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 157 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 158 | static void chan_dev_release(struct device *dev) |
| 159 | { |
| 160 | struct dma_chan_dev *chan_dev; |
| 161 | |
| 162 | chan_dev = container_of(dev, typeof(*chan_dev), device); |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 163 | if (atomic_dec_and_test(chan_dev->idr_ref)) { |
| 164 | mutex_lock(&dma_list_mutex); |
Matthew Wilcox | adc064c | 2016-12-15 08:57:51 -0800 | [diff] [blame] | 165 | ida_remove(&dma_ida, chan_dev->dev_id); |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 166 | mutex_unlock(&dma_list_mutex); |
| 167 | kfree(chan_dev->idr_ref); |
| 168 | } |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 169 | kfree(chan_dev); |
| 170 | } |
| 171 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 172 | static struct class dma_devclass = { |
Tony Jones | 891f78e | 2007-09-25 02:03:03 +0200 | [diff] [blame] | 173 | .name = "dma", |
Greg Kroah-Hartman | 58b267d | 2013-07-24 15:05:08 -0700 | [diff] [blame] | 174 | .dev_groups = dma_dev_groups, |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 175 | .dev_release = chan_dev_release, |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 176 | }; |
| 177 | |
| 178 | /* --- client and device registration --- */ |
| 179 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 180 | #define dma_device_satisfies_mask(device, mask) \ |
| 181 | __dma_device_satisfies_mask((device), &(mask)) |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 182 | static int |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 183 | __dma_device_satisfies_mask(struct dma_device *device, |
| 184 | const dma_cap_mask_t *want) |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 185 | { |
| 186 | dma_cap_mask_t has; |
| 187 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 188 | bitmap_and(has.bits, want->bits, device->cap_mask.bits, |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 189 | DMA_TX_TYPE_END); |
| 190 | return bitmap_equal(want->bits, has.bits, DMA_TX_TYPE_END); |
| 191 | } |
| 192 | |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 193 | static struct module *dma_chan_to_owner(struct dma_chan *chan) |
| 194 | { |
| 195 | return chan->device->dev->driver->owner; |
| 196 | } |
| 197 | |
| 198 | /** |
| 199 | * balance_ref_count - catch up the channel reference count |
| 200 | * @chan - channel to balance ->client_count versus dmaengine_ref_count |
| 201 | * |
| 202 | * balance_ref_count must be called under dma_list_mutex |
| 203 | */ |
| 204 | static void balance_ref_count(struct dma_chan *chan) |
| 205 | { |
| 206 | struct module *owner = dma_chan_to_owner(chan); |
| 207 | |
| 208 | while (chan->client_count < dmaengine_ref_count) { |
| 209 | __module_get(owner); |
| 210 | chan->client_count++; |
| 211 | } |
| 212 | } |
| 213 | |
| 214 | /** |
| 215 | * dma_chan_get - try to grab a dma channel's parent driver module |
| 216 | * @chan - channel to grab |
| 217 | * |
| 218 | * Must be called under dma_list_mutex |
| 219 | */ |
| 220 | static int dma_chan_get(struct dma_chan *chan) |
| 221 | { |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 222 | struct module *owner = dma_chan_to_owner(chan); |
Maxime Ripard | d2f4f99 | 2014-11-17 14:41:58 +0100 | [diff] [blame] | 223 | int ret; |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 224 | |
Maxime Ripard | d2f4f99 | 2014-11-17 14:41:58 +0100 | [diff] [blame] | 225 | /* The channel is already in use, update client count */ |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 226 | if (chan->client_count) { |
| 227 | __module_get(owner); |
Maxime Ripard | d2f4f99 | 2014-11-17 14:41:58 +0100 | [diff] [blame] | 228 | goto out; |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 229 | } |
| 230 | |
Maxime Ripard | d2f4f99 | 2014-11-17 14:41:58 +0100 | [diff] [blame] | 231 | if (!try_module_get(owner)) |
| 232 | return -ENODEV; |
| 233 | |
| 234 | /* allocate upon first client reference */ |
Maxime Ripard | c4b54a6 | 2014-11-17 14:41:59 +0100 | [diff] [blame] | 235 | if (chan->device->device_alloc_chan_resources) { |
| 236 | ret = chan->device->device_alloc_chan_resources(chan); |
| 237 | if (ret < 0) |
| 238 | goto err_out; |
| 239 | } |
Maxime Ripard | d2f4f99 | 2014-11-17 14:41:58 +0100 | [diff] [blame] | 240 | |
| 241 | if (!dma_has_cap(DMA_PRIVATE, chan->device->cap_mask)) |
| 242 | balance_ref_count(chan); |
| 243 | |
| 244 | out: |
| 245 | chan->client_count++; |
| 246 | return 0; |
| 247 | |
| 248 | err_out: |
| 249 | module_put(owner); |
| 250 | return ret; |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 251 | } |
| 252 | |
| 253 | /** |
| 254 | * dma_chan_put - drop a reference to a dma channel's parent driver module |
| 255 | * @chan - channel to release |
| 256 | * |
| 257 | * Must be called under dma_list_mutex |
| 258 | */ |
| 259 | static void dma_chan_put(struct dma_chan *chan) |
| 260 | { |
Maxime Ripard | c4b54a6 | 2014-11-17 14:41:59 +0100 | [diff] [blame] | 261 | /* This channel is not in use, bail out */ |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 262 | if (!chan->client_count) |
Maxime Ripard | c4b54a6 | 2014-11-17 14:41:59 +0100 | [diff] [blame] | 263 | return; |
| 264 | |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 265 | chan->client_count--; |
| 266 | module_put(dma_chan_to_owner(chan)); |
Maxime Ripard | c4b54a6 | 2014-11-17 14:41:59 +0100 | [diff] [blame] | 267 | |
| 268 | /* This channel is not in use anymore, free it */ |
Lars-Peter Clausen | b36f09c | 2015-10-20 11:46:28 +0200 | [diff] [blame] | 269 | if (!chan->client_count && chan->device->device_free_chan_resources) { |
| 270 | /* Make sure all operations have completed */ |
| 271 | dmaengine_synchronize(chan); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 272 | chan->device->device_free_chan_resources(chan); |
Lars-Peter Clausen | b36f09c | 2015-10-20 11:46:28 +0200 | [diff] [blame] | 273 | } |
Peter Ujfalusi | 56f13c0 | 2015-04-09 12:35:47 +0300 | [diff] [blame] | 274 | |
| 275 | /* If the channel is used via a DMA request router, free the mapping */ |
| 276 | if (chan->router && chan->router->route_free) { |
| 277 | chan->router->route_free(chan->router->dev, chan->route_data); |
| 278 | chan->router = NULL; |
| 279 | chan->route_data = NULL; |
| 280 | } |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 281 | } |
| 282 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 283 | enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie) |
| 284 | { |
| 285 | enum dma_status status; |
| 286 | unsigned long dma_sync_wait_timeout = jiffies + msecs_to_jiffies(5000); |
| 287 | |
| 288 | dma_async_issue_pending(chan); |
| 289 | do { |
| 290 | status = dma_async_is_tx_complete(chan, cookie, NULL, NULL); |
| 291 | if (time_after_eq(jiffies, dma_sync_wait_timeout)) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 292 | dev_err(chan->device->dev, "%s: timeout!\n", __func__); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 293 | return DMA_ERROR; |
| 294 | } |
Bartlomiej Zolnierkiewicz | 2cbe7fe | 2012-11-08 10:02:07 +0000 | [diff] [blame] | 295 | if (status != DMA_IN_PROGRESS) |
| 296 | break; |
| 297 | cpu_relax(); |
| 298 | } while (1); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 299 | |
| 300 | return status; |
| 301 | } |
| 302 | EXPORT_SYMBOL(dma_sync_wait); |
| 303 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 304 | /** |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 305 | * dma_cap_mask_all - enable iteration over all operation types |
| 306 | */ |
| 307 | static dma_cap_mask_t dma_cap_mask_all; |
| 308 | |
| 309 | /** |
| 310 | * dma_chan_tbl_ent - tracks channel allocations per core/operation |
| 311 | * @chan - associated channel for this entry |
| 312 | */ |
| 313 | struct dma_chan_tbl_ent { |
| 314 | struct dma_chan *chan; |
| 315 | }; |
| 316 | |
| 317 | /** |
| 318 | * channel_table - percpu lookup table for memory-to-memory offload providers |
| 319 | */ |
Tejun Heo | a29d8b8 | 2010-02-02 14:39:15 +0900 | [diff] [blame] | 320 | static struct dma_chan_tbl_ent __percpu *channel_table[DMA_TX_TYPE_END]; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 321 | |
| 322 | static int __init dma_channel_table_init(void) |
| 323 | { |
| 324 | enum dma_transaction_type cap; |
| 325 | int err = 0; |
| 326 | |
| 327 | bitmap_fill(dma_cap_mask_all.bits, DMA_TX_TYPE_END); |
| 328 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 329 | /* 'interrupt', 'private', and 'slave' are channel capabilities, |
| 330 | * but are not associated with an operation so they do not need |
| 331 | * an entry in the channel_table |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 332 | */ |
| 333 | clear_bit(DMA_INTERRUPT, dma_cap_mask_all.bits); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 334 | clear_bit(DMA_PRIVATE, dma_cap_mask_all.bits); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 335 | clear_bit(DMA_SLAVE, dma_cap_mask_all.bits); |
| 336 | |
| 337 | for_each_dma_cap_mask(cap, dma_cap_mask_all) { |
| 338 | channel_table[cap] = alloc_percpu(struct dma_chan_tbl_ent); |
| 339 | if (!channel_table[cap]) { |
| 340 | err = -ENOMEM; |
| 341 | break; |
| 342 | } |
| 343 | } |
| 344 | |
| 345 | if (err) { |
Joe Perches | 6343325 | 2012-07-18 09:51:28 -0700 | [diff] [blame] | 346 | pr_err("initialization failure\n"); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 347 | for_each_dma_cap_mask(cap, dma_cap_mask_all) |
Markus Elfring | a9507ca | 2014-12-01 06:06:57 +0100 | [diff] [blame] | 348 | free_percpu(channel_table[cap]); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 349 | } |
| 350 | |
| 351 | return err; |
| 352 | } |
Dan Williams | 652afc2 | 2009-01-06 11:38:22 -0700 | [diff] [blame] | 353 | arch_initcall(dma_channel_table_init); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 354 | |
| 355 | /** |
| 356 | * dma_find_channel - find a channel to carry out the operation |
| 357 | * @tx_type: transaction type |
| 358 | */ |
| 359 | struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type) |
| 360 | { |
Christoph Lameter | e7dcaa4 | 2009-10-03 19:48:23 +0900 | [diff] [blame] | 361 | return this_cpu_read(channel_table[tx_type]->chan); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 362 | } |
| 363 | EXPORT_SYMBOL(dma_find_channel); |
| 364 | |
| 365 | /** |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 366 | * dma_issue_pending_all - flush all pending operations across all channels |
| 367 | */ |
| 368 | void dma_issue_pending_all(void) |
| 369 | { |
| 370 | struct dma_device *device; |
| 371 | struct dma_chan *chan; |
| 372 | |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 373 | rcu_read_lock(); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 374 | list_for_each_entry_rcu(device, &dma_device_list, global_node) { |
| 375 | if (dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
| 376 | continue; |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 377 | list_for_each_entry(chan, &device->channels, device_node) |
| 378 | if (chan->client_count) |
| 379 | device->device_issue_pending(chan); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 380 | } |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 381 | rcu_read_unlock(); |
| 382 | } |
| 383 | EXPORT_SYMBOL(dma_issue_pending_all); |
| 384 | |
| 385 | /** |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 386 | * dma_chan_is_local - returns true if the channel is in the same numa-node as the cpu |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 387 | */ |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 388 | static bool dma_chan_is_local(struct dma_chan *chan, int cpu) |
| 389 | { |
| 390 | int node = dev_to_node(chan->device->dev); |
| 391 | return node == -1 || cpumask_test_cpu(cpu, cpumask_of_node(node)); |
| 392 | } |
| 393 | |
| 394 | /** |
| 395 | * min_chan - returns the channel with min count and in the same numa-node as the cpu |
| 396 | * @cap: capability to match |
| 397 | * @cpu: cpu index which the channel should be close to |
| 398 | * |
| 399 | * If some channels are close to the given cpu, the one with the lowest |
| 400 | * reference count is returned. Otherwise, cpu is ignored and only the |
| 401 | * reference count is taken into account. |
| 402 | * Must be called under dma_list_mutex. |
| 403 | */ |
| 404 | static struct dma_chan *min_chan(enum dma_transaction_type cap, int cpu) |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 405 | { |
| 406 | struct dma_device *device; |
| 407 | struct dma_chan *chan; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 408 | struct dma_chan *min = NULL; |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 409 | struct dma_chan *localmin = NULL; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 410 | |
| 411 | list_for_each_entry(device, &dma_device_list, global_node) { |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 412 | if (!dma_has_cap(cap, device->cap_mask) || |
| 413 | dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 414 | continue; |
| 415 | list_for_each_entry(chan, &device->channels, device_node) { |
| 416 | if (!chan->client_count) |
| 417 | continue; |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 418 | if (!min || chan->table_count < min->table_count) |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 419 | min = chan; |
| 420 | |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 421 | if (dma_chan_is_local(chan, cpu)) |
| 422 | if (!localmin || |
| 423 | chan->table_count < localmin->table_count) |
| 424 | localmin = chan; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 425 | } |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 426 | } |
| 427 | |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 428 | chan = localmin ? localmin : min; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 429 | |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 430 | if (chan) |
| 431 | chan->table_count++; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 432 | |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 433 | return chan; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 434 | } |
| 435 | |
| 436 | /** |
| 437 | * dma_channel_rebalance - redistribute the available channels |
| 438 | * |
| 439 | * Optimize for cpu isolation (each cpu gets a dedicated channel for an |
| 440 | * operation type) in the SMP case, and operation isolation (avoid |
| 441 | * multi-tasking channels) in the non-SMP case. Must be called under |
| 442 | * dma_list_mutex. |
| 443 | */ |
| 444 | static void dma_channel_rebalance(void) |
| 445 | { |
| 446 | struct dma_chan *chan; |
| 447 | struct dma_device *device; |
| 448 | int cpu; |
| 449 | int cap; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 450 | |
| 451 | /* undo the last distribution */ |
| 452 | for_each_dma_cap_mask(cap, dma_cap_mask_all) |
| 453 | for_each_possible_cpu(cpu) |
| 454 | per_cpu_ptr(channel_table[cap], cpu)->chan = NULL; |
| 455 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 456 | list_for_each_entry(device, &dma_device_list, global_node) { |
| 457 | if (dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
| 458 | continue; |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 459 | list_for_each_entry(chan, &device->channels, device_node) |
| 460 | chan->table_count = 0; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 461 | } |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 462 | |
| 463 | /* don't populate the channel_table if no clients are available */ |
| 464 | if (!dmaengine_ref_count) |
| 465 | return; |
| 466 | |
| 467 | /* redistribute available channels */ |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 468 | for_each_dma_cap_mask(cap, dma_cap_mask_all) |
| 469 | for_each_online_cpu(cpu) { |
Brice Goglin | c4d27c4 | 2013-08-19 11:43:35 +0200 | [diff] [blame] | 470 | chan = min_chan(cap, cpu); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 471 | per_cpu_ptr(channel_table[cap], cpu)->chan = chan; |
| 472 | } |
| 473 | } |
| 474 | |
Laurent Pinchart | 0d5484b | 2014-10-29 00:30:58 +0200 | [diff] [blame] | 475 | int dma_get_slave_caps(struct dma_chan *chan, struct dma_slave_caps *caps) |
| 476 | { |
| 477 | struct dma_device *device; |
| 478 | |
| 479 | if (!chan || !caps) |
| 480 | return -EINVAL; |
| 481 | |
| 482 | device = chan->device; |
| 483 | |
| 484 | /* check if the channel supports slave transactions */ |
Andy Shevchenko | dd4e91d | 2016-05-10 20:43:34 +0300 | [diff] [blame] | 485 | if (!(test_bit(DMA_SLAVE, device->cap_mask.bits) || |
| 486 | test_bit(DMA_CYCLIC, device->cap_mask.bits))) |
Laurent Pinchart | 0d5484b | 2014-10-29 00:30:58 +0200 | [diff] [blame] | 487 | return -ENXIO; |
| 488 | |
| 489 | /* |
| 490 | * Check whether it reports it uses the generic slave |
| 491 | * capabilities, if not, that means it doesn't support any |
| 492 | * kind of slave capabilities reporting. |
| 493 | */ |
| 494 | if (!device->directions) |
| 495 | return -ENXIO; |
| 496 | |
| 497 | caps->src_addr_widths = device->src_addr_widths; |
| 498 | caps->dst_addr_widths = device->dst_addr_widths; |
| 499 | caps->directions = device->directions; |
Shawn Lin | 6d5bbed | 2016-01-22 19:06:50 +0800 | [diff] [blame] | 500 | caps->max_burst = device->max_burst; |
Laurent Pinchart | 0d5484b | 2014-10-29 00:30:58 +0200 | [diff] [blame] | 501 | caps->residue_granularity = device->residue_granularity; |
Robert Jarzmik | 9eeacd3 | 2015-10-13 21:54:29 +0200 | [diff] [blame] | 502 | caps->descriptor_reuse = device->descriptor_reuse; |
Laurent Pinchart | 0d5484b | 2014-10-29 00:30:58 +0200 | [diff] [blame] | 503 | |
Krzysztof Kozlowski | 88d0464 | 2015-06-10 17:17:07 +0900 | [diff] [blame] | 504 | /* |
| 505 | * Some devices implement only pause (e.g. to get residuum) but no |
| 506 | * resume. However cmd_pause is advertised as pause AND resume. |
| 507 | */ |
| 508 | caps->cmd_pause = !!(device->device_pause && device->device_resume); |
Laurent Pinchart | 0d5484b | 2014-10-29 00:30:58 +0200 | [diff] [blame] | 509 | caps->cmd_terminate = !!device->device_terminate_all; |
| 510 | |
| 511 | return 0; |
| 512 | } |
| 513 | EXPORT_SYMBOL_GPL(dma_get_slave_caps); |
| 514 | |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 515 | static struct dma_chan *private_candidate(const dma_cap_mask_t *mask, |
| 516 | struct dma_device *dev, |
Dan Williams | e234667 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 517 | dma_filter_fn fn, void *fn_param) |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 518 | { |
| 519 | struct dma_chan *chan; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 520 | |
Peter Ujfalusi | 26b6425 | 2015-12-14 22:47:38 +0200 | [diff] [blame] | 521 | if (mask && !__dma_device_satisfies_mask(dev, mask)) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 522 | dev_dbg(dev->dev, "%s: wrong capabilities\n", __func__); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 523 | return NULL; |
| 524 | } |
| 525 | /* devices with multiple channels need special handling as we need to |
| 526 | * ensure that all channels are either private or public. |
| 527 | */ |
| 528 | if (dev->chancnt > 1 && !dma_has_cap(DMA_PRIVATE, dev->cap_mask)) |
| 529 | list_for_each_entry(chan, &dev->channels, device_node) { |
| 530 | /* some channels are already publicly allocated */ |
| 531 | if (chan->client_count) |
| 532 | return NULL; |
| 533 | } |
| 534 | |
| 535 | list_for_each_entry(chan, &dev->channels, device_node) { |
| 536 | if (chan->client_count) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 537 | dev_dbg(dev->dev, "%s: %s busy\n", |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 538 | __func__, dma_chan_name(chan)); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 539 | continue; |
| 540 | } |
Dan Williams | e234667 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 541 | if (fn && !fn(chan, fn_param)) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 542 | dev_dbg(dev->dev, "%s: %s filter said false\n", |
Dan Williams | e234667 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 543 | __func__, dma_chan_name(chan)); |
| 544 | continue; |
| 545 | } |
| 546 | return chan; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 547 | } |
| 548 | |
Dan Williams | e234667 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 549 | return NULL; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 550 | } |
| 551 | |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 552 | static struct dma_chan *find_candidate(struct dma_device *device, |
| 553 | const dma_cap_mask_t *mask, |
| 554 | dma_filter_fn fn, void *fn_param) |
| 555 | { |
| 556 | struct dma_chan *chan = private_candidate(mask, device, fn, fn_param); |
| 557 | int err; |
| 558 | |
| 559 | if (chan) { |
| 560 | /* Found a suitable channel, try to grab, prep, and return it. |
| 561 | * We first set DMA_PRIVATE to disable balance_ref_count as this |
| 562 | * channel will not be published in the general-purpose |
| 563 | * allocator |
| 564 | */ |
| 565 | dma_cap_set(DMA_PRIVATE, device->cap_mask); |
| 566 | device->privatecnt++; |
| 567 | err = dma_chan_get(chan); |
| 568 | |
| 569 | if (err) { |
| 570 | if (err == -ENODEV) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 571 | dev_dbg(device->dev, "%s: %s module removed\n", |
| 572 | __func__, dma_chan_name(chan)); |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 573 | list_del_rcu(&device->global_node); |
| 574 | } else |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 575 | dev_dbg(device->dev, |
| 576 | "%s: failed to get %s: (%d)\n", |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 577 | __func__, dma_chan_name(chan), err); |
| 578 | |
| 579 | if (--device->privatecnt == 0) |
| 580 | dma_cap_clear(DMA_PRIVATE, device->cap_mask); |
| 581 | |
| 582 | chan = ERR_PTR(err); |
| 583 | } |
| 584 | } |
| 585 | |
| 586 | return chan ? chan : ERR_PTR(-EPROBE_DEFER); |
| 587 | } |
| 588 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 589 | /** |
Stefan Agner | 19d643d | 2015-06-01 23:53:43 +0200 | [diff] [blame] | 590 | * dma_get_slave_channel - try to get specific channel exclusively |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 591 | * @chan: target channel |
| 592 | */ |
| 593 | struct dma_chan *dma_get_slave_channel(struct dma_chan *chan) |
| 594 | { |
| 595 | int err = -EBUSY; |
| 596 | |
| 597 | /* lock against __dma_request_channel */ |
| 598 | mutex_lock(&dma_list_mutex); |
| 599 | |
Vinod Koul | d9a6c8f | 2013-08-19 10:47:26 +0530 | [diff] [blame] | 600 | if (chan->client_count == 0) { |
Peter Ujfalusi | 214fc4e | 2015-09-24 12:03:35 +0300 | [diff] [blame] | 601 | struct dma_device *device = chan->device; |
| 602 | |
| 603 | dma_cap_set(DMA_PRIVATE, device->cap_mask); |
| 604 | device->privatecnt++; |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 605 | err = dma_chan_get(chan); |
Peter Ujfalusi | 214fc4e | 2015-09-24 12:03:35 +0300 | [diff] [blame] | 606 | if (err) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 607 | dev_dbg(chan->device->dev, |
| 608 | "%s: failed to get %s: (%d)\n", |
Vinod Koul | d9a6c8f | 2013-08-19 10:47:26 +0530 | [diff] [blame] | 609 | __func__, dma_chan_name(chan), err); |
Peter Ujfalusi | 214fc4e | 2015-09-24 12:03:35 +0300 | [diff] [blame] | 610 | chan = NULL; |
| 611 | if (--device->privatecnt == 0) |
| 612 | dma_cap_clear(DMA_PRIVATE, device->cap_mask); |
| 613 | } |
Vinod Koul | d9a6c8f | 2013-08-19 10:47:26 +0530 | [diff] [blame] | 614 | } else |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 615 | chan = NULL; |
| 616 | |
| 617 | mutex_unlock(&dma_list_mutex); |
| 618 | |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 619 | |
| 620 | return chan; |
| 621 | } |
| 622 | EXPORT_SYMBOL_GPL(dma_get_slave_channel); |
| 623 | |
Stephen Warren | 8010dad | 2013-11-26 12:40:51 -0700 | [diff] [blame] | 624 | struct dma_chan *dma_get_any_slave_channel(struct dma_device *device) |
| 625 | { |
| 626 | dma_cap_mask_t mask; |
| 627 | struct dma_chan *chan; |
Stephen Warren | 8010dad | 2013-11-26 12:40:51 -0700 | [diff] [blame] | 628 | |
| 629 | dma_cap_zero(mask); |
| 630 | dma_cap_set(DMA_SLAVE, mask); |
| 631 | |
| 632 | /* lock against __dma_request_channel */ |
| 633 | mutex_lock(&dma_list_mutex); |
| 634 | |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 635 | chan = find_candidate(device, &mask, NULL, NULL); |
Stephen Warren | 8010dad | 2013-11-26 12:40:51 -0700 | [diff] [blame] | 636 | |
| 637 | mutex_unlock(&dma_list_mutex); |
| 638 | |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 639 | return IS_ERR(chan) ? NULL : chan; |
Stephen Warren | 8010dad | 2013-11-26 12:40:51 -0700 | [diff] [blame] | 640 | } |
| 641 | EXPORT_SYMBOL_GPL(dma_get_any_slave_channel); |
| 642 | |
Zhangfei Gao | 7bb587f | 2013-06-28 20:39:12 +0800 | [diff] [blame] | 643 | /** |
Daniel Mack | 6b9019a | 2013-08-14 18:35:03 +0200 | [diff] [blame] | 644 | * __dma_request_channel - try to allocate an exclusive channel |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 645 | * @mask: capabilities that the channel must satisfy |
| 646 | * @fn: optional callback to disposition available channels |
| 647 | * @fn_param: opaque parameter to pass to dma_filter_fn |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 648 | * |
| 649 | * Returns pointer to appropriate DMA channel on success or NULL. |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 650 | */ |
Lars-Peter Clausen | a53e28d | 2013-03-25 13:23:52 +0100 | [diff] [blame] | 651 | struct dma_chan *__dma_request_channel(const dma_cap_mask_t *mask, |
| 652 | dma_filter_fn fn, void *fn_param) |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 653 | { |
| 654 | struct dma_device *device, *_d; |
| 655 | struct dma_chan *chan = NULL; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 656 | |
| 657 | /* Find a channel */ |
| 658 | mutex_lock(&dma_list_mutex); |
| 659 | list_for_each_entry_safe(device, _d, &dma_device_list, global_node) { |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 660 | chan = find_candidate(device, mask, fn, fn_param); |
| 661 | if (!IS_ERR(chan)) |
| 662 | break; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 663 | |
Peter Ujfalusi | 7bd903c | 2015-12-14 22:47:39 +0200 | [diff] [blame] | 664 | chan = NULL; |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 665 | } |
| 666 | mutex_unlock(&dma_list_mutex); |
| 667 | |
Jarkko Nikula | 4c4d7f87 | 2016-04-07 16:49:43 +0300 | [diff] [blame] | 668 | pr_debug("%s: %s (%s)\n", |
Joe Perches | 6343325 | 2012-07-18 09:51:28 -0700 | [diff] [blame] | 669 | __func__, |
| 670 | chan ? "success" : "fail", |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 671 | chan ? dma_chan_name(chan) : NULL); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 672 | |
| 673 | return chan; |
| 674 | } |
| 675 | EXPORT_SYMBOL_GPL(__dma_request_channel); |
| 676 | |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 677 | static const struct dma_slave_map *dma_filter_match(struct dma_device *device, |
| 678 | const char *name, |
| 679 | struct device *dev) |
| 680 | { |
| 681 | int i; |
| 682 | |
| 683 | if (!device->filter.mapcnt) |
| 684 | return NULL; |
| 685 | |
| 686 | for (i = 0; i < device->filter.mapcnt; i++) { |
| 687 | const struct dma_slave_map *map = &device->filter.map[i]; |
| 688 | |
| 689 | if (!strcmp(map->devname, dev_name(dev)) && |
| 690 | !strcmp(map->slave, name)) |
| 691 | return map; |
| 692 | } |
| 693 | |
| 694 | return NULL; |
| 695 | } |
| 696 | |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 697 | /** |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 698 | * dma_request_chan - try to allocate an exclusive slave channel |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 699 | * @dev: pointer to client device structure |
| 700 | * @name: slave channel name |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 701 | * |
| 702 | * Returns pointer to appropriate DMA channel on success or an error pointer. |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 703 | */ |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 704 | struct dma_chan *dma_request_chan(struct device *dev, const char *name) |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 705 | { |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 706 | struct dma_device *d, *_d; |
| 707 | struct dma_chan *chan = NULL; |
| 708 | |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 709 | /* If device-tree is present get slave info from here */ |
| 710 | if (dev->of_node) |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 711 | chan = of_dma_request_slave_channel(dev->of_node, name); |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 712 | |
Andy Shevchenko | 4e82f5d | 2013-04-09 14:05:44 +0300 | [diff] [blame] | 713 | /* If device was enumerated by ACPI get slave info from here */ |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 714 | if (has_acpi_companion(dev) && !chan) |
| 715 | chan = acpi_dma_request_slave_chan_by_name(dev, name); |
Andy Shevchenko | 4e82f5d | 2013-04-09 14:05:44 +0300 | [diff] [blame] | 716 | |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 717 | if (chan) { |
| 718 | /* Valid channel found or requester need to be deferred */ |
| 719 | if (!IS_ERR(chan) || PTR_ERR(chan) == -EPROBE_DEFER) |
| 720 | return chan; |
| 721 | } |
| 722 | |
| 723 | /* Try to find the channel via the DMA filter map(s) */ |
| 724 | mutex_lock(&dma_list_mutex); |
| 725 | list_for_each_entry_safe(d, _d, &dma_device_list, global_node) { |
| 726 | dma_cap_mask_t mask; |
| 727 | const struct dma_slave_map *map = dma_filter_match(d, name, dev); |
| 728 | |
| 729 | if (!map) |
| 730 | continue; |
| 731 | |
| 732 | dma_cap_zero(mask); |
| 733 | dma_cap_set(DMA_SLAVE, mask); |
| 734 | |
| 735 | chan = find_candidate(d, &mask, d->filter.fn, map->param); |
| 736 | if (!IS_ERR(chan)) |
| 737 | break; |
| 738 | } |
| 739 | mutex_unlock(&dma_list_mutex); |
| 740 | |
| 741 | return chan ? chan : ERR_PTR(-EPROBE_DEFER); |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 742 | } |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 743 | EXPORT_SYMBOL_GPL(dma_request_chan); |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 744 | |
| 745 | /** |
| 746 | * dma_request_slave_channel - try to allocate an exclusive slave channel |
| 747 | * @dev: pointer to client device structure |
| 748 | * @name: slave channel name |
| 749 | * |
| 750 | * Returns pointer to appropriate DMA channel on success or NULL. |
| 751 | */ |
| 752 | struct dma_chan *dma_request_slave_channel(struct device *dev, |
| 753 | const char *name) |
| 754 | { |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 755 | struct dma_chan *ch = dma_request_chan(dev, name); |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 756 | if (IS_ERR(ch)) |
| 757 | return NULL; |
Robert Baldyga | 05aa1a7 | 2015-08-07 12:26:47 +0200 | [diff] [blame] | 758 | |
Stephen Warren | 0ad7c00 | 2013-11-26 10:04:22 -0700 | [diff] [blame] | 759 | return ch; |
Jon Hunter | 9a6cecc | 2012-09-14 17:41:57 -0500 | [diff] [blame] | 760 | } |
| 761 | EXPORT_SYMBOL_GPL(dma_request_slave_channel); |
| 762 | |
Peter Ujfalusi | a8135d0 | 2015-12-14 22:47:40 +0200 | [diff] [blame] | 763 | /** |
| 764 | * dma_request_chan_by_mask - allocate a channel satisfying certain capabilities |
| 765 | * @mask: capabilities that the channel must satisfy |
| 766 | * |
| 767 | * Returns pointer to appropriate DMA channel on success or an error pointer. |
| 768 | */ |
| 769 | struct dma_chan *dma_request_chan_by_mask(const dma_cap_mask_t *mask) |
| 770 | { |
| 771 | struct dma_chan *chan; |
| 772 | |
| 773 | if (!mask) |
| 774 | return ERR_PTR(-ENODEV); |
| 775 | |
| 776 | chan = __dma_request_channel(mask, NULL, NULL); |
| 777 | if (!chan) |
| 778 | chan = ERR_PTR(-ENODEV); |
| 779 | |
| 780 | return chan; |
| 781 | } |
| 782 | EXPORT_SYMBOL_GPL(dma_request_chan_by_mask); |
| 783 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 784 | void dma_release_channel(struct dma_chan *chan) |
| 785 | { |
| 786 | mutex_lock(&dma_list_mutex); |
| 787 | WARN_ONCE(chan->client_count != 1, |
| 788 | "chan reference count %d != 1\n", chan->client_count); |
| 789 | dma_chan_put(chan); |
Atsushi Nemoto | 0f57151 | 2009-03-06 20:07:14 +0900 | [diff] [blame] | 790 | /* drop PRIVATE cap enabled by __dma_request_channel() */ |
| 791 | if (--chan->device->privatecnt == 0) |
| 792 | dma_cap_clear(DMA_PRIVATE, chan->device->cap_mask); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 793 | mutex_unlock(&dma_list_mutex); |
| 794 | } |
| 795 | EXPORT_SYMBOL_GPL(dma_release_channel); |
| 796 | |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 797 | /** |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 798 | * dmaengine_get - register interest in dma_channels |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 799 | */ |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 800 | void dmaengine_get(void) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 801 | { |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 802 | struct dma_device *device, *_d; |
| 803 | struct dma_chan *chan; |
| 804 | int err; |
| 805 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 806 | mutex_lock(&dma_list_mutex); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 807 | dmaengine_ref_count++; |
| 808 | |
| 809 | /* try to grab channels */ |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 810 | list_for_each_entry_safe(device, _d, &dma_device_list, global_node) { |
| 811 | if (dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
| 812 | continue; |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 813 | list_for_each_entry(chan, &device->channels, device_node) { |
| 814 | err = dma_chan_get(chan); |
| 815 | if (err == -ENODEV) { |
| 816 | /* module removed before we could use it */ |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 817 | list_del_rcu(&device->global_node); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 818 | break; |
| 819 | } else if (err) |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 820 | dev_dbg(chan->device->dev, |
| 821 | "%s: failed to get %s: (%d)\n", |
| 822 | __func__, dma_chan_name(chan), err); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 823 | } |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 824 | } |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 825 | |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 826 | /* if this is the first reference and there were channels |
| 827 | * waiting we need to rebalance to get those channels |
| 828 | * incorporated into the channel table |
| 829 | */ |
| 830 | if (dmaengine_ref_count == 1) |
| 831 | dma_channel_rebalance(); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 832 | mutex_unlock(&dma_list_mutex); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 833 | } |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 834 | EXPORT_SYMBOL(dmaengine_get); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 835 | |
| 836 | /** |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 837 | * dmaengine_put - let dma drivers be removed when ref_count == 0 |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 838 | */ |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 839 | void dmaengine_put(void) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 840 | { |
Dan Williams | d379b01 | 2007-07-09 11:56:42 -0700 | [diff] [blame] | 841 | struct dma_device *device; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 842 | struct dma_chan *chan; |
| 843 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 844 | mutex_lock(&dma_list_mutex); |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 845 | dmaengine_ref_count--; |
| 846 | BUG_ON(dmaengine_ref_count < 0); |
| 847 | /* drop channel references */ |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 848 | list_for_each_entry(device, &dma_device_list, global_node) { |
| 849 | if (dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
| 850 | continue; |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 851 | list_for_each_entry(chan, &device->channels, device_node) |
| 852 | dma_chan_put(chan); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 853 | } |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 854 | mutex_unlock(&dma_list_mutex); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 855 | } |
Dan Williams | 209b84a | 2009-01-06 11:38:17 -0700 | [diff] [blame] | 856 | EXPORT_SYMBOL(dmaengine_put); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 857 | |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 858 | static bool device_has_all_tx_types(struct dma_device *device) |
| 859 | { |
| 860 | /* A device that satisfies this test has channels that will never cause |
| 861 | * an async_tx channel switch event as all possible operation types can |
| 862 | * be handled. |
| 863 | */ |
| 864 | #ifdef CONFIG_ASYNC_TX_DMA |
| 865 | if (!dma_has_cap(DMA_INTERRUPT, device->cap_mask)) |
| 866 | return false; |
| 867 | #endif |
| 868 | |
Javier Martinez Canillas | d57d3a4 | 2016-05-11 13:39:27 -0400 | [diff] [blame] | 869 | #if IS_ENABLED(CONFIG_ASYNC_MEMCPY) |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 870 | if (!dma_has_cap(DMA_MEMCPY, device->cap_mask)) |
| 871 | return false; |
| 872 | #endif |
| 873 | |
Javier Martinez Canillas | d57d3a4 | 2016-05-11 13:39:27 -0400 | [diff] [blame] | 874 | #if IS_ENABLED(CONFIG_ASYNC_XOR) |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 875 | if (!dma_has_cap(DMA_XOR, device->cap_mask)) |
| 876 | return false; |
Dan Williams | 7b3cc2b | 2009-11-19 17:10:37 -0700 | [diff] [blame] | 877 | |
| 878 | #ifndef CONFIG_ASYNC_TX_DISABLE_XOR_VAL_DMA |
Dan Williams | 4499a24 | 2009-11-19 17:10:25 -0700 | [diff] [blame] | 879 | if (!dma_has_cap(DMA_XOR_VAL, device->cap_mask)) |
| 880 | return false; |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 881 | #endif |
Dan Williams | 7b3cc2b | 2009-11-19 17:10:37 -0700 | [diff] [blame] | 882 | #endif |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 883 | |
Javier Martinez Canillas | d57d3a4 | 2016-05-11 13:39:27 -0400 | [diff] [blame] | 884 | #if IS_ENABLED(CONFIG_ASYNC_PQ) |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 885 | if (!dma_has_cap(DMA_PQ, device->cap_mask)) |
| 886 | return false; |
Dan Williams | 7b3cc2b | 2009-11-19 17:10:37 -0700 | [diff] [blame] | 887 | |
| 888 | #ifndef CONFIG_ASYNC_TX_DISABLE_PQ_VAL_DMA |
Dan Williams | 4499a24 | 2009-11-19 17:10:25 -0700 | [diff] [blame] | 889 | if (!dma_has_cap(DMA_PQ_VAL, device->cap_mask)) |
| 890 | return false; |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 891 | #endif |
Dan Williams | 7b3cc2b | 2009-11-19 17:10:37 -0700 | [diff] [blame] | 892 | #endif |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 893 | |
| 894 | return true; |
| 895 | } |
| 896 | |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 897 | static int get_dma_id(struct dma_device *device) |
| 898 | { |
| 899 | int rc; |
| 900 | |
Matthew Wilcox | adc064c | 2016-12-15 08:57:51 -0800 | [diff] [blame] | 901 | do { |
| 902 | if (!ida_pre_get(&dma_ida, GFP_KERNEL)) |
| 903 | return -ENOMEM; |
| 904 | mutex_lock(&dma_list_mutex); |
| 905 | rc = ida_get_new(&dma_ida, &device->dev_id); |
| 906 | mutex_unlock(&dma_list_mutex); |
| 907 | } while (rc == -EAGAIN); |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 908 | |
Matthew Wilcox | adc064c | 2016-12-15 08:57:51 -0800 | [diff] [blame] | 909 | return rc; |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 910 | } |
| 911 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 912 | /** |
Randy Dunlap | 6508871 | 2006-07-03 19:45:31 -0700 | [diff] [blame] | 913 | * dma_async_device_register - registers DMA devices found |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 914 | * @device: &dma_device |
| 915 | */ |
| 916 | int dma_async_device_register(struct dma_device *device) |
| 917 | { |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 918 | int chancnt = 0, rc; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 919 | struct dma_chan* chan; |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 920 | atomic_t *idr_ref; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 921 | |
| 922 | if (!device) |
| 923 | return -ENODEV; |
| 924 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 925 | /* validate device routines */ |
Vinod Koul | 3eeb515 | 2017-08-27 16:55:32 +0530 | [diff] [blame] | 926 | if (!device->dev) { |
| 927 | pr_err("DMAdevice must have dev\n"); |
| 928 | return -EIO; |
| 929 | } |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 930 | |
Vinod Koul | 3eeb515 | 2017-08-27 16:55:32 +0530 | [diff] [blame] | 931 | if (dma_has_cap(DMA_MEMCPY, device->cap_mask) && !device->device_prep_dma_memcpy) { |
| 932 | dev_err(device->dev, |
| 933 | "Device claims capability %s, but op is not defined\n", |
| 934 | "DMA_MEMCPY"); |
| 935 | return -EIO; |
| 936 | } |
| 937 | |
| 938 | if (dma_has_cap(DMA_XOR, device->cap_mask) && !device->device_prep_dma_xor) { |
| 939 | dev_err(device->dev, |
| 940 | "Device claims capability %s, but op is not defined\n", |
| 941 | "DMA_XOR"); |
| 942 | return -EIO; |
| 943 | } |
| 944 | |
| 945 | if (dma_has_cap(DMA_XOR_VAL, device->cap_mask) && !device->device_prep_dma_xor_val) { |
| 946 | dev_err(device->dev, |
| 947 | "Device claims capability %s, but op is not defined\n", |
| 948 | "DMA_XOR_VAL"); |
| 949 | return -EIO; |
| 950 | } |
| 951 | |
| 952 | if (dma_has_cap(DMA_PQ, device->cap_mask) && !device->device_prep_dma_pq) { |
| 953 | dev_err(device->dev, |
| 954 | "Device claims capability %s, but op is not defined\n", |
| 955 | "DMA_PQ"); |
| 956 | return -EIO; |
| 957 | } |
| 958 | |
| 959 | if (dma_has_cap(DMA_PQ_VAL, device->cap_mask) && !device->device_prep_dma_pq_val) { |
| 960 | dev_err(device->dev, |
| 961 | "Device claims capability %s, but op is not defined\n", |
| 962 | "DMA_PQ_VAL"); |
| 963 | return -EIO; |
| 964 | } |
| 965 | |
| 966 | if (dma_has_cap(DMA_MEMSET, device->cap_mask) && !device->device_prep_dma_memset) { |
| 967 | dev_err(device->dev, |
| 968 | "Device claims capability %s, but op is not defined\n", |
| 969 | "DMA_MEMSET"); |
| 970 | return -EIO; |
| 971 | } |
| 972 | |
| 973 | if (dma_has_cap(DMA_INTERRUPT, device->cap_mask) && !device->device_prep_dma_interrupt) { |
| 974 | dev_err(device->dev, |
| 975 | "Device claims capability %s, but op is not defined\n", |
| 976 | "DMA_INTERRUPT"); |
| 977 | return -EIO; |
| 978 | } |
| 979 | |
| 980 | if (dma_has_cap(DMA_CYCLIC, device->cap_mask) && !device->device_prep_dma_cyclic) { |
| 981 | dev_err(device->dev, |
| 982 | "Device claims capability %s, but op is not defined\n", |
| 983 | "DMA_CYCLIC"); |
| 984 | return -EIO; |
| 985 | } |
| 986 | |
| 987 | if (dma_has_cap(DMA_INTERLEAVE, device->cap_mask) && !device->device_prep_interleaved_dma) { |
| 988 | dev_err(device->dev, |
| 989 | "Device claims capability %s, but op is not defined\n", |
| 990 | "DMA_INTERLEAVE"); |
| 991 | return -EIO; |
| 992 | } |
| 993 | |
| 994 | |
| 995 | if (!device->device_tx_status) { |
| 996 | dev_err(device->dev, "Device tx_status is not defined\n"); |
| 997 | return -EIO; |
| 998 | } |
| 999 | |
| 1000 | |
| 1001 | if (!device->device_issue_pending) { |
| 1002 | dev_err(device->dev, "Device issue_pending is not defined\n"); |
| 1003 | return -EIO; |
| 1004 | } |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1005 | |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 1006 | /* note: this only matters in the |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 1007 | * CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH=n case |
Dan Williams | 138f4c3 | 2009-09-08 17:42:51 -0700 | [diff] [blame] | 1008 | */ |
| 1009 | if (device_has_all_tx_types(device)) |
| 1010 | dma_cap_set(DMA_ASYNC_TX, device->cap_mask); |
| 1011 | |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1012 | idr_ref = kmalloc(sizeof(*idr_ref), GFP_KERNEL); |
| 1013 | if (!idr_ref) |
| 1014 | return -ENOMEM; |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1015 | rc = get_dma_id(device); |
| 1016 | if (rc != 0) { |
| 1017 | kfree(idr_ref); |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1018 | return rc; |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1019 | } |
| 1020 | |
| 1021 | atomic_set(idr_ref, 0); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1022 | |
| 1023 | /* represent channels in sysfs. Probably want devs too */ |
| 1024 | list_for_each_entry(chan, &device->channels, device_node) { |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1025 | rc = -ENOMEM; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1026 | chan->local = alloc_percpu(typeof(*chan->local)); |
| 1027 | if (chan->local == NULL) |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1028 | goto err_out; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1029 | chan->dev = kzalloc(sizeof(*chan->dev), GFP_KERNEL); |
| 1030 | if (chan->dev == NULL) { |
| 1031 | free_percpu(chan->local); |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1032 | chan->local = NULL; |
| 1033 | goto err_out; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1034 | } |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1035 | |
| 1036 | chan->chan_id = chancnt++; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1037 | chan->dev->device.class = &dma_devclass; |
| 1038 | chan->dev->device.parent = device->dev; |
| 1039 | chan->dev->chan = chan; |
Dan Williams | 864498a | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1040 | chan->dev->idr_ref = idr_ref; |
| 1041 | chan->dev->dev_id = device->dev_id; |
| 1042 | atomic_inc(idr_ref); |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1043 | dev_set_name(&chan->dev->device, "dma%dchan%d", |
Kay Sievers | 06190d8 | 2008-11-11 13:12:33 -0700 | [diff] [blame] | 1044 | device->dev_id, chan->chan_id); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1045 | |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1046 | rc = device_register(&chan->dev->device); |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1047 | if (rc) { |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1048 | free_percpu(chan->local); |
| 1049 | chan->local = NULL; |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1050 | kfree(chan->dev); |
| 1051 | atomic_dec(idr_ref); |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1052 | goto err_out; |
| 1053 | } |
Dan Williams | 7cc5bf9 | 2008-07-08 11:58:21 -0700 | [diff] [blame] | 1054 | chan->client_count = 0; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1055 | } |
Viresh Kumar | 76d7b84 | 2016-07-27 14:32:58 -0700 | [diff] [blame] | 1056 | |
| 1057 | if (!chancnt) { |
| 1058 | dev_err(device->dev, "%s: device has no channels!\n", __func__); |
| 1059 | rc = -ENODEV; |
| 1060 | goto err_out; |
| 1061 | } |
| 1062 | |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 1063 | device->chancnt = chancnt; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1064 | |
| 1065 | mutex_lock(&dma_list_mutex); |
Dan Williams | 59b5ec2 | 2009-01-06 11:38:15 -0700 | [diff] [blame] | 1066 | /* take references on public channels */ |
| 1067 | if (dmaengine_ref_count && !dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1068 | list_for_each_entry(chan, &device->channels, device_node) { |
| 1069 | /* if clients are already waiting for channels we need |
| 1070 | * to take references on their behalf |
| 1071 | */ |
| 1072 | if (dma_chan_get(chan) == -ENODEV) { |
| 1073 | /* note we can only get here for the first |
| 1074 | * channel as the remaining channels are |
| 1075 | * guaranteed to get a reference |
| 1076 | */ |
| 1077 | rc = -ENODEV; |
| 1078 | mutex_unlock(&dma_list_mutex); |
| 1079 | goto err_out; |
| 1080 | } |
| 1081 | } |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1082 | list_add_tail_rcu(&device->global_node, &dma_device_list); |
Atsushi Nemoto | 0f57151 | 2009-03-06 20:07:14 +0900 | [diff] [blame] | 1083 | if (dma_has_cap(DMA_PRIVATE, device->cap_mask)) |
| 1084 | device->privatecnt++; /* Always private */ |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1085 | dma_channel_rebalance(); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1086 | mutex_unlock(&dma_list_mutex); |
| 1087 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1088 | return 0; |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1089 | |
| 1090 | err_out: |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1091 | /* if we never registered a channel just release the idr */ |
| 1092 | if (atomic_read(idr_ref) == 0) { |
| 1093 | mutex_lock(&dma_list_mutex); |
Matthew Wilcox | adc064c | 2016-12-15 08:57:51 -0800 | [diff] [blame] | 1094 | ida_remove(&dma_ida, device->dev_id); |
Dan Williams | 257b17c | 2009-03-25 09:13:23 -0700 | [diff] [blame] | 1095 | mutex_unlock(&dma_list_mutex); |
| 1096 | kfree(idr_ref); |
| 1097 | return rc; |
| 1098 | } |
| 1099 | |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1100 | list_for_each_entry(chan, &device->channels, device_node) { |
| 1101 | if (chan->local == NULL) |
| 1102 | continue; |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1103 | mutex_lock(&dma_list_mutex); |
| 1104 | chan->dev->chan = NULL; |
| 1105 | mutex_unlock(&dma_list_mutex); |
| 1106 | device_unregister(&chan->dev->device); |
Jeff Garzik | ff487fb | 2007-03-08 09:57:34 -0800 | [diff] [blame] | 1107 | free_percpu(chan->local); |
| 1108 | } |
| 1109 | return rc; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1110 | } |
David Brownell | 765e3d8 | 2007-03-16 13:38:05 -0800 | [diff] [blame] | 1111 | EXPORT_SYMBOL(dma_async_device_register); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1112 | |
| 1113 | /** |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1114 | * dma_async_device_unregister - unregister a DMA device |
Randy Dunlap | 6508871 | 2006-07-03 19:45:31 -0700 | [diff] [blame] | 1115 | * @device: &dma_device |
Dan Williams | f27c580 | 2009-01-06 11:38:18 -0700 | [diff] [blame] | 1116 | * |
| 1117 | * This routine is called by dma driver exit routines, dmaengine holds module |
| 1118 | * references to prevent it being called while channels are in use. |
Randy Dunlap | 6508871 | 2006-07-03 19:45:31 -0700 | [diff] [blame] | 1119 | */ |
| 1120 | void dma_async_device_unregister(struct dma_device *device) |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1121 | { |
| 1122 | struct dma_chan *chan; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1123 | |
| 1124 | mutex_lock(&dma_list_mutex); |
Dan Williams | 2ba0562 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1125 | list_del_rcu(&device->global_node); |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1126 | dma_channel_rebalance(); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1127 | mutex_unlock(&dma_list_mutex); |
| 1128 | |
| 1129 | list_for_each_entry(chan, &device->channels, device_node) { |
Dan Williams | 6f49a57 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1130 | WARN_ONCE(chan->client_count, |
| 1131 | "%s called while %d clients hold a reference\n", |
| 1132 | __func__, chan->client_count); |
Dan Williams | 41d5e59 | 2009-01-06 11:38:21 -0700 | [diff] [blame] | 1133 | mutex_lock(&dma_list_mutex); |
| 1134 | chan->dev->chan = NULL; |
| 1135 | mutex_unlock(&dma_list_mutex); |
| 1136 | device_unregister(&chan->dev->device); |
Anatolij Gustschin | adef477 | 2010-01-26 10:26:06 +0100 | [diff] [blame] | 1137 | free_percpu(chan->local); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1138 | } |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1139 | } |
David Brownell | 765e3d8 | 2007-03-16 13:38:05 -0800 | [diff] [blame] | 1140 | EXPORT_SYMBOL(dma_async_device_unregister); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1141 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1142 | struct dmaengine_unmap_pool { |
| 1143 | struct kmem_cache *cache; |
| 1144 | const char *name; |
| 1145 | mempool_t *pool; |
| 1146 | size_t size; |
| 1147 | }; |
| 1148 | |
| 1149 | #define __UNMAP_POOL(x) { .size = x, .name = "dmaengine-unmap-" __stringify(x) } |
| 1150 | static struct dmaengine_unmap_pool unmap_pool[] = { |
| 1151 | __UNMAP_POOL(2), |
Dan Williams | 3cc377b | 2013-12-09 10:33:16 -0800 | [diff] [blame] | 1152 | #if IS_ENABLED(CONFIG_DMA_ENGINE_RAID) |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1153 | __UNMAP_POOL(16), |
| 1154 | __UNMAP_POOL(128), |
| 1155 | __UNMAP_POOL(256), |
| 1156 | #endif |
| 1157 | }; |
| 1158 | |
| 1159 | static struct dmaengine_unmap_pool *__get_unmap_pool(int nr) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1160 | { |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1161 | int order = get_count_order(nr); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1162 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1163 | switch (order) { |
| 1164 | case 0 ... 1: |
| 1165 | return &unmap_pool[0]; |
Matthias Kaehlcke | 23f963e9 | 2017-03-13 14:30:29 -0700 | [diff] [blame] | 1166 | #if IS_ENABLED(CONFIG_DMA_ENGINE_RAID) |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1167 | case 2 ... 4: |
| 1168 | return &unmap_pool[1]; |
| 1169 | case 5 ... 7: |
| 1170 | return &unmap_pool[2]; |
| 1171 | case 8: |
| 1172 | return &unmap_pool[3]; |
Matthias Kaehlcke | 23f963e9 | 2017-03-13 14:30:29 -0700 | [diff] [blame] | 1173 | #endif |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1174 | default: |
| 1175 | BUG(); |
| 1176 | return NULL; |
| 1177 | } |
| 1178 | } |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 1179 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1180 | static void dmaengine_unmap(struct kref *kref) |
| 1181 | { |
| 1182 | struct dmaengine_unmap_data *unmap = container_of(kref, typeof(*unmap), kref); |
| 1183 | struct device *dev = unmap->dev; |
| 1184 | int cnt, i; |
| 1185 | |
| 1186 | cnt = unmap->to_cnt; |
| 1187 | for (i = 0; i < cnt; i++) |
| 1188 | dma_unmap_page(dev, unmap->addr[i], unmap->len, |
| 1189 | DMA_TO_DEVICE); |
| 1190 | cnt += unmap->from_cnt; |
| 1191 | for (; i < cnt; i++) |
| 1192 | dma_unmap_page(dev, unmap->addr[i], unmap->len, |
| 1193 | DMA_FROM_DEVICE); |
| 1194 | cnt += unmap->bidi_cnt; |
Dan Williams | 7476bd7 | 2013-10-18 19:35:29 +0200 | [diff] [blame] | 1195 | for (; i < cnt; i++) { |
| 1196 | if (unmap->addr[i] == 0) |
| 1197 | continue; |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1198 | dma_unmap_page(dev, unmap->addr[i], unmap->len, |
| 1199 | DMA_BIDIRECTIONAL); |
Dan Williams | 7476bd7 | 2013-10-18 19:35:29 +0200 | [diff] [blame] | 1200 | } |
Xuelin Shi | c1f43dd | 2014-05-21 14:02:37 -0700 | [diff] [blame] | 1201 | cnt = unmap->map_cnt; |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1202 | mempool_free(unmap, __get_unmap_pool(cnt)->pool); |
| 1203 | } |
| 1204 | |
| 1205 | void dmaengine_unmap_put(struct dmaengine_unmap_data *unmap) |
| 1206 | { |
| 1207 | if (unmap) |
| 1208 | kref_put(&unmap->kref, dmaengine_unmap); |
| 1209 | } |
| 1210 | EXPORT_SYMBOL_GPL(dmaengine_unmap_put); |
| 1211 | |
| 1212 | static void dmaengine_destroy_unmap_pool(void) |
| 1213 | { |
| 1214 | int i; |
| 1215 | |
| 1216 | for (i = 0; i < ARRAY_SIZE(unmap_pool); i++) { |
| 1217 | struct dmaengine_unmap_pool *p = &unmap_pool[i]; |
| 1218 | |
Julia Lawall | 240eb916 | 2015-09-13 14:15:19 +0200 | [diff] [blame] | 1219 | mempool_destroy(p->pool); |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1220 | p->pool = NULL; |
Julia Lawall | 240eb916 | 2015-09-13 14:15:19 +0200 | [diff] [blame] | 1221 | kmem_cache_destroy(p->cache); |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1222 | p->cache = NULL; |
| 1223 | } |
| 1224 | } |
| 1225 | |
| 1226 | static int __init dmaengine_init_unmap_pool(void) |
| 1227 | { |
| 1228 | int i; |
| 1229 | |
| 1230 | for (i = 0; i < ARRAY_SIZE(unmap_pool); i++) { |
| 1231 | struct dmaengine_unmap_pool *p = &unmap_pool[i]; |
| 1232 | size_t size; |
| 1233 | |
| 1234 | size = sizeof(struct dmaengine_unmap_data) + |
| 1235 | sizeof(dma_addr_t) * p->size; |
| 1236 | |
| 1237 | p->cache = kmem_cache_create(p->name, size, 0, |
| 1238 | SLAB_HWCACHE_ALIGN, NULL); |
| 1239 | if (!p->cache) |
| 1240 | break; |
| 1241 | p->pool = mempool_create_slab_pool(1, p->cache); |
| 1242 | if (!p->pool) |
| 1243 | break; |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 1244 | } |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1245 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1246 | if (i == ARRAY_SIZE(unmap_pool)) |
| 1247 | return 0; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1248 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1249 | dmaengine_destroy_unmap_pool(); |
| 1250 | return -ENOMEM; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1251 | } |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1252 | |
Dan Williams | 8971646 | 2013-10-18 19:35:25 +0200 | [diff] [blame] | 1253 | struct dmaengine_unmap_data * |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1254 | dmaengine_get_unmap_data(struct device *dev, int nr, gfp_t flags) |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1255 | { |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1256 | struct dmaengine_unmap_data *unmap; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1257 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1258 | unmap = mempool_alloc(__get_unmap_pool(nr)->pool, flags); |
| 1259 | if (!unmap) |
| 1260 | return NULL; |
Dan Williams | 0036731 | 2008-02-02 19:49:57 -0700 | [diff] [blame] | 1261 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1262 | memset(unmap, 0, sizeof(*unmap)); |
| 1263 | kref_init(&unmap->kref); |
| 1264 | unmap->dev = dev; |
Xuelin Shi | c1f43dd | 2014-05-21 14:02:37 -0700 | [diff] [blame] | 1265 | unmap->map_cnt = nr; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1266 | |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1267 | return unmap; |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1268 | } |
Dan Williams | 8971646 | 2013-10-18 19:35:25 +0200 | [diff] [blame] | 1269 | EXPORT_SYMBOL(dmaengine_get_unmap_data); |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1270 | |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1271 | void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx, |
| 1272 | struct dma_chan *chan) |
| 1273 | { |
| 1274 | tx->chan = chan; |
Dan Williams | 5fc6d89 | 2010-10-07 16:44:50 -0700 | [diff] [blame] | 1275 | #ifdef CONFIG_ASYNC_TX_ENABLE_CHANNEL_SWITCH |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1276 | spin_lock_init(&tx->lock); |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1277 | #endif |
Dan Williams | 7405f74 | 2007-01-02 11:10:43 -0700 | [diff] [blame] | 1278 | } |
| 1279 | EXPORT_SYMBOL(dma_async_tx_descriptor_init); |
| 1280 | |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1281 | /* dma_wait_for_async_tx - spin wait for a transaction to complete |
| 1282 | * @tx: in-flight transaction to wait on |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1283 | */ |
| 1284 | enum dma_status |
| 1285 | dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx) |
| 1286 | { |
Dan Williams | 95475e5 | 2009-07-14 12:19:02 -0700 | [diff] [blame] | 1287 | unsigned long dma_sync_wait_timeout = jiffies + msecs_to_jiffies(5000); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1288 | |
| 1289 | if (!tx) |
Vinod Koul | adfedd9 | 2013-10-16 13:29:02 +0530 | [diff] [blame] | 1290 | return DMA_COMPLETE; |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1291 | |
Dan Williams | 95475e5 | 2009-07-14 12:19:02 -0700 | [diff] [blame] | 1292 | while (tx->cookie == -EBUSY) { |
| 1293 | if (time_after_eq(jiffies, dma_sync_wait_timeout)) { |
Jarkko Nikula | ef85931 | 2016-03-14 16:51:09 +0200 | [diff] [blame] | 1294 | dev_err(tx->chan->device->dev, |
| 1295 | "%s timeout waiting for descriptor submission\n", |
| 1296 | __func__); |
Dan Williams | 95475e5 | 2009-07-14 12:19:02 -0700 | [diff] [blame] | 1297 | return DMA_ERROR; |
| 1298 | } |
| 1299 | cpu_relax(); |
| 1300 | } |
| 1301 | return dma_sync_wait(tx->chan, tx->cookie); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1302 | } |
| 1303 | EXPORT_SYMBOL_GPL(dma_wait_for_async_tx); |
| 1304 | |
| 1305 | /* dma_run_dependencies - helper routine for dma drivers to process |
| 1306 | * (start) dependent operations on their target channel |
| 1307 | * @tx: transaction with dependencies |
| 1308 | */ |
| 1309 | void dma_run_dependencies(struct dma_async_tx_descriptor *tx) |
| 1310 | { |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1311 | struct dma_async_tx_descriptor *dep = txd_next(tx); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1312 | struct dma_async_tx_descriptor *dep_next; |
| 1313 | struct dma_chan *chan; |
| 1314 | |
| 1315 | if (!dep) |
| 1316 | return; |
| 1317 | |
Yuri Tikhonov | dd59b85 | 2009-01-12 15:17:20 -0700 | [diff] [blame] | 1318 | /* we'll submit tx->next now, so clear the link */ |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1319 | txd_clear_next(tx); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1320 | chan = dep->chan; |
| 1321 | |
| 1322 | /* keep submitting up until a channel switch is detected |
| 1323 | * in that case we will be called again as a result of |
| 1324 | * processing the interrupt from async_tx_channel_switch |
| 1325 | */ |
| 1326 | for (; dep; dep = dep_next) { |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1327 | txd_lock(dep); |
| 1328 | txd_clear_parent(dep); |
| 1329 | dep_next = txd_next(dep); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1330 | if (dep_next && dep_next->chan == chan) |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1331 | txd_clear_next(dep); /* ->next will be submitted */ |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1332 | else |
| 1333 | dep_next = NULL; /* submit current dep and terminate */ |
Dan Williams | caa20d97 | 2010-05-17 16:24:16 -0700 | [diff] [blame] | 1334 | txd_unlock(dep); |
Dan Williams | 07f2211 | 2009-01-05 17:14:31 -0700 | [diff] [blame] | 1335 | |
| 1336 | dep->tx_submit(dep); |
| 1337 | } |
| 1338 | |
| 1339 | chan->device->device_issue_pending(chan); |
| 1340 | } |
| 1341 | EXPORT_SYMBOL_GPL(dma_run_dependencies); |
| 1342 | |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1343 | static int __init dma_bus_init(void) |
| 1344 | { |
Dan Williams | 45c463a | 2013-10-18 19:35:24 +0200 | [diff] [blame] | 1345 | int err = dmaengine_init_unmap_pool(); |
| 1346 | |
| 1347 | if (err) |
| 1348 | return err; |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1349 | return class_register(&dma_devclass); |
| 1350 | } |
Dan Williams | 652afc2 | 2009-01-06 11:38:22 -0700 | [diff] [blame] | 1351 | arch_initcall(dma_bus_init); |
Chris Leech | c13c826 | 2006-05-23 17:18:44 -0700 | [diff] [blame] | 1352 | |
Dan Williams | bec0851 | 2009-01-06 11:38:14 -0700 | [diff] [blame] | 1353 | |