blob: f480fb896963a784ec6bb9b1adf545095746b9ad [file] [log] [blame]
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08001/*
Eric Miao38f539a2009-01-20 12:09:06 +08002 * linux/arch/arm/plat-pxa/gpio.c
Philipp Zabel1c44f5f2008-02-04 22:28:22 -08003 *
4 * Generic PXA GPIO handling
5 *
6 * Author: Nicolas Pitre
7 * Created: Jun 15, 2001
8 * Copyright: MontaVista Software Inc.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080014#include <linux/module.h>
Haojian Zhuang389eda12011-10-17 21:26:55 +080015#include <linux/clk.h>
16#include <linux/err.h>
Russell King2f8163b2011-07-26 10:53:52 +010017#include <linux/gpio.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080018#include <linux/gpio-pxa.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080019#include <linux/init.h>
Rob Herringae4f4cf2015-01-26 22:46:04 -060020#include <linux/interrupt.h>
eric miaoe3630db2008-03-04 11:42:26 +080021#include <linux/irq.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080022#include <linux/irqdomain.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000023#include <linux/irqchip/chained_irq.h>
Russell Kingfced80c2008-09-06 12:10:45 +010024#include <linux/io.h>
Haojian Zhuang7a4d5072012-04-13 15:15:45 +080025#include <linux/of.h>
26#include <linux/of_device.h>
Robert Jarzmika770d942015-12-12 23:55:21 +010027#include <linux/pinctrl/consumer.h>
Haojian Zhuang157d2642011-10-17 20:37:52 +080028#include <linux/platform_device.h>
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +020029#include <linux/syscore_ops.h>
Daniel Mack4aa78262009-06-19 22:56:09 +020030#include <linux/slab.h>
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080031
Haojian Zhuang157d2642011-10-17 20:37:52 +080032/*
33 * We handle the GPIOs by banks, each bank covers up to 32 GPIOs with
34 * one set of registers. The register offsets are organized below:
35 *
36 * GPLR GPDR GPSR GPCR GRER GFER GEDR
37 * BANK 0 - 0x0000 0x000C 0x0018 0x0024 0x0030 0x003C 0x0048
38 * BANK 1 - 0x0004 0x0010 0x001C 0x0028 0x0034 0x0040 0x004C
39 * BANK 2 - 0x0008 0x0014 0x0020 0x002C 0x0038 0x0044 0x0050
40 *
41 * BANK 3 - 0x0100 0x010C 0x0118 0x0124 0x0130 0x013C 0x0148
42 * BANK 4 - 0x0104 0x0110 0x011C 0x0128 0x0134 0x0140 0x014C
43 * BANK 5 - 0x0108 0x0114 0x0120 0x012C 0x0138 0x0144 0x0150
44 *
Rob Herring684bba22015-01-26 22:46:06 -060045 * BANK 6 - 0x0200 0x020C 0x0218 0x0224 0x0230 0x023C 0x0248
46 *
Haojian Zhuang157d2642011-10-17 20:37:52 +080047 * NOTE:
48 * BANK 3 is only available on PXA27x and later processors.
Rob Herring684bba22015-01-26 22:46:06 -060049 * BANK 4 and 5 are only available on PXA935, PXA1928
50 * BANK 6 is only available on PXA1928
Haojian Zhuang157d2642011-10-17 20:37:52 +080051 */
52
53#define GPLR_OFFSET 0x00
54#define GPDR_OFFSET 0x0C
55#define GPSR_OFFSET 0x18
56#define GPCR_OFFSET 0x24
57#define GRER_OFFSET 0x30
58#define GFER_OFFSET 0x3C
59#define GEDR_OFFSET 0x48
60#define GAFR_OFFSET 0x54
Haojian Zhuangbe241682011-10-17 21:07:15 +080061#define ED_MASK_OFFSET 0x9C /* GPIO edge detection for AP side */
Haojian Zhuang157d2642011-10-17 20:37:52 +080062
Rob Herring1e970b72015-03-02 15:30:58 -060063#define BANK_OFF(n) (((n) / 3) << 8) + (((n) % 3) << 2)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080064
Eric Miao3b8e2852009-01-07 11:30:49 +080065int pxa_last_gpio;
Daniel Mack9450be72012-07-22 16:55:44 +020066static int irq_base;
Eric Miao3b8e2852009-01-07 11:30:49 +080067
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010068struct pxa_gpio_bank {
Eric Miao0807da52009-01-07 18:01:51 +080069 void __iomem *regbase;
Eric Miao0807da52009-01-07 18:01:51 +080070 unsigned long irq_mask;
71 unsigned long irq_edge_rise;
72 unsigned long irq_edge_fall;
73
74#ifdef CONFIG_PM
75 unsigned long saved_gplr;
76 unsigned long saved_gpdr;
77 unsigned long saved_grer;
78 unsigned long saved_gfer;
79#endif
Philipp Zabel1c44f5f2008-02-04 22:28:22 -080080};
81
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010082struct pxa_gpio_chip {
83 struct device *dev;
84 struct gpio_chip chip;
85 struct pxa_gpio_bank *banks;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +010086 struct irq_domain *irqdomain;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +010087
88 int irq0;
89 int irq1;
90 int (*set_wake)(unsigned int gpio, unsigned int on);
91};
92
Haojian Zhuang2cab0292013-04-07 16:44:33 +080093enum pxa_gpio_type {
Haojian Zhuang4929f5a2011-10-10 16:03:51 +080094 PXA25X_GPIO = 0,
95 PXA26X_GPIO,
96 PXA27X_GPIO,
97 PXA3XX_GPIO,
98 PXA93X_GPIO,
99 MMP_GPIO = 0x10,
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800100 MMP2_GPIO,
Rob Herring684bba22015-01-26 22:46:06 -0600101 PXA1928_GPIO,
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800102};
103
104struct pxa_gpio_id {
105 enum pxa_gpio_type type;
106 int gpio_nums;
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800107};
108
Eric Miao0807da52009-01-07 18:01:51 +0800109static DEFINE_SPINLOCK(gpio_lock);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100110static struct pxa_gpio_chip *pxa_gpio_chip;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800111static enum pxa_gpio_type gpio_type;
Eric Miao0807da52009-01-07 18:01:51 +0800112
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800113static struct pxa_gpio_id pxa25x_id = {
114 .type = PXA25X_GPIO,
115 .gpio_nums = 85,
116};
117
118static struct pxa_gpio_id pxa26x_id = {
119 .type = PXA26X_GPIO,
120 .gpio_nums = 90,
121};
122
123static struct pxa_gpio_id pxa27x_id = {
124 .type = PXA27X_GPIO,
125 .gpio_nums = 121,
126};
127
128static struct pxa_gpio_id pxa3xx_id = {
129 .type = PXA3XX_GPIO,
130 .gpio_nums = 128,
131};
132
133static struct pxa_gpio_id pxa93x_id = {
134 .type = PXA93X_GPIO,
135 .gpio_nums = 192,
136};
137
138static struct pxa_gpio_id mmp_id = {
139 .type = MMP_GPIO,
140 .gpio_nums = 128,
141};
142
143static struct pxa_gpio_id mmp2_id = {
144 .type = MMP2_GPIO,
145 .gpio_nums = 192,
146};
147
Rob Herring684bba22015-01-26 22:46:06 -0600148static struct pxa_gpio_id pxa1928_id = {
149 .type = PXA1928_GPIO,
150 .gpio_nums = 224,
151};
152
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100153#define for_each_gpio_bank(i, b, pc) \
154 for (i = 0, b = pc->banks; i <= pxa_last_gpio; i += 32, b++)
Eric Miao0807da52009-01-07 18:01:51 +0800155
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100156static inline struct pxa_gpio_chip *chip_to_pxachip(struct gpio_chip *c)
Eric Miao0807da52009-01-07 18:01:51 +0800157{
Linus Walleij81d0c312015-12-07 11:42:22 +0100158 struct pxa_gpio_chip *pxa_chip = gpiochip_get_data(c);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100159
160 return pxa_chip;
161}
Linus Walleij81d0c312015-12-07 11:42:22 +0100162
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100163static inline void __iomem *gpio_bank_base(struct gpio_chip *c, int gpio)
164{
Linus Walleij81d0c312015-12-07 11:42:22 +0100165 struct pxa_gpio_chip *p = gpiochip_get_data(c);
166 struct pxa_gpio_bank *bank = p->banks + (gpio / 32);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100167
168 return bank->regbase;
Eric Miao0807da52009-01-07 18:01:51 +0800169}
170
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100171static inline struct pxa_gpio_bank *gpio_to_pxabank(struct gpio_chip *c,
172 unsigned gpio)
Eric Miao0807da52009-01-07 18:01:51 +0800173{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100174 return chip_to_pxachip(c)->banks + gpio / 32;
Eric Miao0807da52009-01-07 18:01:51 +0800175}
176
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800177static inline int gpio_is_pxa_type(int type)
178{
179 return (type & MMP_GPIO) == 0;
180}
181
182static inline int gpio_is_mmp_type(int type)
183{
184 return (type & MMP_GPIO) != 0;
185}
186
Haojian Zhuang157d2642011-10-17 20:37:52 +0800187/* GPIO86/87/88/89 on PXA26x have their direction bits in PXA_GPDR(2 inverted,
188 * as well as their Alternate Function value being '1' for GPIO in GAFRx.
189 */
190static inline int __gpio_is_inverted(int gpio)
191{
192 if ((gpio_type == PXA26X_GPIO) && (gpio > 85))
193 return 1;
194 return 0;
195}
196
197/*
198 * On PXA25x and PXA27x, GAFRx and GPDRx together decide the alternate
199 * function of a GPIO, and GPDRx cannot be altered once configured. It
200 * is attributed as "occupied" here (I know this terminology isn't
201 * accurate, you are welcome to propose a better one :-)
202 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100203static inline int __gpio_is_occupied(struct pxa_gpio_chip *pchip, unsigned gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800204{
Haojian Zhuang157d2642011-10-17 20:37:52 +0800205 void __iomem *base;
206 unsigned long gafr = 0, gpdr = 0;
207 int ret, af = 0, dir = 0;
208
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100209 base = gpio_bank_base(&pchip->chip, gpio);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800210 gpdr = readl_relaxed(base + GPDR_OFFSET);
211
212 switch (gpio_type) {
213 case PXA25X_GPIO:
214 case PXA26X_GPIO:
215 case PXA27X_GPIO:
216 gafr = readl_relaxed(base + GAFR_OFFSET);
217 af = (gafr >> ((gpio & 0xf) * 2)) & 0x3;
218 dir = gpdr & GPIO_bit(gpio);
219
220 if (__gpio_is_inverted(gpio))
221 ret = (af != 1) || (dir == 0);
222 else
223 ret = (af != 0) || (dir != 0);
224 break;
225 default:
226 ret = gpdr & GPIO_bit(gpio);
227 break;
228 }
229 return ret;
230}
231
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800232int pxa_irq_to_gpio(int irq)
233{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100234 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
235 int irq_gpio0;
236
237 irq_gpio0 = irq_find_mapping(pchip->irqdomain, 0);
238 if (irq_gpio0 > 0)
239 return irq - irq_gpio0;
240
241 return irq_gpio0;
242}
243
244static int pxa_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
245{
246 struct pxa_gpio_chip *pchip = chip_to_pxachip(chip);
247
248 return irq_find_mapping(pchip->irqdomain, offset);
Haojian Zhuang4929f5a2011-10-10 16:03:51 +0800249}
250
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800251static int pxa_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
252{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100253 void __iomem *base = gpio_bank_base(chip, offset);
254 uint32_t value, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800255 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100256 int ret;
257
258 ret = pinctrl_gpio_direction_input(chip->base + offset);
259 if (!ret)
260 return 0;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800261
Eric Miao0807da52009-01-07 18:01:51 +0800262 spin_lock_irqsave(&gpio_lock, flags);
263
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800264 value = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800265 if (__gpio_is_inverted(chip->base + offset))
266 value |= mask;
267 else
268 value &= ~mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800269 writel_relaxed(value, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800270
Eric Miao0807da52009-01-07 18:01:51 +0800271 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800272 return 0;
273}
274
275static int pxa_gpio_direction_output(struct gpio_chip *chip,
Eric Miao0807da52009-01-07 18:01:51 +0800276 unsigned offset, int value)
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800277{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100278 void __iomem *base = gpio_bank_base(chip, offset);
279 uint32_t tmp, mask = GPIO_bit(offset);
Eric Miao0807da52009-01-07 18:01:51 +0800280 unsigned long flags;
Robert Jarzmika770d942015-12-12 23:55:21 +0100281 int ret;
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800282
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800283 writel_relaxed(mask, base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Eric Miao0807da52009-01-07 18:01:51 +0800284
Robert Jarzmika770d942015-12-12 23:55:21 +0100285 ret = pinctrl_gpio_direction_output(chip->base + offset);
Robert Jarzmikc4e5ffb2016-03-29 10:04:00 +0200286 if (ret)
287 return ret;
Robert Jarzmika770d942015-12-12 23:55:21 +0100288
Eric Miao0807da52009-01-07 18:01:51 +0800289 spin_lock_irqsave(&gpio_lock, flags);
290
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800291 tmp = readl_relaxed(base + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800292 if (__gpio_is_inverted(chip->base + offset))
293 tmp &= ~mask;
294 else
295 tmp |= mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800296 writel_relaxed(tmp, base + GPDR_OFFSET);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800297
Eric Miao0807da52009-01-07 18:01:51 +0800298 spin_unlock_irqrestore(&gpio_lock, flags);
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800299 return 0;
300}
301
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800302static int pxa_gpio_get(struct gpio_chip *chip, unsigned offset)
303{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100304 void __iomem *base = gpio_bank_base(chip, offset);
305 u32 gplr = readl_relaxed(base + GPLR_OFFSET);
306
307 return !!(gplr & GPIO_bit(offset));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800308}
309
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800310static void pxa_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
311{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100312 void __iomem *base = gpio_bank_base(chip, offset);
313
314 writel_relaxed(GPIO_bit(offset),
315 base + (value ? GPSR_OFFSET : GPCR_OFFSET));
Philipp Zabel1c44f5f2008-02-04 22:28:22 -0800316}
317
Daniel Mack72121572012-07-25 17:35:39 +0200318#ifdef CONFIG_OF_GPIO
319static int pxa_gpio_of_xlate(struct gpio_chip *gc,
320 const struct of_phandle_args *gpiospec,
321 u32 *flags)
322{
323 if (gpiospec->args[0] > pxa_last_gpio)
324 return -EINVAL;
325
Daniel Mack72121572012-07-25 17:35:39 +0200326 if (flags)
327 *flags = gpiospec->args[1];
328
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100329 return gpiospec->args[0];
Daniel Mack72121572012-07-25 17:35:39 +0200330}
331#endif
332
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100333static int pxa_init_gpio_chip(struct pxa_gpio_chip *pchip, int ngpio,
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100334 struct device_node *np, void __iomem *regbase)
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800335{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100336 int i, gpio, nbanks = DIV_ROUND_UP(ngpio, 32);
337 struct pxa_gpio_bank *bank;
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800338
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100339 pchip->banks = devm_kcalloc(pchip->dev, nbanks, sizeof(*pchip->banks),
340 GFP_KERNEL);
341 if (!pchip->banks)
Eric Miao0807da52009-01-07 18:01:51 +0800342 return -ENOMEM;
Eric Miao0807da52009-01-07 18:01:51 +0800343
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100344 pchip->chip.label = "gpio-pxa";
345 pchip->chip.direction_input = pxa_gpio_direction_input;
346 pchip->chip.direction_output = pxa_gpio_direction_output;
347 pchip->chip.get = pxa_gpio_get;
348 pchip->chip.set = pxa_gpio_set;
349 pchip->chip.to_irq = pxa_gpio_to_irq;
350 pchip->chip.ngpio = ngpio;
Linus Walleijad5c32212017-09-22 11:19:26 +0200351 pchip->chip.request = gpiochip_generic_request;
352 pchip->chip.free = gpiochip_generic_free;
Daniel Mack72121572012-07-25 17:35:39 +0200353#ifdef CONFIG_OF_GPIO
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100354 pchip->chip.of_node = np;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100355 pchip->chip.of_xlate = pxa_gpio_of_xlate;
356 pchip->chip.of_gpio_n_cells = 2;
Daniel Mack72121572012-07-25 17:35:39 +0200357#endif
Eric Miao0807da52009-01-07 18:01:51 +0800358
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100359 for (i = 0, gpio = 0; i < nbanks; i++, gpio += 32) {
360 bank = pchip->banks + i;
361 bank->regbase = regbase + BANK_OFF(i);
Eric Miao0807da52009-01-07 18:01:51 +0800362 }
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100363
Linus Walleij81d0c312015-12-07 11:42:22 +0100364 return gpiochip_add_data(&pchip->chip, pchip);
Eric Miaoa58fbcd2009-01-06 17:37:37 +0800365}
366
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800367/* Update only those GRERx and GFERx edge detection register bits if those
368 * bits are set in c->irq_mask
369 */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100370static inline void update_edge_detect(struct pxa_gpio_bank *c)
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800371{
372 uint32_t grer, gfer;
373
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800374 grer = readl_relaxed(c->regbase + GRER_OFFSET) & ~c->irq_mask;
375 gfer = readl_relaxed(c->regbase + GFER_OFFSET) & ~c->irq_mask;
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800376 grer |= c->irq_edge_rise & c->irq_mask;
377 gfer |= c->irq_edge_fall & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800378 writel_relaxed(grer, c->regbase + GRER_OFFSET);
379 writel_relaxed(gfer, c->regbase + GFER_OFFSET);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800380}
381
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100382static int pxa_gpio_irq_type(struct irq_data *d, unsigned int type)
eric miaoe3630db2008-03-04 11:42:26 +0800383{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100384 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
385 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100386 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800387 unsigned long gpdr, mask = GPIO_bit(gpio);
eric miaoe3630db2008-03-04 11:42:26 +0800388
eric miaoe3630db2008-03-04 11:42:26 +0800389 if (type == IRQ_TYPE_PROBE) {
390 /* Don't mess with enabled GPIOs using preconfigured edges or
391 * GPIOs set to alternate function or to output during probe
392 */
Eric Miao0807da52009-01-07 18:01:51 +0800393 if ((c->irq_edge_rise | c->irq_edge_fall) & GPIO_bit(gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800394 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800395
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100396 if (__gpio_is_occupied(pchip, gpio))
eric miaoe3630db2008-03-04 11:42:26 +0800397 return 0;
eric miao689c04a2008-03-04 17:18:38 +0800398
eric miaoe3630db2008-03-04 11:42:26 +0800399 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
400 }
401
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800402 gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800403
Eric Miao067455a2008-11-26 18:12:04 +0800404 if (__gpio_is_inverted(gpio))
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800405 writel_relaxed(gpdr | mask, c->regbase + GPDR_OFFSET);
Eric Miao067455a2008-11-26 18:12:04 +0800406 else
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800407 writel_relaxed(gpdr & ~mask, c->regbase + GPDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800408
409 if (type & IRQ_TYPE_EDGE_RISING)
Eric Miao0807da52009-01-07 18:01:51 +0800410 c->irq_edge_rise |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800411 else
Eric Miao0807da52009-01-07 18:01:51 +0800412 c->irq_edge_rise &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800413
414 if (type & IRQ_TYPE_EDGE_FALLING)
Eric Miao0807da52009-01-07 18:01:51 +0800415 c->irq_edge_fall |= mask;
eric miaoe3630db2008-03-04 11:42:26 +0800416 else
Eric Miao0807da52009-01-07 18:01:51 +0800417 c->irq_edge_fall &= ~mask;
eric miaoe3630db2008-03-04 11:42:26 +0800418
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800419 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800420
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100421 pr_debug("%s: IRQ%d (GPIO%d) - edge%s%s\n", __func__, d->irq, gpio,
eric miaoe3630db2008-03-04 11:42:26 +0800422 ((type & IRQ_TYPE_EDGE_RISING) ? " rising" : ""),
423 ((type & IRQ_TYPE_EDGE_FALLING) ? " falling" : ""));
424 return 0;
425}
426
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100427static irqreturn_t pxa_gpio_demux_handler(int in_irq, void *d)
eric miaoe3630db2008-03-04 11:42:26 +0800428{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100429 int loop, gpio, n, handled = 0;
Eric Miao0807da52009-01-07 18:01:51 +0800430 unsigned long gedr;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100431 struct pxa_gpio_chip *pchip = d;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100432 struct pxa_gpio_bank *c;
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800433
eric miaoe3630db2008-03-04 11:42:26 +0800434 do {
eric miaoe3630db2008-03-04 11:42:26 +0800435 loop = 0;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100436 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800437 gedr = readl_relaxed(c->regbase + GEDR_OFFSET);
Eric Miao0807da52009-01-07 18:01:51 +0800438 gedr = gedr & c->irq_mask;
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800439 writel_relaxed(gedr, c->regbase + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800440
Wei Yongjund724f1c2012-09-14 10:36:59 +0800441 for_each_set_bit(n, &gedr, BITS_PER_LONG) {
Eric Miao0807da52009-01-07 18:01:51 +0800442 loop = 1;
443
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500444 generic_handle_irq(
445 irq_find_mapping(pchip->irqdomain,
446 gpio + n));
Eric Miao0807da52009-01-07 18:01:51 +0800447 }
eric miaoe3630db2008-03-04 11:42:26 +0800448 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100449 handled += loop;
eric miaoe3630db2008-03-04 11:42:26 +0800450 } while (loop);
Chao Xie0d2ee5d2012-07-31 14:13:09 +0800451
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100452 return handled ? IRQ_HANDLED : IRQ_NONE;
453}
454
455static irqreturn_t pxa_gpio_direct_handler(int in_irq, void *d)
456{
457 struct pxa_gpio_chip *pchip = d;
458
459 if (in_irq == pchip->irq0) {
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500460 generic_handle_irq(irq_find_mapping(pchip->irqdomain, 0));
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100461 } else if (in_irq == pchip->irq1) {
Grygorii Strashko64fcf3b2017-07-08 17:44:12 -0500462 generic_handle_irq(irq_find_mapping(pchip->irqdomain, 1));
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100463 } else {
464 pr_err("%s() unknown irq %d\n", __func__, in_irq);
465 return IRQ_NONE;
466 }
467 return IRQ_HANDLED;
eric miaoe3630db2008-03-04 11:42:26 +0800468}
469
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100470static void pxa_ack_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800471{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100472 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
473 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100474 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800475
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100476 writel_relaxed(GPIO_bit(gpio), base + GEDR_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800477}
478
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100479static void pxa_mask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800480{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100481 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
482 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100483 struct pxa_gpio_bank *b = gpio_to_pxabank(&pchip->chip, gpio);
484 void __iomem *base = gpio_bank_base(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800485 uint32_t grer, gfer;
486
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100487 b->irq_mask &= ~GPIO_bit(gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800488
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100489 grer = readl_relaxed(base + GRER_OFFSET) & ~GPIO_bit(gpio);
490 gfer = readl_relaxed(base + GFER_OFFSET) & ~GPIO_bit(gpio);
491 writel_relaxed(grer, base + GRER_OFFSET);
492 writel_relaxed(gfer, base + GFER_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800493}
494
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200495static int pxa_gpio_set_wake(struct irq_data *d, unsigned int on)
496{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100497 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
498 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200499
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100500 if (pchip->set_wake)
501 return pchip->set_wake(gpio, on);
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200502 else
503 return 0;
504}
505
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100506static void pxa_unmask_muxed_gpio(struct irq_data *d)
eric miaoe3630db2008-03-04 11:42:26 +0800507{
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100508 struct pxa_gpio_chip *pchip = irq_data_get_irq_chip_data(d);
509 unsigned int gpio = irqd_to_hwirq(d);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100510 struct pxa_gpio_bank *c = gpio_to_pxabank(&pchip->chip, gpio);
Eric Miao0807da52009-01-07 18:01:51 +0800511
512 c->irq_mask |= GPIO_bit(gpio);
Eric Miaoa8f6fae2009-04-21 14:39:07 +0800513 update_edge_detect(c);
eric miaoe3630db2008-03-04 11:42:26 +0800514}
515
516static struct irq_chip pxa_muxed_gpio_chip = {
517 .name = "GPIO",
Lennert Buytenheka3f4c922010-11-29 11:18:26 +0100518 .irq_ack = pxa_ack_muxed_gpio,
519 .irq_mask = pxa_mask_muxed_gpio,
520 .irq_unmask = pxa_unmask_muxed_gpio,
521 .irq_set_type = pxa_gpio_irq_type,
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200522 .irq_set_wake = pxa_gpio_set_wake,
eric miaoe3630db2008-03-04 11:42:26 +0800523};
524
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800525static int pxa_gpio_nums(struct platform_device *pdev)
Haojian Zhuang478e2232011-10-14 16:44:07 +0800526{
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800527 const struct platform_device_id *id = platform_get_device_id(pdev);
528 struct pxa_gpio_id *pxa_id = (struct pxa_gpio_id *)id->driver_data;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800529 int count = 0;
530
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800531 switch (pxa_id->type) {
532 case PXA25X_GPIO:
533 case PXA26X_GPIO:
534 case PXA27X_GPIO:
535 case PXA3XX_GPIO:
536 case PXA93X_GPIO:
537 case MMP_GPIO:
538 case MMP2_GPIO:
Rob Herring684bba22015-01-26 22:46:06 -0600539 case PXA1928_GPIO:
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800540 gpio_type = pxa_id->type;
541 count = pxa_id->gpio_nums - 1;
542 break;
543 default:
544 count = -EINVAL;
545 break;
Haojian Zhuang478e2232011-10-14 16:44:07 +0800546 }
Haojian Zhuang478e2232011-10-14 16:44:07 +0800547 return count;
548}
549
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800550static int pxa_irq_domain_map(struct irq_domain *d, unsigned int irq,
551 irq_hw_number_t hw)
552{
553 irq_set_chip_and_handler(irq, &pxa_muxed_gpio_chip,
554 handle_edge_irq);
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100555 irq_set_chip_data(irq, d->host_data);
Rob Herring23393d42015-07-27 15:55:16 -0500556 irq_set_noprobe(irq);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800557 return 0;
558}
559
560const struct irq_domain_ops pxa_irq_domain_ops = {
561 .map = pxa_irq_domain_map,
Daniel Mack72121572012-07-25 17:35:39 +0200562 .xlate = irq_domain_xlate_twocell,
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800563};
564
Robert Jarzmik04400912015-12-18 21:40:40 +0100565#ifdef CONFIG_OF
566static const struct of_device_id pxa_gpio_dt_ids[] = {
567 { .compatible = "intel,pxa25x-gpio", .data = &pxa25x_id, },
568 { .compatible = "intel,pxa26x-gpio", .data = &pxa26x_id, },
569 { .compatible = "intel,pxa27x-gpio", .data = &pxa27x_id, },
570 { .compatible = "intel,pxa3xx-gpio", .data = &pxa3xx_id, },
571 { .compatible = "marvell,pxa93x-gpio", .data = &pxa93x_id, },
572 { .compatible = "marvell,mmp-gpio", .data = &mmp_id, },
573 { .compatible = "marvell,mmp2-gpio", .data = &mmp2_id, },
574 { .compatible = "marvell,pxa1928-gpio", .data = &pxa1928_id, },
575 {}
576};
577
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100578static int pxa_gpio_probe_dt(struct platform_device *pdev,
579 struct pxa_gpio_chip *pchip)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800580{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100581 int nr_gpios;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800582 const struct of_device_id *of_id =
583 of_match_device(pxa_gpio_dt_ids, &pdev->dev);
Haojian Zhuangf8731172013-04-09 22:27:50 +0800584 const struct pxa_gpio_id *gpio_id;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800585
Haojian Zhuangf8731172013-04-09 22:27:50 +0800586 if (!of_id || !of_id->data) {
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800587 dev_err(&pdev->dev, "Failed to find gpio controller\n");
588 return -EFAULT;
589 }
Haojian Zhuangf8731172013-04-09 22:27:50 +0800590 gpio_id = of_id->data;
591 gpio_type = gpio_id->type;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800592
Haojian Zhuangf8731172013-04-09 22:27:50 +0800593 nr_gpios = gpio_id->gpio_nums;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800594 pxa_last_gpio = nr_gpios - 1;
595
Bartosz Golaszewskibda61a192017-03-04 17:23:35 +0100596 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, nr_gpios, 0);
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800597 if (irq_base < 0) {
598 dev_err(&pdev->dev, "Failed to allocate IRQ numbers\n");
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100599 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800600 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100601 return irq_base;
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800602}
603#else
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100604#define pxa_gpio_probe_dt(pdev, pchip) (-1)
Haojian Zhuang7a4d5072012-04-13 15:15:45 +0800605#endif
606
Bill Pemberton38363092012-11-19 13:22:34 -0500607static int pxa_gpio_probe(struct platform_device *pdev)
eric miaoe3630db2008-03-04 11:42:26 +0800608{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100609 struct pxa_gpio_chip *pchip;
610 struct pxa_gpio_bank *c;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800611 struct resource *res;
Haojian Zhuang389eda12011-10-17 21:26:55 +0800612 struct clk *clk;
Robert Jarzmikb95ace52012-04-22 13:37:24 +0200613 struct pxa_gpio_platform_data *info;
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100614 void __iomem *gpio_reg_base;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100615 int gpio, ret;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800616 int irq0 = 0, irq1 = 0, irq_mux, gpio_offset = 0;
eric miaoe3630db2008-03-04 11:42:26 +0800617
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100618 pchip = devm_kzalloc(&pdev->dev, sizeof(*pchip), GFP_KERNEL);
619 if (!pchip)
620 return -ENOMEM;
621 pchip->dev = &pdev->dev;
622
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800623 info = dev_get_platdata(&pdev->dev);
624 if (info) {
625 irq_base = info->irq_base;
626 if (irq_base <= 0)
627 return -EINVAL;
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800628 pxa_last_gpio = pxa_gpio_nums(pdev);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100629 pchip->set_wake = info->gpio_set_wake;
Daniel Mack9450be72012-07-22 16:55:44 +0200630 } else {
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100631 irq_base = pxa_gpio_probe_dt(pdev, pchip);
632 if (irq_base < 0)
Haojian Zhuangb8f649f2013-04-09 18:12:04 +0800633 return -EINVAL;
Daniel Mack9450be72012-07-22 16:55:44 +0200634 }
635
Haojian Zhuang478e2232011-10-14 16:44:07 +0800636 if (!pxa_last_gpio)
Haojian Zhuang157d2642011-10-17 20:37:52 +0800637 return -EINVAL;
638
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100639 pchip->irqdomain = irq_domain_add_legacy(pdev->dev.of_node,
640 pxa_last_gpio + 1, irq_base,
641 0, &pxa_irq_domain_ops, pchip);
Dan Carpenter41d107a2016-01-05 12:56:37 +0300642 if (!pchip->irqdomain)
643 return -ENOMEM;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100644
Haojian Zhuang157d2642011-10-17 20:37:52 +0800645 irq0 = platform_get_irq_byname(pdev, "gpio0");
646 irq1 = platform_get_irq_byname(pdev, "gpio1");
647 irq_mux = platform_get_irq_byname(pdev, "gpio_mux");
648 if ((irq0 > 0 && irq1 <= 0) || (irq0 <= 0 && irq1 > 0)
649 || (irq_mux <= 0))
650 return -EINVAL;
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100651
652 pchip->irq0 = irq0;
653 pchip->irq1 = irq1;
Haojian Zhuang157d2642011-10-17 20:37:52 +0800654 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Robert Jarzmik8852b2f2015-11-28 22:37:43 +0100655 gpio_reg_base = devm_ioremap(&pdev->dev, res->start,
656 resource_size(res));
Haojian Zhuang157d2642011-10-17 20:37:52 +0800657 if (!gpio_reg_base)
658 return -EINVAL;
659
660 if (irq0 > 0)
661 gpio_offset = 2;
eric miaoe3630db2008-03-04 11:42:26 +0800662
Haojian Zhuang389eda12011-10-17 21:26:55 +0800663 clk = clk_get(&pdev->dev, NULL);
664 if (IS_ERR(clk)) {
665 dev_err(&pdev->dev, "Error %ld to get gpio clock\n",
666 PTR_ERR(clk));
Haojian Zhuang389eda12011-10-17 21:26:55 +0800667 return PTR_ERR(clk);
668 }
Julia Lawall6ab49f42012-08-26 18:00:55 +0200669 ret = clk_prepare_enable(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800670 if (ret) {
671 clk_put(clk);
Haojian Zhuang389eda12011-10-17 21:26:55 +0800672 return ret;
673 }
Haojian Zhuang389eda12011-10-17 21:26:55 +0800674
Eric Miao0807da52009-01-07 18:01:51 +0800675 /* Initialize GPIO chips */
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100676 ret = pxa_init_gpio_chip(pchip, pxa_last_gpio + 1, pdev->dev.of_node,
677 gpio_reg_base);
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100678 if (ret) {
679 clk_put(clk);
680 return ret;
681 }
Eric Miao0807da52009-01-07 18:01:51 +0800682
eric miaoe3630db2008-03-04 11:42:26 +0800683 /* clear all GPIO edge detects */
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100684 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800685 writel_relaxed(0, c->regbase + GFER_OFFSET);
686 writel_relaxed(0, c->regbase + GRER_OFFSET);
Laurent Navete37f4af2013-03-20 13:15:59 +0100687 writel_relaxed(~0, c->regbase + GEDR_OFFSET);
Haojian Zhuangbe241682011-10-17 21:07:15 +0800688 /* unmask GPIO edge detect for AP side */
689 if (gpio_is_mmp_type(gpio_type))
690 writel_relaxed(~0, c->regbase + ED_MASK_OFFSET);
eric miaoe3630db2008-03-04 11:42:26 +0800691 }
692
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100693 if (irq0 > 0) {
694 ret = devm_request_irq(&pdev->dev,
695 irq0, pxa_gpio_direct_handler, 0,
696 "gpio-0", pchip);
697 if (ret)
698 dev_err(&pdev->dev, "request of gpio0 irq failed: %d\n",
699 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800700 }
Robert Jarzmik384ca3c2015-11-28 22:37:44 +0100701 if (irq1 > 0) {
702 ret = devm_request_irq(&pdev->dev,
703 irq1, pxa_gpio_direct_handler, 0,
704 "gpio-1", pchip);
705 if (ret)
706 dev_err(&pdev->dev, "request of gpio1 irq failed: %d\n",
707 ret);
708 }
709 ret = devm_request_irq(&pdev->dev,
710 irq_mux, pxa_gpio_demux_handler, 0,
711 "gpio-mux", pchip);
712 if (ret)
713 dev_err(&pdev->dev, "request of gpio-mux irq failed: %d\n",
714 ret);
eric miaoe3630db2008-03-04 11:42:26 +0800715
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100716 pxa_gpio_chip = pchip;
Rob Herringae4f4cf2015-01-26 22:46:04 -0600717
Haojian Zhuang157d2642011-10-17 20:37:52 +0800718 return 0;
eric miaoe3630db2008-03-04 11:42:26 +0800719}
eric miao663707c2008-03-04 16:13:58 +0800720
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800721static const struct platform_device_id gpio_id_table[] = {
722 { "pxa25x-gpio", (unsigned long)&pxa25x_id },
723 { "pxa26x-gpio", (unsigned long)&pxa26x_id },
724 { "pxa27x-gpio", (unsigned long)&pxa27x_id },
725 { "pxa3xx-gpio", (unsigned long)&pxa3xx_id },
726 { "pxa93x-gpio", (unsigned long)&pxa93x_id },
727 { "mmp-gpio", (unsigned long)&mmp_id },
728 { "mmp2-gpio", (unsigned long)&mmp2_id },
Rob Herring684bba22015-01-26 22:46:06 -0600729 { "pxa1928-gpio", (unsigned long)&pxa1928_id },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800730 { },
731};
732
Haojian Zhuang157d2642011-10-17 20:37:52 +0800733static struct platform_driver pxa_gpio_driver = {
734 .probe = pxa_gpio_probe,
735 .driver = {
736 .name = "pxa-gpio",
Arnd Bergmannf43e04e2012-08-13 14:36:10 +0000737 .of_match_table = of_match_ptr(pxa_gpio_dt_ids),
Haojian Zhuang157d2642011-10-17 20:37:52 +0800738 },
Haojian Zhuang2cab0292013-04-07 16:44:33 +0800739 .id_table = gpio_id_table,
Haojian Zhuang157d2642011-10-17 20:37:52 +0800740};
Linus Walleijcf3fa172013-04-24 21:41:20 +0200741
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100742static int __init pxa_gpio_legacy_init(void)
Linus Walleijcf3fa172013-04-24 21:41:20 +0200743{
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100744 if (of_have_populated_dt())
745 return 0;
746
Linus Walleijcf3fa172013-04-24 21:41:20 +0200747 return platform_driver_register(&pxa_gpio_driver);
748}
Robert Jarzmikeae122b2015-11-13 21:22:38 +0100749postcore_initcall(pxa_gpio_legacy_init);
750
751static int __init pxa_gpio_dt_init(void)
752{
753 if (of_have_populated_dt())
754 return platform_driver_register(&pxa_gpio_driver);
755
756 return 0;
757}
758device_initcall(pxa_gpio_dt_init);
Haojian Zhuang157d2642011-10-17 20:37:52 +0800759
eric miao663707c2008-03-04 16:13:58 +0800760#ifdef CONFIG_PM
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200761static int pxa_gpio_suspend(void)
eric miao663707c2008-03-04 16:13:58 +0800762{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100763 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
764 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800765 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800766
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100767 for_each_gpio_bank(gpio, c, pchip) {
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800768 c->saved_gplr = readl_relaxed(c->regbase + GPLR_OFFSET);
769 c->saved_gpdr = readl_relaxed(c->regbase + GPDR_OFFSET);
770 c->saved_grer = readl_relaxed(c->regbase + GRER_OFFSET);
771 c->saved_gfer = readl_relaxed(c->regbase + GFER_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800772
773 /* Clear GPIO transition detect bits */
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800774 writel_relaxed(0xffffffff, c->regbase + GEDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800775 }
776 return 0;
777}
778
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200779static void pxa_gpio_resume(void)
eric miao663707c2008-03-04 16:13:58 +0800780{
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100781 struct pxa_gpio_chip *pchip = pxa_gpio_chip;
782 struct pxa_gpio_bank *c;
Eric Miao0807da52009-01-07 18:01:51 +0800783 int gpio;
eric miao663707c2008-03-04 16:13:58 +0800784
Robert Jarzmikfc0589c2015-11-28 22:37:42 +0100785 for_each_gpio_bank(gpio, c, pchip) {
eric miao663707c2008-03-04 16:13:58 +0800786 /* restore level with set/clear */
Laurent Navete37f4af2013-03-20 13:15:59 +0100787 writel_relaxed(c->saved_gplr, c->regbase + GPSR_OFFSET);
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800788 writel_relaxed(~c->saved_gplr, c->regbase + GPCR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800789
Haojian Zhuangdf664d22011-10-14 17:24:03 +0800790 writel_relaxed(c->saved_grer, c->regbase + GRER_OFFSET);
791 writel_relaxed(c->saved_gfer, c->regbase + GFER_OFFSET);
792 writel_relaxed(c->saved_gpdr, c->regbase + GPDR_OFFSET);
eric miao663707c2008-03-04 16:13:58 +0800793 }
eric miao663707c2008-03-04 16:13:58 +0800794}
795#else
796#define pxa_gpio_suspend NULL
797#define pxa_gpio_resume NULL
798#endif
799
Rafael J. Wysocki2eaa03b2011-04-22 22:03:11 +0200800struct syscore_ops pxa_gpio_syscore_ops = {
eric miao663707c2008-03-04 16:13:58 +0800801 .suspend = pxa_gpio_suspend,
802 .resume = pxa_gpio_resume,
803};
Haojian Zhuang157d2642011-10-17 20:37:52 +0800804
805static int __init pxa_gpio_sysinit(void)
806{
807 register_syscore_ops(&pxa_gpio_syscore_ops);
808 return 0;
809}
810postcore_initcall(pxa_gpio_sysinit);