blob: d5a4dedf113266bf19f52d71a9a6c31ac802c832 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
Sathya Perla2b3f2912011-06-29 23:32:56 +000054 MCC_STATUS_SUCCESS = 0,
55 MCC_STATUS_FAILED = 1,
56 MCC_STATUS_ILLEGAL_REQUEST = 2,
57 MCC_STATUS_ILLEGAL_FIELD = 3,
58 MCC_STATUS_INSUFFICIENT_BUFFER = 4,
59 MCC_STATUS_UNAUTHORIZED_REQUEST = 5,
Ajit Khaparde49643842009-10-05 02:22:05 +000060 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070061};
62
63#define CQE_STATUS_COMPL_MASK 0xFFFF
64#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
65#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080066#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070067
Sathya Perlaefd2e402009-07-27 22:53:10 +000068struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070069 u32 status; /* dword 0 */
70 u32 tag0; /* dword 1 */
71 u32 tag1; /* dword 2 */
72 u32 flags; /* dword 3 */
73};
74
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000075/* When the async bit of mcc_compl is set, the last 4 bytes of
76 * mcc_compl is interpreted as follows:
77 */
78#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
79#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070080#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
81#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070083#define ASYNC_EVENT_CODE_GRP_5 0x5
84#define ASYNC_EVENT_QOS_SPEED 0x1
85#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000086#define ASYNC_EVENT_PVID_STATE 0x3
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000087struct be_async_event_trailer {
88 u32 code;
89};
90
91enum {
Sathya Perlaea172a02011-08-02 19:57:42 +000092 LINK_DOWN = 0x0,
93 LINK_UP = 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000094};
Sathya Perlaea172a02011-08-02 19:57:42 +000095#define LINK_STATUS_MASK 0x1
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000096
97/* When the event code of an async trailer is link-state, the mcc_compl
98 * must be interpreted as follows
99 */
100struct be_async_event_link_state {
101 u8 physical_port;
102 u8 port_link_status;
103 u8 port_duplex;
104 u8 port_speed;
105 u8 port_fault;
106 u8 rsvd0[7];
107 struct be_async_event_trailer trailer;
108} __packed;
109
Somnath Koturcc4ce022010-10-21 07:11:14 -0700110/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
111 * the mcc_compl must be interpreted as follows
112 */
113struct be_async_event_grp5_qos_link_speed {
114 u8 physical_port;
115 u8 rsvd[5];
116 u16 qos_link_speed;
117 u32 event_tag;
118 struct be_async_event_trailer trailer;
119} __packed;
120
121/* When the event code of an async trailer is GRP5 and event type is
122 * CoS-Priority, the mcc_compl must be interpreted as follows
123 */
124struct be_async_event_grp5_cos_priority {
125 u8 physical_port;
126 u8 available_priority_bmap;
127 u8 reco_default_priority;
128 u8 valid;
129 u8 rsvd0;
130 u8 event_tag;
131 struct be_async_event_trailer trailer;
132} __packed;
133
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000134/* When the event code of an async trailer is GRP5 and event type is
135 * PVID state, the mcc_compl must be interpreted as follows
136 */
137struct be_async_event_grp5_pvid_state {
138 u8 enabled;
139 u8 rsvd0;
140 u16 tag;
141 u32 event_tag;
142 u32 rsvd1;
143 struct be_async_event_trailer trailer;
144} __packed;
145
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700146struct be_mcc_mailbox {
147 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000148 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700149};
150
151#define CMD_SUBSYSTEM_COMMON 0x1
152#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800153#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700154
155#define OPCODE_COMMON_NTWK_MAC_QUERY 1
156#define OPCODE_COMMON_NTWK_MAC_SET 2
157#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
158#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
159#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800160#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000161#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700162#define OPCODE_COMMON_CQ_CREATE 12
163#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700164#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000165#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700166#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800167#define OPCODE_COMMON_SEEPROM_READ 30
Ajit Khaparde9e1453c2011-02-20 11:42:22 +0000168#define OPCODE_COMMON_GET_CNTL_ATTRIBUTES 32
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700169#define OPCODE_COMMON_NTWK_RX_FILTER 34
170#define OPCODE_COMMON_GET_FW_VERSION 35
171#define OPCODE_COMMON_SET_FLOW_CONTROL 36
172#define OPCODE_COMMON_GET_FLOW_CONTROL 37
173#define OPCODE_COMMON_SET_FRAME_SIZE 39
174#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
175#define OPCODE_COMMON_FIRMWARE_CONFIG 42
176#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
177#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000178#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700179#define OPCODE_COMMON_CQ_DESTROY 54
180#define OPCODE_COMMON_EQ_DESTROY 55
181#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
182#define OPCODE_COMMON_NTWK_PMAC_ADD 59
183#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700184#define OPCODE_COMMON_FUNCTION_RESET 61
Somnath Kotur311fddc2011-03-16 21:22:43 +0000185#define OPCODE_COMMON_MANAGE_FAT 68
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700186#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
187#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700188#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +0000189#define OPCODE_COMMON_GET_PORT_NAME 77
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000190#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla2e588f82011-03-11 02:49:26 +0000191#define OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP 103
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000192#define OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES 121
Somnath Kotur941a77d2012-05-17 22:59:03 +0000193#define OPCODE_COMMON_GET_EXT_FAT_CAPABILITES 125
194#define OPCODE_COMMON_SET_EXT_FAT_CAPABILITES 126
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000195#define OPCODE_COMMON_GET_MAC_LIST 147
196#define OPCODE_COMMON_SET_MAC_LIST 148
Ajit Khapardef1f3ee12012-03-18 06:23:41 +0000197#define OPCODE_COMMON_GET_HSW_CONFIG 152
198#define OPCODE_COMMON_SET_HSW_CONFIG 153
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +0000199#define OPCODE_COMMON_READ_OBJECT 171
Shripad Nunjundarao485bf562011-05-16 07:36:59 +0000200#define OPCODE_COMMON_WRITE_OBJECT 172
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700201
Sathya Perla3abcded2010-10-03 22:12:27 -0700202#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700203#define OPCODE_ETH_ACPI_CONFIG 2
204#define OPCODE_ETH_PROMISCUOUS 3
205#define OPCODE_ETH_GET_STATISTICS 4
206#define OPCODE_ETH_TX_CREATE 7
207#define OPCODE_ETH_RX_CREATE 8
208#define OPCODE_ETH_TX_DESTROY 9
209#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000210#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Selvin Xavier005d5692011-05-16 07:36:35 +0000211#define OPCODE_ETH_GET_PPORT_STATS 18
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700212
Suresh Rff33a6e2009-12-03 16:15:52 -0800213#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
214#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000215#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800216
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217struct be_cmd_req_hdr {
218 u8 opcode; /* dword 0 */
219 u8 subsystem; /* dword 0 */
220 u8 port_number; /* dword 0 */
221 u8 domain; /* dword 0 */
222 u32 timeout; /* dword 1 */
223 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000224 u8 version; /* dword 3 */
225 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700226};
227
228#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
229#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
230struct be_cmd_resp_hdr {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000231 u8 opcode; /* dword 0 */
232 u8 subsystem; /* dword 0 */
233 u8 rsvd[2]; /* dword 0 */
234 u8 status; /* dword 1 */
235 u8 add_status; /* dword 1 */
236 u8 rsvd1[2]; /* dword 1 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700237 u32 response_length; /* dword 2 */
238 u32 actual_resp_len; /* dword 3 */
239};
240
241struct phys_addr {
242 u32 lo;
243 u32 hi;
244};
245
246/**************************
247 * BE Command definitions *
248 **************************/
249
250/* Pseudo amap definition in which each bit of the actual structure is defined
251 * as a byte: used to calculate offset/shift/mask of each field */
252struct amap_eq_context {
253 u8 cidx[13]; /* dword 0*/
254 u8 rsvd0[3]; /* dword 0*/
255 u8 epidx[13]; /* dword 0*/
256 u8 valid; /* dword 0*/
257 u8 rsvd1; /* dword 0*/
258 u8 size; /* dword 0*/
259 u8 pidx[13]; /* dword 1*/
260 u8 rsvd2[3]; /* dword 1*/
261 u8 pd[10]; /* dword 1*/
262 u8 count[3]; /* dword 1*/
263 u8 solevent; /* dword 1*/
264 u8 stalled; /* dword 1*/
265 u8 armed; /* dword 1*/
266 u8 rsvd3[4]; /* dword 2*/
267 u8 func[8]; /* dword 2*/
268 u8 rsvd4; /* dword 2*/
269 u8 delaymult[10]; /* dword 2*/
270 u8 rsvd5[2]; /* dword 2*/
271 u8 phase[2]; /* dword 2*/
272 u8 nodelay; /* dword 2*/
273 u8 rsvd6[4]; /* dword 2*/
274 u8 rsvd7[32]; /* dword 3*/
275} __packed;
276
277struct be_cmd_req_eq_create {
278 struct be_cmd_req_hdr hdr;
279 u16 num_pages; /* sword */
280 u16 rsvd0; /* sword */
281 u8 context[sizeof(struct amap_eq_context) / 8];
282 struct phys_addr pages[8];
283} __packed;
284
285struct be_cmd_resp_eq_create {
286 struct be_cmd_resp_hdr resp_hdr;
287 u16 eq_id; /* sword */
288 u16 rsvd0; /* sword */
289} __packed;
290
291/******************** Mac query ***************************/
292enum {
293 MAC_ADDRESS_TYPE_STORAGE = 0x0,
294 MAC_ADDRESS_TYPE_NETWORK = 0x1,
295 MAC_ADDRESS_TYPE_PD = 0x2,
296 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
297};
298
299struct mac_addr {
300 u16 size_of_struct;
301 u8 addr[ETH_ALEN];
302} __packed;
303
304struct be_cmd_req_mac_query {
305 struct be_cmd_req_hdr hdr;
306 u8 type;
307 u8 permanent;
308 u16 if_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000309 u32 pmac_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700310} __packed;
311
312struct be_cmd_resp_mac_query {
313 struct be_cmd_resp_hdr hdr;
314 struct mac_addr mac;
315};
316
317/******************** PMac Add ***************************/
318struct be_cmd_req_pmac_add {
319 struct be_cmd_req_hdr hdr;
320 u32 if_id;
321 u8 mac_address[ETH_ALEN];
322 u8 rsvd0[2];
323} __packed;
324
325struct be_cmd_resp_pmac_add {
326 struct be_cmd_resp_hdr hdr;
327 u32 pmac_id;
328};
329
330/******************** PMac Del ***************************/
331struct be_cmd_req_pmac_del {
332 struct be_cmd_req_hdr hdr;
333 u32 if_id;
334 u32 pmac_id;
335};
336
337/******************** Create CQ ***************************/
338/* Pseudo amap definition in which each bit of the actual structure is defined
339 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000340struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700341 u8 cidx[11]; /* dword 0*/
342 u8 rsvd0; /* dword 0*/
343 u8 coalescwm[2]; /* dword 0*/
344 u8 nodelay; /* dword 0*/
345 u8 epidx[11]; /* dword 0*/
346 u8 rsvd1; /* dword 0*/
347 u8 count[2]; /* dword 0*/
348 u8 valid; /* dword 0*/
349 u8 solevent; /* dword 0*/
350 u8 eventable; /* dword 0*/
351 u8 pidx[11]; /* dword 1*/
352 u8 rsvd2; /* dword 1*/
353 u8 pd[10]; /* dword 1*/
354 u8 eqid[8]; /* dword 1*/
355 u8 stalled; /* dword 1*/
356 u8 armed; /* dword 1*/
357 u8 rsvd3[4]; /* dword 2*/
358 u8 func[8]; /* dword 2*/
359 u8 rsvd4[20]; /* dword 2*/
360 u8 rsvd5[32]; /* dword 3*/
361} __packed;
362
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000363struct amap_cq_context_lancer {
364 u8 rsvd0[12]; /* dword 0*/
365 u8 coalescwm[2]; /* dword 0*/
366 u8 nodelay; /* dword 0*/
367 u8 rsvd1[12]; /* dword 0*/
368 u8 count[2]; /* dword 0*/
369 u8 valid; /* dword 0*/
370 u8 rsvd2; /* dword 0*/
371 u8 eventable; /* dword 0*/
372 u8 eqid[16]; /* dword 1*/
373 u8 rsvd3[15]; /* dword 1*/
374 u8 armed; /* dword 1*/
375 u8 rsvd4[32]; /* dword 2*/
376 u8 rsvd5[32]; /* dword 3*/
377} __packed;
378
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700379struct be_cmd_req_cq_create {
380 struct be_cmd_req_hdr hdr;
381 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000382 u8 page_size;
383 u8 rsvd0;
384 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700385 struct phys_addr pages[8];
386} __packed;
387
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000388
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700389struct be_cmd_resp_cq_create {
390 struct be_cmd_resp_hdr hdr;
391 u16 cq_id;
392 u16 rsvd0;
393} __packed;
394
Somnath Kotur311fddc2011-03-16 21:22:43 +0000395struct be_cmd_req_get_fat {
396 struct be_cmd_req_hdr hdr;
397 u32 fat_operation;
398 u32 read_log_offset;
399 u32 read_log_length;
400 u32 data_buffer_size;
401 u32 data_buffer[1];
402} __packed;
403
404struct be_cmd_resp_get_fat {
405 struct be_cmd_resp_hdr hdr;
406 u32 log_size;
407 u32 read_log_length;
408 u32 rsvd[2];
409 u32 data_buffer[1];
410} __packed;
411
412
Sathya Perla5fb379e2009-06-18 00:02:59 +0000413/******************** Create MCCQ ***************************/
414/* Pseudo amap definition in which each bit of the actual structure is defined
415 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000416struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000417 u8 con_index[14];
418 u8 rsvd0[2];
419 u8 ring_size[4];
420 u8 fetch_wrb;
421 u8 fetch_r2t;
422 u8 cq_id[10];
423 u8 prod_index[14];
424 u8 fid[8];
425 u8 pdid[9];
426 u8 valid;
427 u8 rsvd1[32];
428 u8 rsvd2[32];
429} __packed;
430
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000431struct amap_mcc_context_lancer {
432 u8 async_cq_id[16];
433 u8 ring_size[4];
434 u8 rsvd0[12];
435 u8 rsvd1[31];
436 u8 valid;
437 u8 async_cq_valid[1];
438 u8 rsvd2[31];
439 u8 rsvd3[32];
440} __packed;
441
Sathya Perla5fb379e2009-06-18 00:02:59 +0000442struct be_cmd_req_mcc_create {
443 struct be_cmd_req_hdr hdr;
444 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000445 u16 cq_id;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000446 u8 context[sizeof(struct amap_mcc_context_be) / 8];
447 struct phys_addr pages[8];
448} __packed;
449
450struct be_cmd_req_mcc_ext_create {
451 struct be_cmd_req_hdr hdr;
452 u16 num_pages;
453 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700454 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000455 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000456 struct phys_addr pages[8];
457} __packed;
458
459struct be_cmd_resp_mcc_create {
460 struct be_cmd_resp_hdr hdr;
461 u16 id;
462 u16 rsvd0;
463} __packed;
464
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700465/******************** Create TxQ ***************************/
466#define BE_ETH_TX_RING_TYPE_STANDARD 2
467#define BE_ULP1_NUM 1
468
469/* Pseudo amap definition in which each bit of the actual structure is defined
470 * as a byte: used to calculate offset/shift/mask of each field */
471struct amap_tx_context {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000472 u8 if_id[16]; /* dword 0 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700473 u8 tx_ring_size[4]; /* dword 0 */
474 u8 rsvd1[26]; /* dword 0 */
475 u8 pci_func_id[8]; /* dword 1 */
476 u8 rsvd2[9]; /* dword 1 */
477 u8 ctx_valid; /* dword 1 */
478 u8 cq_id_send[16]; /* dword 2 */
479 u8 rsvd3[16]; /* dword 2 */
480 u8 rsvd4[32]; /* dword 3 */
481 u8 rsvd5[32]; /* dword 4 */
482 u8 rsvd6[32]; /* dword 5 */
483 u8 rsvd7[32]; /* dword 6 */
484 u8 rsvd8[32]; /* dword 7 */
485 u8 rsvd9[32]; /* dword 8 */
486 u8 rsvd10[32]; /* dword 9 */
487 u8 rsvd11[32]; /* dword 10 */
488 u8 rsvd12[32]; /* dword 11 */
489 u8 rsvd13[32]; /* dword 12 */
490 u8 rsvd14[32]; /* dword 13 */
491 u8 rsvd15[32]; /* dword 14 */
492 u8 rsvd16[32]; /* dword 15 */
493} __packed;
494
495struct be_cmd_req_eth_tx_create {
496 struct be_cmd_req_hdr hdr;
497 u8 num_pages;
498 u8 ulp_num;
499 u8 type;
500 u8 bound_port;
501 u8 context[sizeof(struct amap_tx_context) / 8];
502 struct phys_addr pages[8];
503} __packed;
504
505struct be_cmd_resp_eth_tx_create {
506 struct be_cmd_resp_hdr hdr;
507 u16 cid;
508 u16 rsvd0;
509} __packed;
510
511/******************** Create RxQ ***************************/
512struct be_cmd_req_eth_rx_create {
513 struct be_cmd_req_hdr hdr;
514 u16 cq_id;
515 u8 frag_size;
516 u8 num_pages;
517 struct phys_addr pages[2];
518 u32 interface_id;
519 u16 max_frame_size;
520 u16 rsvd0;
521 u32 rss_queue;
522} __packed;
523
524struct be_cmd_resp_eth_rx_create {
525 struct be_cmd_resp_hdr hdr;
526 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700527 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700528 u8 rsvd0;
529} __packed;
530
531/******************** Q Destroy ***************************/
532/* Type of Queue to be destroyed */
533enum {
534 QTYPE_EQ = 1,
535 QTYPE_CQ,
536 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000537 QTYPE_RXQ,
538 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700539};
540
541struct be_cmd_req_q_destroy {
542 struct be_cmd_req_hdr hdr;
543 u16 id;
544 u16 bypass_flush; /* valid only for rx q destroy */
545} __packed;
546
547/************ I/f Create (it's actually I/f Config Create)**********/
548
549/* Capability flags for the i/f */
550enum be_if_flags {
551 BE_IF_FLAGS_RSS = 0x4,
552 BE_IF_FLAGS_PROMISCUOUS = 0x8,
553 BE_IF_FLAGS_BROADCAST = 0x10,
554 BE_IF_FLAGS_UNTAGGED = 0x20,
555 BE_IF_FLAGS_ULP = 0x40,
556 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
557 BE_IF_FLAGS_VLAN = 0x100,
558 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
559 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
Padmanabh Ratnakarf21b5382011-03-07 03:09:36 +0000560 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800,
561 BE_IF_FLAGS_MULTICAST = 0x1000
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700562};
563
564/* An RX interface is an object with one or more MAC addresses and
565 * filtering capabilities. */
566struct be_cmd_req_if_create {
567 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200568 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700569 u32 capability_flags;
570 u32 enable_flags;
571 u8 mac_addr[ETH_ALEN];
572 u8 rsvd0;
573 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
574 u32 vlan_tag; /* not used currently */
575} __packed;
576
577struct be_cmd_resp_if_create {
578 struct be_cmd_resp_hdr hdr;
579 u32 interface_id;
580 u32 pmac_id;
581};
582
583/****** I/f Destroy(it's actually I/f Config Destroy )**********/
584struct be_cmd_req_if_destroy {
585 struct be_cmd_req_hdr hdr;
586 u32 interface_id;
587};
588
589/*************** HW Stats Get **********************************/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000590struct be_port_rxf_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591 u32 rx_bytes_lsd; /* dword 0*/
592 u32 rx_bytes_msd; /* dword 1*/
593 u32 rx_total_frames; /* dword 2*/
594 u32 rx_unicast_frames; /* dword 3*/
595 u32 rx_multicast_frames; /* dword 4*/
596 u32 rx_broadcast_frames; /* dword 5*/
597 u32 rx_crc_errors; /* dword 6*/
598 u32 rx_alignment_symbol_errors; /* dword 7*/
599 u32 rx_pause_frames; /* dword 8*/
600 u32 rx_control_frames; /* dword 9*/
601 u32 rx_in_range_errors; /* dword 10*/
602 u32 rx_out_range_errors; /* dword 11*/
603 u32 rx_frame_too_long; /* dword 12*/
Sathya Perlad45b9d32012-01-29 20:17:39 +0000604 u32 rx_address_mismatch_drops; /* dword 13*/
605 u32 rx_vlan_mismatch_drops; /* dword 14*/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700606 u32 rx_dropped_too_small; /* dword 15*/
607 u32 rx_dropped_too_short; /* dword 16*/
608 u32 rx_dropped_header_too_small; /* dword 17*/
609 u32 rx_dropped_tcp_length; /* dword 18*/
610 u32 rx_dropped_runt; /* dword 19*/
611 u32 rx_64_byte_packets; /* dword 20*/
612 u32 rx_65_127_byte_packets; /* dword 21*/
613 u32 rx_128_256_byte_packets; /* dword 22*/
614 u32 rx_256_511_byte_packets; /* dword 23*/
615 u32 rx_512_1023_byte_packets; /* dword 24*/
616 u32 rx_1024_1518_byte_packets; /* dword 25*/
617 u32 rx_1519_2047_byte_packets; /* dword 26*/
618 u32 rx_2048_4095_byte_packets; /* dword 27*/
619 u32 rx_4096_8191_byte_packets; /* dword 28*/
620 u32 rx_8192_9216_byte_packets; /* dword 29*/
621 u32 rx_ip_checksum_errs; /* dword 30*/
622 u32 rx_tcp_checksum_errs; /* dword 31*/
623 u32 rx_udp_checksum_errs; /* dword 32*/
624 u32 rx_non_rss_packets; /* dword 33*/
625 u32 rx_ipv4_packets; /* dword 34*/
626 u32 rx_ipv6_packets; /* dword 35*/
627 u32 rx_ipv4_bytes_lsd; /* dword 36*/
628 u32 rx_ipv4_bytes_msd; /* dword 37*/
629 u32 rx_ipv6_bytes_lsd; /* dword 38*/
630 u32 rx_ipv6_bytes_msd; /* dword 39*/
631 u32 rx_chute1_packets; /* dword 40*/
632 u32 rx_chute2_packets; /* dword 41*/
633 u32 rx_chute3_packets; /* dword 42*/
634 u32 rx_management_packets; /* dword 43*/
635 u32 rx_switched_unicast_packets; /* dword 44*/
636 u32 rx_switched_multicast_packets; /* dword 45*/
637 u32 rx_switched_broadcast_packets; /* dword 46*/
638 u32 tx_bytes_lsd; /* dword 47*/
639 u32 tx_bytes_msd; /* dword 48*/
640 u32 tx_unicastframes; /* dword 49*/
641 u32 tx_multicastframes; /* dword 50*/
642 u32 tx_broadcastframes; /* dword 51*/
643 u32 tx_pauseframes; /* dword 52*/
644 u32 tx_controlframes; /* dword 53*/
645 u32 tx_64_byte_packets; /* dword 54*/
646 u32 tx_65_127_byte_packets; /* dword 55*/
647 u32 tx_128_256_byte_packets; /* dword 56*/
648 u32 tx_256_511_byte_packets; /* dword 57*/
649 u32 tx_512_1023_byte_packets; /* dword 58*/
650 u32 tx_1024_1518_byte_packets; /* dword 59*/
651 u32 tx_1519_2047_byte_packets; /* dword 60*/
652 u32 tx_2048_4095_byte_packets; /* dword 61*/
653 u32 tx_4096_8191_byte_packets; /* dword 62*/
654 u32 tx_8192_9216_byte_packets; /* dword 63*/
655 u32 rx_fifo_overflow; /* dword 64*/
656 u32 rx_input_fifo_overflow; /* dword 65*/
657};
658
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000659struct be_rxf_stats_v0 {
660 struct be_port_rxf_stats_v0 port[2];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700661 u32 rx_drops_no_pbuf; /* dword 132*/
662 u32 rx_drops_no_txpb; /* dword 133*/
663 u32 rx_drops_no_erx_descr; /* dword 134*/
664 u32 rx_drops_no_tpre_descr; /* dword 135*/
665 u32 management_rx_port_packets; /* dword 136*/
666 u32 management_rx_port_bytes; /* dword 137*/
667 u32 management_rx_port_pause_frames; /* dword 138*/
668 u32 management_rx_port_errors; /* dword 139*/
669 u32 management_tx_port_packets; /* dword 140*/
670 u32 management_tx_port_bytes; /* dword 141*/
671 u32 management_tx_port_pause; /* dword 142*/
672 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
673 u32 rx_drops_too_many_frags; /* dword 144*/
674 u32 rx_drops_invalid_ring; /* dword 145*/
675 u32 forwarded_packets; /* dword 146*/
676 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000677 u32 rsvd0[7];
678 u32 port0_jabber_events;
679 u32 port1_jabber_events;
680 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681};
682
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000683struct be_erx_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700684 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000685 u32 rsvd[4];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700686};
687
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000688struct be_pmem_stats {
689 u32 eth_red_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000690 u32 rsvd[5];
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000691};
692
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000693struct be_hw_stats_v0 {
694 struct be_rxf_stats_v0 rxf;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700695 u32 rsvd[48];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000696 struct be_erx_stats_v0 erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000697 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700698};
699
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000700struct be_cmd_req_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701 struct be_cmd_req_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000702 u8 rsvd[sizeof(struct be_hw_stats_v0)];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700703};
704
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000705struct be_cmd_resp_get_stats_v0 {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706 struct be_cmd_resp_hdr hdr;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000707 struct be_hw_stats_v0 hw_stats;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700708};
709
Sathya Perlaac124ff2011-07-25 19:10:14 +0000710struct lancer_pport_stats {
Selvin Xavier005d5692011-05-16 07:36:35 +0000711 u32 tx_packets_lo;
712 u32 tx_packets_hi;
713 u32 tx_unicast_packets_lo;
714 u32 tx_unicast_packets_hi;
715 u32 tx_multicast_packets_lo;
716 u32 tx_multicast_packets_hi;
717 u32 tx_broadcast_packets_lo;
718 u32 tx_broadcast_packets_hi;
719 u32 tx_bytes_lo;
720 u32 tx_bytes_hi;
721 u32 tx_unicast_bytes_lo;
722 u32 tx_unicast_bytes_hi;
723 u32 tx_multicast_bytes_lo;
724 u32 tx_multicast_bytes_hi;
725 u32 tx_broadcast_bytes_lo;
726 u32 tx_broadcast_bytes_hi;
727 u32 tx_discards_lo;
728 u32 tx_discards_hi;
729 u32 tx_errors_lo;
730 u32 tx_errors_hi;
731 u32 tx_pause_frames_lo;
732 u32 tx_pause_frames_hi;
733 u32 tx_pause_on_frames_lo;
734 u32 tx_pause_on_frames_hi;
735 u32 tx_pause_off_frames_lo;
736 u32 tx_pause_off_frames_hi;
737 u32 tx_internal_mac_errors_lo;
738 u32 tx_internal_mac_errors_hi;
739 u32 tx_control_frames_lo;
740 u32 tx_control_frames_hi;
741 u32 tx_packets_64_bytes_lo;
742 u32 tx_packets_64_bytes_hi;
743 u32 tx_packets_65_to_127_bytes_lo;
744 u32 tx_packets_65_to_127_bytes_hi;
745 u32 tx_packets_128_to_255_bytes_lo;
746 u32 tx_packets_128_to_255_bytes_hi;
747 u32 tx_packets_256_to_511_bytes_lo;
748 u32 tx_packets_256_to_511_bytes_hi;
749 u32 tx_packets_512_to_1023_bytes_lo;
750 u32 tx_packets_512_to_1023_bytes_hi;
751 u32 tx_packets_1024_to_1518_bytes_lo;
752 u32 tx_packets_1024_to_1518_bytes_hi;
753 u32 tx_packets_1519_to_2047_bytes_lo;
754 u32 tx_packets_1519_to_2047_bytes_hi;
755 u32 tx_packets_2048_to_4095_bytes_lo;
756 u32 tx_packets_2048_to_4095_bytes_hi;
757 u32 tx_packets_4096_to_8191_bytes_lo;
758 u32 tx_packets_4096_to_8191_bytes_hi;
759 u32 tx_packets_8192_to_9216_bytes_lo;
760 u32 tx_packets_8192_to_9216_bytes_hi;
761 u32 tx_lso_packets_lo;
762 u32 tx_lso_packets_hi;
763 u32 rx_packets_lo;
764 u32 rx_packets_hi;
765 u32 rx_unicast_packets_lo;
766 u32 rx_unicast_packets_hi;
767 u32 rx_multicast_packets_lo;
768 u32 rx_multicast_packets_hi;
769 u32 rx_broadcast_packets_lo;
770 u32 rx_broadcast_packets_hi;
771 u32 rx_bytes_lo;
772 u32 rx_bytes_hi;
773 u32 rx_unicast_bytes_lo;
774 u32 rx_unicast_bytes_hi;
775 u32 rx_multicast_bytes_lo;
776 u32 rx_multicast_bytes_hi;
777 u32 rx_broadcast_bytes_lo;
778 u32 rx_broadcast_bytes_hi;
779 u32 rx_unknown_protos;
780 u32 rsvd_69; /* Word 69 is reserved */
781 u32 rx_discards_lo;
782 u32 rx_discards_hi;
783 u32 rx_errors_lo;
784 u32 rx_errors_hi;
785 u32 rx_crc_errors_lo;
786 u32 rx_crc_errors_hi;
787 u32 rx_alignment_errors_lo;
788 u32 rx_alignment_errors_hi;
789 u32 rx_symbol_errors_lo;
790 u32 rx_symbol_errors_hi;
791 u32 rx_pause_frames_lo;
792 u32 rx_pause_frames_hi;
793 u32 rx_pause_on_frames_lo;
794 u32 rx_pause_on_frames_hi;
795 u32 rx_pause_off_frames_lo;
796 u32 rx_pause_off_frames_hi;
797 u32 rx_frames_too_long_lo;
798 u32 rx_frames_too_long_hi;
799 u32 rx_internal_mac_errors_lo;
800 u32 rx_internal_mac_errors_hi;
801 u32 rx_undersize_packets;
802 u32 rx_oversize_packets;
803 u32 rx_fragment_packets;
804 u32 rx_jabbers;
805 u32 rx_control_frames_lo;
806 u32 rx_control_frames_hi;
807 u32 rx_control_frames_unknown_opcode_lo;
808 u32 rx_control_frames_unknown_opcode_hi;
809 u32 rx_in_range_errors;
810 u32 rx_out_of_range_errors;
Sathya Perlad45b9d32012-01-29 20:17:39 +0000811 u32 rx_address_mismatch_drops;
812 u32 rx_vlan_mismatch_drops;
Selvin Xavier005d5692011-05-16 07:36:35 +0000813 u32 rx_dropped_too_small;
814 u32 rx_dropped_too_short;
815 u32 rx_dropped_header_too_small;
816 u32 rx_dropped_invalid_tcp_length;
817 u32 rx_dropped_runt;
818 u32 rx_ip_checksum_errors;
819 u32 rx_tcp_checksum_errors;
820 u32 rx_udp_checksum_errors;
821 u32 rx_non_rss_packets;
822 u32 rsvd_111;
823 u32 rx_ipv4_packets_lo;
824 u32 rx_ipv4_packets_hi;
825 u32 rx_ipv6_packets_lo;
826 u32 rx_ipv6_packets_hi;
827 u32 rx_ipv4_bytes_lo;
828 u32 rx_ipv4_bytes_hi;
829 u32 rx_ipv6_bytes_lo;
830 u32 rx_ipv6_bytes_hi;
831 u32 rx_nic_packets_lo;
832 u32 rx_nic_packets_hi;
833 u32 rx_tcp_packets_lo;
834 u32 rx_tcp_packets_hi;
835 u32 rx_iscsi_packets_lo;
836 u32 rx_iscsi_packets_hi;
837 u32 rx_management_packets_lo;
838 u32 rx_management_packets_hi;
839 u32 rx_switched_unicast_packets_lo;
840 u32 rx_switched_unicast_packets_hi;
841 u32 rx_switched_multicast_packets_lo;
842 u32 rx_switched_multicast_packets_hi;
843 u32 rx_switched_broadcast_packets_lo;
844 u32 rx_switched_broadcast_packets_hi;
845 u32 num_forwards_lo;
846 u32 num_forwards_hi;
847 u32 rx_fifo_overflow;
848 u32 rx_input_fifo_overflow;
849 u32 rx_drops_too_many_frags_lo;
850 u32 rx_drops_too_many_frags_hi;
851 u32 rx_drops_invalid_queue;
852 u32 rsvd_141;
853 u32 rx_drops_mtu_lo;
854 u32 rx_drops_mtu_hi;
855 u32 rx_packets_64_bytes_lo;
856 u32 rx_packets_64_bytes_hi;
857 u32 rx_packets_65_to_127_bytes_lo;
858 u32 rx_packets_65_to_127_bytes_hi;
859 u32 rx_packets_128_to_255_bytes_lo;
860 u32 rx_packets_128_to_255_bytes_hi;
861 u32 rx_packets_256_to_511_bytes_lo;
862 u32 rx_packets_256_to_511_bytes_hi;
863 u32 rx_packets_512_to_1023_bytes_lo;
864 u32 rx_packets_512_to_1023_bytes_hi;
865 u32 rx_packets_1024_to_1518_bytes_lo;
866 u32 rx_packets_1024_to_1518_bytes_hi;
867 u32 rx_packets_1519_to_2047_bytes_lo;
868 u32 rx_packets_1519_to_2047_bytes_hi;
869 u32 rx_packets_2048_to_4095_bytes_lo;
870 u32 rx_packets_2048_to_4095_bytes_hi;
871 u32 rx_packets_4096_to_8191_bytes_lo;
872 u32 rx_packets_4096_to_8191_bytes_hi;
873 u32 rx_packets_8192_to_9216_bytes_lo;
874 u32 rx_packets_8192_to_9216_bytes_hi;
875};
876
877struct pport_stats_params {
878 u16 pport_num;
879 u8 rsvd;
880 u8 reset_stats;
881};
882
883struct lancer_cmd_req_pport_stats {
884 struct be_cmd_req_hdr hdr;
885 union {
886 struct pport_stats_params params;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000887 u8 rsvd[sizeof(struct lancer_pport_stats)];
Selvin Xavier005d5692011-05-16 07:36:35 +0000888 } cmd_params;
889};
890
891struct lancer_cmd_resp_pport_stats {
892 struct be_cmd_resp_hdr hdr;
Sathya Perlaac124ff2011-07-25 19:10:14 +0000893 struct lancer_pport_stats pport_stats;
Selvin Xavier005d5692011-05-16 07:36:35 +0000894};
895
Sathya Perlaac124ff2011-07-25 19:10:14 +0000896static inline struct lancer_pport_stats*
Selvin Xavier005d5692011-05-16 07:36:35 +0000897 pport_stats_from_cmd(struct be_adapter *adapter)
898{
899 struct lancer_cmd_resp_pport_stats *cmd = adapter->stats_cmd.va;
900 return &cmd->pport_stats;
901}
902
Ajit Khaparde609ff3b2011-02-20 11:42:07 +0000903struct be_cmd_req_get_cntl_addnl_attribs {
904 struct be_cmd_req_hdr hdr;
905 u8 rsvd[8];
906};
907
908struct be_cmd_resp_get_cntl_addnl_attribs {
909 struct be_cmd_resp_hdr hdr;
910 u16 ipl_file_number;
911 u8 ipl_file_version;
912 u8 rsvd0;
913 u8 on_die_temperature; /* in degrees centigrade*/
914 u8 rsvd1[3];
915};
916
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917struct be_cmd_req_vlan_config {
918 struct be_cmd_req_hdr hdr;
919 u8 interface_id;
920 u8 promiscuous;
921 u8 untagged;
922 u8 num_vlan;
923 u16 normal_vlan[64];
924} __packed;
925
Sathya Perla5b8821b2011-08-02 19:57:44 +0000926/******************* RX FILTER ******************************/
Sathya Perlae7b909a2009-11-22 22:01:10 +0000927#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700928struct macaddr {
929 u8 byte[ETH_ALEN];
930};
931
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000932struct be_cmd_req_rx_filter {
933 struct be_cmd_req_hdr hdr;
934 u32 global_flags_mask;
935 u32 global_flags;
936 u32 if_flags_mask;
937 u32 if_flags;
938 u32 if_id;
Sathya Perla5b8821b2011-08-02 19:57:44 +0000939 u32 mcast_num;
940 struct macaddr mcast_mac[BE_MAX_MC];
Padmanabh Ratnakarecd0bf02011-05-10 05:13:26 +0000941};
942
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700943/******************** Link Status Query *******************/
944struct be_cmd_req_link_status {
945 struct be_cmd_req_hdr hdr;
946 u32 rsvd;
947};
948
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700949enum {
950 PHY_LINK_DUPLEX_NONE = 0x0,
951 PHY_LINK_DUPLEX_HALF = 0x1,
952 PHY_LINK_DUPLEX_FULL = 0x2
953};
954
955enum {
956 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
957 PHY_LINK_SPEED_10MBPS = 0x1,
958 PHY_LINK_SPEED_100MBPS = 0x2,
959 PHY_LINK_SPEED_1GBPS = 0x3,
960 PHY_LINK_SPEED_10GBPS = 0x4
961};
962
963struct be_cmd_resp_link_status {
964 struct be_cmd_resp_hdr hdr;
965 u8 physical_port;
966 u8 mac_duplex;
967 u8 mac_speed;
968 u8 mac_fault;
969 u8 mgmt_mac_duplex;
970 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700971 u16 link_speed;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000972 u8 logical_link_status;
973 u8 rsvd1[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974} __packed;
975
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700976/******************** Port Identification ***************************/
977/* Identifies the type of port attached to NIC */
978struct be_cmd_req_port_type {
979 struct be_cmd_req_hdr hdr;
980 u32 page_num;
981 u32 port;
982};
983
984enum {
985 TR_PAGE_A0 = 0xa0,
986 TR_PAGE_A2 = 0xa2
987};
988
989struct be_cmd_resp_port_type {
990 struct be_cmd_resp_hdr hdr;
991 u32 page_num;
992 u32 port;
993 struct data {
994 u8 identifier;
995 u8 identifier_ext;
996 u8 connector;
997 u8 transceiver[8];
998 u8 rsvd0[3];
999 u8 length_km;
1000 u8 length_hm;
1001 u8 length_om1;
1002 u8 length_om2;
1003 u8 length_cu;
1004 u8 length_cu_m;
1005 u8 vendor_name[16];
1006 u8 rsvd;
1007 u8 vendor_oui[3];
1008 u8 vendor_pn[16];
1009 u8 vendor_rev[4];
1010 } data;
1011};
1012
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001014struct be_cmd_req_get_fw_version {
1015 struct be_cmd_req_hdr hdr;
1016 u8 rsvd0[FW_VER_LEN];
1017 u8 rsvd1[FW_VER_LEN];
1018} __packed;
1019
1020struct be_cmd_resp_get_fw_version {
1021 struct be_cmd_resp_hdr hdr;
1022 u8 firmware_version_string[FW_VER_LEN];
1023 u8 fw_on_flash_version_string[FW_VER_LEN];
1024} __packed;
1025
1026/******************** Set Flow Contrl *******************/
1027struct be_cmd_req_set_flow_control {
1028 struct be_cmd_req_hdr hdr;
1029 u16 tx_flow_control;
1030 u16 rx_flow_control;
1031} __packed;
1032
1033/******************** Get Flow Contrl *******************/
1034struct be_cmd_req_get_flow_control {
1035 struct be_cmd_req_hdr hdr;
1036 u32 rsvd;
1037};
1038
1039struct be_cmd_resp_get_flow_control {
1040 struct be_cmd_resp_hdr hdr;
1041 u16 tx_flow_control;
1042 u16 rx_flow_control;
1043} __packed;
1044
1045/******************** Modify EQ Delay *******************/
1046struct be_cmd_req_modify_eq_delay {
1047 struct be_cmd_req_hdr hdr;
1048 u32 num_eq;
1049 struct {
1050 u32 eq_id;
1051 u32 phase;
1052 u32 delay_multiplier;
1053 } delay[8];
1054} __packed;
1055
1056struct be_cmd_resp_modify_eq_delay {
1057 struct be_cmd_resp_hdr hdr;
1058 u32 rsvd0;
1059} __packed;
1060
1061/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -07001062#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla752961a2011-10-24 02:45:03 +00001063/* The HW can come up in either of the following multi-channel modes
1064 * based on the skew/IPL.
1065 */
Parav Pandit045508a2012-03-26 14:27:13 +00001066#define RDMA_ENABLED 0x4
Sathya Perla752961a2011-10-24 02:45:03 +00001067#define FLEX10_MODE 0x400
1068#define VNIC_MODE 0x20000
1069#define UMC_ENABLED 0x1000000
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070struct be_cmd_req_query_fw_cfg {
1071 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -07001072 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001073};
1074
1075struct be_cmd_resp_query_fw_cfg {
1076 struct be_cmd_resp_hdr hdr;
1077 u32 be_config_number;
1078 u32 asic_revision;
1079 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +00001080 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001081 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -07001082 u32 function_caps;
1083};
1084
Padmanabh Ratnakar73dea392012-07-13 02:45:51 +00001085/******************** RSS Config ****************************************/
1086/* RSS type Input parameters used to compute RX hash
1087 * RSS_ENABLE_IPV4 SRC IPv4, DST IPv4
1088 * RSS_ENABLE_TCP_IPV4 SRC IPv4, DST IPv4, TCP SRC PORT, TCP DST PORT
1089 * RSS_ENABLE_IPV6 SRC IPv6, DST IPv6
1090 * RSS_ENABLE_TCP_IPV6 SRC IPv6, DST IPv6, TCP SRC PORT, TCP DST PORT
1091 * RSS_ENABLE_UDP_IPV4 SRC IPv4, DST IPv4, UDP SRC PORT, UDP DST PORT
1092 * RSS_ENABLE_UDP_IPV6 SRC IPv6, DST IPv6, UDP SRC PORT, UDP DST PORT
1093 *
1094 * When multiple RSS types are enabled, HW picks the best hash policy
1095 * based on the type of the received packet.
1096 */
Sathya Perla3abcded2010-10-03 22:12:27 -07001097#define RSS_ENABLE_NONE 0x0
1098#define RSS_ENABLE_IPV4 0x1
1099#define RSS_ENABLE_TCP_IPV4 0x2
1100#define RSS_ENABLE_IPV6 0x4
1101#define RSS_ENABLE_TCP_IPV6 0x8
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001102#define RSS_ENABLE_UDP_IPV4 0x10
1103#define RSS_ENABLE_UDP_IPV6 0x20
Sathya Perla3abcded2010-10-03 22:12:27 -07001104
1105struct be_cmd_req_rss_config {
1106 struct be_cmd_req_hdr hdr;
1107 u32 if_id;
1108 u16 enable_rss;
1109 u16 cpu_table_size_log2;
1110 u32 hash[10];
1111 u8 cpu_table[128];
1112 u8 flush;
1113 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001114};
1115
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001116/******************** Port Beacon ***************************/
1117
1118#define BEACON_STATE_ENABLED 0x1
1119#define BEACON_STATE_DISABLED 0x0
1120
1121struct be_cmd_req_enable_disable_beacon {
1122 struct be_cmd_req_hdr hdr;
1123 u8 port_num;
1124 u8 beacon_state;
1125 u8 beacon_duration;
1126 u8 status_duration;
1127} __packed;
1128
1129struct be_cmd_resp_enable_disable_beacon {
1130 struct be_cmd_resp_hdr resp_hdr;
1131 u32 rsvd0;
1132} __packed;
1133
1134struct be_cmd_req_get_beacon_state {
1135 struct be_cmd_req_hdr hdr;
1136 u8 port_num;
1137 u8 rsvd0;
1138 u16 rsvd1;
1139} __packed;
1140
1141struct be_cmd_resp_get_beacon_state {
1142 struct be_cmd_resp_hdr resp_hdr;
1143 u8 beacon_state;
1144 u8 rsvd0[3];
1145} __packed;
1146
Ajit Khaparde84517482009-09-04 03:12:16 +00001147/****************** Firmware Flash ******************/
1148struct flashrom_params {
1149 u32 op_code;
1150 u32 op_type;
1151 u32 data_buf_size;
1152 u32 offset;
1153 u8 data_buf[4];
1154};
1155
1156struct be_cmd_write_flashrom {
1157 struct be_cmd_req_hdr hdr;
1158 struct flashrom_params params;
1159};
1160
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001161/**************** Lancer Firmware Flash ************/
1162struct amap_lancer_write_obj_context {
1163 u8 write_length[24];
1164 u8 reserved1[7];
1165 u8 eof;
1166} __packed;
1167
1168struct lancer_cmd_req_write_object {
1169 struct be_cmd_req_hdr hdr;
1170 u8 context[sizeof(struct amap_lancer_write_obj_context) / 8];
1171 u32 write_offset;
1172 u8 object_name[104];
1173 u32 descriptor_count;
1174 u32 buf_len;
1175 u32 addr_low;
1176 u32 addr_high;
1177};
1178
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001179#define LANCER_NO_RESET_NEEDED 0x00
1180#define LANCER_FW_RESET_NEEDED 0x02
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001181struct lancer_cmd_resp_write_object {
1182 u8 opcode;
1183 u8 subsystem;
1184 u8 rsvd1[2];
1185 u8 status;
1186 u8 additional_status;
1187 u8 rsvd2[2];
1188 u32 resp_len;
1189 u32 actual_resp_len;
1190 u32 actual_write_len;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001191 u8 change_status;
1192 u8 rsvd3[3];
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001193};
1194
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001195/************************ Lancer Read FW info **************/
1196#define LANCER_READ_FILE_CHUNK (32*1024)
1197#define LANCER_READ_FILE_EOF_MASK 0x80000000
1198
1199#define LANCER_FW_DUMP_FILE "/dbg/dump.bin"
Padmanabh Ratnakaraf5875b2011-11-16 02:03:07 +00001200#define LANCER_VPD_PF_FILE "/vpd/ntr_pf.vpd"
1201#define LANCER_VPD_VF_FILE "/vpd/ntr_vf.vpd"
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001202
1203struct lancer_cmd_req_read_object {
1204 struct be_cmd_req_hdr hdr;
1205 u32 desired_read_len;
1206 u32 read_offset;
1207 u8 object_name[104];
1208 u32 descriptor_count;
1209 u32 buf_len;
1210 u32 addr_low;
1211 u32 addr_high;
1212};
1213
1214struct lancer_cmd_resp_read_object {
1215 u8 opcode;
1216 u8 subsystem;
1217 u8 rsvd1[2];
1218 u8 status;
1219 u8 additional_status;
1220 u8 rsvd2[2];
1221 u32 resp_len;
1222 u32 actual_resp_len;
1223 u32 actual_read_len;
1224 u32 eof;
1225};
1226
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001227/************************ WOL *******************************/
1228struct be_cmd_req_acpi_wol_magic_config{
1229 struct be_cmd_req_hdr hdr;
1230 u32 rsvd0[145];
1231 u8 magic_mac[6];
1232 u8 rsvd2[2];
1233} __packed;
1234
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001235struct be_cmd_req_acpi_wol_magic_config_v1 {
1236 struct be_cmd_req_hdr hdr;
1237 u8 rsvd0[2];
1238 u8 query_options;
1239 u8 rsvd1[5];
1240 u32 rsvd2[288];
1241 u8 magic_mac[6];
1242 u8 rsvd3[22];
1243} __packed;
1244
1245struct be_cmd_resp_acpi_wol_magic_config_v1 {
1246 struct be_cmd_resp_hdr hdr;
1247 u8 rsvd0[2];
1248 u8 wol_settings;
1249 u8 rsvd1[5];
1250 u32 rsvd2[295];
1251} __packed;
1252
1253#define BE_GET_WOL_CAP 2
1254
1255#define BE_WOL_CAP 0x1
1256#define BE_PME_D0_CAP 0x8
1257#define BE_PME_D1_CAP 0x10
1258#define BE_PME_D2_CAP 0x20
1259#define BE_PME_D3HOT_CAP 0x40
1260#define BE_PME_D3COLD_CAP 0x80
1261
Suresh Rff33a6e2009-12-03 16:15:52 -08001262/********************** LoopBack test *********************/
1263struct be_cmd_req_loopback_test {
1264 struct be_cmd_req_hdr hdr;
1265 u32 loopback_type;
1266 u32 num_pkts;
1267 u64 pattern;
1268 u32 src_port;
1269 u32 dest_port;
1270 u32 pkt_size;
1271};
1272
1273struct be_cmd_resp_loopback_test {
1274 struct be_cmd_resp_hdr resp_hdr;
1275 u32 status;
1276 u32 num_txfer;
1277 u32 num_rx;
1278 u32 miscomp_off;
1279 u32 ticks_compl;
1280};
1281
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001282struct be_cmd_req_set_lmode {
1283 struct be_cmd_req_hdr hdr;
1284 u8 src_port;
1285 u8 dest_port;
1286 u8 loopback_type;
1287 u8 loopback_state;
1288};
1289
1290struct be_cmd_resp_set_lmode {
1291 struct be_cmd_resp_hdr resp_hdr;
1292 u8 rsvd0[4];
1293};
1294
Suresh Rff33a6e2009-12-03 16:15:52 -08001295/********************** DDR DMA test *********************/
1296struct be_cmd_req_ddrdma_test {
1297 struct be_cmd_req_hdr hdr;
1298 u64 pattern;
1299 u32 byte_count;
1300 u32 rsvd0;
1301 u8 snd_buff[4096];
1302 u8 rsvd1[4096];
1303};
1304
1305struct be_cmd_resp_ddrdma_test {
1306 struct be_cmd_resp_hdr hdr;
1307 u64 pattern;
1308 u32 byte_cnt;
1309 u32 snd_err;
1310 u8 rsvd0[4096];
1311 u8 rcv_buff[4096];
1312};
1313
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001314/*********************** SEEPROM Read ***********************/
1315
1316#define BE_READ_SEEPROM_LEN 1024
1317struct be_cmd_req_seeprom_read {
1318 struct be_cmd_req_hdr hdr;
1319 u8 rsvd0[BE_READ_SEEPROM_LEN];
1320};
1321
1322struct be_cmd_resp_seeprom_read {
1323 struct be_cmd_req_hdr hdr;
1324 u8 seeprom_data[BE_READ_SEEPROM_LEN];
1325};
1326
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001327enum {
1328 PHY_TYPE_CX4_10GB = 0,
1329 PHY_TYPE_XFP_10GB,
1330 PHY_TYPE_SFP_1GB,
1331 PHY_TYPE_SFP_PLUS_10GB,
1332 PHY_TYPE_KR_10GB,
1333 PHY_TYPE_KX4_10GB,
1334 PHY_TYPE_BASET_10GB,
1335 PHY_TYPE_BASET_1GB,
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001336 PHY_TYPE_BASEX_1GB,
1337 PHY_TYPE_SGMII,
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001338 PHY_TYPE_DISABLED = 255
1339};
1340
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001341#define BE_SUPPORTED_SPEED_NONE 0
1342#define BE_SUPPORTED_SPEED_10MBPS 1
1343#define BE_SUPPORTED_SPEED_100MBPS 2
1344#define BE_SUPPORTED_SPEED_1GBPS 4
1345#define BE_SUPPORTED_SPEED_10GBPS 8
1346
1347#define BE_AN_EN 0x2
1348#define BE_PAUSE_SYM_EN 0x80
1349
1350/* MAC speed valid values */
1351#define SPEED_DEFAULT 0x0
1352#define SPEED_FORCED_10GB 0x1
1353#define SPEED_FORCED_1GB 0x2
1354#define SPEED_AUTONEG_10GB 0x3
1355#define SPEED_AUTONEG_1GB 0x4
1356#define SPEED_AUTONEG_100MB 0x5
1357#define SPEED_AUTONEG_10GB_1GB 0x6
1358#define SPEED_AUTONEG_10GB_1GB_100MB 0x7
1359#define SPEED_AUTONEG_1GB_100MB 0x8
1360#define SPEED_AUTONEG_10MB 0x9
1361#define SPEED_AUTONEG_1GB_100MB_10MB 0xa
1362#define SPEED_AUTONEG_100MB_10MB 0xb
1363#define SPEED_FORCED_100MB 0xc
1364#define SPEED_FORCED_10MB 0xd
1365
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001366struct be_cmd_req_get_phy_info {
1367 struct be_cmd_req_hdr hdr;
1368 u8 rsvd0[24];
1369};
Sathya Perla306f1342011-08-02 19:57:45 +00001370
1371struct be_phy_info {
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001372 u16 phy_type;
1373 u16 interface_type;
1374 u32 misc_params;
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001375 u16 ext_phy_details;
1376 u16 rsvd;
1377 u16 auto_speeds_supported;
1378 u16 fixed_speeds_supported;
1379 u32 future_use[2];
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001380};
1381
Sathya Perla306f1342011-08-02 19:57:45 +00001382struct be_cmd_resp_get_phy_info {
1383 struct be_cmd_req_hdr hdr;
1384 struct be_phy_info phy_info;
1385};
1386
Ajit Khapardee1d18732010-07-23 01:52:13 +00001387/*********************** Set QOS ***********************/
1388
1389#define BE_QOS_BITS_NIC 1
1390
1391struct be_cmd_req_set_qos {
1392 struct be_cmd_req_hdr hdr;
1393 u32 valid_bits;
1394 u32 max_bps_nic;
1395 u32 rsvd[7];
1396};
1397
1398struct be_cmd_resp_set_qos {
1399 struct be_cmd_resp_hdr hdr;
1400 u32 rsvd;
1401};
1402
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001403/*********************** Controller Attributes ***********************/
1404struct be_cmd_req_cntl_attribs {
1405 struct be_cmd_req_hdr hdr;
1406};
1407
1408struct be_cmd_resp_cntl_attribs {
1409 struct be_cmd_resp_hdr hdr;
1410 struct mgmt_controller_attrib attribs;
1411};
1412
Sathya Perla2e588f82011-03-11 02:49:26 +00001413/*********************** Set driver function ***********************/
1414#define CAPABILITY_SW_TIMESTAMPS 2
1415#define CAPABILITY_BE3_NATIVE_ERX_API 4
1416
1417struct be_cmd_req_set_func_cap {
1418 struct be_cmd_req_hdr hdr;
1419 u32 valid_cap_flags;
1420 u32 cap_flags;
1421 u8 rsvd[212];
1422};
1423
1424struct be_cmd_resp_set_func_cap {
1425 struct be_cmd_resp_hdr hdr;
1426 u32 valid_cap_flags;
1427 u32 cap_flags;
1428 u8 rsvd[212];
1429};
1430
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001431/******************** GET/SET_MACLIST **************************/
1432#define BE_MAX_MAC 64
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001433struct be_cmd_req_get_mac_list {
1434 struct be_cmd_req_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001435 u8 mac_type;
1436 u8 perm_override;
1437 u16 iface_id;
1438 u32 mac_id;
1439 u32 rsvd[3];
1440} __packed;
1441
1442struct get_list_macaddr {
1443 u16 mac_addr_size;
1444 union {
1445 u8 macaddr[6];
1446 struct {
1447 u8 rsvd[2];
1448 u32 mac_id;
1449 } __packed s_mac_id;
1450 } __packed mac_addr_id;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001451} __packed;
1452
1453struct be_cmd_resp_get_mac_list {
1454 struct be_cmd_resp_hdr hdr;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00001455 struct get_list_macaddr fd_macaddr; /* Factory default mac */
1456 struct get_list_macaddr macid_macaddr; /* soft mac */
1457 u8 true_mac_count;
1458 u8 pseudo_mac_count;
1459 u8 mac_list_size;
1460 u8 rsvd;
1461 /* perm override mac */
1462 struct get_list_macaddr macaddr_list[BE_MAX_MAC];
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001463} __packed;
1464
1465struct be_cmd_req_set_mac_list {
1466 struct be_cmd_req_hdr hdr;
1467 u8 mac_count;
1468 u8 rsvd1;
1469 u16 rsvd2;
1470 struct macaddr mac[BE_MAX_MAC];
1471} __packed;
1472
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001473/*********************** HSW Config ***********************/
1474struct amap_set_hsw_context {
1475 u8 interface_id[16];
1476 u8 rsvd0[14];
1477 u8 pvid_valid;
1478 u8 rsvd1;
1479 u8 rsvd2[16];
1480 u8 pvid[16];
1481 u8 rsvd3[32];
1482 u8 rsvd4[32];
1483 u8 rsvd5[32];
1484} __packed;
1485
1486struct be_cmd_req_set_hsw_config {
1487 struct be_cmd_req_hdr hdr;
1488 u8 context[sizeof(struct amap_set_hsw_context) / 8];
1489} __packed;
1490
1491struct be_cmd_resp_set_hsw_config {
1492 struct be_cmd_resp_hdr hdr;
1493 u32 rsvd;
1494};
1495
1496struct amap_get_hsw_req_context {
1497 u8 interface_id[16];
1498 u8 rsvd0[14];
1499 u8 pvid_valid;
1500 u8 pport;
1501} __packed;
1502
1503struct amap_get_hsw_resp_context {
1504 u8 rsvd1[16];
1505 u8 pvid[16];
1506 u8 rsvd2[32];
1507 u8 rsvd3[32];
1508 u8 rsvd4[32];
1509} __packed;
1510
1511struct be_cmd_req_get_hsw_config {
1512 struct be_cmd_req_hdr hdr;
1513 u8 context[sizeof(struct amap_get_hsw_req_context) / 8];
1514} __packed;
1515
1516struct be_cmd_resp_get_hsw_config {
1517 struct be_cmd_resp_hdr hdr;
1518 u8 context[sizeof(struct amap_get_hsw_resp_context) / 8];
1519 u32 rsvd;
1520};
1521
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001522/******************* get port names ***************/
1523struct be_cmd_req_get_port_name {
1524 struct be_cmd_req_hdr hdr;
1525 u32 rsvd0;
1526};
1527
1528struct be_cmd_resp_get_port_name {
1529 struct be_cmd_req_hdr hdr;
1530 u8 port_name[4];
1531};
1532
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001533/*************** HW Stats Get v1 **********************************/
1534#define BE_TXP_SW_SZ 48
1535struct be_port_rxf_stats_v1 {
1536 u32 rsvd0[12];
1537 u32 rx_crc_errors;
1538 u32 rx_alignment_symbol_errors;
1539 u32 rx_pause_frames;
1540 u32 rx_priority_pause_frames;
1541 u32 rx_control_frames;
1542 u32 rx_in_range_errors;
1543 u32 rx_out_range_errors;
1544 u32 rx_frame_too_long;
Sathya Perlad45b9d32012-01-29 20:17:39 +00001545 u32 rx_address_mismatch_drops;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001546 u32 rx_dropped_too_small;
1547 u32 rx_dropped_too_short;
1548 u32 rx_dropped_header_too_small;
1549 u32 rx_dropped_tcp_length;
1550 u32 rx_dropped_runt;
1551 u32 rsvd1[10];
1552 u32 rx_ip_checksum_errs;
1553 u32 rx_tcp_checksum_errs;
1554 u32 rx_udp_checksum_errs;
1555 u32 rsvd2[7];
1556 u32 rx_switched_unicast_packets;
1557 u32 rx_switched_multicast_packets;
1558 u32 rx_switched_broadcast_packets;
1559 u32 rsvd3[3];
1560 u32 tx_pauseframes;
1561 u32 tx_priority_pauseframes;
1562 u32 tx_controlframes;
1563 u32 rsvd4[10];
1564 u32 rxpp_fifo_overflow_drop;
1565 u32 rx_input_fifo_overflow_drop;
1566 u32 pmem_fifo_overflow_drop;
1567 u32 jabber_events;
1568 u32 rsvd5[3];
1569};
1570
1571
1572struct be_rxf_stats_v1 {
1573 struct be_port_rxf_stats_v1 port[4];
1574 u32 rsvd0[2];
1575 u32 rx_drops_no_pbuf;
1576 u32 rx_drops_no_txpb;
1577 u32 rx_drops_no_erx_descr;
1578 u32 rx_drops_no_tpre_descr;
1579 u32 rsvd1[6];
1580 u32 rx_drops_too_many_frags;
1581 u32 rx_drops_invalid_ring;
1582 u32 forwarded_packets;
1583 u32 rx_drops_mtu;
1584 u32 rsvd2[14];
1585};
1586
1587struct be_erx_stats_v1 {
1588 u32 rx_drops_no_fragments[68]; /* dwordS 0 to 67*/
1589 u32 rsvd[4];
1590};
1591
1592struct be_hw_stats_v1 {
1593 struct be_rxf_stats_v1 rxf;
1594 u32 rsvd0[BE_TXP_SW_SZ];
1595 struct be_erx_stats_v1 erx;
1596 struct be_pmem_stats pmem;
Vasundhara Volam0b3f0e72012-06-13 19:51:45 +00001597 u32 rsvd1[18];
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001598};
1599
1600struct be_cmd_req_get_stats_v1 {
1601 struct be_cmd_req_hdr hdr;
1602 u8 rsvd[sizeof(struct be_hw_stats_v1)];
1603};
1604
1605struct be_cmd_resp_get_stats_v1 {
1606 struct be_cmd_resp_hdr hdr;
1607 struct be_hw_stats_v1 hw_stats;
1608};
1609
Sathya Perlaac124ff2011-07-25 19:10:14 +00001610static inline void *hw_stats_from_cmd(struct be_adapter *adapter)
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001611{
1612 if (adapter->generation == BE_GEN3) {
1613 struct be_cmd_resp_get_stats_v1 *cmd = adapter->stats_cmd.va;
1614
1615 return &cmd->hw_stats;
1616 } else {
1617 struct be_cmd_resp_get_stats_v0 *cmd = adapter->stats_cmd.va;
1618
1619 return &cmd->hw_stats;
1620 }
1621}
1622
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001623static inline void *be_erx_stats_from_cmd(struct be_adapter *adapter)
1624{
1625 if (adapter->generation == BE_GEN3) {
1626 struct be_hw_stats_v1 *hw_stats = hw_stats_from_cmd(adapter);
1627
1628 return &hw_stats->erx;
1629 } else {
1630 struct be_hw_stats_v0 *hw_stats = hw_stats_from_cmd(adapter);
1631
1632 return &hw_stats->erx;
1633 }
1634}
1635
Somnath Kotur941a77d2012-05-17 22:59:03 +00001636
1637/************** get fat capabilites *******************/
1638#define MAX_MODULES 27
1639#define MAX_MODES 4
1640#define MODE_UART 0
1641#define FW_LOG_LEVEL_DEFAULT 48
1642#define FW_LOG_LEVEL_FATAL 64
1643
1644struct ext_fat_mode {
1645 u8 mode;
1646 u8 rsvd0;
1647 u16 port_mask;
1648 u32 dbg_lvl;
1649 u64 fun_mask;
1650} __packed;
1651
1652struct ext_fat_modules {
1653 u8 modules_str[32];
1654 u32 modules_id;
1655 u32 num_modes;
1656 struct ext_fat_mode trace_lvl[MAX_MODES];
1657} __packed;
1658
1659struct be_fat_conf_params {
1660 u32 max_log_entries;
1661 u32 log_entry_size;
1662 u8 log_type;
1663 u8 max_log_funs;
1664 u8 max_log_ports;
1665 u8 rsvd0;
1666 u32 supp_modes;
1667 u32 num_modules;
1668 struct ext_fat_modules module[MAX_MODULES];
1669} __packed;
1670
1671struct be_cmd_req_get_ext_fat_caps {
1672 struct be_cmd_req_hdr hdr;
1673 u32 parameter_type;
1674};
1675
1676struct be_cmd_resp_get_ext_fat_caps {
1677 struct be_cmd_resp_hdr hdr;
1678 struct be_fat_conf_params get_params;
1679};
1680
1681struct be_cmd_req_set_ext_fat_caps {
1682 struct be_cmd_req_hdr hdr;
1683 struct be_fat_conf_params set_params;
1684};
1685
Sathya Perla8788fdc2009-07-27 22:52:03 +00001686extern int be_pci_fnum_get(struct be_adapter *adapter);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001687extern int be_fw_wait_ready(struct be_adapter *adapter);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001688extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001689 u8 type, bool permanent, u32 if_handle, u32 pmac_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001690extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001691 u32 if_id, u32 *pmac_id, u32 domain);
1692extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
Sathya Perla30128032011-11-10 19:17:57 +00001693 int pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001694extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001695 u32 en_flags, u32 *if_handle, u32 domain);
Sathya Perla30128032011-11-10 19:17:57 +00001696extern int be_cmd_if_destroy(struct be_adapter *adapter, int if_handle,
Ajit Khaparde658681f2011-02-11 13:34:46 +00001697 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001698extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001699 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001700extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001701 struct be_queue_info *cq, struct be_queue_info *eq,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001702 bool no_delay, int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001703extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001704 struct be_queue_info *mccq,
1705 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001706extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001707 struct be_queue_info *txq,
1708 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001709extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001710 struct be_queue_info *rxq, u16 cq_id,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001711 u16 frag_size, u32 if_id, u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001712extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713 int type);
Sathya Perla482c9e72011-06-29 23:33:17 +00001714extern int be_cmd_rxq_destroy(struct be_adapter *adapter,
1715 struct be_queue_info *q);
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001716extern int be_cmd_link_status_query(struct be_adapter *adapter, u8 *mac_speed,
1717 u16 *link_speed, u8 *link_status, u32 dom);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001718extern int be_cmd_reset(struct be_adapter *adapter);
1719extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001720 struct be_dma_mem *nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001721extern int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1722 struct be_dma_mem *nonemb_cmd);
Sathya Perla04b71172011-09-27 13:30:27 -04001723extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1724 char *fw_on_flash);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725
Sathya Perla8788fdc2009-07-27 22:52:03 +00001726extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1727extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001728 u16 *vtag_array, u32 num, bool untagged,
1729 bool promiscuous);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001730extern int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 status);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001731extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001732 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001733extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001734 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001735extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001736 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001737extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001738extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1739 u16 table_size);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001740extern int be_process_mcc(struct be_adapter *adapter);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001741extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1742 u8 port_num, u8 beacon, u8 status, u8 state);
1743extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1744 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001745extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1746 struct be_dma_mem *cmd, u32 flash_oper,
1747 u32 flash_opcode, u32 buf_size);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001748extern int lancer_cmd_write_object(struct be_adapter *adapter,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001749 struct be_dma_mem *cmd,
1750 u32 data_size, u32 data_offset,
1751 const char *obj_name,
1752 u32 *data_written, u8 *change_status,
1753 u8 *addn_status);
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001754int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1755 u32 data_size, u32 data_offset, const char *obj_name,
1756 u32 *data_read, u32 *eof, u8 *addn_status);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001757int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1758 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001759extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1760 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001761extern int be_cmd_fw_init(struct be_adapter *adapter);
1762extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001763extern void be_async_mcc_enable(struct be_adapter *adapter);
1764extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001765extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1766 u32 loopback_type, u32 pkt_size,
1767 u32 num_pkts, u64 pattern);
1768extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1769 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001770extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1771 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001772extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1773 u8 loopback_type, u8 enable);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00001774extern int be_cmd_get_phy_info(struct be_adapter *adapter);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001775extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001776extern void be_detect_error(struct be_adapter *adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001777extern int be_cmd_get_die_temperature(struct be_adapter *adapter);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00001778extern int be_cmd_get_cntl_attributes(struct be_adapter *adapter);
Sathya Perla2dc1deb2011-07-19 19:52:33 +00001779extern int be_cmd_req_native_mode(struct be_adapter *adapter);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001780extern int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size);
1781extern void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001782extern int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
1783 bool *pmac_id_active, u32 *pmac_id,
1784 u8 domain);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00001785extern int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
1786 u8 mac_count, u32 domain);
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00001787extern int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
1788 u32 domain, u16 intf_id);
1789extern int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
1790 u32 domain, u16 intf_id);
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00001791extern int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter);
Somnath Kotur941a77d2012-05-17 22:59:03 +00001792extern int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
1793 struct be_dma_mem *cmd);
1794extern int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
1795 struct be_dma_mem *cmd,
1796 struct be_fat_conf_params *cfgs);
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001797extern int lancer_wait_ready(struct be_adapter *adapter);
1798extern int lancer_test_and_set_rdy_state(struct be_adapter *adapter);
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00001799extern int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name);
David S. Millerd4a66e72010-01-10 22:55:03 -08001800