Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #include <linux/seq_file.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 29 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 30 | #include <drm/drmP.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 31 | #include "radeon_reg.h" |
| 32 | #include "radeon.h" |
Daniel Vetter | e699037 | 2010-03-11 21:19:17 +0000 | [diff] [blame] | 33 | #include "radeon_asic.h" |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 34 | #include "atom.h" |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 35 | #include "r100d.h" |
Jerome Glisse | 905b682 | 2009-09-09 22:24:20 +0200 | [diff] [blame] | 36 | #include "r420d.h" |
Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 37 | #include "r420_reg_safe.h" |
| 38 | |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 39 | void r420_pm_init_profile(struct radeon_device *rdev) |
| 40 | { |
| 41 | /* default */ |
| 42 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; |
| 43 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 44 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; |
| 45 | rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; |
| 46 | /* low sh */ |
| 47 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 48 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 49 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; |
| 50 | rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 51 | /* mid sh */ |
| 52 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0; |
| 53 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1; |
| 54 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0; |
| 55 | rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 56 | /* high sh */ |
| 57 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; |
| 58 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 59 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; |
| 60 | rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; |
| 61 | /* low mh */ |
| 62 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; |
| 63 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 64 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; |
| 65 | rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; |
Alex Deucher | c9e75b2 | 2010-06-02 17:56:01 -0400 | [diff] [blame] | 66 | /* mid mh */ |
| 67 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0; |
| 68 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 69 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0; |
| 70 | rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0; |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 71 | /* high mh */ |
| 72 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; |
| 73 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; |
| 74 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; |
| 75 | rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; |
| 76 | } |
| 77 | |
Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 78 | static void r420_set_reg_safe(struct radeon_device *rdev) |
| 79 | { |
| 80 | rdev->config.r300.reg_safe_bm = r420_reg_safe_bm; |
| 81 | rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r420_reg_safe_bm); |
| 82 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 83 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | void r420_pipes_init(struct radeon_device *rdev) |
| 85 | { |
| 86 | unsigned tmp; |
| 87 | unsigned gb_pipe_select; |
| 88 | unsigned num_pipes; |
| 89 | |
| 90 | /* GA_ENHANCE workaround TCL deadlock issue */ |
Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 91 | WREG32(R300_GA_ENHANCE, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL | |
| 92 | (1 << 2) | (1 << 3)); |
Dave Airlie | 18a4cd2e | 2009-09-21 14:15:10 +1000 | [diff] [blame] | 93 | /* add idle wait as per freedesktop.org bug 24041 */ |
| 94 | if (r100_gui_wait_for_idle(rdev)) { |
| 95 | printk(KERN_WARNING "Failed to wait GUI idle while " |
| 96 | "programming pipes. Bad things might happen.\n"); |
| 97 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 98 | /* get max number of pipes */ |
Alex Deucher | d75ee3b | 2011-01-24 23:24:59 -0500 | [diff] [blame] | 99 | gb_pipe_select = RREG32(R400_GB_PIPE_SELECT); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 100 | num_pipes = ((gb_pipe_select >> 12) & 3) + 1; |
Tormod Volden | 94f7bf6 | 2010-04-22 16:57:32 -0400 | [diff] [blame] | 101 | |
| 102 | /* SE chips have 1 pipe */ |
| 103 | if ((rdev->pdev->device == 0x5e4c) || |
| 104 | (rdev->pdev->device == 0x5e4f)) |
| 105 | num_pipes = 1; |
| 106 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 107 | rdev->num_gb_pipes = num_pipes; |
| 108 | tmp = 0; |
| 109 | switch (num_pipes) { |
| 110 | default: |
| 111 | /* force to 1 pipe */ |
| 112 | num_pipes = 1; |
| 113 | case 1: |
| 114 | tmp = (0 << 1); |
| 115 | break; |
| 116 | case 2: |
| 117 | tmp = (3 << 1); |
| 118 | break; |
| 119 | case 3: |
| 120 | tmp = (6 << 1); |
| 121 | break; |
| 122 | case 4: |
| 123 | tmp = (7 << 1); |
| 124 | break; |
| 125 | } |
Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 126 | WREG32(R500_SU_REG_DEST, (1 << num_pipes) - 1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 127 | /* Sub pixel 1/12 so we can have 4K rendering according to doc */ |
Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 128 | tmp |= R300_TILE_SIZE_16 | R300_ENABLE_TILING; |
| 129 | WREG32(R300_GB_TILE_CONFIG, tmp); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 130 | if (r100_gui_wait_for_idle(rdev)) { |
| 131 | printk(KERN_WARNING "Failed to wait GUI idle while " |
| 132 | "programming pipes. Bad things might happen.\n"); |
| 133 | } |
| 134 | |
Alex Deucher | 4612dc9 | 2010-02-05 01:58:28 -0500 | [diff] [blame] | 135 | tmp = RREG32(R300_DST_PIPE_CONFIG); |
| 136 | WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 | |
| 138 | WREG32(R300_RB2D_DSTCACHE_MODE, |
| 139 | RREG32(R300_RB2D_DSTCACHE_MODE) | |
| 140 | R300_DC_AUTOFLUSH_ENABLE | |
| 141 | R300_DC_DC_DISABLE_IGNORE_PE); |
| 142 | |
| 143 | if (r100_gui_wait_for_idle(rdev)) { |
| 144 | printk(KERN_WARNING "Failed to wait GUI idle while " |
| 145 | "programming pipes. Bad things might happen.\n"); |
| 146 | } |
Alex Deucher | f779b3e | 2009-08-19 19:11:39 -0400 | [diff] [blame] | 147 | |
| 148 | if (rdev->family == CHIP_RV530) { |
| 149 | tmp = RREG32(RV530_GB_PIPE_SELECT2); |
| 150 | if ((tmp & 3) == 3) |
| 151 | rdev->num_z_pipes = 2; |
| 152 | else |
| 153 | rdev->num_z_pipes = 1; |
| 154 | } else |
| 155 | rdev->num_z_pipes = 1; |
| 156 | |
| 157 | DRM_INFO("radeon: %d quad pipes, %d z pipes initialized.\n", |
| 158 | rdev->num_gb_pipes, rdev->num_z_pipes); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 159 | } |
| 160 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 161 | u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 162 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 163 | unsigned long flags; |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 164 | u32 r; |
| 165 | |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 166 | spin_lock_irqsave(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 167 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg)); |
| 168 | r = RREG32(R_0001FC_MC_IND_DATA); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 169 | spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 170 | return r; |
| 171 | } |
| 172 | |
| 173 | void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v) |
| 174 | { |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 175 | unsigned long flags; |
| 176 | |
| 177 | spin_lock_irqsave(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 178 | WREG32(R_0001F8_MC_IND_INDEX, S_0001F8_MC_IND_ADDR(reg) | |
| 179 | S_0001F8_MC_IND_WR_EN(1)); |
| 180 | WREG32(R_0001FC_MC_IND_DATA, v); |
Alex Deucher | 0a5b7b0 | 2013-09-03 19:00:09 -0400 | [diff] [blame] | 181 | spin_unlock_irqrestore(&rdev->mc_idx_lock, flags); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 182 | } |
| 183 | |
| 184 | static void r420_debugfs(struct radeon_device *rdev) |
| 185 | { |
| 186 | if (r100_debugfs_rbbm_init(rdev)) { |
| 187 | DRM_ERROR("Failed to register debugfs file for RBBM !\n"); |
| 188 | } |
| 189 | if (r420_debugfs_pipes_info_init(rdev)) { |
| 190 | DRM_ERROR("Failed to register debugfs file for pipes !\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 191 | } |
| 192 | } |
| 193 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 194 | static void r420_clock_resume(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 195 | { |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 196 | u32 sclk_cntl; |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 197 | |
| 198 | if (radeon_dynclks != -1 && radeon_dynclks) |
| 199 | radeon_atom_set_clock_gating(rdev, 1); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 200 | sclk_cntl = RREG32_PLL(R_00000D_SCLK_CNTL); |
| 201 | sclk_cntl |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); |
| 202 | if (rdev->family == CHIP_R420) |
| 203 | sclk_cntl |= S_00000D_FORCE_PX(1) | S_00000D_FORCE_TX(1); |
| 204 | WREG32_PLL(R_00000D_SCLK_CNTL, sclk_cntl); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 205 | } |
| 206 | |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 207 | static void r420_cp_errata_init(struct radeon_device *rdev) |
| 208 | { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 209 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame] | 210 | |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 211 | /* RV410 and R420 can lock up if CP DMA to host memory happens |
| 212 | * while the 2D engine is busy. |
| 213 | * |
| 214 | * The proper workaround is to queue a RESYNC at the beginning |
| 215 | * of the CP init, apparently. |
| 216 | */ |
| 217 | radeon_scratch_get(rdev, &rdev->config.r300.resync_scratch); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 218 | radeon_ring_lock(rdev, ring, 8); |
| 219 | radeon_ring_write(ring, PACKET0(R300_CP_RESYNC_ADDR, 1)); |
| 220 | radeon_ring_write(ring, rdev->config.r300.resync_scratch); |
| 221 | radeon_ring_write(ring, 0xDEADBEEF); |
| 222 | radeon_ring_unlock_commit(rdev, ring); |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 223 | } |
| 224 | |
| 225 | static void r420_cp_errata_fini(struct radeon_device *rdev) |
| 226 | { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 227 | struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]; |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame] | 228 | |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 229 | /* Catch the RESYNC we dispatched all the way back, |
| 230 | * at the very beginning of the CP init. |
| 231 | */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 232 | radeon_ring_lock(rdev, ring, 8); |
| 233 | radeon_ring_write(ring, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); |
| 234 | radeon_ring_write(ring, R300_RB3D_DC_FINISH); |
| 235 | radeon_ring_unlock_commit(rdev, ring); |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 236 | radeon_scratch_free(rdev, rdev->config.r300.resync_scratch); |
| 237 | } |
| 238 | |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 239 | static int r420_startup(struct radeon_device *rdev) |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 240 | { |
| 241 | int r; |
| 242 | |
Alex Deucher | 92cde00 | 2009-12-04 10:55:12 -0500 | [diff] [blame] | 243 | /* set common regs */ |
| 244 | r100_set_common_regs(rdev); |
| 245 | /* program mc */ |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 246 | r300_mc_program(rdev); |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 247 | /* Resume clock */ |
| 248 | r420_clock_resume(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 249 | /* Initialize GART (initialize after TTM so we can allocate |
| 250 | * memory through TTM but finalize after TTM) */ |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 251 | if (rdev->flags & RADEON_IS_PCIE) { |
| 252 | r = rv370_pcie_gart_enable(rdev); |
| 253 | if (r) |
| 254 | return r; |
| 255 | } |
| 256 | if (rdev->flags & RADEON_IS_PCI) { |
| 257 | r = r100_pci_gart_enable(rdev); |
| 258 | if (r) |
| 259 | return r; |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 260 | } |
| 261 | r420_pipes_init(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 262 | |
| 263 | /* allocate wb buffer */ |
| 264 | r = radeon_wb_init(rdev); |
| 265 | if (r) |
| 266 | return r; |
| 267 | |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 268 | r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX); |
| 269 | if (r) { |
| 270 | dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r); |
| 271 | return r; |
| 272 | } |
| 273 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 274 | /* Enable IRQ */ |
Adis Hamzić | e49f395 | 2013-06-02 16:47:54 +0200 | [diff] [blame] | 275 | if (!rdev->irq.installed) { |
| 276 | r = radeon_irq_kms_init(rdev); |
| 277 | if (r) |
| 278 | return r; |
| 279 | } |
| 280 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 281 | r100_irq_set(rdev); |
Jerome Glisse | cafe660 | 2010-01-07 12:39:21 +0100 | [diff] [blame] | 282 | rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 283 | /* 1M ring buffer */ |
| 284 | r = r100_cp_init(rdev, 1024 * 1024); |
| 285 | if (r) { |
Paul Bolle | ec4f2ac | 2011-01-28 23:32:04 +0100 | [diff] [blame] | 286 | dev_err(rdev->dev, "failed initializing CP (%d).\n", r); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 287 | return r; |
| 288 | } |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 289 | r420_cp_errata_init(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 290 | |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 291 | r = radeon_ib_pool_init(rdev); |
| 292 | if (r) { |
| 293 | dev_err(rdev->dev, "IB initialization failed (%d).\n", r); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 294 | return r; |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 295 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 296 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 297 | return 0; |
| 298 | } |
| 299 | |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 300 | int r420_resume(struct radeon_device *rdev) |
| 301 | { |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 302 | int r; |
| 303 | |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 304 | /* Make sur GART are not working */ |
| 305 | if (rdev->flags & RADEON_IS_PCIE) |
| 306 | rv370_pcie_gart_disable(rdev); |
| 307 | if (rdev->flags & RADEON_IS_PCI) |
| 308 | r100_pci_gart_disable(rdev); |
| 309 | /* Resume clock before doing reset */ |
| 310 | r420_clock_resume(rdev); |
| 311 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 312 | if (radeon_asic_reset(rdev)) { |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 313 | dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 314 | RREG32(R_000E40_RBBM_STATUS), |
| 315 | RREG32(R_0007C0_CP_STAT)); |
| 316 | } |
| 317 | /* check if cards are posted or not */ |
| 318 | if (rdev->is_atom_bios) { |
| 319 | atom_asic_init(rdev->mode_info.atom_context); |
| 320 | } else { |
| 321 | radeon_combios_asic_init(rdev->ddev); |
| 322 | } |
| 323 | /* Resume clock after posting */ |
| 324 | r420_clock_resume(rdev); |
Dave Airlie | 550e2d9 | 2009-12-09 14:15:38 +1000 | [diff] [blame] | 325 | /* Initialize surface registers */ |
| 326 | radeon_surface_init(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 327 | |
| 328 | rdev->accel_working = true; |
Jerome Glisse | 6b7746e | 2012-02-20 17:57:20 -0500 | [diff] [blame] | 329 | r = r420_startup(rdev); |
| 330 | if (r) { |
| 331 | rdev->accel_working = false; |
| 332 | } |
| 333 | return r; |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 334 | } |
| 335 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 336 | int r420_suspend(struct radeon_device *rdev) |
| 337 | { |
Corbin Simpson | 62cdc0c | 2010-01-06 19:28:48 +0100 | [diff] [blame] | 338 | r420_cp_errata_fini(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 339 | r100_cp_disable(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 340 | radeon_wb_disable(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 341 | r100_irq_disable(rdev); |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 342 | if (rdev->flags & RADEON_IS_PCIE) |
| 343 | rv370_pcie_gart_disable(rdev); |
| 344 | if (rdev->flags & RADEON_IS_PCI) |
| 345 | r100_pci_gart_disable(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 346 | return 0; |
| 347 | } |
| 348 | |
| 349 | void r420_fini(struct radeon_device *rdev) |
| 350 | { |
| 351 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 352 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 353 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 354 | radeon_gem_fini(rdev); |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 355 | if (rdev->flags & RADEON_IS_PCIE) |
| 356 | rv370_pcie_gart_fini(rdev); |
| 357 | if (rdev->flags & RADEON_IS_PCI) |
| 358 | r100_pci_gart_fini(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 359 | radeon_agp_fini(rdev); |
| 360 | radeon_irq_kms_fini(rdev); |
| 361 | radeon_fence_driver_fini(rdev); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 362 | radeon_bo_fini(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 363 | if (rdev->is_atom_bios) { |
| 364 | radeon_atombios_fini(rdev); |
| 365 | } else { |
| 366 | radeon_combios_fini(rdev); |
| 367 | } |
| 368 | kfree(rdev->bios); |
| 369 | rdev->bios = NULL; |
| 370 | } |
| 371 | |
| 372 | int r420_init(struct radeon_device *rdev) |
| 373 | { |
| 374 | int r; |
| 375 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 376 | /* Initialize scratch registers */ |
| 377 | radeon_scratch_init(rdev); |
| 378 | /* Initialize surface registers */ |
| 379 | radeon_surface_init(rdev); |
| 380 | /* TODO: disable VGA need to use VGA request */ |
Dave Airlie | 4c712e6 | 2010-07-15 12:13:50 +1000 | [diff] [blame] | 381 | /* restore some register to sane defaults */ |
| 382 | r100_restore_sanity(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 383 | /* BIOS*/ |
| 384 | if (!radeon_get_bios(rdev)) { |
| 385 | if (ASIC_IS_AVIVO(rdev)) |
| 386 | return -EINVAL; |
| 387 | } |
| 388 | if (rdev->is_atom_bios) { |
| 389 | r = radeon_atombios_init(rdev); |
| 390 | if (r) { |
| 391 | return r; |
| 392 | } |
| 393 | } else { |
| 394 | r = radeon_combios_init(rdev); |
| 395 | if (r) { |
| 396 | return r; |
| 397 | } |
| 398 | } |
| 399 | /* Reset gpu before posting otherwise ATOM will enter infinite loop */ |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 400 | if (radeon_asic_reset(rdev)) { |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 401 | dev_warn(rdev->dev, |
| 402 | "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", |
| 403 | RREG32(R_000E40_RBBM_STATUS), |
| 404 | RREG32(R_0007C0_CP_STAT)); |
| 405 | } |
| 406 | /* check if cards are posted or not */ |
Dave Airlie | 72542d7 | 2009-12-01 14:06:31 +1000 | [diff] [blame] | 407 | if (radeon_boot_test_post_card(rdev) == false) |
| 408 | return -EINVAL; |
| 409 | |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 410 | /* Initialize clocks */ |
| 411 | radeon_get_clock_info(rdev->ddev); |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 412 | /* initialize AGP */ |
| 413 | if (rdev->flags & RADEON_IS_AGP) { |
| 414 | r = radeon_agp_init(rdev); |
| 415 | if (r) { |
| 416 | radeon_agp_disable(rdev); |
| 417 | } |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 418 | } |
Jerome Glisse | d594e46 | 2010-02-17 21:54:29 +0000 | [diff] [blame] | 419 | /* initialize memory controller */ |
| 420 | r300_mc_init(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 421 | r420_debugfs(rdev); |
| 422 | /* Fence driver */ |
Jerome Glisse | 30eb77f | 2011-11-20 20:45:34 +0000 | [diff] [blame] | 423 | r = radeon_fence_driver_init(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 424 | if (r) { |
| 425 | return r; |
| 426 | } |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 427 | /* Memory manager */ |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 428 | r = radeon_bo_init(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 429 | if (r) { |
| 430 | return r; |
| 431 | } |
Dave Airlie | 17e15b0 | 2009-11-05 15:36:53 +1000 | [diff] [blame] | 432 | if (rdev->family == CHIP_R420) |
| 433 | r100_enable_bm(rdev); |
| 434 | |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 435 | if (rdev->flags & RADEON_IS_PCIE) { |
| 436 | r = rv370_pcie_gart_init(rdev); |
| 437 | if (r) |
| 438 | return r; |
| 439 | } |
| 440 | if (rdev->flags & RADEON_IS_PCI) { |
| 441 | r = r100_pci_gart_init(rdev); |
| 442 | if (r) |
| 443 | return r; |
| 444 | } |
Alex Deucher | 804c755 | 2010-01-08 15:58:49 -0500 | [diff] [blame] | 445 | r420_set_reg_safe(rdev); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 446 | |
Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 447 | rdev->accel_working = true; |
Dave Airlie | fc30b8e | 2009-09-18 15:19:37 +1000 | [diff] [blame] | 448 | r = r420_startup(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 449 | if (r) { |
| 450 | /* Somethings want wront with the accel init stop accel */ |
| 451 | dev_err(rdev->dev, "Disabling GPU acceleration\n"); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 452 | r100_cp_fini(rdev); |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 453 | radeon_wb_fini(rdev); |
Christian König | 2898c34 | 2012-07-05 11:55:34 +0200 | [diff] [blame] | 454 | radeon_ib_pool_fini(rdev); |
Jerome Glisse | 655efd3 | 2010-02-02 11:51:45 +0100 | [diff] [blame] | 455 | radeon_irq_kms_fini(rdev); |
Jerome Glisse | 4aac047 | 2009-09-14 18:29:49 +0200 | [diff] [blame] | 456 | if (rdev->flags & RADEON_IS_PCIE) |
| 457 | rv370_pcie_gart_fini(rdev); |
| 458 | if (rdev->flags & RADEON_IS_PCI) |
| 459 | r100_pci_gart_fini(rdev); |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 460 | radeon_agp_fini(rdev); |
Jerome Glisse | 733289c | 2009-09-16 15:24:21 +0200 | [diff] [blame] | 461 | rdev->accel_working = false; |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 462 | } |
| 463 | return 0; |
| 464 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 465 | |
| 466 | /* |
| 467 | * Debugfs info |
| 468 | */ |
| 469 | #if defined(CONFIG_DEBUG_FS) |
| 470 | static int r420_debugfs_pipes_info(struct seq_file *m, void *data) |
| 471 | { |
| 472 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 473 | struct drm_device *dev = node->minor->dev; |
| 474 | struct radeon_device *rdev = dev->dev_private; |
| 475 | uint32_t tmp; |
| 476 | |
| 477 | tmp = RREG32(R400_GB_PIPE_SELECT); |
| 478 | seq_printf(m, "GB_PIPE_SELECT 0x%08x\n", tmp); |
| 479 | tmp = RREG32(R300_GB_TILE_CONFIG); |
| 480 | seq_printf(m, "GB_TILE_CONFIG 0x%08x\n", tmp); |
| 481 | tmp = RREG32(R300_DST_PIPE_CONFIG); |
| 482 | seq_printf(m, "DST_PIPE_CONFIG 0x%08x\n", tmp); |
| 483 | return 0; |
| 484 | } |
| 485 | |
| 486 | static struct drm_info_list r420_pipes_info_list[] = { |
| 487 | {"r420_pipes_info", r420_debugfs_pipes_info, 0, NULL}, |
| 488 | }; |
| 489 | #endif |
| 490 | |
| 491 | int r420_debugfs_pipes_info_init(struct radeon_device *rdev) |
| 492 | { |
| 493 | #if defined(CONFIG_DEBUG_FS) |
| 494 | return radeon_debugfs_add_files(rdev, r420_pipes_info_list, 1); |
| 495 | #else |
| 496 | return 0; |
| 497 | #endif |
| 498 | } |