Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Device Tree Include file for Marvell Armada 370 family SoC |
| 3 | * |
| 4 | * Copyright (C) 2012 Marvell |
| 5 | * |
| 6 | * Lior Amsalem <alior@marvell.com> |
| 7 | * Gregory CLEMENT <gregory.clement@free-electrons.com> |
| 8 | * Thomas Petazzoni <thomas.petazzoni@free-electrons.com> |
| 9 | * |
| 10 | * This file is licensed under the terms of the GNU General Public |
| 11 | * License version 2. This program is licensed "as is" without any |
| 12 | * warranty of any kind, whether express or implied. |
| 13 | * |
| 14 | * Contains definitions specific to the Armada 370 SoC that are not |
| 15 | * common to all Armada SoCs. |
| 16 | */ |
| 17 | |
Ezequiel Garcia | 3814988 | 2013-07-26 10:17:56 -0300 | [diff] [blame] | 18 | #include "armada-370-xp.dtsi" |
Gregory CLEMENT | 7489836 | 2013-04-12 16:29:10 +0200 | [diff] [blame] | 19 | /include/ "skeleton.dtsi" |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 20 | |
| 21 | / { |
| 22 | model = "Marvell Armada 370 family SoC"; |
| 23 | compatible = "marvell,armada370", "marvell,armada-370-xp"; |
| 24 | |
Thomas Petazzoni | 397d59f | 2012-09-19 22:53:01 +0200 | [diff] [blame] | 25 | aliases { |
| 26 | gpio0 = &gpio0; |
| 27 | gpio1 = &gpio1; |
| 28 | gpio2 = &gpio2; |
| 29 | }; |
| 30 | |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 31 | soc { |
Ezequiel Garcia | 5e12a61 | 2013-07-26 10:17:57 -0300 | [diff] [blame] | 32 | compatible = "marvell,armada370-mbus", "simple-bus"; |
| 33 | |
Ezequiel Garcia | 0cd3754 | 2013-07-26 10:17:58 -0300 | [diff] [blame] | 34 | bootrom { |
| 35 | compatible = "marvell,bootrom"; |
| 36 | reg = <MBUS_ID(0x01, 0xe0) 0 0x100000>; |
| 37 | }; |
| 38 | |
Ezequiel Garcia | 14fd8ed | 2013-07-26 10:18:00 -0300 | [diff] [blame] | 39 | pcie-controller { |
| 40 | compatible = "marvell,armada-370-pcie"; |
| 41 | status = "disabled"; |
| 42 | device_type = "pci"; |
| 43 | |
| 44 | #address-cells = <3>; |
| 45 | #size-cells = <2>; |
| 46 | |
Thomas Petazzoni | d4fa994 | 2013-08-09 22:27:15 +0200 | [diff] [blame] | 47 | msi-parent = <&mpic>; |
Ezequiel Garcia | 14fd8ed | 2013-07-26 10:18:00 -0300 | [diff] [blame] | 48 | bus-range = <0x00 0xff>; |
| 49 | |
| 50 | ranges = |
| 51 | <0x82000000 0 0x40000 MBUS_ID(0xf0, 0x01) 0x40000 0 0x00002000 |
| 52 | 0x82000000 0 0x80000 MBUS_ID(0xf0, 0x01) 0x80000 0 0x00002000 |
| 53 | 0x82000000 0x1 0 MBUS_ID(0x04, 0xe8) 0 1 0 /* Port 0.0 MEM */ |
| 54 | 0x81000000 0x1 0 MBUS_ID(0x04, 0xe0) 0 1 0 /* Port 0.0 IO */ |
| 55 | 0x82000000 0x2 0 MBUS_ID(0x08, 0xe8) 0 1 0 /* Port 1.0 MEM */ |
| 56 | 0x81000000 0x2 0 MBUS_ID(0x08, 0xe0) 0 1 0 /* Port 1.0 IO */>; |
| 57 | |
| 58 | pcie@1,0 { |
| 59 | device_type = "pci"; |
| 60 | assigned-addresses = <0x82000800 0 0x40000 0 0x2000>; |
| 61 | reg = <0x0800 0 0 0 0>; |
| 62 | #address-cells = <3>; |
| 63 | #size-cells = <2>; |
| 64 | #interrupt-cells = <1>; |
| 65 | ranges = <0x82000000 0 0 0x82000000 0x1 0 1 0 |
| 66 | 0x81000000 0 0 0x81000000 0x1 0 1 0>; |
| 67 | interrupt-map-mask = <0 0 0 0>; |
| 68 | interrupt-map = <0 0 0 0 &mpic 58>; |
| 69 | marvell,pcie-port = <0>; |
| 70 | marvell,pcie-lane = <0>; |
| 71 | clocks = <&gateclk 5>; |
| 72 | status = "disabled"; |
| 73 | }; |
| 74 | |
| 75 | pcie@2,0 { |
| 76 | device_type = "pci"; |
| 77 | assigned-addresses = <0x82002800 0 0x80000 0 0x2000>; |
| 78 | reg = <0x1000 0 0 0 0>; |
| 79 | #address-cells = <3>; |
| 80 | #size-cells = <2>; |
| 81 | #interrupt-cells = <1>; |
| 82 | ranges = <0x82000000 0 0 0x82000000 0x2 0 1 0 |
| 83 | 0x81000000 0 0 0x81000000 0x2 0 1 0>; |
| 84 | interrupt-map-mask = <0 0 0 0>; |
| 85 | interrupt-map = <0 0 0 0 &mpic 62>; |
| 86 | marvell,pcie-port = <1>; |
| 87 | marvell,pcie-lane = <0>; |
| 88 | clocks = <&gateclk 9>; |
| 89 | status = "disabled"; |
| 90 | }; |
| 91 | }; |
| 92 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 93 | internal-regs { |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 94 | L2: l2-cache { |
| 95 | compatible = "marvell,aurora-outer-cache"; |
Gregory CLEMENT | 489e138 | 2013-05-20 16:13:27 +0200 | [diff] [blame] | 96 | reg = <0x08000 0x1000>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 97 | cache-id-part = <0x100>; |
| 98 | wt-override; |
Thomas Petazzoni | fa1b21d | 2012-12-21 15:49:05 +0100 | [diff] [blame] | 99 | }; |
Ryan Press | 879d68a | 2013-03-26 16:32:31 -0700 | [diff] [blame] | 100 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 101 | i2c0: i2c@11000 { |
| 102 | reg = <0x11000 0x20>; |
| 103 | }; |
| 104 | |
| 105 | i2c1: i2c@11100 { |
| 106 | reg = <0x11100 0x20>; |
| 107 | }; |
| 108 | |
| 109 | system-controller@18200 { |
| 110 | compatible = "marvell,armada-370-xp-system-controller"; |
| 111 | reg = <0x18200 0x100>; |
Ryan Press | 879d68a | 2013-03-26 16:32:31 -0700 | [diff] [blame] | 112 | }; |
Thomas Petazzoni | 397d59f | 2012-09-19 22:53:01 +0200 | [diff] [blame] | 113 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 114 | pinctrl { |
| 115 | compatible = "marvell,mv88f6710-pinctrl"; |
| 116 | reg = <0x18000 0x38>; |
Thomas Petazzoni | 397d59f | 2012-09-19 22:53:01 +0200 | [diff] [blame] | 117 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 118 | sdio_pins1: sdio-pins1 { |
| 119 | marvell,pins = "mpp9", "mpp11", "mpp12", |
| 120 | "mpp13", "mpp14", "mpp15"; |
| 121 | marvell,function = "sd0"; |
| 122 | }; |
Thomas Petazzoni | 397d59f | 2012-09-19 22:53:01 +0200 | [diff] [blame] | 123 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 124 | sdio_pins2: sdio-pins2 { |
| 125 | marvell,pins = "mpp47", "mpp48", "mpp49", |
| 126 | "mpp50", "mpp51", "mpp52"; |
| 127 | marvell,function = "sd0"; |
| 128 | }; |
Gregory CLEMENT | 9d20278 | 2012-11-17 15:22:24 +0100 | [diff] [blame] | 129 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 130 | sdio_pins3: sdio-pins3 { |
| 131 | marvell,pins = "mpp48", "mpp49", "mpp50", |
| 132 | "mpp51", "mpp52", "mpp53"; |
| 133 | marvell,function = "sd0"; |
| 134 | }; |
Thomas Petazzoni | 7483983 | 2014-02-12 18:20:58 +0100 | [diff] [blame^] | 135 | |
| 136 | i2s_pins1: i2s-pins1 { |
| 137 | marvell,pins = "mpp5", "mpp6", "mpp7", |
| 138 | "mpp8", "mpp9", "mpp10", |
| 139 | "mpp12", "mpp13"; |
| 140 | marvell,function = "audio"; |
| 141 | }; |
| 142 | |
| 143 | i2s_pins2: i2s-pins2 { |
| 144 | marvell,pins = "mpp49", "mpp47", "mpp50", |
| 145 | "mpp59", "mpp57", "mpp61", |
| 146 | "mpp62", "mpp60", "mpp58"; |
| 147 | marvell,function = "audio"; |
| 148 | }; |
Thomas Petazzoni | 0122eee | 2012-11-20 16:03:12 +0100 | [diff] [blame] | 149 | }; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 150 | |
| 151 | gpio0: gpio@18100 { |
| 152 | compatible = "marvell,orion-gpio"; |
| 153 | reg = <0x18100 0x40>; |
| 154 | ngpios = <32>; |
| 155 | gpio-controller; |
| 156 | #gpio-cells = <2>; |
| 157 | interrupt-controller; |
Thomas Petazzoni | ca60985 | 2013-07-30 16:59:02 +0200 | [diff] [blame] | 158 | #interrupt-cells = <2>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 159 | interrupts = <82>, <83>, <84>, <85>; |
Thomas Petazzoni | 0122eee | 2012-11-20 16:03:12 +0100 | [diff] [blame] | 160 | }; |
Thomas Petazzoni | 0122eee | 2012-11-20 16:03:12 +0100 | [diff] [blame] | 161 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 162 | gpio1: gpio@18140 { |
| 163 | compatible = "marvell,orion-gpio"; |
| 164 | reg = <0x18140 0x40>; |
| 165 | ngpios = <32>; |
| 166 | gpio-controller; |
| 167 | #gpio-cells = <2>; |
| 168 | interrupt-controller; |
Thomas Petazzoni | ca60985 | 2013-07-30 16:59:02 +0200 | [diff] [blame] | 169 | #interrupt-cells = <2>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 170 | interrupts = <87>, <88>, <89>, <90>; |
Thomas Petazzoni | 0122eee | 2012-11-20 16:03:12 +0100 | [diff] [blame] | 171 | }; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 172 | |
| 173 | gpio2: gpio@18180 { |
| 174 | compatible = "marvell,orion-gpio"; |
| 175 | reg = <0x18180 0x40>; |
| 176 | ngpios = <2>; |
| 177 | gpio-controller; |
| 178 | #gpio-cells = <2>; |
| 179 | interrupt-controller; |
Thomas Petazzoni | ca60985 | 2013-07-30 16:59:02 +0200 | [diff] [blame] | 180 | #interrupt-cells = <2>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 181 | interrupts = <91>; |
Thomas Petazzoni | 0122eee | 2012-11-20 16:03:12 +0100 | [diff] [blame] | 182 | }; |
Ezequiel Garcia | b2bb806 | 2013-01-23 12:26:30 -0300 | [diff] [blame] | 183 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 184 | gateclk: clock-gating-control@18220 { |
| 185 | compatible = "marvell,armada-370-gating-clock"; |
| 186 | reg = <0x18220 0x4>; |
| 187 | clocks = <&coreclk 0>; |
| 188 | #clock-cells = <1>; |
Ezequiel Garcia | 5d3b883 | 2013-08-13 11:43:15 -0300 | [diff] [blame] | 189 | }; |
| 190 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 191 | coreclk: mvebu-sar@18230 { |
| 192 | compatible = "marvell,armada-370-core-clock"; |
| 193 | reg = <0x18230 0x08>; |
| 194 | #clock-cells = <1>; |
| 195 | }; |
Ezequiel Garcia | b2bb806 | 2013-01-23 12:26:30 -0300 | [diff] [blame] | 196 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 197 | thermal@18300 { |
| 198 | compatible = "marvell,armada370-thermal"; |
| 199 | reg = <0x18300 0x4 |
| 200 | 0x18304 0x4>; |
| 201 | status = "okay"; |
| 202 | }; |
| 203 | |
| 204 | interrupt-controller@20000 { |
| 205 | reg = <0x20a00 0x1d0>, <0x21870 0x58>; |
| 206 | }; |
| 207 | |
| 208 | timer@20300 { |
| 209 | compatible = "marvell,armada-370-timer"; |
| 210 | clocks = <&coreclk 2>; |
| 211 | }; |
| 212 | |
Thomas Petazzoni | 7483983 | 2014-02-12 18:20:58 +0100 | [diff] [blame^] | 213 | audio_controller: audio-controller@30000 { |
| 214 | compatible = "marvell,armada370-audio"; |
| 215 | reg = <0x30000 0x4000>; |
| 216 | interrupts = <93>; |
| 217 | clocks = <&gateclk 0>; |
| 218 | clock-names = "internal"; |
| 219 | status = "disabled"; |
| 220 | }; |
| 221 | |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 222 | usb@50000 { |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 223 | clocks = <&coreclk 0>; |
Jason Cooper | a095b1c | 2013-12-12 13:59:17 +0000 | [diff] [blame] | 224 | }; |
| 225 | |
| 226 | usb@51000 { |
| 227 | clocks = <&coreclk 0>; |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 228 | }; |
Ezequiel Garcia | b2bb806 | 2013-01-23 12:26:30 -0300 | [diff] [blame] | 229 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 230 | xor@60800 { |
| 231 | compatible = "marvell,orion-xor"; |
| 232 | reg = <0x60800 0x100 |
| 233 | 0x60A00 0x100>; |
| 234 | status = "okay"; |
Thomas Petazzoni | a09a0b7 | 2013-04-09 23:06:33 +0200 | [diff] [blame] | 235 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 236 | xor00 { |
| 237 | interrupts = <51>; |
| 238 | dmacap,memcpy; |
| 239 | dmacap,xor; |
| 240 | }; |
| 241 | xor01 { |
| 242 | interrupts = <52>; |
| 243 | dmacap,memcpy; |
| 244 | dmacap,xor; |
| 245 | dmacap,memset; |
| 246 | }; |
| 247 | }; |
Thomas Petazzoni | a09a0b7 | 2013-04-09 23:06:33 +0200 | [diff] [blame] | 248 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 249 | xor@60900 { |
| 250 | compatible = "marvell,orion-xor"; |
| 251 | reg = <0x60900 0x100 |
| 252 | 0x60b00 0x100>; |
| 253 | status = "okay"; |
Thomas Petazzoni | a09a0b7 | 2013-04-09 23:06:33 +0200 | [diff] [blame] | 254 | |
Gregory CLEMENT | 467f54b | 2013-04-12 16:29:09 +0200 | [diff] [blame] | 255 | xor10 { |
| 256 | interrupts = <94>; |
| 257 | dmacap,memcpy; |
| 258 | dmacap,xor; |
| 259 | }; |
| 260 | xor11 { |
| 261 | interrupts = <95>; |
| 262 | dmacap,memcpy; |
| 263 | dmacap,xor; |
| 264 | dmacap,memset; |
| 265 | }; |
| 266 | }; |
Thomas Petazzoni | a09a0b7 | 2013-04-09 23:06:33 +0200 | [diff] [blame] | 267 | }; |
Thomas Petazzoni | 9ae6f74 | 2012-06-13 19:01:28 +0200 | [diff] [blame] | 268 | }; |
| 269 | }; |