blob: 89831adb8eb75c51e00f7e919880601d8e57fa55 [file] [log] [blame]
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001/* 10G controller driver for Samsung SoCs
2 *
3 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5 *
6 * Author: Siva Reddy Kallam <siva.kallam@samsung.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14
15#include <linux/clk.h>
16#include <linux/crc32.h>
17#include <linux/dma-mapping.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/if.h>
21#include <linux/if_ether.h>
22#include <linux/if_vlan.h>
23#include <linux/init.h>
24#include <linux/interrupt.h>
25#include <linux/ip.h>
26#include <linux/kernel.h>
27#include <linux/mii.h>
28#include <linux/module.h>
29#include <linux/net_tstamp.h>
30#include <linux/netdevice.h>
31#include <linux/phy.h>
32#include <linux/platform_device.h>
33#include <linux/prefetch.h>
34#include <linux/skbuff.h>
35#include <linux/slab.h>
36#include <linux/tcp.h>
37#include <linux/sxgbe_platform.h>
38
39#include "sxgbe_common.h"
40#include "sxgbe_desc.h"
41#include "sxgbe_dma.h"
42#include "sxgbe_mtl.h"
43#include "sxgbe_reg.h"
44
45#define SXGBE_ALIGN(x) L1_CACHE_ALIGN(x)
46#define JUMBO_LEN 9000
47
48/* Module parameters */
49#define TX_TIMEO 5000
50#define DMA_TX_SIZE 512
51#define DMA_RX_SIZE 1024
52#define TC_DEFAULT 64
53#define DMA_BUFFER_SIZE BUF_SIZE_2KiB
54/* The default timer value as per the sxgbe specification 1 sec(1000 ms) */
55#define SXGBE_DEFAULT_LPI_TIMER 1000
56
57static int debug = -1;
Girish K Sacc18c12014-03-25 12:10:57 -070058static int eee_timer = SXGBE_DEFAULT_LPI_TIMER;
59
60module_param(eee_timer, int, S_IRUGO | S_IWUSR);
Siva Reddy1edb9ca2014-03-25 12:10:54 -070061
62module_param(debug, int, S_IRUGO | S_IWUSR);
63static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
64 NETIF_MSG_LINK | NETIF_MSG_IFUP |
65 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
66
67static irqreturn_t sxgbe_common_interrupt(int irq, void *dev_id);
68static irqreturn_t sxgbe_tx_interrupt(int irq, void *dev_id);
69static irqreturn_t sxgbe_rx_interrupt(int irq, void *dev_id);
70
71#define SXGBE_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
72
Girish K Sacc18c12014-03-25 12:10:57 -070073#define SXGBE_LPI_TIMER(x) (jiffies + msecs_to_jiffies(x))
74
75/**
76 * sxgbe_verify_args - verify the driver parameters.
77 * Description: it verifies if some wrong parameter is passed to the driver.
78 * Note that wrong parameters are replaced with the default values.
79 */
80static void sxgbe_verify_args(void)
81{
82 if (unlikely(eee_timer < 0))
83 eee_timer = SXGBE_DEFAULT_LPI_TIMER;
84}
85
86static void sxgbe_enable_eee_mode(const struct sxgbe_priv_data *priv)
87{
88 /* Check and enter in LPI mode */
89 if (!priv->tx_path_in_lpi_mode)
90 priv->hw->mac->set_eee_mode(priv->ioaddr);
91}
92
93void sxgbe_disable_eee_mode(struct sxgbe_priv_data * const priv)
94{
95 /* Exit and disable EEE in case of we are are in LPI state. */
96 priv->hw->mac->reset_eee_mode(priv->ioaddr);
97 del_timer_sync(&priv->eee_ctrl_timer);
98 priv->tx_path_in_lpi_mode = false;
99}
100
101/**
102 * sxgbe_eee_ctrl_timer
103 * @arg : data hook
104 * Description:
105 * If there is no data transfer and if we are not in LPI state,
106 * then MAC Transmitter can be moved to LPI state.
107 */
108static void sxgbe_eee_ctrl_timer(unsigned long arg)
109{
110 struct sxgbe_priv_data *priv = (struct sxgbe_priv_data *)arg;
111
112 sxgbe_enable_eee_mode(priv);
113 mod_timer(&priv->eee_ctrl_timer, SXGBE_LPI_TIMER(eee_timer));
114}
115
116/**
117 * sxgbe_eee_init
118 * @priv: private device pointer
119 * Description:
120 * If the EEE support has been enabled while configuring the driver,
121 * if the GMAC actually supports the EEE (from the HW cap reg) and the
122 * phy can also manage EEE, so enable the LPI state and start the timer
123 * to verify if the tx path can enter in LPI state.
124 */
125bool sxgbe_eee_init(struct sxgbe_priv_data * const priv)
126{
Philippe Reynes2ebc4402016-06-25 22:05:26 +0200127 struct net_device *ndev = priv->dev;
Girish K Sacc18c12014-03-25 12:10:57 -0700128 bool ret = false;
129
130 /* MAC core supports the EEE feature. */
131 if (priv->hw_cap.eee) {
132 /* Check if the PHY supports EEE */
Philippe Reynes2ebc4402016-06-25 22:05:26 +0200133 if (phy_init_eee(ndev->phydev, 1))
Girish K Sacc18c12014-03-25 12:10:57 -0700134 return false;
135
136 priv->eee_active = 1;
Julia Lawall12141332014-12-26 15:35:46 +0100137 setup_timer(&priv->eee_ctrl_timer, sxgbe_eee_ctrl_timer,
138 (unsigned long)priv);
Girish K Sacc18c12014-03-25 12:10:57 -0700139 priv->eee_ctrl_timer.expires = SXGBE_LPI_TIMER(eee_timer);
140 add_timer(&priv->eee_ctrl_timer);
141
142 priv->hw->mac->set_eee_timer(priv->ioaddr,
143 SXGBE_DEFAULT_LPI_TIMER,
144 priv->tx_lpi_timer);
145
146 pr_info("Energy-Efficient Ethernet initialized\n");
147
148 ret = true;
149 }
150
151 return ret;
152}
153
154static void sxgbe_eee_adjust(const struct sxgbe_priv_data *priv)
155{
Philippe Reynes2ebc4402016-06-25 22:05:26 +0200156 struct net_device *ndev = priv->dev;
157
Girish K Sacc18c12014-03-25 12:10:57 -0700158 /* When the EEE has been already initialised we have to
159 * modify the PLS bit in the LPI ctrl & status reg according
160 * to the PHY link status. For this reason.
161 */
162 if (priv->eee_enabled)
Philippe Reynes2ebc4402016-06-25 22:05:26 +0200163 priv->hw->mac->set_eee_pls(priv->ioaddr, ndev->phydev->link);
Girish K Sacc18c12014-03-25 12:10:57 -0700164}
165
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700166/**
167 * sxgbe_clk_csr_set - dynamically set the MDC clock
168 * @priv: driver private structure
169 * Description: this is to dynamically set the MDC clock according to the csr
170 * clock input.
171 */
172static void sxgbe_clk_csr_set(struct sxgbe_priv_data *priv)
173{
174 u32 clk_rate = clk_get_rate(priv->sxgbe_clk);
175
176 /* assign the proper divider, this will be used during
177 * mdio communication
178 */
179 if (clk_rate < SXGBE_CSR_F_150M)
180 priv->clk_csr = SXGBE_CSR_100_150M;
181 else if (clk_rate <= SXGBE_CSR_F_250M)
182 priv->clk_csr = SXGBE_CSR_150_250M;
183 else if (clk_rate <= SXGBE_CSR_F_300M)
184 priv->clk_csr = SXGBE_CSR_250_300M;
185 else if (clk_rate <= SXGBE_CSR_F_350M)
186 priv->clk_csr = SXGBE_CSR_300_350M;
187 else if (clk_rate <= SXGBE_CSR_F_400M)
188 priv->clk_csr = SXGBE_CSR_350_400M;
189 else if (clk_rate <= SXGBE_CSR_F_500M)
190 priv->clk_csr = SXGBE_CSR_400_500M;
191}
192
193/* minimum number of free TX descriptors required to wake up TX process */
194#define SXGBE_TX_THRESH(x) (x->dma_tx_size/4)
195
196static inline u32 sxgbe_tx_avail(struct sxgbe_tx_queue *queue, int tx_qsize)
197{
198 return queue->dirty_tx + tx_qsize - queue->cur_tx - 1;
199}
200
201/**
202 * sxgbe_adjust_link
203 * @dev: net device structure
204 * Description: it adjusts the link parameters.
205 */
206static void sxgbe_adjust_link(struct net_device *dev)
207{
208 struct sxgbe_priv_data *priv = netdev_priv(dev);
Philippe Reynes2ebc4402016-06-25 22:05:26 +0200209 struct phy_device *phydev = dev->phydev;
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700210 u8 new_state = 0;
211 u8 speed = 0xff;
212
213 if (!phydev)
214 return;
215
216 /* SXGBE is not supporting auto-negotiation and
217 * half duplex mode. so, not handling duplex change
218 * in this function. only handling speed and link status
219 */
220 if (phydev->link) {
221 if (phydev->speed != priv->speed) {
222 new_state = 1;
223 switch (phydev->speed) {
224 case SPEED_10000:
225 speed = SXGBE_SPEED_10G;
226 break;
227 case SPEED_2500:
228 speed = SXGBE_SPEED_2_5G;
229 break;
230 case SPEED_1000:
231 speed = SXGBE_SPEED_1G;
232 break;
233 default:
234 netif_err(priv, link, dev,
235 "Speed (%d) not supported\n",
236 phydev->speed);
237 }
238
239 priv->speed = phydev->speed;
240 priv->hw->mac->set_speed(priv->ioaddr, speed);
241 }
242
243 if (!priv->oldlink) {
244 new_state = 1;
245 priv->oldlink = 1;
246 }
247 } else if (priv->oldlink) {
248 new_state = 1;
249 priv->oldlink = 0;
250 priv->speed = SPEED_UNKNOWN;
251 }
252
253 if (new_state & netif_msg_link(priv))
254 phy_print_status(phydev);
Girish K Sacc18c12014-03-25 12:10:57 -0700255
256 /* Alter the MAC settings for EEE */
257 sxgbe_eee_adjust(priv);
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700258}
259
260/**
261 * sxgbe_init_phy - PHY initialization
262 * @dev: net device structure
263 * Description: it initializes the driver's PHY state, and attaches the PHY
264 * to the mac driver.
265 * Return value:
266 * 0 on success
267 */
268static int sxgbe_init_phy(struct net_device *ndev)
269{
270 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
271 char bus_id[MII_BUS_ID_SIZE];
272 struct phy_device *phydev;
273 struct sxgbe_priv_data *priv = netdev_priv(ndev);
274 int phy_iface = priv->plat->interface;
275
276 /* assign default link status */
277 priv->oldlink = 0;
278 priv->speed = SPEED_UNKNOWN;
279 priv->oldduplex = DUPLEX_UNKNOWN;
280
281 if (priv->plat->phy_bus_name)
282 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
283 priv->plat->phy_bus_name, priv->plat->bus_id);
284 else
285 snprintf(bus_id, MII_BUS_ID_SIZE, "sxgbe-%x",
286 priv->plat->bus_id);
287
288 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
289 priv->plat->phy_addr);
290 netdev_dbg(ndev, "%s: trying to attach to %s\n", __func__, phy_id_fmt);
291
292 phydev = phy_connect(ndev, phy_id_fmt, &sxgbe_adjust_link, phy_iface);
293
294 if (IS_ERR(phydev)) {
295 netdev_err(ndev, "Could not attach to PHY\n");
296 return PTR_ERR(phydev);
297 }
298
299 /* Stop Advertising 1000BASE Capability if interface is not GMII */
300 if ((phy_iface == PHY_INTERFACE_MODE_MII) ||
301 (phy_iface == PHY_INTERFACE_MODE_RMII))
302 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
303 SUPPORTED_1000baseT_Full);
304 if (phydev->phy_id == 0) {
305 phy_disconnect(phydev);
306 return -ENODEV;
307 }
308
309 netdev_dbg(ndev, "%s: attached to PHY (UID 0x%x) Link = %d\n",
310 __func__, phydev->phy_id, phydev->link);
311
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700312 return 0;
313}
314
315/**
316 * sxgbe_clear_descriptors: clear descriptors
317 * @priv: driver private structure
318 * Description: this function is called to clear the tx and rx descriptors
319 * in case of both basic and extended descriptors are used.
320 */
321static void sxgbe_clear_descriptors(struct sxgbe_priv_data *priv)
322{
323 int i, j;
324 unsigned int txsize = priv->dma_tx_size;
325 unsigned int rxsize = priv->dma_rx_size;
326
327 /* Clear the Rx/Tx descriptors */
328 for (j = 0; j < SXGBE_RX_QUEUES; j++) {
329 for (i = 0; i < rxsize; i++)
330 priv->hw->desc->init_rx_desc(&priv->rxq[j]->dma_rx[i],
331 priv->use_riwt, priv->mode,
332 (i == rxsize - 1));
333 }
334
335 for (j = 0; j < SXGBE_TX_QUEUES; j++) {
336 for (i = 0; i < txsize; i++)
337 priv->hw->desc->init_tx_desc(&priv->txq[j]->dma_tx[i]);
338 }
339}
340
341static int sxgbe_init_rx_buffers(struct net_device *dev,
342 struct sxgbe_rx_norm_desc *p, int i,
343 unsigned int dma_buf_sz,
344 struct sxgbe_rx_queue *rx_ring)
345{
346 struct sxgbe_priv_data *priv = netdev_priv(dev);
347 struct sk_buff *skb;
348
349 skb = __netdev_alloc_skb_ip_align(dev, dma_buf_sz, GFP_KERNEL);
350 if (!skb)
351 return -ENOMEM;
352
353 rx_ring->rx_skbuff[i] = skb;
354 rx_ring->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
355 dma_buf_sz, DMA_FROM_DEVICE);
356
357 if (dma_mapping_error(priv->device, rx_ring->rx_skbuff_dma[i])) {
358 netdev_err(dev, "%s: DMA mapping error\n", __func__);
359 dev_kfree_skb_any(skb);
360 return -EINVAL;
361 }
362
363 p->rdes23.rx_rd_des23.buf2_addr = rx_ring->rx_skbuff_dma[i];
364
365 return 0;
366}
Dan Carpenter37c85c32015-02-05 11:00:42 +0300367
368/**
369 * sxgbe_free_rx_buffers - free what sxgbe_init_rx_buffers() allocated
370 * @dev: net device structure
371 * @rx_ring: ring to be freed
372 * @rx_rsize: ring size
373 * Description: this function initializes the DMA RX descriptor
374 */
375static void sxgbe_free_rx_buffers(struct net_device *dev,
376 struct sxgbe_rx_norm_desc *p, int i,
377 unsigned int dma_buf_sz,
378 struct sxgbe_rx_queue *rx_ring)
379{
380 struct sxgbe_priv_data *priv = netdev_priv(dev);
381
382 kfree_skb(rx_ring->rx_skbuff[i]);
383 dma_unmap_single(priv->device, rx_ring->rx_skbuff_dma[i],
384 dma_buf_sz, DMA_FROM_DEVICE);
385}
386
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700387/**
388 * init_tx_ring - init the TX descriptor ring
389 * @dev: net device structure
Masahiro Yamada6e7c2b42017-05-08 15:57:53 -0700390 * @tx_ring: ring to be initialised
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700391 * @tx_rsize: ring size
392 * Description: this function initializes the DMA TX descriptor
393 */
394static int init_tx_ring(struct device *dev, u8 queue_no,
395 struct sxgbe_tx_queue *tx_ring, int tx_rsize)
396{
397 /* TX ring is not allcoated */
398 if (!tx_ring) {
399 dev_err(dev, "No memory for TX queue of SXGBE\n");
400 return -ENOMEM;
401 }
402
403 /* allocate memory for TX descriptors */
404 tx_ring->dma_tx = dma_zalloc_coherent(dev,
405 tx_rsize * sizeof(struct sxgbe_tx_norm_desc),
406 &tx_ring->dma_tx_phy, GFP_KERNEL);
407 if (!tx_ring->dma_tx)
408 return -ENOMEM;
409
410 /* allocate memory for TX skbuff array */
411 tx_ring->tx_skbuff_dma = devm_kcalloc(dev, tx_rsize,
412 sizeof(dma_addr_t), GFP_KERNEL);
413 if (!tx_ring->tx_skbuff_dma)
414 goto dmamem_err;
415
416 tx_ring->tx_skbuff = devm_kcalloc(dev, tx_rsize,
417 sizeof(struct sk_buff *), GFP_KERNEL);
418
419 if (!tx_ring->tx_skbuff)
420 goto dmamem_err;
421
422 /* assign queue number */
423 tx_ring->queue_no = queue_no;
424
Joe Perchesdbedd442015-03-06 20:49:12 -0800425 /* initialise counters */
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700426 tx_ring->dirty_tx = 0;
427 tx_ring->cur_tx = 0;
428
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700429 return 0;
430
431dmamem_err:
432 dma_free_coherent(dev, tx_rsize * sizeof(struct sxgbe_tx_norm_desc),
433 tx_ring->dma_tx, tx_ring->dma_tx_phy);
434 return -ENOMEM;
435}
436
437/**
438 * free_rx_ring - free the RX descriptor ring
439 * @dev: net device structure
Masahiro Yamada6e7c2b42017-05-08 15:57:53 -0700440 * @rx_ring: ring to be initialised
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700441 * @rx_rsize: ring size
442 * Description: this function initializes the DMA RX descriptor
443 */
Jingoo Han85da1012014-04-17 19:13:53 +0900444static void free_rx_ring(struct device *dev, struct sxgbe_rx_queue *rx_ring,
445 int rx_rsize)
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700446{
447 dma_free_coherent(dev, rx_rsize * sizeof(struct sxgbe_rx_norm_desc),
448 rx_ring->dma_rx, rx_ring->dma_rx_phy);
449 kfree(rx_ring->rx_skbuff_dma);
450 kfree(rx_ring->rx_skbuff);
451}
452
453/**
454 * init_rx_ring - init the RX descriptor ring
455 * @dev: net device structure
Masahiro Yamada6e7c2b42017-05-08 15:57:53 -0700456 * @rx_ring: ring to be initialised
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700457 * @rx_rsize: ring size
458 * Description: this function initializes the DMA RX descriptor
459 */
460static int init_rx_ring(struct net_device *dev, u8 queue_no,
461 struct sxgbe_rx_queue *rx_ring, int rx_rsize)
462{
463 struct sxgbe_priv_data *priv = netdev_priv(dev);
464 int desc_index;
465 unsigned int bfsize = 0;
466 unsigned int ret = 0;
467
468 /* Set the max buffer size according to the MTU. */
469 bfsize = ALIGN(dev->mtu + ETH_HLEN + ETH_FCS_LEN + NET_IP_ALIGN, 8);
470
471 netif_dbg(priv, probe, dev, "%s: bfsize %d\n", __func__, bfsize);
472
473 /* RX ring is not allcoated */
474 if (rx_ring == NULL) {
475 netdev_err(dev, "No memory for RX queue\n");
Dan Carpenter37c85c32015-02-05 11:00:42 +0300476 return -ENOMEM;
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700477 }
478
479 /* assign queue number */
480 rx_ring->queue_no = queue_no;
481
482 /* allocate memory for RX descriptors */
483 rx_ring->dma_rx = dma_zalloc_coherent(priv->device,
484 rx_rsize * sizeof(struct sxgbe_rx_norm_desc),
485 &rx_ring->dma_rx_phy, GFP_KERNEL);
486
487 if (rx_ring->dma_rx == NULL)
Dan Carpenter37c85c32015-02-05 11:00:42 +0300488 return -ENOMEM;
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700489
490 /* allocate memory for RX skbuff array */
491 rx_ring->rx_skbuff_dma = kmalloc_array(rx_rsize,
492 sizeof(dma_addr_t), GFP_KERNEL);
Byungho Anf7d85552015-01-15 10:43:11 +0900493 if (!rx_ring->rx_skbuff_dma) {
Dan Carpenter37c85c32015-02-05 11:00:42 +0300494 ret = -ENOMEM;
495 goto err_free_dma_rx;
Byungho Anf7d85552015-01-15 10:43:11 +0900496 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700497
498 rx_ring->rx_skbuff = kmalloc_array(rx_rsize,
499 sizeof(struct sk_buff *), GFP_KERNEL);
Byungho Anf7d85552015-01-15 10:43:11 +0900500 if (!rx_ring->rx_skbuff) {
Dan Carpenter37c85c32015-02-05 11:00:42 +0300501 ret = -ENOMEM;
502 goto err_free_skbuff_dma;
Byungho Anf7d85552015-01-15 10:43:11 +0900503 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700504
505 /* initialise the buffers */
506 for (desc_index = 0; desc_index < rx_rsize; desc_index++) {
507 struct sxgbe_rx_norm_desc *p;
508 p = rx_ring->dma_rx + desc_index;
509 ret = sxgbe_init_rx_buffers(dev, p, desc_index,
510 bfsize, rx_ring);
511 if (ret)
Dan Carpenter37c85c32015-02-05 11:00:42 +0300512 goto err_free_rx_buffers;
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700513 }
514
Joe Perchesdbedd442015-03-06 20:49:12 -0800515 /* initialise counters */
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700516 rx_ring->cur_rx = 0;
517 rx_ring->dirty_rx = (unsigned int)(desc_index - rx_rsize);
518 priv->dma_buf_sz = bfsize;
519
520 return 0;
521
Dan Carpenter37c85c32015-02-05 11:00:42 +0300522err_free_rx_buffers:
523 while (--desc_index >= 0) {
524 struct sxgbe_rx_norm_desc *p;
525
526 p = rx_ring->dma_rx + desc_index;
527 sxgbe_free_rx_buffers(dev, p, desc_index, bfsize, rx_ring);
528 }
529 kfree(rx_ring->rx_skbuff);
530err_free_skbuff_dma:
531 kfree(rx_ring->rx_skbuff_dma);
532err_free_dma_rx:
533 dma_free_coherent(priv->device,
534 rx_rsize * sizeof(struct sxgbe_rx_norm_desc),
535 rx_ring->dma_rx, rx_ring->dma_rx_phy);
536
537 return ret;
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700538}
539/**
540 * free_tx_ring - free the TX descriptor ring
541 * @dev: net device structure
Masahiro Yamada6e7c2b42017-05-08 15:57:53 -0700542 * @tx_ring: ring to be initialised
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700543 * @tx_rsize: ring size
544 * Description: this function initializes the DMA TX descriptor
545 */
Jingoo Han85da1012014-04-17 19:13:53 +0900546static void free_tx_ring(struct device *dev, struct sxgbe_tx_queue *tx_ring,
547 int tx_rsize)
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700548{
549 dma_free_coherent(dev, tx_rsize * sizeof(struct sxgbe_tx_norm_desc),
550 tx_ring->dma_tx, tx_ring->dma_tx_phy);
551}
552
553/**
554 * init_dma_desc_rings - init the RX/TX descriptor rings
555 * @dev: net device structure
556 * Description: this function initializes the DMA RX/TX descriptors
557 * and allocates the socket buffers. It suppors the chained and ring
558 * modes.
559 */
560static int init_dma_desc_rings(struct net_device *netd)
561{
562 int queue_num, ret;
563 struct sxgbe_priv_data *priv = netdev_priv(netd);
564 int tx_rsize = priv->dma_tx_size;
565 int rx_rsize = priv->dma_rx_size;
566
567 /* Allocate memory for queue structures and TX descs */
568 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
569 ret = init_tx_ring(priv->device, queue_num,
570 priv->txq[queue_num], tx_rsize);
571 if (ret) {
572 dev_err(&netd->dev, "TX DMA ring allocation failed!\n");
573 goto txalloc_err;
574 }
575
576 /* save private pointer in each ring this
577 * pointer is needed during cleaing TX queue
578 */
579 priv->txq[queue_num]->priv_ptr = priv;
580 }
581
582 /* Allocate memory for queue structures and RX descs */
583 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
584 ret = init_rx_ring(netd, queue_num,
585 priv->rxq[queue_num], rx_rsize);
586 if (ret) {
587 netdev_err(netd, "RX DMA ring allocation failed!!\n");
588 goto rxalloc_err;
589 }
590
591 /* save private pointer in each ring this
592 * pointer is needed during cleaing TX queue
593 */
594 priv->rxq[queue_num]->priv_ptr = priv;
595 }
596
597 sxgbe_clear_descriptors(priv);
598
599 return 0;
600
601txalloc_err:
602 while (queue_num--)
603 free_tx_ring(priv->device, priv->txq[queue_num], tx_rsize);
604 return ret;
605
606rxalloc_err:
607 while (queue_num--)
608 free_rx_ring(priv->device, priv->rxq[queue_num], rx_rsize);
609 return ret;
610}
611
612static void tx_free_ring_skbufs(struct sxgbe_tx_queue *txqueue)
613{
614 int dma_desc;
615 struct sxgbe_priv_data *priv = txqueue->priv_ptr;
616 int tx_rsize = priv->dma_tx_size;
617
618 for (dma_desc = 0; dma_desc < tx_rsize; dma_desc++) {
619 struct sxgbe_tx_norm_desc *tdesc = txqueue->dma_tx + dma_desc;
620
621 if (txqueue->tx_skbuff_dma[dma_desc])
622 dma_unmap_single(priv->device,
623 txqueue->tx_skbuff_dma[dma_desc],
624 priv->hw->desc->get_tx_len(tdesc),
625 DMA_TO_DEVICE);
626
627 dev_kfree_skb_any(txqueue->tx_skbuff[dma_desc]);
628 txqueue->tx_skbuff[dma_desc] = NULL;
629 txqueue->tx_skbuff_dma[dma_desc] = 0;
630 }
631}
632
633
634static void dma_free_tx_skbufs(struct sxgbe_priv_data *priv)
635{
636 int queue_num;
637
638 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
639 struct sxgbe_tx_queue *tqueue = priv->txq[queue_num];
640 tx_free_ring_skbufs(tqueue);
641 }
642}
643
644static void free_dma_desc_resources(struct sxgbe_priv_data *priv)
645{
646 int queue_num;
647 int tx_rsize = priv->dma_tx_size;
648 int rx_rsize = priv->dma_rx_size;
649
650 /* Release the DMA TX buffers */
651 dma_free_tx_skbufs(priv);
652
653 /* Release the TX ring memory also */
654 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
655 free_tx_ring(priv->device, priv->txq[queue_num], tx_rsize);
656 }
657
658 /* Release the RX ring memory also */
659 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
660 free_rx_ring(priv->device, priv->rxq[queue_num], rx_rsize);
661 }
662}
663
664static int txring_mem_alloc(struct sxgbe_priv_data *priv)
665{
666 int queue_num;
667
668 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
669 priv->txq[queue_num] = devm_kmalloc(priv->device,
670 sizeof(struct sxgbe_tx_queue), GFP_KERNEL);
671 if (!priv->txq[queue_num])
672 return -ENOMEM;
673 }
674
675 return 0;
676}
677
678static int rxring_mem_alloc(struct sxgbe_priv_data *priv)
679{
680 int queue_num;
681
682 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
683 priv->rxq[queue_num] = devm_kmalloc(priv->device,
684 sizeof(struct sxgbe_rx_queue), GFP_KERNEL);
685 if (!priv->rxq[queue_num])
686 return -ENOMEM;
687 }
688
689 return 0;
690}
691
692/**
693 * sxgbe_mtl_operation_mode - HW MTL operation mode
694 * @priv: driver private structure
695 * Description: it sets the MTL operation mode: tx/rx MTL thresholds
696 * or Store-And-Forward capability.
697 */
698static void sxgbe_mtl_operation_mode(struct sxgbe_priv_data *priv)
699{
700 int queue_num;
701
702 /* TX/RX threshold control */
703 if (likely(priv->plat->force_sf_dma_mode)) {
704 /* set TC mode for TX QUEUES */
705 SXGBE_FOR_EACH_QUEUE(priv->hw_cap.tx_mtl_queues, queue_num)
706 priv->hw->mtl->set_tx_mtl_mode(priv->ioaddr, queue_num,
707 SXGBE_MTL_SFMODE);
708 priv->tx_tc = SXGBE_MTL_SFMODE;
709
710 /* set TC mode for RX QUEUES */
711 SXGBE_FOR_EACH_QUEUE(priv->hw_cap.rx_mtl_queues, queue_num)
712 priv->hw->mtl->set_rx_mtl_mode(priv->ioaddr, queue_num,
713 SXGBE_MTL_SFMODE);
714 priv->rx_tc = SXGBE_MTL_SFMODE;
715 } else if (unlikely(priv->plat->force_thresh_dma_mode)) {
716 /* set TC mode for TX QUEUES */
717 SXGBE_FOR_EACH_QUEUE(priv->hw_cap.tx_mtl_queues, queue_num)
718 priv->hw->mtl->set_tx_mtl_mode(priv->ioaddr, queue_num,
719 priv->tx_tc);
720 /* set TC mode for RX QUEUES */
721 SXGBE_FOR_EACH_QUEUE(priv->hw_cap.rx_mtl_queues, queue_num)
722 priv->hw->mtl->set_rx_mtl_mode(priv->ioaddr, queue_num,
723 priv->rx_tc);
724 } else {
725 pr_err("ERROR: %s: Invalid TX threshold mode\n", __func__);
726 }
727}
728
729/**
730 * sxgbe_tx_queue_clean:
731 * @priv: driver private structure
732 * Description: it reclaims resources after transmission completes.
733 */
734static void sxgbe_tx_queue_clean(struct sxgbe_tx_queue *tqueue)
735{
736 struct sxgbe_priv_data *priv = tqueue->priv_ptr;
737 unsigned int tx_rsize = priv->dma_tx_size;
738 struct netdev_queue *dev_txq;
739 u8 queue_no = tqueue->queue_no;
740
741 dev_txq = netdev_get_tx_queue(priv->dev, queue_no);
742
Lino Sanfilippo980f1402016-12-09 00:55:42 +0100743 __netif_tx_lock(dev_txq, smp_processor_id());
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700744
745 priv->xstats.tx_clean++;
746 while (tqueue->dirty_tx != tqueue->cur_tx) {
747 unsigned int entry = tqueue->dirty_tx % tx_rsize;
748 struct sk_buff *skb = tqueue->tx_skbuff[entry];
749 struct sxgbe_tx_norm_desc *p;
750
751 p = tqueue->dma_tx + entry;
752
753 /* Check if the descriptor is owned by the DMA. */
754 if (priv->hw->desc->get_tx_owner(p))
755 break;
756
757 if (netif_msg_tx_done(priv))
758 pr_debug("%s: curr %d, dirty %d\n",
759 __func__, tqueue->cur_tx, tqueue->dirty_tx);
760
761 if (likely(tqueue->tx_skbuff_dma[entry])) {
762 dma_unmap_single(priv->device,
763 tqueue->tx_skbuff_dma[entry],
764 priv->hw->desc->get_tx_len(p),
765 DMA_TO_DEVICE);
766 tqueue->tx_skbuff_dma[entry] = 0;
767 }
768
769 if (likely(skb)) {
770 dev_kfree_skb(skb);
771 tqueue->tx_skbuff[entry] = NULL;
772 }
773
774 priv->hw->desc->release_tx_desc(p);
775
776 tqueue->dirty_tx++;
777 }
778
779 /* wake up queue */
780 if (unlikely(netif_tx_queue_stopped(dev_txq) &&
Lino Sanfilippo980f1402016-12-09 00:55:42 +0100781 sxgbe_tx_avail(tqueue, tx_rsize) > SXGBE_TX_THRESH(priv))) {
782 if (netif_msg_tx_done(priv))
783 pr_debug("%s: restart transmit\n", __func__);
784 netif_tx_wake_queue(dev_txq);
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700785 }
786
Lino Sanfilippo980f1402016-12-09 00:55:42 +0100787 __netif_tx_unlock(dev_txq);
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700788}
789
790/**
791 * sxgbe_tx_clean:
792 * @priv: driver private structure
793 * Description: it reclaims resources after transmission completes.
794 */
Girish K Sacc18c12014-03-25 12:10:57 -0700795static void sxgbe_tx_all_clean(struct sxgbe_priv_data * const priv)
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700796{
797 u8 queue_num;
798
799 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
800 struct sxgbe_tx_queue *tqueue = priv->txq[queue_num];
801
802 sxgbe_tx_queue_clean(tqueue);
803 }
Girish K Sacc18c12014-03-25 12:10:57 -0700804
805 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
806 sxgbe_enable_eee_mode(priv);
807 mod_timer(&priv->eee_ctrl_timer, SXGBE_LPI_TIMER(eee_timer));
808 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700809}
810
811/**
812 * sxgbe_restart_tx_queue: irq tx error mng function
813 * @priv: driver private structure
814 * Description: it cleans the descriptors and restarts the transmission
815 * in case of errors.
816 */
817static void sxgbe_restart_tx_queue(struct sxgbe_priv_data *priv, int queue_num)
818{
819 struct sxgbe_tx_queue *tx_ring = priv->txq[queue_num];
820 struct netdev_queue *dev_txq = netdev_get_tx_queue(priv->dev,
821 queue_num);
822
823 /* stop the queue */
824 netif_tx_stop_queue(dev_txq);
825
826 /* stop the tx dma */
827 priv->hw->dma->stop_tx_queue(priv->ioaddr, queue_num);
828
829 /* free the skbuffs of the ring */
830 tx_free_ring_skbufs(tx_ring);
831
Joe Perchesdbedd442015-03-06 20:49:12 -0800832 /* initialise counters */
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700833 tx_ring->cur_tx = 0;
834 tx_ring->dirty_tx = 0;
835
836 /* start the tx dma */
837 priv->hw->dma->start_tx_queue(priv->ioaddr, queue_num);
838
839 priv->dev->stats.tx_errors++;
840
841 /* wakeup the queue */
842 netif_tx_wake_queue(dev_txq);
843}
844
845/**
846 * sxgbe_reset_all_tx_queues: irq tx error mng function
847 * @priv: driver private structure
848 * Description: it cleans all the descriptors and
849 * restarts the transmission on all queues in case of errors.
850 */
851static void sxgbe_reset_all_tx_queues(struct sxgbe_priv_data *priv)
852{
853 int queue_num;
854
855 /* On TX timeout of net device, resetting of all queues
856 * may not be proper way, revisit this later if needed
857 */
858 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num)
859 sxgbe_restart_tx_queue(priv, queue_num);
860}
861
862/**
863 * sxgbe_get_hw_features: get XMAC capabilities from the HW cap. register.
864 * @priv: driver private structure
865 * Description:
866 * new GMAC chip generations have a new register to indicate the
867 * presence of the optional feature/functions.
868 * This can be also used to override the value passed through the
869 * platform and necessary for old MAC10/100 and GMAC chips.
870 */
871static int sxgbe_get_hw_features(struct sxgbe_priv_data * const priv)
872{
873 int rval = 0;
874 struct sxgbe_hw_features *features = &priv->hw_cap;
875
876 /* Read First Capability Register CAP[0] */
877 rval = priv->hw->mac->get_hw_feature(priv->ioaddr, 0);
878 if (rval) {
879 features->pmt_remote_wake_up =
880 SXGBE_HW_FEAT_PMT_TEMOTE_WOP(rval);
881 features->pmt_magic_frame = SXGBE_HW_FEAT_PMT_MAGIC_PKT(rval);
882 features->atime_stamp = SXGBE_HW_FEAT_IEEE1500_2008(rval);
883 features->tx_csum_offload =
884 SXGBE_HW_FEAT_TX_CSUM_OFFLOAD(rval);
885 features->rx_csum_offload =
886 SXGBE_HW_FEAT_RX_CSUM_OFFLOAD(rval);
887 features->multi_macaddr = SXGBE_HW_FEAT_MACADDR_COUNT(rval);
888 features->tstamp_srcselect = SXGBE_HW_FEAT_TSTMAP_SRC(rval);
889 features->sa_vlan_insert = SXGBE_HW_FEAT_SRCADDR_VLAN(rval);
Girish K Sacc18c12014-03-25 12:10:57 -0700890 features->eee = SXGBE_HW_FEAT_EEE(rval);
Siva Reddy1edb9ca2014-03-25 12:10:54 -0700891 }
892
893 /* Read First Capability Register CAP[1] */
894 rval = priv->hw->mac->get_hw_feature(priv->ioaddr, 1);
895 if (rval) {
896 features->rxfifo_size = SXGBE_HW_FEAT_RX_FIFO_SIZE(rval);
897 features->txfifo_size = SXGBE_HW_FEAT_TX_FIFO_SIZE(rval);
898 features->atstmap_hword = SXGBE_HW_FEAT_TX_FIFO_SIZE(rval);
899 features->dcb_enable = SXGBE_HW_FEAT_DCB(rval);
900 features->splithead_enable = SXGBE_HW_FEAT_SPLIT_HDR(rval);
901 features->tcpseg_offload = SXGBE_HW_FEAT_TSO(rval);
902 features->debug_mem = SXGBE_HW_FEAT_DEBUG_MEM_IFACE(rval);
903 features->rss_enable = SXGBE_HW_FEAT_RSS(rval);
904 features->hash_tsize = SXGBE_HW_FEAT_HASH_TABLE_SIZE(rval);
905 features->l3l4_filer_size = SXGBE_HW_FEAT_L3L4_FILTER_NUM(rval);
906 }
907
908 /* Read First Capability Register CAP[2] */
909 rval = priv->hw->mac->get_hw_feature(priv->ioaddr, 2);
910 if (rval) {
911 features->rx_mtl_queues = SXGBE_HW_FEAT_RX_MTL_QUEUES(rval);
912 features->tx_mtl_queues = SXGBE_HW_FEAT_TX_MTL_QUEUES(rval);
913 features->rx_dma_channels = SXGBE_HW_FEAT_RX_DMA_CHANNELS(rval);
914 features->tx_dma_channels = SXGBE_HW_FEAT_TX_DMA_CHANNELS(rval);
915 features->pps_output_count = SXGBE_HW_FEAT_PPS_OUTPUTS(rval);
916 features->aux_input_count = SXGBE_HW_FEAT_AUX_SNAPSHOTS(rval);
917 }
918
919 return rval;
920}
921
922/**
923 * sxgbe_check_ether_addr: check if the MAC addr is valid
924 * @priv: driver private structure
925 * Description:
926 * it is to verify if the MAC address is valid, in case of failures it
927 * generates a random MAC address
928 */
929static void sxgbe_check_ether_addr(struct sxgbe_priv_data *priv)
930{
931 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
932 priv->hw->mac->get_umac_addr((void __iomem *)
933 priv->ioaddr,
934 priv->dev->dev_addr, 0);
935 if (!is_valid_ether_addr(priv->dev->dev_addr))
936 eth_hw_addr_random(priv->dev);
937 }
938 dev_info(priv->device, "device MAC address %pM\n",
939 priv->dev->dev_addr);
940}
941
942/**
943 * sxgbe_init_dma_engine: DMA init.
944 * @priv: driver private structure
945 * Description:
946 * It inits the DMA invoking the specific SXGBE callback.
947 * Some DMA parameters can be passed from the platform;
948 * in case of these are not passed a default is kept for the MAC or GMAC.
949 */
950static int sxgbe_init_dma_engine(struct sxgbe_priv_data *priv)
951{
952 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, burst_map = 0;
953 int queue_num;
954
955 if (priv->plat->dma_cfg) {
956 pbl = priv->plat->dma_cfg->pbl;
957 fixed_burst = priv->plat->dma_cfg->fixed_burst;
958 burst_map = priv->plat->dma_cfg->burst_map;
959 }
960
961 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num)
962 priv->hw->dma->cha_init(priv->ioaddr, queue_num,
963 fixed_burst, pbl,
964 (priv->txq[queue_num])->dma_tx_phy,
965 (priv->rxq[queue_num])->dma_rx_phy,
966 priv->dma_tx_size, priv->dma_rx_size);
967
968 return priv->hw->dma->init(priv->ioaddr, fixed_burst, burst_map);
969}
970
971/**
972 * sxgbe_init_mtl_engine: MTL init.
973 * @priv: driver private structure
974 * Description:
975 * It inits the MTL invoking the specific SXGBE callback.
976 */
977static void sxgbe_init_mtl_engine(struct sxgbe_priv_data *priv)
978{
979 int queue_num;
980
981 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
982 priv->hw->mtl->mtl_set_txfifosize(priv->ioaddr, queue_num,
983 priv->hw_cap.tx_mtl_qsize);
984 priv->hw->mtl->mtl_enable_txqueue(priv->ioaddr, queue_num);
985 }
986}
987
988/**
989 * sxgbe_disable_mtl_engine: MTL disable.
990 * @priv: driver private structure
991 * Description:
992 * It disables the MTL queues by invoking the specific SXGBE callback.
993 */
994static void sxgbe_disable_mtl_engine(struct sxgbe_priv_data *priv)
995{
996 int queue_num;
997
998 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num)
999 priv->hw->mtl->mtl_disable_txqueue(priv->ioaddr, queue_num);
1000}
1001
1002
1003/**
1004 * sxgbe_tx_timer: mitigation sw timer for tx.
1005 * @data: data pointer
1006 * Description:
1007 * This is the timer handler to directly invoke the sxgbe_tx_clean.
1008 */
1009static void sxgbe_tx_timer(unsigned long data)
1010{
1011 struct sxgbe_tx_queue *p = (struct sxgbe_tx_queue *)data;
1012 sxgbe_tx_queue_clean(p);
1013}
1014
1015/**
1016 * sxgbe_init_tx_coalesce: init tx mitigation options.
1017 * @priv: driver private structure
1018 * Description:
1019 * This inits the transmit coalesce parameters: i.e. timer rate,
1020 * timer handler and default threshold used for enabling the
1021 * interrupt on completion bit.
1022 */
1023static void sxgbe_tx_init_coalesce(struct sxgbe_priv_data *priv)
1024{
1025 u8 queue_num;
1026
1027 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
1028 struct sxgbe_tx_queue *p = priv->txq[queue_num];
1029 p->tx_coal_frames = SXGBE_TX_FRAMES;
1030 p->tx_coal_timer = SXGBE_COAL_TX_TIMER;
Julia Lawall12141332014-12-26 15:35:46 +01001031 setup_timer(&p->txtimer, sxgbe_tx_timer,
1032 (unsigned long)&priv->txq[queue_num]);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001033 p->txtimer.expires = SXGBE_COAL_TIMER(p->tx_coal_timer);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001034 add_timer(&p->txtimer);
1035 }
1036}
1037
1038static void sxgbe_tx_del_timer(struct sxgbe_priv_data *priv)
1039{
1040 u8 queue_num;
1041
1042 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
1043 struct sxgbe_tx_queue *p = priv->txq[queue_num];
1044 del_timer_sync(&p->txtimer);
1045 }
1046}
1047
1048/**
1049 * sxgbe_open - open entry point of the driver
1050 * @dev : pointer to the device structure.
1051 * Description:
1052 * This function is the open entry point of the driver.
1053 * Return value:
1054 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1055 * file on failure.
1056 */
1057static int sxgbe_open(struct net_device *dev)
1058{
1059 struct sxgbe_priv_data *priv = netdev_priv(dev);
1060 int ret, queue_num;
1061
1062 clk_prepare_enable(priv->sxgbe_clk);
1063
1064 sxgbe_check_ether_addr(priv);
1065
1066 /* Init the phy */
1067 ret = sxgbe_init_phy(dev);
1068 if (ret) {
1069 netdev_err(dev, "%s: Cannot attach to PHY (error: %d)\n",
1070 __func__, ret);
1071 goto phy_error;
1072 }
1073
1074 /* Create and initialize the TX/RX descriptors chains. */
1075 priv->dma_tx_size = SXGBE_ALIGN(DMA_TX_SIZE);
1076 priv->dma_rx_size = SXGBE_ALIGN(DMA_RX_SIZE);
1077 priv->dma_buf_sz = SXGBE_ALIGN(DMA_BUFFER_SIZE);
1078 priv->tx_tc = TC_DEFAULT;
1079 priv->rx_tc = TC_DEFAULT;
1080 init_dma_desc_rings(dev);
1081
1082 /* DMA initialization and SW reset */
1083 ret = sxgbe_init_dma_engine(priv);
1084 if (ret < 0) {
1085 netdev_err(dev, "%s: DMA initialization failed\n", __func__);
1086 goto init_error;
1087 }
1088
1089 /* MTL initialization */
1090 sxgbe_init_mtl_engine(priv);
1091
1092 /* Copy the MAC addr into the HW */
1093 priv->hw->mac->set_umac_addr(priv->ioaddr, dev->dev_addr, 0);
1094
1095 /* Initialize the MAC Core */
1096 priv->hw->mac->core_init(priv->ioaddr);
Byungho An325b94f2014-04-29 13:15:17 +09001097 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
1098 priv->hw->mac->enable_rxqueue(priv->ioaddr, queue_num);
1099 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001100
1101 /* Request the IRQ lines */
1102 ret = devm_request_irq(priv->device, priv->irq, sxgbe_common_interrupt,
1103 IRQF_SHARED, dev->name, dev);
1104 if (unlikely(ret < 0)) {
1105 netdev_err(dev, "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1106 __func__, priv->irq, ret);
1107 goto init_error;
1108 }
1109
Girish K Sacc18c12014-03-25 12:10:57 -07001110 /* If the LPI irq is different from the mac irq
1111 * register a dedicated handler
1112 */
1113 if (priv->lpi_irq != dev->irq) {
1114 ret = devm_request_irq(priv->device, priv->lpi_irq,
1115 sxgbe_common_interrupt,
1116 IRQF_SHARED, dev->name, dev);
1117 if (unlikely(ret < 0)) {
1118 netdev_err(dev, "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1119 __func__, priv->lpi_irq, ret);
1120 goto init_error;
1121 }
1122 }
1123
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001124 /* Request TX DMA irq lines */
1125 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
1126 ret = devm_request_irq(priv->device,
1127 (priv->txq[queue_num])->irq_no,
1128 sxgbe_tx_interrupt, 0,
1129 dev->name, priv->txq[queue_num]);
1130 if (unlikely(ret < 0)) {
1131 netdev_err(dev, "%s: ERROR: allocating TX IRQ %d (error: %d)\n",
1132 __func__, priv->irq, ret);
1133 goto init_error;
1134 }
1135 }
1136
1137 /* Request RX DMA irq lines */
1138 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
1139 ret = devm_request_irq(priv->device,
1140 (priv->rxq[queue_num])->irq_no,
1141 sxgbe_rx_interrupt, 0,
1142 dev->name, priv->rxq[queue_num]);
1143 if (unlikely(ret < 0)) {
1144 netdev_err(dev, "%s: ERROR: allocating TX IRQ %d (error: %d)\n",
1145 __func__, priv->irq, ret);
1146 goto init_error;
1147 }
1148 }
1149
1150 /* Enable the MAC Rx/Tx */
1151 priv->hw->mac->enable_tx(priv->ioaddr, true);
1152 priv->hw->mac->enable_rx(priv->ioaddr, true);
1153
1154 /* Set the HW DMA mode and the COE */
1155 sxgbe_mtl_operation_mode(priv);
1156
1157 /* Extra statistics */
1158 memset(&priv->xstats, 0, sizeof(struct sxgbe_extra_stats));
1159
1160 priv->xstats.tx_threshold = priv->tx_tc;
1161 priv->xstats.rx_threshold = priv->rx_tc;
1162
1163 /* Start the ball rolling... */
1164 netdev_dbg(dev, "DMA RX/TX processes started...\n");
1165 priv->hw->dma->start_tx(priv->ioaddr, SXGBE_TX_QUEUES);
1166 priv->hw->dma->start_rx(priv->ioaddr, SXGBE_RX_QUEUES);
1167
Philippe Reynes2ebc4402016-06-25 22:05:26 +02001168 if (dev->phydev)
1169 phy_start(dev->phydev);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001170
Joe Perchesdbedd442015-03-06 20:49:12 -08001171 /* initialise TX coalesce parameters */
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001172 sxgbe_tx_init_coalesce(priv);
1173
1174 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1175 priv->rx_riwt = SXGBE_MAX_DMA_RIWT;
1176 priv->hw->dma->rx_watchdog(priv->ioaddr, SXGBE_MAX_DMA_RIWT);
1177 }
1178
Girish K Sacc18c12014-03-25 12:10:57 -07001179 priv->tx_lpi_timer = SXGBE_DEFAULT_LPI_TIMER;
1180 priv->eee_enabled = sxgbe_eee_init(priv);
1181
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001182 napi_enable(&priv->napi);
1183 netif_start_queue(dev);
1184
1185 return 0;
1186
1187init_error:
1188 free_dma_desc_resources(priv);
Philippe Reynes2ebc4402016-06-25 22:05:26 +02001189 if (dev->phydev)
1190 phy_disconnect(dev->phydev);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001191phy_error:
1192 clk_disable_unprepare(priv->sxgbe_clk);
1193
1194 return ret;
1195}
1196
1197/**
1198 * sxgbe_release - close entry point of the driver
1199 * @dev : device pointer.
1200 * Description:
1201 * This is the stop entry point of the driver.
1202 */
1203static int sxgbe_release(struct net_device *dev)
1204{
1205 struct sxgbe_priv_data *priv = netdev_priv(dev);
1206
Girish K Sacc18c12014-03-25 12:10:57 -07001207 if (priv->eee_enabled)
1208 del_timer_sync(&priv->eee_ctrl_timer);
1209
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001210 /* Stop and disconnect the PHY */
Philippe Reynes2ebc4402016-06-25 22:05:26 +02001211 if (dev->phydev) {
1212 phy_stop(dev->phydev);
1213 phy_disconnect(dev->phydev);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001214 }
1215
1216 netif_tx_stop_all_queues(dev);
1217
1218 napi_disable(&priv->napi);
1219
1220 /* delete TX timers */
1221 sxgbe_tx_del_timer(priv);
1222
1223 /* Stop TX/RX DMA and clear the descriptors */
1224 priv->hw->dma->stop_tx(priv->ioaddr, SXGBE_TX_QUEUES);
1225 priv->hw->dma->stop_rx(priv->ioaddr, SXGBE_RX_QUEUES);
1226
1227 /* disable MTL queue */
1228 sxgbe_disable_mtl_engine(priv);
1229
1230 /* Release and free the Rx/Tx resources */
1231 free_dma_desc_resources(priv);
1232
1233 /* Disable the MAC Rx/Tx */
1234 priv->hw->mac->enable_tx(priv->ioaddr, false);
1235 priv->hw->mac->enable_rx(priv->ioaddr, false);
1236
1237 clk_disable_unprepare(priv->sxgbe_clk);
1238
1239 return 0;
1240}
Vipul Pandya10511252014-03-25 12:10:57 -07001241/* Prepare first Tx descriptor for doing TSO operation */
Jingoo Han85da1012014-04-17 19:13:53 +09001242static void sxgbe_tso_prepare(struct sxgbe_priv_data *priv,
1243 struct sxgbe_tx_norm_desc *first_desc,
1244 struct sk_buff *skb)
Vipul Pandya10511252014-03-25 12:10:57 -07001245{
1246 unsigned int total_hdr_len, tcp_hdr_len;
1247
1248 /* Write first Tx descriptor with appropriate value */
1249 tcp_hdr_len = tcp_hdrlen(skb);
1250 total_hdr_len = skb_transport_offset(skb) + tcp_hdr_len;
1251
1252 first_desc->tdes01 = dma_map_single(priv->device, skb->data,
1253 total_hdr_len, DMA_TO_DEVICE);
1254 if (dma_mapping_error(priv->device, first_desc->tdes01))
1255 pr_err("%s: TX dma mapping failed!!\n", __func__);
1256
1257 first_desc->tdes23.tx_rd_des23.first_desc = 1;
1258 priv->hw->desc->tx_desc_enable_tse(first_desc, 1, total_hdr_len,
1259 tcp_hdr_len,
1260 skb->len - total_hdr_len);
1261}
1262
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001263/**
1264 * sxgbe_xmit: Tx entry point of the driver
1265 * @skb : the socket buffer
1266 * @dev : device pointer
1267 * Description : this is the tx entry point of the driver.
1268 * It programs the chain or the ring and supports oversized frames
1269 * and SG feature.
1270 */
1271static netdev_tx_t sxgbe_xmit(struct sk_buff *skb, struct net_device *dev)
1272{
1273 unsigned int entry, frag_num;
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001274 int cksum_flag = 0;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001275 struct netdev_queue *dev_txq;
1276 unsigned txq_index = skb_get_queue_mapping(skb);
1277 struct sxgbe_priv_data *priv = netdev_priv(dev);
1278 unsigned int tx_rsize = priv->dma_tx_size;
1279 struct sxgbe_tx_queue *tqueue = priv->txq[txq_index];
1280 struct sxgbe_tx_norm_desc *tx_desc, *first_desc;
Vipul Pandya10511252014-03-25 12:10:57 -07001281 struct sxgbe_tx_ctxt_desc *ctxt_desc = NULL;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001282 int nr_frags = skb_shinfo(skb)->nr_frags;
1283 int no_pagedlen = skb_headlen(skb);
1284 int is_jumbo = 0;
Vipul Pandya10511252014-03-25 12:10:57 -07001285 u16 cur_mss = skb_shinfo(skb)->gso_size;
1286 u32 ctxt_desc_req = 0;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001287
1288 /* get the TX queue handle */
1289 dev_txq = netdev_get_tx_queue(dev, txq_index);
1290
Vipul Pandya10511252014-03-25 12:10:57 -07001291 if (unlikely(skb_is_gso(skb) && tqueue->prev_mss != cur_mss))
1292 ctxt_desc_req = 1;
1293
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001294 if (unlikely(skb_vlan_tag_present(skb) ||
Vipul Pandya10511252014-03-25 12:10:57 -07001295 ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1296 tqueue->hwts_tx_en)))
1297 ctxt_desc_req = 1;
1298
Girish K Sacc18c12014-03-25 12:10:57 -07001299 if (priv->tx_path_in_lpi_mode)
1300 sxgbe_disable_eee_mode(priv);
1301
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001302 if (unlikely(sxgbe_tx_avail(tqueue, tx_rsize) < nr_frags + 1)) {
1303 if (!netif_tx_queue_stopped(dev_txq)) {
1304 netif_tx_stop_queue(dev_txq);
1305 netdev_err(dev, "%s: Tx Ring is full when %d queue is awake\n",
1306 __func__, txq_index);
1307 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001308 return NETDEV_TX_BUSY;
1309 }
1310
1311 entry = tqueue->cur_tx % tx_rsize;
1312 tx_desc = tqueue->dma_tx + entry;
1313
1314 first_desc = tx_desc;
Vipul Pandya10511252014-03-25 12:10:57 -07001315 if (ctxt_desc_req)
1316 ctxt_desc = (struct sxgbe_tx_ctxt_desc *)first_desc;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001317
1318 /* save the skb address */
1319 tqueue->tx_skbuff[entry] = skb;
1320
1321 if (!is_jumbo) {
Vipul Pandya10511252014-03-25 12:10:57 -07001322 if (likely(skb_is_gso(skb))) {
1323 /* TSO support */
1324 if (unlikely(tqueue->prev_mss != cur_mss)) {
1325 priv->hw->desc->tx_ctxt_desc_set_mss(
1326 ctxt_desc, cur_mss);
1327 priv->hw->desc->tx_ctxt_desc_set_tcmssv(
1328 ctxt_desc);
1329 priv->hw->desc->tx_ctxt_desc_reset_ostc(
1330 ctxt_desc);
1331 priv->hw->desc->tx_ctxt_desc_set_ctxt(
1332 ctxt_desc);
1333 priv->hw->desc->tx_ctxt_desc_set_owner(
1334 ctxt_desc);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001335
Vipul Pandya10511252014-03-25 12:10:57 -07001336 entry = (++tqueue->cur_tx) % tx_rsize;
1337 first_desc = tqueue->dma_tx + entry;
1338
1339 tqueue->prev_mss = cur_mss;
1340 }
1341 sxgbe_tso_prepare(priv, first_desc, skb);
1342 } else {
1343 tx_desc->tdes01 = dma_map_single(priv->device,
1344 skb->data, no_pagedlen, DMA_TO_DEVICE);
1345 if (dma_mapping_error(priv->device, tx_desc->tdes01))
1346 netdev_err(dev, "%s: TX dma mapping failed!!\n",
1347 __func__);
1348
1349 priv->hw->desc->prepare_tx_desc(tx_desc, 1, no_pagedlen,
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001350 no_pagedlen, cksum_flag);
Vipul Pandya10511252014-03-25 12:10:57 -07001351 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001352 }
1353
1354 for (frag_num = 0; frag_num < nr_frags; frag_num++) {
1355 const skb_frag_t *frag = &skb_shinfo(skb)->frags[frag_num];
1356 int len = skb_frag_size(frag);
1357
1358 entry = (++tqueue->cur_tx) % tx_rsize;
1359 tx_desc = tqueue->dma_tx + entry;
1360 tx_desc->tdes01 = skb_frag_dma_map(priv->device, frag, 0, len,
1361 DMA_TO_DEVICE);
1362
1363 tqueue->tx_skbuff_dma[entry] = tx_desc->tdes01;
1364 tqueue->tx_skbuff[entry] = NULL;
1365
1366 /* prepare the descriptor */
1367 priv->hw->desc->prepare_tx_desc(tx_desc, 0, len,
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001368 len, cksum_flag);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001369 /* memory barrier to flush descriptor */
1370 wmb();
1371
1372 /* set the owner */
1373 priv->hw->desc->set_tx_owner(tx_desc);
1374 }
1375
1376 /* close the descriptors */
1377 priv->hw->desc->close_tx_desc(tx_desc);
1378
1379 /* memory barrier to flush descriptor */
1380 wmb();
1381
1382 tqueue->tx_count_frames += nr_frags + 1;
1383 if (tqueue->tx_count_frames > tqueue->tx_coal_frames) {
1384 priv->hw->desc->clear_tx_ic(tx_desc);
1385 priv->xstats.tx_reset_ic_bit++;
1386 mod_timer(&tqueue->txtimer,
1387 SXGBE_COAL_TIMER(tqueue->tx_coal_timer));
1388 } else {
1389 tqueue->tx_count_frames = 0;
1390 }
1391
1392 /* set owner for first desc */
1393 priv->hw->desc->set_tx_owner(first_desc);
1394
1395 /* memory barrier to flush descriptor */
1396 wmb();
1397
1398 tqueue->cur_tx++;
1399
1400 /* display current ring */
1401 netif_dbg(priv, pktdata, dev, "%s: curr %d dirty=%d entry=%d, first=%p, nfrags=%d\n",
1402 __func__, tqueue->cur_tx % tx_rsize,
1403 tqueue->dirty_tx % tx_rsize, entry,
1404 first_desc, nr_frags);
1405
1406 if (unlikely(sxgbe_tx_avail(tqueue, tx_rsize) <= (MAX_SKB_FRAGS + 1))) {
1407 netif_dbg(priv, hw, dev, "%s: stop transmitted packets\n",
1408 __func__);
1409 netif_tx_stop_queue(dev_txq);
1410 }
1411
1412 dev->stats.tx_bytes += skb->len;
1413
1414 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1415 tqueue->hwts_tx_en)) {
1416 /* declare that device is doing timestamping */
1417 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1418 priv->hw->desc->tx_enable_tstamp(first_desc);
1419 }
1420
Miroslav Lichvar74abc9b12017-05-19 17:52:41 +02001421 skb_tx_timestamp(skb);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001422
1423 priv->hw->dma->enable_dma_transmission(priv->ioaddr, txq_index);
1424
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001425 return NETDEV_TX_OK;
1426}
1427
1428/**
1429 * sxgbe_rx_refill: refill used skb preallocated buffers
1430 * @priv: driver private structure
1431 * Description : this is to reallocate the skb for the reception process
1432 * that is based on zero-copy.
1433 */
1434static void sxgbe_rx_refill(struct sxgbe_priv_data *priv)
1435{
1436 unsigned int rxsize = priv->dma_rx_size;
1437 int bfsize = priv->dma_buf_sz;
1438 u8 qnum = priv->cur_rx_qnum;
1439
1440 for (; priv->rxq[qnum]->cur_rx - priv->rxq[qnum]->dirty_rx > 0;
1441 priv->rxq[qnum]->dirty_rx++) {
1442 unsigned int entry = priv->rxq[qnum]->dirty_rx % rxsize;
1443 struct sxgbe_rx_norm_desc *p;
1444
1445 p = priv->rxq[qnum]->dma_rx + entry;
1446
1447 if (likely(priv->rxq[qnum]->rx_skbuff[entry] == NULL)) {
1448 struct sk_buff *skb;
1449
1450 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
1451
1452 if (unlikely(skb == NULL))
1453 break;
1454
1455 priv->rxq[qnum]->rx_skbuff[entry] = skb;
1456 priv->rxq[qnum]->rx_skbuff_dma[entry] =
1457 dma_map_single(priv->device, skb->data, bfsize,
1458 DMA_FROM_DEVICE);
1459
1460 p->rdes23.rx_rd_des23.buf2_addr =
1461 priv->rxq[qnum]->rx_skbuff_dma[entry];
1462 }
1463
1464 /* Added memory barrier for RX descriptor modification */
1465 wmb();
1466 priv->hw->desc->set_rx_owner(p);
Byungho An3dc638d2014-04-29 13:15:27 +09001467 priv->hw->desc->set_rx_int_on_com(p);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001468 /* Added memory barrier for RX descriptor modification */
1469 wmb();
1470 }
1471}
1472
1473/**
1474 * sxgbe_rx: receive the frames from the remote host
1475 * @priv: driver private structure
1476 * @limit: napi bugget.
1477 * Description : this the function called by the napi poll method.
1478 * It gets all the frames inside the ring.
1479 */
1480static int sxgbe_rx(struct sxgbe_priv_data *priv, int limit)
1481{
1482 u8 qnum = priv->cur_rx_qnum;
1483 unsigned int rxsize = priv->dma_rx_size;
1484 unsigned int entry = priv->rxq[qnum]->cur_rx;
1485 unsigned int next_entry = 0;
1486 unsigned int count = 0;
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001487 int checksum;
1488 int status;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001489
1490 while (count < limit) {
1491 struct sxgbe_rx_norm_desc *p;
1492 struct sk_buff *skb;
1493 int frame_len;
1494
1495 p = priv->rxq[qnum]->dma_rx + entry;
1496
1497 if (priv->hw->desc->get_rx_owner(p))
1498 break;
1499
1500 count++;
1501
1502 next_entry = (++priv->rxq[qnum]->cur_rx) % rxsize;
1503 prefetch(priv->rxq[qnum]->dma_rx + next_entry);
1504
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001505 /* Read the status of the incoming frame and also get checksum
1506 * value based on whether it is enabled in SXGBE hardware or
1507 * not.
1508 */
1509 status = priv->hw->desc->rx_wbstatus(p, &priv->xstats,
1510 &checksum);
1511 if (unlikely(status < 0)) {
1512 entry = next_entry;
1513 continue;
1514 }
1515 if (unlikely(!priv->rxcsum_insertion))
1516 checksum = CHECKSUM_NONE;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001517
1518 skb = priv->rxq[qnum]->rx_skbuff[entry];
1519
1520 if (unlikely(!skb))
1521 netdev_err(priv->dev, "rx descriptor is not consistent\n");
1522
1523 prefetch(skb->data - NET_IP_ALIGN);
1524 priv->rxq[qnum]->rx_skbuff[entry] = NULL;
1525
1526 frame_len = priv->hw->desc->get_rx_frame_len(p);
1527
1528 skb_put(skb, frame_len);
1529
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001530 skb->ip_summed = checksum;
1531 if (checksum == CHECKSUM_NONE)
1532 netif_receive_skb(skb);
1533 else
1534 napi_gro_receive(&priv->napi, skb);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001535
1536 entry = next_entry;
1537 }
1538
1539 sxgbe_rx_refill(priv);
1540
1541 return count;
1542}
1543
1544/**
1545 * sxgbe_poll - sxgbe poll method (NAPI)
1546 * @napi : pointer to the napi structure.
1547 * @budget : maximum number of packets that the current CPU can receive from
1548 * all interfaces.
1549 * Description :
1550 * To look at the incoming frames and clear the tx resources.
1551 */
1552static int sxgbe_poll(struct napi_struct *napi, int budget)
1553{
1554 struct sxgbe_priv_data *priv = container_of(napi,
1555 struct sxgbe_priv_data, napi);
1556 int work_done = 0;
1557 u8 qnum = priv->cur_rx_qnum;
1558
1559 priv->xstats.napi_poll++;
1560 /* first, clean the tx queues */
1561 sxgbe_tx_all_clean(priv);
1562
1563 work_done = sxgbe_rx(priv, budget);
1564 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08001565 napi_complete_done(napi, work_done);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001566 priv->hw->dma->enable_dma_irq(priv->ioaddr, qnum);
1567 }
1568
1569 return work_done;
1570}
1571
1572/**
1573 * sxgbe_tx_timeout
1574 * @dev : Pointer to net device structure
1575 * Description: this function is called when a packet transmission fails to
1576 * complete within a reasonable time. The driver will mark the error in the
1577 * netdev structure and arrange for the device to be reset to a sane state
1578 * in order to transmit a new packet.
1579 */
1580static void sxgbe_tx_timeout(struct net_device *dev)
1581{
1582 struct sxgbe_priv_data *priv = netdev_priv(dev);
1583
1584 sxgbe_reset_all_tx_queues(priv);
1585}
1586
1587/**
1588 * sxgbe_common_interrupt - main ISR
1589 * @irq: interrupt number.
1590 * @dev_id: to pass the net device pointer.
1591 * Description: this is the main driver interrupt service routine.
1592 * It calls the DMA ISR and also the core ISR to manage PMT, MMC, LPI
1593 * interrupts.
1594 */
1595static irqreturn_t sxgbe_common_interrupt(int irq, void *dev_id)
1596{
Girish K Sacc18c12014-03-25 12:10:57 -07001597 struct net_device *netdev = (struct net_device *)dev_id;
1598 struct sxgbe_priv_data *priv = netdev_priv(netdev);
1599 int status;
1600
1601 status = priv->hw->mac->host_irq_status(priv->ioaddr, &priv->xstats);
1602 /* For LPI we need to save the tx status */
1603 if (status & TX_ENTRY_LPI_MODE) {
1604 priv->xstats.tx_lpi_entry_n++;
1605 priv->tx_path_in_lpi_mode = true;
1606 }
1607 if (status & TX_EXIT_LPI_MODE) {
1608 priv->xstats.tx_lpi_exit_n++;
1609 priv->tx_path_in_lpi_mode = false;
1610 }
1611 if (status & RX_ENTRY_LPI_MODE)
1612 priv->xstats.rx_lpi_entry_n++;
1613 if (status & RX_EXIT_LPI_MODE)
1614 priv->xstats.rx_lpi_exit_n++;
1615
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001616 return IRQ_HANDLED;
1617}
1618
1619/**
1620 * sxgbe_tx_interrupt - TX DMA ISR
1621 * @irq: interrupt number.
1622 * @dev_id: to pass the net device pointer.
1623 * Description: this is the tx dma interrupt service routine.
1624 */
1625static irqreturn_t sxgbe_tx_interrupt(int irq, void *dev_id)
1626{
1627 int status;
1628 struct sxgbe_tx_queue *txq = (struct sxgbe_tx_queue *)dev_id;
1629 struct sxgbe_priv_data *priv = txq->priv_ptr;
1630
1631 /* get the channel status */
1632 status = priv->hw->dma->tx_dma_int_status(priv->ioaddr, txq->queue_no,
1633 &priv->xstats);
1634 /* check for normal path */
1635 if (likely((status & handle_tx)))
1636 napi_schedule(&priv->napi);
1637
1638 /* check for unrecoverable error */
1639 if (unlikely((status & tx_hard_error)))
1640 sxgbe_restart_tx_queue(priv, txq->queue_no);
1641
1642 /* check for TC configuration change */
1643 if (unlikely((status & tx_bump_tc) &&
1644 (priv->tx_tc != SXGBE_MTL_SFMODE) &&
1645 (priv->tx_tc < 512))) {
1646 /* step of TX TC is 32 till 128, otherwise 64 */
1647 priv->tx_tc += (priv->tx_tc < 128) ? 32 : 64;
1648 priv->hw->mtl->set_tx_mtl_mode(priv->ioaddr,
1649 txq->queue_no, priv->tx_tc);
1650 priv->xstats.tx_threshold = priv->tx_tc;
1651 }
1652
1653 return IRQ_HANDLED;
1654}
1655
1656/**
1657 * sxgbe_rx_interrupt - RX DMA ISR
1658 * @irq: interrupt number.
1659 * @dev_id: to pass the net device pointer.
1660 * Description: this is the rx dma interrupt service routine.
1661 */
1662static irqreturn_t sxgbe_rx_interrupt(int irq, void *dev_id)
1663{
1664 int status;
1665 struct sxgbe_rx_queue *rxq = (struct sxgbe_rx_queue *)dev_id;
1666 struct sxgbe_priv_data *priv = rxq->priv_ptr;
1667
1668 /* get the channel status */
1669 status = priv->hw->dma->rx_dma_int_status(priv->ioaddr, rxq->queue_no,
1670 &priv->xstats);
1671
1672 if (likely((status & handle_rx) && (napi_schedule_prep(&priv->napi)))) {
1673 priv->hw->dma->disable_dma_irq(priv->ioaddr, rxq->queue_no);
1674 __napi_schedule(&priv->napi);
1675 }
1676
1677 /* check for TC configuration change */
1678 if (unlikely((status & rx_bump_tc) &&
1679 (priv->rx_tc != SXGBE_MTL_SFMODE) &&
1680 (priv->rx_tc < 128))) {
1681 /* step of TC is 32 */
1682 priv->rx_tc += 32;
1683 priv->hw->mtl->set_rx_mtl_mode(priv->ioaddr,
1684 rxq->queue_no, priv->rx_tc);
1685 priv->xstats.rx_threshold = priv->rx_tc;
1686 }
1687
1688 return IRQ_HANDLED;
1689}
1690
1691static inline u64 sxgbe_get_stat64(void __iomem *ioaddr, int reg_lo, int reg_hi)
1692{
1693 u64 val = readl(ioaddr + reg_lo);
1694
1695 val |= ((u64)readl(ioaddr + reg_hi)) << 32;
1696
1697 return val;
1698}
1699
1700
1701/* sxgbe_get_stats64 - entry point to see statistical information of device
1702 * @dev : device pointer.
1703 * @stats : pointer to hold all the statistical information of device.
1704 * Description:
1705 * This function is a driver entry point whenever ifconfig command gets
1706 * executed to see device statistics. Statistics are number of
Joe Perchesdbedd442015-03-06 20:49:12 -08001707 * bytes sent or received, errors occurred etc.
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001708 */
stephen hemmingerbc1f4472017-01-06 19:12:52 -08001709static void sxgbe_get_stats64(struct net_device *dev,
1710 struct rtnl_link_stats64 *stats)
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001711{
1712 struct sxgbe_priv_data *priv = netdev_priv(dev);
1713 void __iomem *ioaddr = priv->ioaddr;
1714 u64 count;
1715
1716 spin_lock(&priv->stats_lock);
1717 /* Freeze the counter registers before reading value otherwise it may
1718 * get updated by hardware while we are reading them
1719 */
1720 writel(SXGBE_MMC_CTRL_CNT_FRZ, ioaddr + SXGBE_MMC_CTL_REG);
1721
1722 stats->rx_bytes = sxgbe_get_stat64(ioaddr,
1723 SXGBE_MMC_RXOCTETLO_GCNT_REG,
1724 SXGBE_MMC_RXOCTETHI_GCNT_REG);
1725
1726 stats->rx_packets = sxgbe_get_stat64(ioaddr,
1727 SXGBE_MMC_RXFRAMELO_GBCNT_REG,
1728 SXGBE_MMC_RXFRAMEHI_GBCNT_REG);
1729
1730 stats->multicast = sxgbe_get_stat64(ioaddr,
1731 SXGBE_MMC_RXMULTILO_GCNT_REG,
1732 SXGBE_MMC_RXMULTIHI_GCNT_REG);
1733
1734 stats->rx_crc_errors = sxgbe_get_stat64(ioaddr,
1735 SXGBE_MMC_RXCRCERRLO_REG,
1736 SXGBE_MMC_RXCRCERRHI_REG);
1737
1738 stats->rx_length_errors = sxgbe_get_stat64(ioaddr,
1739 SXGBE_MMC_RXLENERRLO_REG,
1740 SXGBE_MMC_RXLENERRHI_REG);
1741
1742 stats->rx_missed_errors = sxgbe_get_stat64(ioaddr,
1743 SXGBE_MMC_RXFIFOOVERFLOWLO_GBCNT_REG,
1744 SXGBE_MMC_RXFIFOOVERFLOWHI_GBCNT_REG);
1745
1746 stats->tx_bytes = sxgbe_get_stat64(ioaddr,
1747 SXGBE_MMC_TXOCTETLO_GCNT_REG,
1748 SXGBE_MMC_TXOCTETHI_GCNT_REG);
1749
1750 count = sxgbe_get_stat64(ioaddr, SXGBE_MMC_TXFRAMELO_GBCNT_REG,
1751 SXGBE_MMC_TXFRAMEHI_GBCNT_REG);
1752
1753 stats->tx_errors = sxgbe_get_stat64(ioaddr, SXGBE_MMC_TXFRAMELO_GCNT_REG,
1754 SXGBE_MMC_TXFRAMEHI_GCNT_REG);
1755 stats->tx_errors = count - stats->tx_errors;
1756 stats->tx_packets = count;
1757 stats->tx_fifo_errors = sxgbe_get_stat64(ioaddr, SXGBE_MMC_TXUFLWLO_GBCNT_REG,
1758 SXGBE_MMC_TXUFLWHI_GBCNT_REG);
1759 writel(0, ioaddr + SXGBE_MMC_CTL_REG);
1760 spin_unlock(&priv->stats_lock);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001761}
1762
1763/* sxgbe_set_features - entry point to set offload features of the device.
1764 * @dev : device pointer.
1765 * @features : features which are required to be set.
1766 * Description:
1767 * This function is a driver entry point and called by Linux kernel whenever
1768 * any device features are set or reset by user.
1769 * Return value:
1770 * This function returns 0 after setting or resetting device features.
1771 */
1772static int sxgbe_set_features(struct net_device *dev,
1773 netdev_features_t features)
1774{
1775 struct sxgbe_priv_data *priv = netdev_priv(dev);
1776 netdev_features_t changed = dev->features ^ features;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001777
1778 if (changed & NETIF_F_RXCSUM) {
Vipul Pandya8f7807a2014-03-25 12:11:02 -07001779 if (features & NETIF_F_RXCSUM) {
1780 priv->hw->mac->enable_rx_csum(priv->ioaddr);
1781 priv->rxcsum_insertion = true;
1782 } else {
1783 priv->hw->mac->disable_rx_csum(priv->ioaddr);
1784 priv->rxcsum_insertion = false;
1785 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001786 }
1787
1788 return 0;
1789}
1790
1791/* sxgbe_change_mtu - entry point to change MTU size for the device.
1792 * @dev : device pointer.
1793 * @new_mtu : the new MTU size for the device.
1794 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
1795 * to drive packet transmission. Ethernet has an MTU of 1500 octets
1796 * (ETH_DATA_LEN). This value can be changed with ifconfig.
1797 * Return value:
1798 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1799 * file on failure.
1800 */
1801static int sxgbe_change_mtu(struct net_device *dev, int new_mtu)
1802{
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001803 dev->mtu = new_mtu;
1804
1805 if (!netif_running(dev))
1806 return 0;
1807
1808 /* Recevice ring buffer size is needed to be set based on MTU. If MTU is
1809 * changed then reinitilisation of the receive ring buffers need to be
1810 * done. Hence bring interface down and bring interface back up
1811 */
1812 sxgbe_release(dev);
1813 return sxgbe_open(dev);
1814}
1815
1816static void sxgbe_set_umac_addr(void __iomem *ioaddr, unsigned char *addr,
1817 unsigned int reg_n)
1818{
1819 unsigned long data;
1820
1821 data = (addr[5] << 8) | addr[4];
1822 /* For MAC Addr registers se have to set the Address Enable (AE)
1823 * bit that has no effect on the High Reg 0 where the bit 31 (MO)
1824 * is RO.
1825 */
1826 writel(data | SXGBE_HI_REG_AE, ioaddr + SXGBE_ADDR_HIGH(reg_n));
1827 data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
1828 writel(data, ioaddr + SXGBE_ADDR_LOW(reg_n));
1829}
1830
1831/**
1832 * sxgbe_set_rx_mode - entry point for setting different receive mode of
1833 * a device. unicast, multicast addressing
1834 * @dev : pointer to the device structure
1835 * Description:
1836 * This function is a driver entry point which gets called by the kernel
1837 * whenever different receive mode like unicast, multicast and promiscuous
1838 * must be enabled/disabled.
1839 * Return value:
1840 * void.
1841 */
1842static void sxgbe_set_rx_mode(struct net_device *dev)
1843{
1844 struct sxgbe_priv_data *priv = netdev_priv(dev);
1845 void __iomem *ioaddr = (void __iomem *)priv->ioaddr;
1846 unsigned int value = 0;
1847 u32 mc_filter[2];
1848 struct netdev_hw_addr *ha;
1849 int reg = 1;
1850
1851 netdev_dbg(dev, "%s: # mcasts %d, # unicast %d\n",
1852 __func__, netdev_mc_count(dev), netdev_uc_count(dev));
1853
1854 if (dev->flags & IFF_PROMISC) {
1855 value = SXGBE_FRAME_FILTER_PR;
1856
1857 } else if ((netdev_mc_count(dev) > SXGBE_HASH_TABLE_SIZE) ||
1858 (dev->flags & IFF_ALLMULTI)) {
1859 value = SXGBE_FRAME_FILTER_PM; /* pass all multi */
1860 writel(0xffffffff, ioaddr + SXGBE_HASH_HIGH);
1861 writel(0xffffffff, ioaddr + SXGBE_HASH_LOW);
1862
1863 } else if (!netdev_mc_empty(dev)) {
1864 /* Hash filter for multicast */
1865 value = SXGBE_FRAME_FILTER_HMC;
1866
1867 memset(mc_filter, 0, sizeof(mc_filter));
1868 netdev_for_each_mc_addr(ha, dev) {
1869 /* The upper 6 bits of the calculated CRC are used to
1870 * index the contens of the hash table
1871 */
1872 int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
1873
1874 /* The most significant bit determines the register to
1875 * use (H/L) while the other 5 bits determine the bit
1876 * within the register.
1877 */
1878 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
1879 }
1880 writel(mc_filter[0], ioaddr + SXGBE_HASH_LOW);
1881 writel(mc_filter[1], ioaddr + SXGBE_HASH_HIGH);
1882 }
1883
1884 /* Handle multiple unicast addresses (perfect filtering) */
1885 if (netdev_uc_count(dev) > SXGBE_MAX_PERFECT_ADDRESSES)
1886 /* Switch to promiscuous mode if more than 16 addrs
1887 * are required
1888 */
1889 value |= SXGBE_FRAME_FILTER_PR;
1890 else {
1891 netdev_for_each_uc_addr(ha, dev) {
1892 sxgbe_set_umac_addr(ioaddr, ha->addr, reg);
1893 reg++;
1894 }
1895 }
1896#ifdef FRAME_FILTER_DEBUG
1897 /* Enable Receive all mode (to debug filtering_fail errors) */
1898 value |= SXGBE_FRAME_FILTER_RA;
1899#endif
1900 writel(value, ioaddr + SXGBE_FRAME_FILTER);
1901
1902 netdev_dbg(dev, "Filter: 0x%08x\n\tHash: HI 0x%08x, LO 0x%08x\n",
1903 readl(ioaddr + SXGBE_FRAME_FILTER),
1904 readl(ioaddr + SXGBE_HASH_HIGH),
1905 readl(ioaddr + SXGBE_HASH_LOW));
1906}
1907
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001908#ifdef CONFIG_NET_POLL_CONTROLLER
1909/**
1910 * sxgbe_poll_controller - entry point for polling receive by device
1911 * @dev : pointer to the device structure
1912 * Description:
1913 * This function is used by NETCONSOLE and other diagnostic tools
1914 * to allow network I/O with interrupts disabled.
1915 * Return value:
1916 * Void.
1917 */
1918static void sxgbe_poll_controller(struct net_device *dev)
1919{
1920 struct sxgbe_priv_data *priv = netdev_priv(dev);
1921
1922 disable_irq(priv->irq);
1923 sxgbe_rx_interrupt(priv->irq, dev);
1924 enable_irq(priv->irq);
1925}
1926#endif
1927
1928/* sxgbe_ioctl - Entry point for the Ioctl
1929 * @dev: Device pointer.
1930 * @rq: An IOCTL specefic structure, that can contain a pointer to
1931 * a proprietary structure used to pass information to the driver.
1932 * @cmd: IOCTL command
1933 * Description:
1934 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
1935 */
1936static int sxgbe_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
1937{
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001938 int ret = -EOPNOTSUPP;
1939
1940 if (!netif_running(dev))
1941 return -EINVAL;
1942
1943 switch (cmd) {
1944 case SIOCGMIIPHY:
1945 case SIOCGMIIREG:
1946 case SIOCSMIIREG:
Philippe Reynes2ebc4402016-06-25 22:05:26 +02001947 if (!dev->phydev)
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001948 return -EINVAL;
Philippe Reynes2ebc4402016-06-25 22:05:26 +02001949 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001950 break;
1951 default:
1952 break;
1953 }
1954
1955 return ret;
1956}
1957
1958static const struct net_device_ops sxgbe_netdev_ops = {
1959 .ndo_open = sxgbe_open,
1960 .ndo_start_xmit = sxgbe_xmit,
1961 .ndo_stop = sxgbe_release,
1962 .ndo_get_stats64 = sxgbe_get_stats64,
1963 .ndo_change_mtu = sxgbe_change_mtu,
1964 .ndo_set_features = sxgbe_set_features,
1965 .ndo_set_rx_mode = sxgbe_set_rx_mode,
1966 .ndo_tx_timeout = sxgbe_tx_timeout,
1967 .ndo_do_ioctl = sxgbe_ioctl,
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001968#ifdef CONFIG_NET_POLL_CONTROLLER
1969 .ndo_poll_controller = sxgbe_poll_controller,
1970#endif
1971 .ndo_set_mac_address = eth_mac_addr,
1972};
1973
1974/* Get the hardware ops */
Byungho An40b92ca2014-03-28 10:57:36 -07001975static void sxgbe_get_ops(struct sxgbe_ops * const ops_ptr)
Siva Reddy1edb9ca2014-03-25 12:10:54 -07001976{
1977 ops_ptr->mac = sxgbe_get_core_ops();
1978 ops_ptr->desc = sxgbe_get_desc_ops();
1979 ops_ptr->dma = sxgbe_get_dma_ops();
1980 ops_ptr->mtl = sxgbe_get_mtl_ops();
1981
1982 /* set the MDIO communication Address/Data regisers */
1983 ops_ptr->mii.addr = SXGBE_MDIO_SCMD_ADD_REG;
1984 ops_ptr->mii.data = SXGBE_MDIO_SCMD_DATA_REG;
1985
1986 /* Assigning the default link settings
1987 * no SXGBE defined default values to be set in registers,
1988 * so assigning as 0 for port and duplex
1989 */
1990 ops_ptr->link.port = 0;
1991 ops_ptr->link.duplex = 0;
1992 ops_ptr->link.speed = SXGBE_SPEED_10G;
1993}
1994
1995/**
1996 * sxgbe_hw_init - Init the GMAC device
1997 * @priv: driver private structure
1998 * Description: this function checks the HW capability
1999 * (if supported) and sets the driver's features.
2000 */
Byungho An2405e8f2014-03-28 10:57:44 -07002001static int sxgbe_hw_init(struct sxgbe_priv_data * const priv)
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002002{
2003 u32 ctrl_ids;
2004
2005 priv->hw = kmalloc(sizeof(*priv->hw), GFP_KERNEL);
Byungho An2405e8f2014-03-28 10:57:44 -07002006 if(!priv->hw)
2007 return -ENOMEM;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002008
2009 /* get the hardware ops */
2010 sxgbe_get_ops(priv->hw);
2011
2012 /* get the controller id */
2013 ctrl_ids = priv->hw->mac->get_controller_version(priv->ioaddr);
2014 priv->hw->ctrl_uid = (ctrl_ids & 0x00ff0000) >> 16;
2015 priv->hw->ctrl_id = (ctrl_ids & 0x000000ff);
2016 pr_info("user ID: 0x%x, Controller ID: 0x%x\n",
2017 priv->hw->ctrl_uid, priv->hw->ctrl_id);
2018
2019 /* get the H/W features */
2020 if (!sxgbe_get_hw_features(priv))
2021 pr_info("Hardware features not found\n");
2022
2023 if (priv->hw_cap.tx_csum_offload)
2024 pr_info("TX Checksum offload supported\n");
2025
2026 if (priv->hw_cap.rx_csum_offload)
2027 pr_info("RX Checksum offload supported\n");
Byungho An2405e8f2014-03-28 10:57:44 -07002028
2029 return 0;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002030}
2031
Byungho An0a0347b2014-04-29 13:15:15 +09002032static int sxgbe_sw_reset(void __iomem *addr)
2033{
2034 int retry_count = 10;
2035
2036 writel(SXGBE_DMA_SOFT_RESET, addr + SXGBE_DMA_MODE_REG);
2037 while (retry_count--) {
2038 if (!(readl(addr + SXGBE_DMA_MODE_REG) &
2039 SXGBE_DMA_SOFT_RESET))
2040 break;
2041 mdelay(10);
2042 }
2043
2044 if (retry_count < 0)
2045 return -EBUSY;
2046
2047 return 0;
2048}
2049
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002050/**
2051 * sxgbe_drv_probe
2052 * @device: device pointer
2053 * @plat_dat: platform data pointer
2054 * @addr: iobase memory address
2055 * Description: this is the main probe function used to
2056 * call the alloc_etherdev, allocate the priv structure.
2057 */
2058struct sxgbe_priv_data *sxgbe_drv_probe(struct device *device,
2059 struct sxgbe_plat_data *plat_dat,
2060 void __iomem *addr)
2061{
2062 struct sxgbe_priv_data *priv;
2063 struct net_device *ndev;
2064 int ret;
Vipul Pandya10511252014-03-25 12:10:57 -07002065 u8 queue_num;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002066
2067 ndev = alloc_etherdev_mqs(sizeof(struct sxgbe_priv_data),
2068 SXGBE_TX_QUEUES, SXGBE_RX_QUEUES);
2069 if (!ndev)
2070 return NULL;
2071
2072 SET_NETDEV_DEV(ndev, device);
2073
2074 priv = netdev_priv(ndev);
2075 priv->device = device;
2076 priv->dev = ndev;
2077
2078 sxgbe_set_ethtool_ops(ndev);
2079 priv->plat = plat_dat;
2080 priv->ioaddr = addr;
2081
Byungho An0a0347b2014-04-29 13:15:15 +09002082 ret = sxgbe_sw_reset(priv->ioaddr);
2083 if (ret)
2084 goto error_free_netdev;
2085
Girish K Sacc18c12014-03-25 12:10:57 -07002086 /* Verify driver arguments */
2087 sxgbe_verify_args();
2088
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002089 /* Init MAC and get the capabilities */
Byungho An2405e8f2014-03-28 10:57:44 -07002090 ret = sxgbe_hw_init(priv);
2091 if (ret)
2092 goto error_free_netdev;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002093
2094 /* allocate memory resources for Descriptor rings */
2095 ret = txring_mem_alloc(priv);
2096 if (ret)
françois romieud9bd64612014-04-03 01:13:43 +02002097 goto error_free_hw;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002098
2099 ret = rxring_mem_alloc(priv);
2100 if (ret)
françois romieud9bd64612014-04-03 01:13:43 +02002101 goto error_free_hw;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002102
2103 ndev->netdev_ops = &sxgbe_netdev_ops;
2104
Vipul Pandya10511252014-03-25 12:10:57 -07002105 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2106 NETIF_F_RXCSUM | NETIF_F_TSO | NETIF_F_TSO6 |
2107 NETIF_F_GRO;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002108 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2109 ndev->watchdog_timeo = msecs_to_jiffies(TX_TIMEO);
2110
2111 /* assign filtering support */
2112 ndev->priv_flags |= IFF_UNICAST_FLT;
2113
Jarod Wilson44770e12016-10-17 15:54:17 -04002114 /* MTU range: 68 - 9000 */
2115 ndev->min_mtu = MIN_MTU;
2116 ndev->max_mtu = MAX_MTU;
2117
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002118 priv->msg_enable = netif_msg_init(debug, default_msg_level);
2119
Vipul Pandya10511252014-03-25 12:10:57 -07002120 /* Enable TCP segmentation offload for all DMA channels */
2121 if (priv->hw_cap.tcpseg_offload) {
2122 SXGBE_FOR_EACH_QUEUE(SXGBE_TX_QUEUES, queue_num) {
2123 priv->hw->dma->enable_tso(priv->ioaddr, queue_num);
2124 }
2125 }
2126
Vipul Pandya8f7807a2014-03-25 12:11:02 -07002127 /* Enable Rx checksum offload */
2128 if (priv->hw_cap.rx_csum_offload) {
2129 priv->hw->mac->enable_rx_csum(priv->ioaddr);
2130 priv->rxcsum_insertion = true;
2131 }
2132
Vipul Pandya25f72a72014-03-25 12:11:02 -07002133 /* Initialise pause frame settings */
2134 priv->rx_pause = 1;
2135 priv->tx_pause = 1;
2136
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002137 /* Rx Watchdog is available, enable depend on platform data */
2138 if (!priv->plat->riwt_off) {
2139 priv->use_riwt = 1;
2140 pr_info("Enable RX Mitigation via HW Watchdog Timer\n");
2141 }
2142
2143 netif_napi_add(ndev, &priv->napi, sxgbe_poll, 64);
2144
2145 spin_lock_init(&priv->stats_lock);
2146
2147 priv->sxgbe_clk = clk_get(priv->device, SXGBE_RESOURCE_NAME);
2148 if (IS_ERR(priv->sxgbe_clk)) {
2149 netdev_warn(ndev, "%s: warning: cannot get CSR clock\n",
2150 __func__);
françois romieud9bd64612014-04-03 01:13:43 +02002151 goto error_napi_del;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002152 }
2153
2154 /* If a specific clk_csr value is passed from the platform
2155 * this means that the CSR Clock Range selection cannot be
2156 * changed at run-time and it is fixed. Viceversa the driver'll try to
2157 * set the MDC clock dynamically according to the csr actual
2158 * clock input.
2159 */
2160 if (!priv->plat->clk_csr)
2161 sxgbe_clk_csr_set(priv);
2162 else
2163 priv->clk_csr = priv->plat->clk_csr;
2164
2165 /* MDIO bus Registration */
2166 ret = sxgbe_mdio_register(ndev);
2167 if (ret < 0) {
2168 netdev_dbg(ndev, "%s: MDIO bus (id: %d) registration failed\n",
2169 __func__, priv->plat->bus_id);
françois romieud9bd64612014-04-03 01:13:43 +02002170 goto error_clk_put;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002171 }
2172
2173 ret = register_netdev(ndev);
2174 if (ret) {
2175 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
françois romieud9bd64612014-04-03 01:13:43 +02002176 goto error_mdio_unregister;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002177 }
2178
2179 sxgbe_check_ether_addr(priv);
2180
2181 return priv;
2182
françois romieud9bd64612014-04-03 01:13:43 +02002183error_mdio_unregister:
2184 sxgbe_mdio_unregister(ndev);
2185error_clk_put:
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002186 clk_put(priv->sxgbe_clk);
françois romieud9bd64612014-04-03 01:13:43 +02002187error_napi_del:
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002188 netif_napi_del(&priv->napi);
françois romieud9bd64612014-04-03 01:13:43 +02002189error_free_hw:
2190 kfree(priv->hw);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002191error_free_netdev:
2192 free_netdev(ndev);
2193
2194 return NULL;
2195}
2196
2197/**
2198 * sxgbe_drv_remove
2199 * @ndev: net device pointer
2200 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
2201 * changes the link status, releases the DMA descriptor rings.
2202 */
2203int sxgbe_drv_remove(struct net_device *ndev)
2204{
2205 struct sxgbe_priv_data *priv = netdev_priv(ndev);
Byungho An325b94f2014-04-29 13:15:17 +09002206 u8 queue_num;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002207
2208 netdev_info(ndev, "%s: removing driver\n", __func__);
2209
Byungho An325b94f2014-04-29 13:15:17 +09002210 SXGBE_FOR_EACH_QUEUE(SXGBE_RX_QUEUES, queue_num) {
2211 priv->hw->mac->disable_rxqueue(priv->ioaddr, queue_num);
2212 }
2213
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002214 priv->hw->dma->stop_rx(priv->ioaddr, SXGBE_RX_QUEUES);
2215 priv->hw->dma->stop_tx(priv->ioaddr, SXGBE_TX_QUEUES);
2216
2217 priv->hw->mac->enable_tx(priv->ioaddr, false);
2218 priv->hw->mac->enable_rx(priv->ioaddr, false);
2219
françois romieud9bd64612014-04-03 01:13:43 +02002220 unregister_netdev(ndev);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002221
2222 sxgbe_mdio_unregister(ndev);
2223
françois romieud9bd64612014-04-03 01:13:43 +02002224 clk_put(priv->sxgbe_clk);
2225
2226 netif_napi_del(&priv->napi);
2227
2228 kfree(priv->hw);
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002229
2230 free_netdev(ndev);
2231
2232 return 0;
2233}
2234
2235#ifdef CONFIG_PM
2236int sxgbe_suspend(struct net_device *ndev)
2237{
2238 return 0;
2239}
2240
2241int sxgbe_resume(struct net_device *ndev)
2242{
2243 return 0;
2244}
2245
2246int sxgbe_freeze(struct net_device *ndev)
2247{
2248 return -ENOSYS;
2249}
2250
2251int sxgbe_restore(struct net_device *ndev)
2252{
2253 return -ENOSYS;
2254}
2255#endif /* CONFIG_PM */
2256
2257/* Driver is configured as Platform driver */
2258static int __init sxgbe_init(void)
2259{
2260 int ret;
2261
2262 ret = sxgbe_register_platform();
2263 if (ret)
2264 goto err;
2265 return 0;
2266err:
2267 pr_err("driver registration failed\n");
2268 return ret;
2269}
2270
2271static void __exit sxgbe_exit(void)
2272{
2273 sxgbe_unregister_platform();
2274}
2275
2276module_init(sxgbe_init);
2277module_exit(sxgbe_exit);
2278
2279#ifndef MODULE
2280static int __init sxgbe_cmdline_opt(char *str)
2281{
Girish K Sacc18c12014-03-25 12:10:57 -07002282 char *opt;
2283
2284 if (!str || !*str)
2285 return -EINVAL;
2286 while ((opt = strsep(&str, ",")) != NULL) {
2287 if (!strncmp(opt, "eee_timer:", 6)) {
2288 if (kstrtoint(opt + 10, 0, &eee_timer))
2289 goto err;
2290 }
2291 }
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002292 return 0;
Girish K Sacc18c12014-03-25 12:10:57 -07002293
2294err:
2295 pr_err("%s: ERROR broken module parameter conversion\n", __func__);
2296 return -EINVAL;
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002297}
2298
2299__setup("sxgbeeth=", sxgbe_cmdline_opt);
2300#endif /* MODULE */
2301
2302
2303
2304MODULE_DESCRIPTION("SAMSUNG 10G/2.5G/1G Ethernet PLATFORM driver");
2305
2306MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Girish K Sacc18c12014-03-25 12:10:57 -07002307MODULE_PARM_DESC(eee_timer, "EEE-LPI Default LS timer value");
Siva Reddy1edb9ca2014-03-25 12:10:54 -07002308
2309MODULE_AUTHOR("Siva Reddy Kallam <siva.kallam@samsung.com>");
2310MODULE_AUTHOR("ByungHo An <bh74.an@samsung.com>");
2311MODULE_AUTHOR("Girish K S <ks.giri@samsung.com>");
2312MODULE_AUTHOR("Vipul Pandya <vipul.pandya@samsung.com>");
2313
2314MODULE_LICENSE("GPL");