blob: 49e8ce7ec26be9c3472e14557ec5729e82f0614c [file] [log] [blame]
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +03001/*
2 * Texas Instruments AM35x "glue layer"
3 *
4 * Copyright (c) 2010, by Texas Instruments
5 *
6 * Based on the DA8xx "glue layer" code.
7 * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
8 *
9 * This file is part of the Inventra Controller Driver for Linux.
10 *
11 * The Inventra Controller Driver for Linux is free software; you
12 * can redistribute it and/or modify it under the terms of the GNU
13 * General Public License version 2 as published by the Free Software
14 * Foundation.
15 *
16 * The Inventra Controller Driver for Linux is distributed in
17 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
18 * without even the implied warranty of MERCHANTABILITY or
19 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
20 * License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with The Inventra Controller Driver for Linux ; if not,
24 * write to the Free Software Foundation, Inc., 59 Temple Place,
25 * Suite 330, Boston, MA 02111-1307 USA
26 *
27 */
28
29#include <linux/init.h>
Felipe Balbiab570da2011-11-10 09:58:04 +020030#include <linux/module.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030031#include <linux/clk.h>
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +053032#include <linux/err.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030033#include <linux/io.h>
Felipe Balbice40c572010-12-02 09:06:51 +020034#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
Felipe Balbi78c289f2012-07-19 13:32:15 +030036#include <linux/usb/nop-usb-xceiv.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030037
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030038#include <plat/usb.h>
39
40#include "musb_core.h"
41
42/*
43 * AM35x specific definitions
44 */
45/* USB 2.0 OTG module registers */
46#define USB_REVISION_REG 0x00
47#define USB_CTRL_REG 0x04
48#define USB_STAT_REG 0x08
49#define USB_EMULATION_REG 0x0c
50/* 0x10 Reserved */
51#define USB_AUTOREQ_REG 0x14
52#define USB_SRP_FIX_TIME_REG 0x18
53#define USB_TEARDOWN_REG 0x1c
54#define EP_INTR_SRC_REG 0x20
55#define EP_INTR_SRC_SET_REG 0x24
56#define EP_INTR_SRC_CLEAR_REG 0x28
57#define EP_INTR_MASK_REG 0x2c
58#define EP_INTR_MASK_SET_REG 0x30
59#define EP_INTR_MASK_CLEAR_REG 0x34
60#define EP_INTR_SRC_MASKED_REG 0x38
61#define CORE_INTR_SRC_REG 0x40
62#define CORE_INTR_SRC_SET_REG 0x44
63#define CORE_INTR_SRC_CLEAR_REG 0x48
64#define CORE_INTR_MASK_REG 0x4c
65#define CORE_INTR_MASK_SET_REG 0x50
66#define CORE_INTR_MASK_CLEAR_REG 0x54
67#define CORE_INTR_SRC_MASKED_REG 0x58
68/* 0x5c Reserved */
69#define USB_END_OF_INTR_REG 0x60
70
71/* Control register bits */
72#define AM35X_SOFT_RESET_MASK 1
73
74/* USB interrupt register bits */
75#define AM35X_INTR_USB_SHIFT 16
76#define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
77#define AM35X_INTR_DRVVBUS 0x100
78#define AM35X_INTR_RX_SHIFT 16
79#define AM35X_INTR_TX_SHIFT 0
80#define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
81#define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
82#define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
83#define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
84
85#define USB_MENTOR_CORE_OFFSET 0x400
86
Felipe Balbi0919dfc2010-12-02 09:33:24 +020087struct am35x_glue {
88 struct device *dev;
89 struct platform_device *musb;
Felipe Balbi03491762010-12-02 09:57:08 +020090 struct clk *phy_clk;
91 struct clk *clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +020092};
Felipe Balbi6f783e22010-12-02 12:53:22 +020093#define glue_to_musb(g) platform_get_drvdata(g->musb)
Felipe Balbi0919dfc2010-12-02 09:33:24 +020094
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030095/*
Felipe Balbi743411b2010-12-01 13:22:05 +020096 * am35x_musb_enable - enable interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030097 */
Felipe Balbi743411b2010-12-01 13:22:05 +020098static void am35x_musb_enable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030099{
100 void __iomem *reg_base = musb->ctrl_base;
101 u32 epmask;
102
103 /* Workaround: setup IRQs through both register sets. */
104 epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
105 ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
106
107 musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
108 musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
109
110 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
Felipe Balbi032ec492011-11-24 15:46:26 +0200111 musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
112 AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300113}
114
115/*
Felipe Balbi743411b2010-12-01 13:22:05 +0200116 * am35x_musb_disable - disable HDRC and flush interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300117 */
Felipe Balbi743411b2010-12-01 13:22:05 +0200118static void am35x_musb_disable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300119{
120 void __iomem *reg_base = musb->ctrl_base;
121
122 musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
123 musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
124 AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
125 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
126 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
127}
128
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300129#define portstate(stmt) stmt
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300130
Felipe Balbi743411b2010-12-01 13:22:05 +0200131static void am35x_musb_set_vbus(struct musb *musb, int is_on)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300132{
133 WARN_ON(is_on && is_peripheral_active(musb));
134}
135
136#define POLL_SECONDS 2
137
138static struct timer_list otg_workaround;
139
140static void otg_timer(unsigned long _musb)
141{
142 struct musb *musb = (void *)_musb;
143 void __iomem *mregs = musb->mregs;
144 u8 devctl;
145 unsigned long flags;
146
147 /*
148 * We poll because AM35x's won't expose several OTG-critical
149 * status change events (from the transceiver) otherwise.
150 */
151 devctl = musb_readb(mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300152 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200153 otg_state_string(musb->xceiv->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300154
155 spin_lock_irqsave(&musb->lock, flags);
156 switch (musb->xceiv->state) {
157 case OTG_STATE_A_WAIT_BCON:
158 devctl &= ~MUSB_DEVCTL_SESSION;
159 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
160
161 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
162 if (devctl & MUSB_DEVCTL_BDEVICE) {
163 musb->xceiv->state = OTG_STATE_B_IDLE;
164 MUSB_DEV_MODE(musb);
165 } else {
166 musb->xceiv->state = OTG_STATE_A_IDLE;
167 MUSB_HST_MODE(musb);
168 }
169 break;
170 case OTG_STATE_A_WAIT_VFALL:
171 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
172 musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
173 MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
174 break;
175 case OTG_STATE_B_IDLE:
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300176 devctl = musb_readb(mregs, MUSB_DEVCTL);
177 if (devctl & MUSB_DEVCTL_BDEVICE)
178 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
179 else
180 musb->xceiv->state = OTG_STATE_A_IDLE;
181 break;
182 default:
183 break;
184 }
185 spin_unlock_irqrestore(&musb->lock, flags);
186}
187
Felipe Balbi743411b2010-12-01 13:22:05 +0200188static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300189{
190 static unsigned long last_timer;
191
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300192 if (timeout == 0)
193 timeout = jiffies + msecs_to_jiffies(3);
194
195 /* Never idle if active, or when VBUS timeout is not set as host */
196 if (musb->is_active || (musb->a_wait_bcon == 0 &&
197 musb->xceiv->state == OTG_STATE_A_WAIT_BCON)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300198 dev_dbg(musb->controller, "%s active, deleting timer\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200199 otg_state_string(musb->xceiv->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300200 del_timer(&otg_workaround);
201 last_timer = jiffies;
202 return;
203 }
204
205 if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300206 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300207 return;
208 }
209 last_timer = timeout;
210
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300211 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200212 otg_state_string(musb->xceiv->state),
213 jiffies_to_msecs(timeout - jiffies));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300214 mod_timer(&otg_workaround, timeout);
215}
216
Felipe Balbi743411b2010-12-01 13:22:05 +0200217static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300218{
219 struct musb *musb = hci;
220 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530221 struct device *dev = musb->controller;
222 struct musb_hdrc_platform_data *plat = dev->platform_data;
223 struct omap_musb_board_data *data = plat->board_data;
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200224 struct usb_otg *otg = musb->xceiv->otg;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300225 unsigned long flags;
226 irqreturn_t ret = IRQ_NONE;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530227 u32 epintr, usbintr;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300228
229 spin_lock_irqsave(&musb->lock, flags);
230
231 /* Get endpoint interrupts */
232 epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
233
234 if (epintr) {
235 musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
236
237 musb->int_rx =
238 (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
239 musb->int_tx =
240 (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
241 }
242
243 /* Get usb core interrupts */
244 usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
245 if (!usbintr && !epintr)
246 goto eoi;
247
248 if (usbintr) {
249 musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
250
251 musb->int_usb =
252 (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
253 }
254 /*
255 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
256 * AM35x's missing ID change IRQ. We need an ID change IRQ to
257 * switch appropriately between halves of the OTG state machine.
258 * Managing DEVCTL.SESSION per Mentor docs requires that we know its
259 * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
260 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
261 */
262 if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
263 int drvvbus = musb_readl(reg_base, USB_STAT_REG);
264 void __iomem *mregs = musb->mregs;
265 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
266 int err;
267
Felipe Balbi032ec492011-11-24 15:46:26 +0200268 err = musb->int_usb & MUSB_INTR_VBUSERROR;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300269 if (err) {
270 /*
271 * The Mentor core doesn't debounce VBUS as needed
272 * to cope with device connect current spikes. This
273 * means it's not uncommon for bus-powered devices
274 * to get VBUS errors during enumeration.
275 *
276 * This is a workaround, but newer RTL from Mentor
277 * seems to allow a better one: "re"-starting sessions
278 * without waiting for VBUS to stop registering in
279 * devctl.
280 */
281 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
282 musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
283 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
284 WARNING("VBUS error workaround (delay coming)\n");
Felipe Balbi032ec492011-11-24 15:46:26 +0200285 } else if (drvvbus) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300286 MUSB_HST_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200287 otg->default_a = 1;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300288 musb->xceiv->state = OTG_STATE_A_WAIT_VRISE;
289 portstate(musb->port1_status |= USB_PORT_STAT_POWER);
290 del_timer(&otg_workaround);
291 } else {
292 musb->is_active = 0;
293 MUSB_DEV_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200294 otg->default_a = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300295 musb->xceiv->state = OTG_STATE_B_IDLE;
296 portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
297 }
298
299 /* NOTE: this must complete power-on within 100 ms. */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300300 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300301 drvvbus ? "on" : "off",
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200302 otg_state_string(musb->xceiv->state),
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300303 err ? " ERROR" : "",
304 devctl);
305 ret = IRQ_HANDLED;
306 }
307
Stefano Babic6ff1f3d2012-10-15 11:20:22 +0200308 /* Drop spurious RX and TX if device is disconnected */
309 if (musb->int_usb & MUSB_INTR_DISCONNECT) {
310 musb->int_tx = 0;
311 musb->int_rx = 0;
312 }
313
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300314 if (musb->int_tx || musb->int_rx || musb->int_usb)
315 ret |= musb_interrupt(musb);
316
317eoi:
318 /* EOI needs to be written for the IRQ to be re-asserted. */
319 if (ret == IRQ_HANDLED || epintr || usbintr) {
320 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530321 if (data->clear_irq)
322 data->clear_irq();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300323 /* write EOI */
324 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
325 }
326
327 /* Poll for ID change */
Felipe Balbi032ec492011-11-24 15:46:26 +0200328 if (musb->xceiv->state == OTG_STATE_B_IDLE)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300329 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
330
331 spin_unlock_irqrestore(&musb->lock, flags);
332
333 return ret;
334}
335
Felipe Balbi743411b2010-12-01 13:22:05 +0200336static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300337{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530338 struct device *dev = musb->controller;
339 struct musb_hdrc_platform_data *plat = dev->platform_data;
340 struct omap_musb_board_data *data = plat->board_data;
341 int retval = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300342
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530343 if (data->set_mode)
344 data->set_mode(musb_mode);
345 else
346 retval = -EIO;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300347
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530348 return retval;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300349}
350
Felipe Balbi743411b2010-12-01 13:22:05 +0200351static int am35x_musb_init(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300352{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530353 struct device *dev = musb->controller;
354 struct musb_hdrc_platform_data *plat = dev->platform_data;
355 struct omap_musb_board_data *data = plat->board_data;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300356 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530357 u32 rev;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300358
359 musb->mregs += USB_MENTOR_CORE_OFFSET;
360
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300361 /* Returns zero if e.g. not clocked */
362 rev = musb_readl(reg_base, USB_REVISION_REG);
Felipe Balbi03491762010-12-02 09:57:08 +0200363 if (!rev)
364 return -ENODEV;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300365
366 usb_nop_xceiv_register();
Kishon Vijay Abraham I662dca52012-06-22 17:02:46 +0530367 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +0530368 if (IS_ERR_OR_NULL(musb->xceiv))
Felipe Balbi03491762010-12-02 09:57:08 +0200369 return -ENODEV;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300370
Felipe Balbi032ec492011-11-24 15:46:26 +0200371 setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300372
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530373 /* Reset the musb */
374 if (data->reset)
375 data->reset();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300376
377 /* Reset the controller */
378 musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
379
380 /* Start the on-chip PHY and its PLL. */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530381 if (data->set_phy_power)
382 data->set_phy_power(1);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300383
384 msleep(5);
385
Felipe Balbi743411b2010-12-01 13:22:05 +0200386 musb->isr = am35x_musb_interrupt;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300387
388 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530389 if (data->clear_irq)
390 data->clear_irq();
Felipe Balbi03491762010-12-02 09:57:08 +0200391
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300392 return 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300393}
394
Felipe Balbi743411b2010-12-01 13:22:05 +0200395static int am35x_musb_exit(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300396{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530397 struct device *dev = musb->controller;
398 struct musb_hdrc_platform_data *plat = dev->platform_data;
399 struct omap_musb_board_data *data = plat->board_data;
400
Felipe Balbi032ec492011-11-24 15:46:26 +0200401 del_timer_sync(&otg_workaround);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300402
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530403 /* Shutdown the on-chip PHY and its PLL. */
404 if (data->set_phy_power)
405 data->set_phy_power(0);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300406
Kishon Vijay Abraham I721002e2012-06-22 17:02:45 +0530407 usb_put_phy(musb->xceiv);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300408 usb_nop_xceiv_unregister();
409
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300410 return 0;
411}
412
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300413/* AM35x supports only 32bit read operation */
414void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
415{
416 void __iomem *fifo = hw_ep->fifo;
417 u32 val;
418 int i;
419
420 /* Read for 32bit-aligned destination address */
421 if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
422 readsl(fifo, dst, len >> 2);
423 dst += len & ~0x03;
424 len &= 0x03;
425 }
426 /*
427 * Now read the remaining 1 to 3 byte or complete length if
428 * unaligned address.
429 */
430 if (len > 4) {
431 for (i = 0; i < (len >> 2); i++) {
432 *(u32 *) dst = musb_readl(fifo, 0);
433 dst += 4;
434 }
435 len &= 0x03;
436 }
437 if (len > 0) {
438 val = musb_readl(fifo, 0);
439 memcpy(dst, &val, len);
440 }
441}
Felipe Balbi743411b2010-12-01 13:22:05 +0200442
Felipe Balbif7ec9432010-12-02 09:48:58 +0200443static const struct musb_platform_ops am35x_ops = {
Felipe Balbi743411b2010-12-01 13:22:05 +0200444 .init = am35x_musb_init,
445 .exit = am35x_musb_exit,
446
447 .enable = am35x_musb_enable,
448 .disable = am35x_musb_disable,
449
450 .set_mode = am35x_musb_set_mode,
451 .try_idle = am35x_musb_try_idle,
452
453 .set_vbus = am35x_musb_set_vbus,
454};
Felipe Balbice40c572010-12-02 09:06:51 +0200455
456static u64 am35x_dmamask = DMA_BIT_MASK(32);
457
Felipe Balbie9e8c852012-01-26 12:40:23 +0200458static int __devinit am35x_probe(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200459{
460 struct musb_hdrc_platform_data *pdata = pdev->dev.platform_data;
461 struct platform_device *musb;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200462 struct am35x_glue *glue;
Felipe Balbice40c572010-12-02 09:06:51 +0200463
Felipe Balbi03491762010-12-02 09:57:08 +0200464 struct clk *phy_clk;
465 struct clk *clk;
466
Felipe Balbice40c572010-12-02 09:06:51 +0200467 int ret = -ENOMEM;
468
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200469 glue = kzalloc(sizeof(*glue), GFP_KERNEL);
470 if (!glue) {
471 dev_err(&pdev->dev, "failed to allocate glue context\n");
472 goto err0;
473 }
474
Sebastian Andrzej Siewior2f771162012-10-31 16:12:43 +0100475 musb = platform_device_alloc("musb-hdrc", PLATFORM_DEVID_AUTO);
Felipe Balbice40c572010-12-02 09:06:51 +0200476 if (!musb) {
477 dev_err(&pdev->dev, "failed to allocate musb device\n");
Sebastian Andrzej Siewior2f771162012-10-31 16:12:43 +0100478 goto err1;
Felipe Balbice40c572010-12-02 09:06:51 +0200479 }
480
Felipe Balbi03491762010-12-02 09:57:08 +0200481 phy_clk = clk_get(&pdev->dev, "fck");
482 if (IS_ERR(phy_clk)) {
483 dev_err(&pdev->dev, "failed to get PHY clock\n");
484 ret = PTR_ERR(phy_clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000485 goto err3;
Felipe Balbi03491762010-12-02 09:57:08 +0200486 }
487
488 clk = clk_get(&pdev->dev, "ick");
489 if (IS_ERR(clk)) {
490 dev_err(&pdev->dev, "failed to get clock\n");
491 ret = PTR_ERR(clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000492 goto err4;
Felipe Balbi03491762010-12-02 09:57:08 +0200493 }
494
495 ret = clk_enable(phy_clk);
496 if (ret) {
497 dev_err(&pdev->dev, "failed to enable PHY clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000498 goto err5;
Felipe Balbi03491762010-12-02 09:57:08 +0200499 }
500
501 ret = clk_enable(clk);
502 if (ret) {
503 dev_err(&pdev->dev, "failed to enable clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000504 goto err6;
Felipe Balbi03491762010-12-02 09:57:08 +0200505 }
506
Felipe Balbice40c572010-12-02 09:06:51 +0200507 musb->dev.parent = &pdev->dev;
508 musb->dev.dma_mask = &am35x_dmamask;
509 musb->dev.coherent_dma_mask = am35x_dmamask;
510
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200511 glue->dev = &pdev->dev;
512 glue->musb = musb;
Felipe Balbi03491762010-12-02 09:57:08 +0200513 glue->phy_clk = phy_clk;
514 glue->clk = clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200515
Felipe Balbif7ec9432010-12-02 09:48:58 +0200516 pdata->platform_ops = &am35x_ops;
517
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200518 platform_set_drvdata(pdev, glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200519
520 ret = platform_device_add_resources(musb, pdev->resource,
521 pdev->num_resources);
522 if (ret) {
523 dev_err(&pdev->dev, "failed to add resources\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000524 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200525 }
526
527 ret = platform_device_add_data(musb, pdata, sizeof(*pdata));
528 if (ret) {
529 dev_err(&pdev->dev, "failed to add platform_data\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000530 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200531 }
532
533 ret = platform_device_add(musb);
534 if (ret) {
535 dev_err(&pdev->dev, "failed to register musb device\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000536 goto err7;
Felipe Balbice40c572010-12-02 09:06:51 +0200537 }
538
539 return 0;
540
B, Ravi65b3d522012-08-31 11:09:49 +0000541err7:
Felipe Balbi03491762010-12-02 09:57:08 +0200542 clk_disable(clk);
543
B, Ravi65b3d522012-08-31 11:09:49 +0000544err6:
Felipe Balbi03491762010-12-02 09:57:08 +0200545 clk_disable(phy_clk);
546
B, Ravi65b3d522012-08-31 11:09:49 +0000547err5:
Felipe Balbi03491762010-12-02 09:57:08 +0200548 clk_put(clk);
549
B, Ravi65b3d522012-08-31 11:09:49 +0000550err4:
Felipe Balbi03491762010-12-02 09:57:08 +0200551 clk_put(phy_clk);
552
B, Ravi65b3d522012-08-31 11:09:49 +0000553err3:
Felipe Balbice40c572010-12-02 09:06:51 +0200554 platform_device_put(musb);
555
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200556err1:
557 kfree(glue);
558
Felipe Balbice40c572010-12-02 09:06:51 +0200559err0:
560 return ret;
561}
562
Felipe Balbie9e8c852012-01-26 12:40:23 +0200563static int __devexit am35x_remove(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200564{
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200565 struct am35x_glue *glue = platform_get_drvdata(pdev);
Felipe Balbice40c572010-12-02 09:06:51 +0200566
Wei Yongjun56291512012-10-23 13:24:51 +0800567 platform_device_unregister(glue->musb);
Felipe Balbi03491762010-12-02 09:57:08 +0200568 clk_disable(glue->clk);
569 clk_disable(glue->phy_clk);
570 clk_put(glue->clk);
571 clk_put(glue->phy_clk);
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200572 kfree(glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200573
574 return 0;
575}
576
Felipe Balbi6f783e22010-12-02 12:53:22 +0200577#ifdef CONFIG_PM
578static int am35x_suspend(struct device *dev)
579{
580 struct am35x_glue *glue = dev_get_drvdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530581 struct musb_hdrc_platform_data *plat = dev->platform_data;
582 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200583
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530584 /* Shutdown the on-chip PHY and its PLL. */
585 if (data->set_phy_power)
586 data->set_phy_power(0);
587
Felipe Balbi6f783e22010-12-02 12:53:22 +0200588 clk_disable(glue->phy_clk);
589 clk_disable(glue->clk);
590
591 return 0;
592}
593
594static int am35x_resume(struct device *dev)
595{
596 struct am35x_glue *glue = dev_get_drvdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530597 struct musb_hdrc_platform_data *plat = dev->platform_data;
598 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200599 int ret;
600
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530601 /* Start the on-chip PHY and its PLL. */
602 if (data->set_phy_power)
603 data->set_phy_power(1);
604
Felipe Balbi6f783e22010-12-02 12:53:22 +0200605 ret = clk_enable(glue->phy_clk);
606 if (ret) {
607 dev_err(dev, "failed to enable PHY clock\n");
608 return ret;
609 }
610
611 ret = clk_enable(glue->clk);
612 if (ret) {
613 dev_err(dev, "failed to enable clock\n");
614 return ret;
615 }
616
617 return 0;
618}
619
620static struct dev_pm_ops am35x_pm_ops = {
621 .suspend = am35x_suspend,
622 .resume = am35x_resume,
623};
624
625#define DEV_PM_OPS &am35x_pm_ops
626#else
627#define DEV_PM_OPS NULL
628#endif
629
Felipe Balbice40c572010-12-02 09:06:51 +0200630static struct platform_driver am35x_driver = {
Felipe Balbie9e8c852012-01-26 12:40:23 +0200631 .probe = am35x_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500632 .remove = am35x_remove,
Felipe Balbice40c572010-12-02 09:06:51 +0200633 .driver = {
634 .name = "musb-am35x",
Felipe Balbi6f783e22010-12-02 12:53:22 +0200635 .pm = DEV_PM_OPS,
Felipe Balbice40c572010-12-02 09:06:51 +0200636 },
637};
638
639MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
640MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
641MODULE_LICENSE("GPL v2");
Srinivas Kandagatlaa0a83eb2012-10-10 19:36:46 +0100642module_platform_driver(am35x_driver);