blob: 2afe3597982e73f5b592be8f7d991c4ebef9f8ad [file] [log] [blame]
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001/*
2 * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
Stephen Boyd987a9f12015-11-17 16:13:55 -080013#include <linux/bitmap.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060014#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Josh Cartwright67b563f2014-02-12 13:44:25 -060018#include <linux/irqchip/chained_irq.h>
19#include <linux/irqdomain.h>
20#include <linux/irq.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060021#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spmi.h>
27
28/* PMIC Arbiter configuration registers */
29#define PMIC_ARB_VERSION 0x0000
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060030#define PMIC_ARB_VERSION_V2_MIN 0x20010000
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +053031#define PMIC_ARB_VERSION_V3_MIN 0x30000000
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060032#define PMIC_ARB_INT_EN 0x0004
33
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060034/* PMIC Arbiter channel registers offsets */
35#define PMIC_ARB_CMD 0x00
36#define PMIC_ARB_CONFIG 0x04
37#define PMIC_ARB_STATUS 0x08
38#define PMIC_ARB_WDATA0 0x10
39#define PMIC_ARB_WDATA1 0x14
40#define PMIC_ARB_RDATA0 0x18
41#define PMIC_ARB_RDATA1 0x1C
42#define PMIC_ARB_REG_CHNL(N) (0x800 + 0x4 * (N))
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060043
44/* Mapping Table */
45#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
46#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
47#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
48#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
49#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
50#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
51
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060052#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
Stephen Boyd987a9f12015-11-17 16:13:55 -080053#define PMIC_ARB_MAX_PPID BIT(12) /* PPID is 12bit */
54#define PMIC_ARB_CHAN_VALID BIT(15)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060055
56/* Ownership Table */
57#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
58#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
59
60/* Channel Status fields */
61enum pmic_arb_chnl_status {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +053062 PMIC_ARB_STATUS_DONE = BIT(0),
63 PMIC_ARB_STATUS_FAILURE = BIT(1),
64 PMIC_ARB_STATUS_DENIED = BIT(2),
65 PMIC_ARB_STATUS_DROPPED = BIT(3),
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060066};
67
68/* Command register fields */
69#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
70
71/* Command Opcodes */
72enum pmic_arb_cmd_op_code {
73 PMIC_ARB_OP_EXT_WRITEL = 0,
74 PMIC_ARB_OP_EXT_READL = 1,
75 PMIC_ARB_OP_EXT_WRITE = 2,
76 PMIC_ARB_OP_RESET = 3,
77 PMIC_ARB_OP_SLEEP = 4,
78 PMIC_ARB_OP_SHUTDOWN = 5,
79 PMIC_ARB_OP_WAKEUP = 6,
80 PMIC_ARB_OP_AUTHENTICATE = 7,
81 PMIC_ARB_OP_MSTR_READ = 8,
82 PMIC_ARB_OP_MSTR_WRITE = 9,
83 PMIC_ARB_OP_EXT_READ = 13,
84 PMIC_ARB_OP_WRITE = 14,
85 PMIC_ARB_OP_READ = 15,
86 PMIC_ARB_OP_ZERO_WRITE = 16,
87};
88
89/* Maximum number of support PMIC peripherals */
Stephen Boyd987a9f12015-11-17 16:13:55 -080090#define PMIC_ARB_MAX_PERIPHS 512
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060091#define PMIC_ARB_TIMEOUT_US 100
92#define PMIC_ARB_MAX_TRANS_BYTES (8)
93
94#define PMIC_ARB_APID_MASK 0xFF
95#define PMIC_ARB_PPID_MASK 0xFFF
96
97/* interrupt enable bit */
98#define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
99
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530100#define HWIRQ(slave_id, periph_id, irq_id, apid) \
101 ((((slave_id) & 0xF) << 28) | \
102 (((periph_id) & 0xFF) << 20) | \
103 (((irq_id) & 0x7) << 16) | \
104 (((apid) & 0x1FF) << 0))
105
106#define HWIRQ_SID(hwirq) (((hwirq) >> 28) & 0xF)
107#define HWIRQ_PER(hwirq) (((hwirq) >> 20) & 0xFF)
108#define HWIRQ_IRQ(hwirq) (((hwirq) >> 16) & 0x7)
109#define HWIRQ_APID(hwirq) (((hwirq) >> 0) & 0x1FF)
110
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600111struct pmic_arb_ver_ops;
112
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530113struct apid_data {
114 u16 ppid;
115 u8 owner;
116};
117
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600118/**
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530119 * spmi_pmic_arb - SPMI PMIC Arbiter object
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600120 *
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600121 * @rd_base: on v1 "core", on v2 "observer" register base off DT.
122 * @wr_base: on v1 "core", on v2 "chnls" register base off DT.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600123 * @intr: address of the SPMI interrupt control registers.
124 * @cnfg: address of the PMIC Arbiter configuration registers.
125 * @lock: lock to synchronize accesses.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600126 * @channel: execution environment channel to use for accesses.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600127 * @irq: PMIC ARB interrupt.
128 * @ee: the current Execution Environment
129 * @min_apid: minimum APID (used for bounding IRQ search)
130 * @max_apid: maximum APID
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530131 * @max_periph: maximum number of PMIC peripherals supported by HW.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600132 * @mapping_table: in-memory copy of PPID -> APID mapping table.
133 * @domain: irq domain object for PMIC IRQ domain
134 * @spmic: SPMI controller object
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600135 * @ver_ops: version dependent operations.
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530136 * @ppid_to_apid in-memory copy of PPID -> channel (APID) mapping table.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600137 * v2 only.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600138 */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530139struct spmi_pmic_arb {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600140 void __iomem *rd_base;
141 void __iomem *wr_base;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600142 void __iomem *intr;
143 void __iomem *cnfg;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800144 void __iomem *core;
145 resource_size_t core_size;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600146 raw_spinlock_t lock;
147 u8 channel;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600148 int irq;
149 u8 ee;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800150 u16 min_apid;
151 u16 max_apid;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530152 u16 max_periph;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800153 u32 *mapping_table;
154 DECLARE_BITMAP(mapping_table_valid, PMIC_ARB_MAX_PERIPHS);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600155 struct irq_domain *domain;
156 struct spmi_controller *spmic;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600157 const struct pmic_arb_ver_ops *ver_ops;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530158 u16 *ppid_to_apid;
159 u16 last_apid;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530160 struct apid_data apid_data[PMIC_ARB_MAX_PERIPHS];
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600161};
162
163/**
164 * pmic_arb_ver: version dependent functionality.
165 *
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530166 * @ver_str: version string.
167 * @ppid_to_apid: finds the apid for a given ppid.
168 * @mode: access rights to specified pmic peripheral.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600169 * @non_data_cmd: on v1 issues an spmi non-data command.
170 * on v2 no HW support, returns -EOPNOTSUPP.
171 * @offset: on v1 offset of per-ee channel.
172 * on v2 offset of per-ee and per-ppid channel.
173 * @fmt_cmd: formats a GENI/SPMI command.
174 * @owner_acc_status: on v1 offset of PMIC_ARB_SPMI_PIC_OWNERm_ACC_STATUSn
175 * on v2 offset of SPMI_PIC_OWNERm_ACC_STATUSn.
176 * @acc_enable: on v1 offset of PMIC_ARB_SPMI_PIC_ACC_ENABLEn
177 * on v2 offset of SPMI_PIC_ACC_ENABLEn.
178 * @irq_status: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_STATUSn
179 * on v2 offset of SPMI_PIC_IRQ_STATUSn.
180 * @irq_clear: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_CLEARn
181 * on v2 offset of SPMI_PIC_IRQ_CLEARn.
182 */
183struct pmic_arb_ver_ops {
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530184 const char *ver_str;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530185 int (*ppid_to_apid)(struct spmi_pmic_arb *pa, u8 sid, u16 addr,
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530186 u16 *apid);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530187 int (*mode)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530188 mode_t *mode);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600189 /* spmi commands (read_cmd, write_cmd, cmd) functionality */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530190 int (*offset)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Stephen Boyd987a9f12015-11-17 16:13:55 -0800191 u32 *offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600192 u32 (*fmt_cmd)(u8 opc, u8 sid, u16 addr, u8 bc);
193 int (*non_data_cmd)(struct spmi_controller *ctrl, u8 opc, u8 sid);
194 /* Interrupts controller functionality (offset of PIC registers) */
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530195 u32 (*owner_acc_status)(u8 m, u16 n);
196 u32 (*acc_enable)(u16 n);
197 u32 (*irq_status)(u16 n);
198 u32 (*irq_clear)(u16 n);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600199};
200
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530201static inline void pmic_arb_base_write(struct spmi_pmic_arb *pa,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600202 u32 offset, u32 val)
203{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530204 writel_relaxed(val, pa->wr_base + offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600205}
206
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530207static inline void pmic_arb_set_rd_cmd(struct spmi_pmic_arb *pa,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600208 u32 offset, u32 val)
209{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530210 writel_relaxed(val, pa->rd_base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600211}
212
213/**
214 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
215 * @bc: byte count -1. range: 0..3
216 * @reg: register's address
217 * @buf: output parameter, length must be bc + 1
218 */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530219static void pa_read_data(struct spmi_pmic_arb *pa, u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600220{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530221 u32 data = __raw_readl(pa->rd_base + reg);
222
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600223 memcpy(buf, &data, (bc & 3) + 1);
224}
225
226/**
227 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
228 * @bc: byte-count -1. range: 0..3.
229 * @reg: register's address.
230 * @buf: buffer to write. length must be bc + 1.
231 */
232static void
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530233pa_write_data(struct spmi_pmic_arb *pa, const u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600234{
235 u32 data = 0;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530236
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600237 memcpy(&data, buf, (bc & 3) + 1);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530238 pmic_arb_base_write(pa, reg, data);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600239}
240
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600241static int pmic_arb_wait_for_done(struct spmi_controller *ctrl,
242 void __iomem *base, u8 sid, u16 addr)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600243{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530244 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600245 u32 status = 0;
246 u32 timeout = PMIC_ARB_TIMEOUT_US;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800247 u32 offset;
248 int rc;
249
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530250 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800251 if (rc)
252 return rc;
253
254 offset += PMIC_ARB_STATUS;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600255
256 while (timeout--) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600257 status = readl_relaxed(base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600258
259 if (status & PMIC_ARB_STATUS_DONE) {
260 if (status & PMIC_ARB_STATUS_DENIED) {
261 dev_err(&ctrl->dev,
262 "%s: transaction denied (0x%x)\n",
263 __func__, status);
264 return -EPERM;
265 }
266
267 if (status & PMIC_ARB_STATUS_FAILURE) {
268 dev_err(&ctrl->dev,
269 "%s: transaction failed (0x%x)\n",
270 __func__, status);
271 return -EIO;
272 }
273
274 if (status & PMIC_ARB_STATUS_DROPPED) {
275 dev_err(&ctrl->dev,
276 "%s: transaction dropped (0x%x)\n",
277 __func__, status);
278 return -EIO;
279 }
280
281 return 0;
282 }
283 udelay(1);
284 }
285
286 dev_err(&ctrl->dev,
287 "%s: timeout, status 0x%x\n",
288 __func__, status);
289 return -ETIMEDOUT;
290}
291
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600292static int
293pmic_arb_non_data_cmd_v1(struct spmi_controller *ctrl, u8 opc, u8 sid)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600294{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530295 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600296 unsigned long flags;
297 u32 cmd;
298 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800299 u32 offset;
300
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530301 rc = pa->ver_ops->offset(pa, sid, 0, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800302 if (rc)
303 return rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600304
305 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
306
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530307 raw_spin_lock_irqsave(&pa->lock, flags);
308 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
309 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, 0);
310 raw_spin_unlock_irqrestore(&pa->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600311
312 return rc;
313}
314
315static int
316pmic_arb_non_data_cmd_v2(struct spmi_controller *ctrl, u8 opc, u8 sid)
317{
318 return -EOPNOTSUPP;
319}
320
321/* Non-data command */
322static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
323{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530324 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600325
326 dev_dbg(&ctrl->dev, "cmd op:0x%x sid:%d\n", opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600327
328 /* Check for valid non-data command */
329 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
330 return -EINVAL;
331
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530332 return pa->ver_ops->non_data_cmd(ctrl, opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600333}
334
335static int pmic_arb_read_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
336 u16 addr, u8 *buf, size_t len)
337{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530338 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600339 unsigned long flags;
340 u8 bc = len - 1;
341 u32 cmd;
342 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800343 u32 offset;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530344 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800345
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530346 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800347 if (rc)
348 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600349
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530350 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530351 if (rc)
352 return rc;
353
354 if (!(mode & S_IRUSR)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530355 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530356 "error: impermissible read from peripheral sid:%d addr:0x%x\n",
357 sid, addr);
358 return -EPERM;
359 }
360
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600361 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
362 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600363 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600364 PMIC_ARB_MAX_TRANS_BYTES, len);
365 return -EINVAL;
366 }
367
368 /* Check the opcode */
369 if (opc >= 0x60 && opc <= 0x7F)
370 opc = PMIC_ARB_OP_READ;
371 else if (opc >= 0x20 && opc <= 0x2F)
372 opc = PMIC_ARB_OP_EXT_READ;
373 else if (opc >= 0x38 && opc <= 0x3F)
374 opc = PMIC_ARB_OP_EXT_READL;
375 else
376 return -EINVAL;
377
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530378 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600379
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530380 raw_spin_lock_irqsave(&pa->lock, flags);
381 pmic_arb_set_rd_cmd(pa, offset + PMIC_ARB_CMD, cmd);
382 rc = pmic_arb_wait_for_done(ctrl, pa->rd_base, sid, addr);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600383 if (rc)
384 goto done;
385
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530386 pa_read_data(pa, buf, offset + PMIC_ARB_RDATA0,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600387 min_t(u8, bc, 3));
388
389 if (bc > 3)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530390 pa_read_data(pa, buf + 4, offset + PMIC_ARB_RDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600391
392done:
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530393 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600394 return rc;
395}
396
397static int pmic_arb_write_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
398 u16 addr, const u8 *buf, size_t len)
399{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530400 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600401 unsigned long flags;
402 u8 bc = len - 1;
403 u32 cmd;
404 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800405 u32 offset;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530406 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800407
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530408 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800409 if (rc)
410 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600411
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530412 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530413 if (rc)
414 return rc;
415
416 if (!(mode & S_IWUSR)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530417 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530418 "error: impermissible write to peripheral sid:%d addr:0x%x\n",
419 sid, addr);
420 return -EPERM;
421 }
422
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600423 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
424 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600425 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600426 PMIC_ARB_MAX_TRANS_BYTES, len);
427 return -EINVAL;
428 }
429
430 /* Check the opcode */
431 if (opc >= 0x40 && opc <= 0x5F)
432 opc = PMIC_ARB_OP_WRITE;
433 else if (opc >= 0x00 && opc <= 0x0F)
434 opc = PMIC_ARB_OP_EXT_WRITE;
435 else if (opc >= 0x30 && opc <= 0x37)
436 opc = PMIC_ARB_OP_EXT_WRITEL;
Stephen Boyd9b769682015-08-28 12:31:10 -0700437 else if (opc >= 0x80)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600438 opc = PMIC_ARB_OP_ZERO_WRITE;
439 else
440 return -EINVAL;
441
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530442 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600443
444 /* Write data to FIFOs */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530445 raw_spin_lock_irqsave(&pa->lock, flags);
446 pa_write_data(pa, buf, offset + PMIC_ARB_WDATA0, min_t(u8, bc, 3));
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600447 if (bc > 3)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530448 pa_write_data(pa, buf + 4, offset + PMIC_ARB_WDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600449
450 /* Start the transaction */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530451 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
452 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, addr);
453 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600454
455 return rc;
456}
457
Josh Cartwright67b563f2014-02-12 13:44:25 -0600458enum qpnpint_regs {
459 QPNPINT_REG_RT_STS = 0x10,
460 QPNPINT_REG_SET_TYPE = 0x11,
461 QPNPINT_REG_POLARITY_HIGH = 0x12,
462 QPNPINT_REG_POLARITY_LOW = 0x13,
463 QPNPINT_REG_LATCHED_CLR = 0x14,
464 QPNPINT_REG_EN_SET = 0x15,
465 QPNPINT_REG_EN_CLR = 0x16,
466 QPNPINT_REG_LATCHED_STS = 0x18,
467};
468
469struct spmi_pmic_arb_qpnpint_type {
470 u8 type; /* 1 -> edge */
471 u8 polarity_high;
472 u8 polarity_low;
473} __packed;
474
475/* Simplified accessor functions for irqchip callbacks */
476static void qpnpint_spmi_write(struct irq_data *d, u8 reg, void *buf,
477 size_t len)
478{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530479 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530480 u8 sid = HWIRQ_SID(d->hwirq);
481 u8 per = HWIRQ_PER(d->hwirq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600482
483 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
484 (per << 8) + reg, buf, len))
485 dev_err_ratelimited(&pa->spmic->dev,
486 "failed irqchip transaction on %x\n",
487 d->irq);
488}
489
490static void qpnpint_spmi_read(struct irq_data *d, u8 reg, void *buf, size_t len)
491{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530492 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530493 u8 sid = HWIRQ_SID(d->hwirq);
494 u8 per = HWIRQ_PER(d->hwirq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600495
496 if (pmic_arb_read_cmd(pa->spmic, SPMI_CMD_EXT_READL, sid,
497 (per << 8) + reg, buf, len))
498 dev_err_ratelimited(&pa->spmic->dev,
499 "failed irqchip transaction on %x\n",
500 d->irq);
501}
502
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530503static void cleanup_irq(struct spmi_pmic_arb *pa, u16 apid, int id)
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530504{
505 u16 ppid = pa->apid_data[apid].ppid;
506 u8 sid = ppid >> 8;
507 u8 per = ppid & 0xFF;
508 u8 irq_mask = BIT(id);
509
510 writel_relaxed(irq_mask, pa->intr + pa->ver_ops->irq_clear(apid));
511
512 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
513 (per << 8) + QPNPINT_REG_LATCHED_CLR, &irq_mask, 1))
514 dev_err_ratelimited(&pa->spmic->dev,
515 "failed to ack irq_mask = 0x%x for ppid = %x\n",
516 irq_mask, ppid);
517
518 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
519 (per << 8) + QPNPINT_REG_EN_CLR, &irq_mask, 1))
520 dev_err_ratelimited(&pa->spmic->dev,
521 "failed to ack irq_mask = 0x%x for ppid = %x\n",
522 irq_mask, ppid);
523}
524
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530525static void periph_interrupt(struct spmi_pmic_arb *pa, u16 apid)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600526{
527 unsigned int irq;
528 u32 status;
529 int id;
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530530 u8 sid = (pa->apid_data[apid].ppid >> 8) & 0xF;
531 u8 per = pa->apid_data[apid].ppid & 0xFF;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600532
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600533 status = readl_relaxed(pa->intr + pa->ver_ops->irq_status(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600534 while (status) {
535 id = ffs(status) - 1;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530536 status &= ~BIT(id);
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530537 irq = irq_find_mapping(pa->domain, HWIRQ(sid, per, id, apid));
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530538 if (irq == 0) {
539 cleanup_irq(pa, apid, id);
540 continue;
541 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600542 generic_handle_irq(irq);
543 }
544}
545
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200546static void pmic_arb_chained_irq(struct irq_desc *desc)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600547{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530548 struct spmi_pmic_arb *pa = irq_desc_get_handler_data(desc);
Jiang Liu7fe88f32015-07-13 20:52:25 +0000549 struct irq_chip *chip = irq_desc_get_chip(desc);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600550 void __iomem *intr = pa->intr;
551 int first = pa->min_apid >> 5;
552 int last = pa->max_apid >> 5;
Abhijeet Dharmapurikar472eaf82017-05-10 19:55:39 +0530553 u32 status, enable;
554 int i, id, apid;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600555
556 chained_irq_enter(chip, desc);
557
558 for (i = first; i <= last; ++i) {
559 status = readl_relaxed(intr +
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600560 pa->ver_ops->owner_acc_status(pa->ee, i));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600561 while (status) {
562 id = ffs(status) - 1;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530563 status &= ~BIT(id);
Abhijeet Dharmapurikar472eaf82017-05-10 19:55:39 +0530564 apid = id + i * 32;
565 enable = readl_relaxed(intr +
566 pa->ver_ops->acc_enable(apid));
567 if (enable & SPMI_PIC_ACC_ENABLE_BIT)
568 periph_interrupt(pa, apid);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600569 }
570 }
571
572 chained_irq_exit(chip, desc);
573}
574
575static void qpnpint_irq_ack(struct irq_data *d)
576{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530577 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530578 u8 irq = HWIRQ_IRQ(d->hwirq);
579 u16 apid = HWIRQ_APID(d->hwirq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600580 u8 data;
581
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530582 writel_relaxed(BIT(irq), pa->intr + pa->ver_ops->irq_clear(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600583
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530584 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600585 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
586}
587
588static void qpnpint_irq_mask(struct irq_data *d)
589{
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530590 u8 irq = HWIRQ_IRQ(d->hwirq);
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530591 u8 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600592
Josh Cartwright67b563f2014-02-12 13:44:25 -0600593 qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &data, 1);
594}
595
596static void qpnpint_irq_unmask(struct irq_data *d)
597{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530598 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530599 u8 irq = HWIRQ_IRQ(d->hwirq);
600 u16 apid = HWIRQ_APID(d->hwirq);
Abhijeet Dharmapurikarcee0fad2017-05-10 19:55:37 +0530601 u8 buf[2];
Josh Cartwright67b563f2014-02-12 13:44:25 -0600602
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530603 writel_relaxed(SPMI_PIC_ACC_ENABLE_BIT,
604 pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600605
Abhijeet Dharmapurikarcee0fad2017-05-10 19:55:37 +0530606 qpnpint_spmi_read(d, QPNPINT_REG_EN_SET, &buf[0], 1);
607 if (!(buf[0] & BIT(irq))) {
608 /*
609 * Since the interrupt is currently disabled, write to both the
610 * LATCHED_CLR and EN_SET registers so that a spurious interrupt
611 * cannot be triggered when the interrupt is enabled
612 */
613 buf[0] = BIT(irq);
614 buf[1] = BIT(irq);
615 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &buf, 2);
616 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600617}
618
Josh Cartwright67b563f2014-02-12 13:44:25 -0600619static int qpnpint_irq_set_type(struct irq_data *d, unsigned int flow_type)
620{
621 struct spmi_pmic_arb_qpnpint_type type;
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530622 u8 irq = HWIRQ_IRQ(d->hwirq);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530623 u8 bit_mask_irq = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600624
625 qpnpint_spmi_read(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
626
627 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530628 type.type |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600629 if (flow_type & IRQF_TRIGGER_RISING)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530630 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600631 if (flow_type & IRQF_TRIGGER_FALLING)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530632 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600633 } else {
634 if ((flow_type & (IRQF_TRIGGER_HIGH)) &&
635 (flow_type & (IRQF_TRIGGER_LOW)))
636 return -EINVAL;
637
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530638 type.type &= ~bit_mask_irq; /* level trig */
Josh Cartwright67b563f2014-02-12 13:44:25 -0600639 if (flow_type & IRQF_TRIGGER_HIGH)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530640 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600641 else
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530642 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600643 }
644
645 qpnpint_spmi_write(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
Abhijeet Dharmapurikar5f9b2ea2017-05-10 19:55:38 +0530646
647 if (flow_type & IRQ_TYPE_EDGE_BOTH)
648 irq_set_handler_locked(d, handle_edge_irq);
649 else
650 irq_set_handler_locked(d, handle_level_irq);
651
Josh Cartwright67b563f2014-02-12 13:44:25 -0600652 return 0;
653}
654
Courtney Cavin60be4232015-07-30 10:53:54 -0700655static int qpnpint_get_irqchip_state(struct irq_data *d,
656 enum irqchip_irq_state which,
657 bool *state)
658{
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530659 u8 irq = HWIRQ_IRQ(d->hwirq);
Courtney Cavin60be4232015-07-30 10:53:54 -0700660 u8 status = 0;
661
662 if (which != IRQCHIP_STATE_LINE_LEVEL)
663 return -EINVAL;
664
665 qpnpint_spmi_read(d, QPNPINT_REG_RT_STS, &status, 1);
666 *state = !!(status & BIT(irq));
667
668 return 0;
669}
670
Josh Cartwright67b563f2014-02-12 13:44:25 -0600671static struct irq_chip pmic_arb_irqchip = {
672 .name = "pmic_arb",
Josh Cartwright67b563f2014-02-12 13:44:25 -0600673 .irq_ack = qpnpint_irq_ack,
674 .irq_mask = qpnpint_irq_mask,
675 .irq_unmask = qpnpint_irq_unmask,
676 .irq_set_type = qpnpint_irq_set_type,
Courtney Cavin60be4232015-07-30 10:53:54 -0700677 .irq_get_irqchip_state = qpnpint_get_irqchip_state,
Josh Cartwright67b563f2014-02-12 13:44:25 -0600678 .flags = IRQCHIP_MASK_ON_SUSPEND
679 | IRQCHIP_SKIP_SET_WAKE,
680};
681
Josh Cartwright67b563f2014-02-12 13:44:25 -0600682static int qpnpint_irq_domain_dt_translate(struct irq_domain *d,
683 struct device_node *controller,
684 const u32 *intspec,
685 unsigned int intsize,
686 unsigned long *out_hwirq,
687 unsigned int *out_type)
688{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530689 struct spmi_pmic_arb *pa = d->host_data;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530690 int rc;
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530691 u16 apid;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600692
693 dev_dbg(&pa->spmic->dev,
694 "intspec[0] 0x%1x intspec[1] 0x%02x intspec[2] 0x%02x\n",
695 intspec[0], intspec[1], intspec[2]);
696
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100697 if (irq_domain_get_of_node(d) != controller)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600698 return -EINVAL;
699 if (intsize != 4)
700 return -EINVAL;
701 if (intspec[0] > 0xF || intspec[1] > 0xFF || intspec[2] > 0x7)
702 return -EINVAL;
703
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530704 rc = pa->ver_ops->ppid_to_apid(pa, intspec[0],
705 (intspec[1] << 8), &apid);
706 if (rc < 0) {
707 dev_err(&pa->spmic->dev,
708 "failed to xlate sid = 0x%x, periph = 0x%x, irq = %x rc = %d\n",
709 intspec[0], intspec[1], intspec[2], rc);
710 return rc;
711 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600712
713 /* Keep track of {max,min}_apid for bounding search during interrupt */
714 if (apid > pa->max_apid)
715 pa->max_apid = apid;
716 if (apid < pa->min_apid)
717 pa->min_apid = apid;
718
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530719 *out_hwirq = HWIRQ(intspec[0], intspec[1], intspec[2], apid);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600720 *out_type = intspec[3] & IRQ_TYPE_SENSE_MASK;
721
722 dev_dbg(&pa->spmic->dev, "out_hwirq = %lu\n", *out_hwirq);
723
724 return 0;
725}
726
727static int qpnpint_irq_domain_map(struct irq_domain *d,
728 unsigned int virq,
729 irq_hw_number_t hwirq)
730{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530731 struct spmi_pmic_arb *pa = d->host_data;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600732
733 dev_dbg(&pa->spmic->dev, "virq = %u, hwirq = %lu\n", virq, hwirq);
734
735 irq_set_chip_and_handler(virq, &pmic_arb_irqchip, handle_level_irq);
736 irq_set_chip_data(virq, d->host_data);
737 irq_set_noprobe(virq);
738 return 0;
739}
740
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530741static int
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530742pmic_arb_ppid_to_apid_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u16 *apid)
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530743{
744 u16 ppid = sid << 8 | ((addr >> 8) & 0xFF);
745 u32 *mapping_table = pa->mapping_table;
746 int index = 0, i;
747 u16 apid_valid;
748 u32 data;
749
750 apid_valid = pa->ppid_to_apid[ppid];
751 if (apid_valid & PMIC_ARB_CHAN_VALID) {
752 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
753 return 0;
754 }
755
756 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
757 if (!test_and_set_bit(index, pa->mapping_table_valid))
758 mapping_table[index] = readl_relaxed(pa->cnfg +
759 SPMI_MAPPING_TABLE_REG(index));
760
761 data = mapping_table[index];
762
763 if (ppid & BIT(SPMI_MAPPING_BIT_INDEX(data))) {
764 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
765 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
766 } else {
767 *apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
768 pa->ppid_to_apid[ppid]
769 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530770 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530771 return 0;
772 }
773 } else {
774 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
775 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
776 } else {
777 *apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
778 pa->ppid_to_apid[ppid]
779 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530780 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530781 return 0;
782 }
783 }
784 }
785
786 return -ENODEV;
787}
788
789static int
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530790pmic_arb_mode_v1_v3(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530791{
792 *mode = S_IRUSR | S_IWUSR;
793 return 0;
794}
795
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600796/* v1 offset per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800797static int
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530798pmic_arb_offset_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600799{
Stephen Boyd987a9f12015-11-17 16:13:55 -0800800 *offset = 0x800 + 0x80 * pa->channel;
801 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600802}
803
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530804static u16 pmic_arb_find_apid(struct spmi_pmic_arb *pa, u16 ppid)
Stephen Boyd987a9f12015-11-17 16:13:55 -0800805{
806 u32 regval, offset;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530807 u16 apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800808 u16 id;
809
810 /*
811 * PMIC_ARB_REG_CHNL is a table in HW mapping channel to ppid.
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530812 * ppid_to_apid is an in-memory invert of that table.
Stephen Boyd987a9f12015-11-17 16:13:55 -0800813 */
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530814 for (apid = pa->last_apid; apid < pa->max_periph; apid++) {
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530815 regval = readl_relaxed(pa->cnfg +
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530816 SPMI_OWNERSHIP_TABLE_REG(apid));
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530817 pa->apid_data[apid].owner = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530818
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530819 offset = PMIC_ARB_REG_CHNL(apid);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800820 if (offset >= pa->core_size)
821 break;
822
823 regval = readl_relaxed(pa->core + offset);
824 if (!regval)
825 continue;
826
827 id = (regval >> 8) & PMIC_ARB_PPID_MASK;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530828 pa->ppid_to_apid[id] = apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530829 pa->apid_data[apid].ppid = id;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800830 if (id == ppid) {
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530831 apid |= PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800832 break;
833 }
834 }
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530835 pa->last_apid = apid & ~PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800836
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530837 return apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800838}
839
840
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530841static int
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530842pmic_arb_ppid_to_apid_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u16 *apid)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530843{
844 u16 ppid = (sid << 8) | (addr >> 8);
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530845 u16 apid_valid;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530846
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530847 apid_valid = pa->ppid_to_apid[ppid];
848 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
849 apid_valid = pmic_arb_find_apid(pa, ppid);
850 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530851 return -ENODEV;
852
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530853 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
854 return 0;
855}
856
857static int
858pmic_arb_mode_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
859{
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530860 u16 apid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530861 int rc;
862
863 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
864 if (rc < 0)
865 return rc;
866
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530867 *mode = 0;
868 *mode |= S_IRUSR;
869
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530870 if (pa->ee == pa->apid_data[apid].owner)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530871 *mode |= S_IWUSR;
872 return 0;
873}
874
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530875/* v2 offset per ppid and per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800876static int
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530877pmic_arb_offset_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600878{
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530879 u16 apid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530880 int rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600881
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530882 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
883 if (rc < 0)
884 return rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800885
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530886 *offset = 0x1000 * pa->ee + 0x8000 * apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800887 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600888}
889
890static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u16 addr, u8 bc)
891{
892 return (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
893}
894
895static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 sid, u16 addr, u8 bc)
896{
897 return (opc << 27) | ((addr & 0xff) << 4) | (bc & 0x7);
898}
899
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530900static u32 pmic_arb_owner_acc_status_v1(u8 m, u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600901{
902 return 0x20 * m + 0x4 * n;
903}
904
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530905static u32 pmic_arb_owner_acc_status_v2(u8 m, u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600906{
907 return 0x100000 + 0x1000 * m + 0x4 * n;
908}
909
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530910static u32 pmic_arb_owner_acc_status_v3(u8 m, u16 n)
911{
912 return 0x200000 + 0x1000 * m + 0x4 * n;
913}
914
915static u32 pmic_arb_acc_enable_v1(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600916{
917 return 0x200 + 0x4 * n;
918}
919
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530920static u32 pmic_arb_acc_enable_v2(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600921{
922 return 0x1000 * n;
923}
924
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530925static u32 pmic_arb_irq_status_v1(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600926{
927 return 0x600 + 0x4 * n;
928}
929
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530930static u32 pmic_arb_irq_status_v2(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600931{
932 return 0x4 + 0x1000 * n;
933}
934
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530935static u32 pmic_arb_irq_clear_v1(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600936{
937 return 0xA00 + 0x4 * n;
938}
939
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530940static u32 pmic_arb_irq_clear_v2(u16 n)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600941{
942 return 0x8 + 0x1000 * n;
943}
944
945static const struct pmic_arb_ver_ops pmic_arb_v1 = {
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530946 .ver_str = "v1",
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530947 .ppid_to_apid = pmic_arb_ppid_to_apid_v1,
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530948 .mode = pmic_arb_mode_v1_v3,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600949 .non_data_cmd = pmic_arb_non_data_cmd_v1,
950 .offset = pmic_arb_offset_v1,
951 .fmt_cmd = pmic_arb_fmt_cmd_v1,
952 .owner_acc_status = pmic_arb_owner_acc_status_v1,
953 .acc_enable = pmic_arb_acc_enable_v1,
954 .irq_status = pmic_arb_irq_status_v1,
955 .irq_clear = pmic_arb_irq_clear_v1,
956};
957
958static const struct pmic_arb_ver_ops pmic_arb_v2 = {
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530959 .ver_str = "v2",
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530960 .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530961 .mode = pmic_arb_mode_v2,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600962 .non_data_cmd = pmic_arb_non_data_cmd_v2,
963 .offset = pmic_arb_offset_v2,
964 .fmt_cmd = pmic_arb_fmt_cmd_v2,
965 .owner_acc_status = pmic_arb_owner_acc_status_v2,
966 .acc_enable = pmic_arb_acc_enable_v2,
967 .irq_status = pmic_arb_irq_status_v2,
968 .irq_clear = pmic_arb_irq_clear_v2,
969};
970
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +0530971static const struct pmic_arb_ver_ops pmic_arb_v3 = {
972 .ver_str = "v3",
973 .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
974 .mode = pmic_arb_mode_v1_v3,
975 .non_data_cmd = pmic_arb_non_data_cmd_v2,
976 .offset = pmic_arb_offset_v2,
977 .fmt_cmd = pmic_arb_fmt_cmd_v2,
978 .owner_acc_status = pmic_arb_owner_acc_status_v3,
979 .acc_enable = pmic_arb_acc_enable_v2,
980 .irq_status = pmic_arb_irq_status_v2,
981 .irq_clear = pmic_arb_irq_clear_v2,
982};
983
Josh Cartwright67b563f2014-02-12 13:44:25 -0600984static const struct irq_domain_ops pmic_arb_irq_domain_ops = {
985 .map = qpnpint_irq_domain_map,
986 .xlate = qpnpint_irq_domain_dt_translate,
987};
988
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600989static int spmi_pmic_arb_probe(struct platform_device *pdev)
990{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530991 struct spmi_pmic_arb *pa;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600992 struct spmi_controller *ctrl;
993 struct resource *res;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600994 void __iomem *core;
995 u32 channel, ee, hw_ver;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800996 int err;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600997
998 ctrl = spmi_controller_alloc(&pdev->dev, sizeof(*pa));
999 if (!ctrl)
1000 return -ENOMEM;
1001
1002 pa = spmi_controller_get_drvdata(ctrl);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001003 pa->spmic = ctrl;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001004
1005 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Stephen Boyd987a9f12015-11-17 16:13:55 -08001006 pa->core_size = resource_size(res);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +05301007 if (pa->core_size <= 0x800) {
1008 dev_err(&pdev->dev, "core_size is smaller than 0x800. Failing Probe\n");
1009 err = -EINVAL;
1010 goto err_put_ctrl;
1011 }
1012
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001013 core = devm_ioremap_resource(&ctrl->dev, res);
1014 if (IS_ERR(core)) {
1015 err = PTR_ERR(core);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001016 goto err_put_ctrl;
1017 }
1018
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001019 hw_ver = readl_relaxed(core + PMIC_ARB_VERSION);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001020
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +05301021 if (hw_ver < PMIC_ARB_VERSION_V2_MIN) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001022 pa->ver_ops = &pmic_arb_v1;
1023 pa->wr_base = core;
1024 pa->rd_base = core;
1025 } else {
Stephen Boyd987a9f12015-11-17 16:13:55 -08001026 pa->core = core;
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +05301027
1028 if (hw_ver < PMIC_ARB_VERSION_V3_MIN)
1029 pa->ver_ops = &pmic_arb_v2;
1030 else
1031 pa->ver_ops = &pmic_arb_v3;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001032
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +05301033 /* the apid to ppid table starts at PMIC_ARB_REG_CHNL(0) */
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +05301034 pa->max_periph = (pa->core_size - PMIC_ARB_REG_CHNL(0)) / 4;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +05301035
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001036 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1037 "obsrvr");
1038 pa->rd_base = devm_ioremap_resource(&ctrl->dev, res);
1039 if (IS_ERR(pa->rd_base)) {
1040 err = PTR_ERR(pa->rd_base);
1041 goto err_put_ctrl;
1042 }
1043
1044 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1045 "chnls");
1046 pa->wr_base = devm_ioremap_resource(&ctrl->dev, res);
1047 if (IS_ERR(pa->wr_base)) {
1048 err = PTR_ERR(pa->wr_base);
1049 goto err_put_ctrl;
1050 }
1051
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301052 pa->ppid_to_apid = devm_kcalloc(&ctrl->dev,
Stephen Boyd987a9f12015-11-17 16:13:55 -08001053 PMIC_ARB_MAX_PPID,
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301054 sizeof(*pa->ppid_to_apid),
Stephen Boyd987a9f12015-11-17 16:13:55 -08001055 GFP_KERNEL);
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301056 if (!pa->ppid_to_apid) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001057 err = -ENOMEM;
1058 goto err_put_ctrl;
1059 }
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001060 }
1061
Abhijeet Dharmapurikar319f6882017-05-10 19:55:40 +05301062 dev_info(&ctrl->dev, "PMIC arbiter version %s (0x%x)\n",
1063 pa->ver_ops->ver_str, hw_ver);
1064
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001065 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
1066 pa->intr = devm_ioremap_resource(&ctrl->dev, res);
1067 if (IS_ERR(pa->intr)) {
1068 err = PTR_ERR(pa->intr);
1069 goto err_put_ctrl;
1070 }
1071
1072 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
1073 pa->cnfg = devm_ioremap_resource(&ctrl->dev, res);
1074 if (IS_ERR(pa->cnfg)) {
1075 err = PTR_ERR(pa->cnfg);
1076 goto err_put_ctrl;
1077 }
1078
Josh Cartwright67b563f2014-02-12 13:44:25 -06001079 pa->irq = platform_get_irq_byname(pdev, "periph_irq");
1080 if (pa->irq < 0) {
1081 err = pa->irq;
1082 goto err_put_ctrl;
1083 }
1084
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001085 err = of_property_read_u32(pdev->dev.of_node, "qcom,channel", &channel);
1086 if (err) {
1087 dev_err(&pdev->dev, "channel unspecified.\n");
1088 goto err_put_ctrl;
1089 }
1090
1091 if (channel > 5) {
1092 dev_err(&pdev->dev, "invalid channel (%u) specified.\n",
1093 channel);
Christophe JAILLETe98cc182016-09-26 22:24:46 +02001094 err = -EINVAL;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001095 goto err_put_ctrl;
1096 }
1097
1098 pa->channel = channel;
1099
Josh Cartwright67b563f2014-02-12 13:44:25 -06001100 err = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &ee);
1101 if (err) {
1102 dev_err(&pdev->dev, "EE unspecified.\n");
1103 goto err_put_ctrl;
1104 }
1105
1106 if (ee > 5) {
1107 dev_err(&pdev->dev, "invalid EE (%u) specified\n", ee);
1108 err = -EINVAL;
1109 goto err_put_ctrl;
1110 }
1111
1112 pa->ee = ee;
1113
Stephen Boyd987a9f12015-11-17 16:13:55 -08001114 pa->mapping_table = devm_kcalloc(&ctrl->dev, PMIC_ARB_MAX_PERIPHS - 1,
1115 sizeof(*pa->mapping_table), GFP_KERNEL);
1116 if (!pa->mapping_table) {
1117 err = -ENOMEM;
1118 goto err_put_ctrl;
1119 }
Josh Cartwright67b563f2014-02-12 13:44:25 -06001120
1121 /* Initialize max_apid/min_apid to the opposite bounds, during
1122 * the irq domain translation, we are sure to update these */
1123 pa->max_apid = 0;
1124 pa->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
1125
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001126 platform_set_drvdata(pdev, ctrl);
1127 raw_spin_lock_init(&pa->lock);
1128
1129 ctrl->cmd = pmic_arb_cmd;
1130 ctrl->read_cmd = pmic_arb_read_cmd;
1131 ctrl->write_cmd = pmic_arb_write_cmd;
1132
Josh Cartwright67b563f2014-02-12 13:44:25 -06001133 dev_dbg(&pdev->dev, "adding irq domain\n");
1134 pa->domain = irq_domain_add_tree(pdev->dev.of_node,
1135 &pmic_arb_irq_domain_ops, pa);
1136 if (!pa->domain) {
1137 dev_err(&pdev->dev, "unable to create irq_domain\n");
1138 err = -ENOMEM;
1139 goto err_put_ctrl;
1140 }
1141
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001142 irq_set_chained_handler_and_data(pa->irq, pmic_arb_chained_irq, pa);
Kiran Gunda76b069b2017-05-10 19:55:41 +05301143 enable_irq_wake(pa->irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001144
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001145 err = spmi_controller_add(ctrl);
1146 if (err)
Josh Cartwright67b563f2014-02-12 13:44:25 -06001147 goto err_domain_remove;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001148
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001149 return 0;
1150
Josh Cartwright67b563f2014-02-12 13:44:25 -06001151err_domain_remove:
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001152 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001153 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001154err_put_ctrl:
1155 spmi_controller_put(ctrl);
1156 return err;
1157}
1158
1159static int spmi_pmic_arb_remove(struct platform_device *pdev)
1160{
1161 struct spmi_controller *ctrl = platform_get_drvdata(pdev);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +05301162 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001163 spmi_controller_remove(ctrl);
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001164 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001165 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001166 spmi_controller_put(ctrl);
1167 return 0;
1168}
1169
1170static const struct of_device_id spmi_pmic_arb_match_table[] = {
1171 { .compatible = "qcom,spmi-pmic-arb", },
1172 {},
1173};
1174MODULE_DEVICE_TABLE(of, spmi_pmic_arb_match_table);
1175
1176static struct platform_driver spmi_pmic_arb_driver = {
1177 .probe = spmi_pmic_arb_probe,
1178 .remove = spmi_pmic_arb_remove,
1179 .driver = {
1180 .name = "spmi_pmic_arb",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001181 .of_match_table = spmi_pmic_arb_match_table,
1182 },
1183};
1184module_platform_driver(spmi_pmic_arb_driver);
1185
1186MODULE_LICENSE("GPL v2");
1187MODULE_ALIAS("platform:spmi_pmic_arb");