Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 1 | ========================= |
| 2 | Dynamic DMA mapping Guide |
| 3 | ========================= |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 5 | :Author: David S. Miller <davem@redhat.com> |
| 6 | :Author: Richard Henderson <rth@cygnus.com> |
| 7 | :Author: Jakub Jelinek <jakub@redhat.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 9 | This is a guide to device driver writers on how to use the DMA API |
| 10 | with example pseudo-code. For a concise description of the API, see |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | DMA-API.txt. |
| 12 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 13 | CPU and DMA addresses |
| 14 | ===================== |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 15 | |
| 16 | There are several kinds of addresses involved in the DMA API, and it's |
| 17 | important to understand the differences. |
| 18 | |
| 19 | The kernel normally uses virtual addresses. Any address returned by |
| 20 | kmalloc(), vmalloc(), and similar interfaces is a virtual address and can |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 21 | be stored in a ``void *``. |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 22 | |
| 23 | The virtual memory system (TLB, page tables, etc.) translates virtual |
| 24 | addresses to CPU physical addresses, which are stored as "phys_addr_t" or |
| 25 | "resource_size_t". The kernel manages device resources like registers as |
| 26 | physical addresses. These are the addresses in /proc/iomem. The physical |
| 27 | address is not directly useful to a driver; it must use ioremap() to map |
| 28 | the space and produce a virtual address. |
| 29 | |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 30 | I/O devices use a third kind of address: a "bus address". If a device has |
| 31 | registers at an MMIO address, or if it performs DMA to read or write system |
| 32 | memory, the addresses used by the device are bus addresses. In some |
| 33 | systems, bus addresses are identical to CPU physical addresses, but in |
| 34 | general they are not. IOMMUs and host bridges can produce arbitrary |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 35 | mappings between physical and bus addresses. |
| 36 | |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 37 | From a device's point of view, DMA uses the bus address space, but it may |
| 38 | be restricted to a subset of that space. For example, even if a system |
| 39 | supports 64-bit addresses for main memory and PCI BARs, it may use an IOMMU |
| 40 | so devices only need to use 32-bit DMA addresses. |
| 41 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 42 | Here's a picture and some examples:: |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 43 | |
| 44 | CPU CPU Bus |
| 45 | Virtual Physical Address |
| 46 | Address Address Space |
| 47 | Space Space |
| 48 | |
| 49 | +-------+ +------+ +------+ |
| 50 | | | |MMIO | Offset | | |
| 51 | | | Virtual |Space | applied | | |
| 52 | C +-------+ --------> B +------+ ----------> +------+ A |
| 53 | | | mapping | | by host | | |
| 54 | +-----+ | | | | bridge | | +--------+ |
| 55 | | | | | +------+ | | | | |
| 56 | | CPU | | | | RAM | | | | Device | |
| 57 | | | | | | | | | | | |
| 58 | +-----+ +-------+ +------+ +------+ +--------+ |
| 59 | | | Virtual |Buffer| Mapping | | |
| 60 | X +-------+ --------> Y +------+ <---------- +------+ Z |
| 61 | | | mapping | RAM | by IOMMU |
| 62 | | | | | |
| 63 | | | | | |
| 64 | +-------+ +------+ |
| 65 | |
| 66 | During the enumeration process, the kernel learns about I/O devices and |
| 67 | their MMIO space and the host bridges that connect them to the system. For |
| 68 | example, if a PCI device has a BAR, the kernel reads the bus address (A) |
| 69 | from the BAR and converts it to a CPU physical address (B). The address B |
| 70 | is stored in a struct resource and usually exposed via /proc/iomem. When a |
| 71 | driver claims a device, it typically uses ioremap() to map physical address |
| 72 | B at a virtual address (C). It can then use, e.g., ioread32(C), to access |
| 73 | the device registers at bus address A. |
| 74 | |
| 75 | If the device supports DMA, the driver sets up a buffer using kmalloc() or |
| 76 | a similar interface, which returns a virtual address (X). The virtual |
| 77 | memory system maps X to a physical address (Y) in system RAM. The driver |
| 78 | can use virtual address X to access the buffer, but the device itself |
| 79 | cannot because DMA doesn't go through the CPU virtual memory system. |
| 80 | |
| 81 | In some simple systems, the device can do DMA directly to physical address |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 82 | Y. But in many others, there is IOMMU hardware that translates DMA |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 83 | addresses to physical addresses, e.g., it translates Z to Y. This is part |
| 84 | of the reason for the DMA API: the driver can give a virtual address X to |
| 85 | an interface like dma_map_single(), which sets up any required IOMMU |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 86 | mapping and returns the DMA address Z. The driver then tells the device to |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 87 | do DMA to Z, and the IOMMU maps it to the buffer at address Y in system |
| 88 | RAM. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | |
| 90 | So that Linux can use the dynamic DMA mapping, it needs some help from the |
| 91 | drivers, namely it has to take into account that DMA addresses should be |
| 92 | mapped only for the time they are actually used and unmapped after the DMA |
| 93 | transfer. |
| 94 | |
| 95 | The following API will work of course even on platforms where no such |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 96 | hardware exists. |
| 97 | |
| 98 | Note that the DMA API works with any bus independent of the underlying |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 99 | microprocessor architecture. You should use the DMA API rather than the |
| 100 | bus-specific DMA API, i.e., use the dma_map_*() interfaces rather than the |
| 101 | pci_map_*() interfaces. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 103 | First of all, you should make sure:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 104 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 105 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 107 | is in your driver, which provides the definition of dma_addr_t. This type |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 108 | can hold any valid DMA address for the platform and should be used |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 109 | everywhere you hold a DMA address returned from the DMA mapping functions. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 111 | What memory is DMA'able? |
| 112 | ======================== |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | |
| 114 | The first piece of information you must know is what kernel memory can |
| 115 | be used with the DMA mapping facilities. There has been an unwritten |
| 116 | set of rules regarding this, and this text is an attempt to finally |
| 117 | write them down. |
| 118 | |
| 119 | If you acquired your memory via the page allocator |
| 120 | (i.e. __get_free_page*()) or the generic memory allocators |
| 121 | (i.e. kmalloc() or kmem_cache_alloc()) then you may DMA to/from |
| 122 | that memory using the addresses returned from those routines. |
| 123 | |
| 124 | This means specifically that you may _not_ use the memory/addresses |
| 125 | returned from vmalloc() for DMA. It is possible to DMA to the |
| 126 | _underlying_ memory mapped into a vmalloc() area, but this requires |
| 127 | walking page tables to get the physical addresses, and then |
| 128 | translating each of those pages back to a kernel address using |
| 129 | something like __va(). [ EDIT: Update this when we integrate |
| 130 | Gerd Knorr's generic code which does this. ] |
| 131 | |
David Brownell | 21440d3 | 2006-04-01 10:21:52 -0800 | [diff] [blame] | 132 | This rule also means that you may use neither kernel image addresses |
| 133 | (items in data/text/bss segments), nor module image addresses, nor |
| 134 | stack addresses for DMA. These could all be mapped somewhere entirely |
| 135 | different than the rest of physical memory. Even if those classes of |
| 136 | memory could physically work with DMA, you'd need to ensure the I/O |
| 137 | buffers were cacheline-aligned. Without that, you'd see cacheline |
| 138 | sharing problems (data corruption) on CPUs with DMA-incoherent caches. |
| 139 | (The CPU could write to one word, DMA would write to a different one |
| 140 | in the same cache line, and one of them could be overwritten.) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | |
| 142 | Also, this means that you cannot take the return of a kmap() |
| 143 | call and DMA to/from that. This is similar to vmalloc(). |
| 144 | |
| 145 | What about block I/O and networking buffers? The block I/O and |
| 146 | networking subsystems make sure that the buffers they use are valid |
| 147 | for you to DMA from/to. |
| 148 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 149 | DMA addressing limitations |
| 150 | ========================== |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | |
| 152 | Does your device have any DMA addressing limitations? For example, is |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 153 | your device only capable of driving the low order 24-bits of address? |
| 154 | If so, you need to inform the kernel of this fact. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | |
| 156 | By default, the kernel assumes that your device can address the full |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 157 | 32-bits. For a 64-bit capable device, this needs to be increased. |
| 158 | And for a device with limitations, as discussed in the previous |
| 159 | paragraph, it needs to be decreased. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 160 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 161 | Special note about PCI: PCI-X specification requires PCI-X devices to |
| 162 | support 64-bit addressing (DAC) for all transactions. And at least |
| 163 | one platform (SGI SN2) requires 64-bit consistent allocations to |
| 164 | operate correctly when the IO bus is in PCI-X mode. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 166 | For correct operation, you must interrogate the kernel in your device |
| 167 | probe routine to see if the DMA controller on the machine can properly |
| 168 | support the DMA addressing limitation your device has. It is good |
| 169 | style to do this even if your device holds the default setting, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 170 | because this shows that you did think about these issues wrt. your |
| 171 | device. |
| 172 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 173 | The query is performed via a call to dma_set_mask_and_coherent():: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 174 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 175 | int dma_set_mask_and_coherent(struct device *dev, u64 mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 177 | which will query the mask for both streaming and coherent APIs together. |
| 178 | If you have some special requirements, then the following two separate |
| 179 | queries can be used instead: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 180 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 181 | The query for streaming mappings is performed via a call to |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 182 | dma_set_mask():: |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 183 | |
| 184 | int dma_set_mask(struct device *dev, u64 mask); |
| 185 | |
| 186 | The query for consistent allocations is performed via a call |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 187 | to dma_set_coherent_mask():: |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 188 | |
| 189 | int dma_set_coherent_mask(struct device *dev, u64 mask); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 190 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 191 | Here, dev is a pointer to the device struct of your device, and mask |
| 192 | is a bit mask describing which bits of an address your device |
| 193 | supports. It returns zero if your card can perform DMA properly on |
| 194 | the machine given the address mask you provided. In general, the |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 195 | device struct of your device is embedded in the bus-specific device |
| 196 | struct of your device. For example, &pdev->dev is a pointer to the |
| 197 | device struct of a PCI device (pdev is a pointer to the PCI device |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 198 | struct of your device). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 199 | |
Matt LaPlante | 84eb8d0 | 2006-10-03 22:53:09 +0200 | [diff] [blame] | 200 | If it returns non-zero, your device cannot perform DMA properly on |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | this platform, and attempting to do so will result in undefined |
| 202 | behavior. You must either use a different mask, or not use DMA. |
| 203 | |
| 204 | This means that in the failure case, you have three options: |
| 205 | |
| 206 | 1) Use another DMA mask, if possible (see below). |
| 207 | 2) Use some non-DMA mode for data transfer, if possible. |
| 208 | 3) Ignore this device and do not initialize it. |
| 209 | |
| 210 | It is recommended that your driver print a kernel KERN_WARNING message |
| 211 | when you end up performing either #2 or #3. In this manner, if a user |
| 212 | of your driver reports that performance is bad or that the device is not |
| 213 | even detected, you can ask them for the kernel messages to find out |
| 214 | exactly why. |
| 215 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 216 | The standard 32-bit addressing device would do something like this:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 218 | if (dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32))) { |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 219 | dev_warn(dev, "mydev: No suitable DMA available\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 220 | goto ignore_this_device; |
| 221 | } |
| 222 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 223 | Another common scenario is a 64-bit capable device. The approach here |
| 224 | is to try for 64-bit addressing, but back down to a 32-bit mask that |
| 225 | should not fail. The kernel may fail the 64-bit mask not because the |
| 226 | platform is not capable of 64-bit addressing. Rather, it may fail in |
| 227 | this case simply because 32-bit addressing is done more efficiently |
| 228 | than 64-bit addressing. For example, Sparc64 PCI SAC addressing is |
| 229 | more efficient than DAC addressing. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 230 | |
| 231 | Here is how you would handle a 64-bit capable device which can drive |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 232 | all 64-bits when accessing streaming DMA:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 233 | |
| 234 | int using_dac; |
| 235 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 236 | if (!dma_set_mask(dev, DMA_BIT_MASK(64))) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | using_dac = 1; |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 238 | } else if (!dma_set_mask(dev, DMA_BIT_MASK(32))) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 239 | using_dac = 0; |
| 240 | } else { |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 241 | dev_warn(dev, "mydev: No suitable DMA available\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | goto ignore_this_device; |
| 243 | } |
| 244 | |
| 245 | If a card is capable of using 64-bit consistent allocations as well, |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 246 | the case would look like this:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 247 | |
| 248 | int using_dac, consistent_using_dac; |
| 249 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 250 | if (!dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64))) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | using_dac = 1; |
Geert Uytterhoeven | 11e285d | 2015-05-21 13:57:07 +0200 | [diff] [blame] | 252 | consistent_using_dac = 1; |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 253 | } else if (!dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32))) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | using_dac = 0; |
| 255 | consistent_using_dac = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | } else { |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 257 | dev_warn(dev, "mydev: No suitable DMA available\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | goto ignore_this_device; |
| 259 | } |
| 260 | |
Emilio López | 34c815f | 2014-05-20 16:54:22 -0600 | [diff] [blame] | 261 | The coherent mask will always be able to set the same or a smaller mask as |
| 262 | the streaming mask. However for the rare case that a device driver only |
| 263 | uses consistent allocations, one would have to check the return value from |
| 264 | dma_set_coherent_mask(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | Finally, if your device can only drive the low 24-bits of |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 267 | address you might do something like:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 269 | if (dma_set_mask(dev, DMA_BIT_MASK(24))) { |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 270 | dev_warn(dev, "mydev: 24-bit DMA addressing not available\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 271 | goto ignore_this_device; |
| 272 | } |
| 273 | |
Russell King | 4aa806b | 2013-06-26 13:49:44 +0100 | [diff] [blame] | 274 | When dma_set_mask() or dma_set_mask_and_coherent() is successful, and |
| 275 | returns zero, the kernel saves away this mask you have provided. The |
| 276 | kernel will use this information later when you make DMA mappings. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | |
| 278 | There is a case which we are aware of at this time, which is worth |
| 279 | mentioning in this documentation. If your device supports multiple |
| 280 | functions (for example a sound card provides playback and record |
| 281 | functions) and the various different functions have _different_ |
| 282 | DMA addressing limitations, you may wish to probe each mask and |
| 283 | only provide the functionality which the machine can handle. It |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 284 | is important that the last call to dma_set_mask() be for the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | most specific mask. |
| 286 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 287 | Here is pseudo-code showing how this might be done:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | |
Yang Hongyang | 2c5510d | 2009-04-06 19:01:19 -0700 | [diff] [blame] | 289 | #define PLAYBACK_ADDRESS_BITS DMA_BIT_MASK(32) |
Marin Mitov | 038f7d0 | 2009-12-06 18:30:44 -0800 | [diff] [blame] | 290 | #define RECORD_ADDRESS_BITS DMA_BIT_MASK(24) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 291 | |
| 292 | struct my_sound_card *card; |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 293 | struct device *dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 294 | |
| 295 | ... |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 296 | if (!dma_set_mask(dev, PLAYBACK_ADDRESS_BITS)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | card->playback_enabled = 1; |
| 298 | } else { |
| 299 | card->playback_enabled = 0; |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 300 | dev_warn(dev, "%s: Playback disabled due to DMA limitations\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | card->name); |
| 302 | } |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 303 | if (!dma_set_mask(dev, RECORD_ADDRESS_BITS)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | card->record_enabled = 1; |
| 305 | } else { |
| 306 | card->record_enabled = 0; |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 307 | dev_warn(dev, "%s: Record disabled due to DMA limitations\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 308 | card->name); |
| 309 | } |
| 310 | |
| 311 | A sound card was used as an example here because this genre of PCI |
| 312 | devices seems to be littered with ISA chips given a PCI front end, |
| 313 | and thus retaining the 16MB DMA addressing limitations of ISA. |
| 314 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 315 | Types of DMA mappings |
| 316 | ===================== |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 317 | |
| 318 | There are two types of DMA mappings: |
| 319 | |
| 320 | - Consistent DMA mappings which are usually mapped at driver |
| 321 | initialization, unmapped at the end and for which the hardware should |
| 322 | guarantee that the device and the CPU can access the data |
| 323 | in parallel and will see updates made by each other without any |
| 324 | explicit software flushing. |
| 325 | |
| 326 | Think of "consistent" as "synchronous" or "coherent". |
| 327 | |
| 328 | The current default is to return consistent memory in the low 32 |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 329 | bits of the DMA space. However, for future compatibility you should |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 330 | set the consistent mask even if this default is fine for your |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | driver. |
| 332 | |
| 333 | Good examples of what to use consistent mappings for are: |
| 334 | |
| 335 | - Network card DMA ring descriptors. |
| 336 | - SCSI adapter mailbox command data structures. |
| 337 | - Device firmware microcode executed out of |
| 338 | main memory. |
| 339 | |
| 340 | The invariant these examples all require is that any CPU store |
| 341 | to memory is immediately visible to the device, and vice |
| 342 | versa. Consistent mappings guarantee this. |
| 343 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 344 | .. important:: |
| 345 | |
| 346 | Consistent DMA memory does not preclude the usage of |
| 347 | proper memory barriers. The CPU may reorder stores to |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | consistent memory just as it may normal memory. Example: |
| 349 | if it is important for the device to see the first word |
| 350 | of a descriptor updated before the second, you must do |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 351 | something like:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 352 | |
| 353 | desc->word0 = address; |
| 354 | wmb(); |
| 355 | desc->word1 = DESC_VALID; |
| 356 | |
| 357 | in order to get correct behavior on all platforms. |
| 358 | |
David Brownell | 21440d3 | 2006-04-01 10:21:52 -0800 | [diff] [blame] | 359 | Also, on some platforms your driver may need to flush CPU write |
| 360 | buffers in much the same way as it needs to flush write buffers |
| 361 | found in PCI bridges (such as by reading a register's value |
| 362 | after writing it). |
| 363 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 364 | - Streaming DMA mappings which are usually mapped for one DMA |
| 365 | transfer, unmapped right after it (unless you use dma_sync_* below) |
| 366 | and for which hardware can optimize for sequential accesses. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | |
Geert Uytterhoeven | 11e285d | 2015-05-21 13:57:07 +0200 | [diff] [blame] | 368 | Think of "streaming" as "asynchronous" or "outside the coherency |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | domain". |
| 370 | |
| 371 | Good examples of what to use streaming mappings for are: |
| 372 | |
| 373 | - Networking buffers transmitted/received by a device. |
| 374 | - Filesystem buffers written/read by a SCSI device. |
| 375 | |
| 376 | The interfaces for using this type of mapping were designed in |
| 377 | such a way that an implementation can make whatever performance |
| 378 | optimizations the hardware allows. To this end, when using |
| 379 | such mappings you must be explicit about what you want to happen. |
| 380 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 381 | Neither type of DMA mapping has alignment restrictions that come from |
| 382 | the underlying bus, although some devices may have such restrictions. |
David Brownell | 21440d3 | 2006-04-01 10:21:52 -0800 | [diff] [blame] | 383 | Also, systems with caches that aren't DMA-coherent will work better |
| 384 | when the underlying buffers don't share cache lines with other data. |
| 385 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 386 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 387 | Using Consistent DMA mappings |
| 388 | ============================= |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | |
| 390 | To allocate and map large (PAGE_SIZE or so) consistent DMA regions, |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 391 | you should do:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | |
| 393 | dma_addr_t dma_handle; |
| 394 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 395 | cpu_addr = dma_alloc_coherent(dev, size, &dma_handle, gfp); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 396 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 397 | where device is a ``struct device *``. This may be called in interrupt |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 398 | context with the GFP_ATOMIC flag. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | |
| 400 | Size is the length of the region you want to allocate, in bytes. |
| 401 | |
| 402 | This routine will allocate RAM for that region, so it acts similarly to |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 403 | __get_free_pages() (but takes size instead of a page order). If your |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | driver needs regions sized smaller than a page, you may prefer using |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 405 | the dma_pool interface, described below. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 406 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 407 | The consistent DMA mapping interfaces, for non-NULL dev, will by |
| 408 | default return a DMA address which is 32-bit addressable. Even if the |
| 409 | device indicates (via DMA mask) that it may address the upper 32-bits, |
| 410 | consistent allocation will only return > 32-bit addresses for DMA if |
| 411 | the consistent DMA mask has been explicitly changed via |
| 412 | dma_set_coherent_mask(). This is true of the dma_pool interface as |
| 413 | well. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 414 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 415 | dma_alloc_coherent() returns two values: the virtual address which you |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 416 | can use to access it from the CPU and dma_handle which you pass to the |
| 417 | card. |
| 418 | |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 419 | The CPU virtual address and the DMA address are both |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | guaranteed to be aligned to the smallest PAGE_SIZE order which |
| 421 | is greater than or equal to the requested size. This invariant |
| 422 | exists (for example) to guarantee that if you allocate a chunk |
| 423 | which is smaller than or equal to 64 kilobytes, the extent of the |
| 424 | buffer you receive will not cross a 64K boundary. |
| 425 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 426 | To unmap and free such a DMA region, you call:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 428 | dma_free_coherent(dev, size, cpu_addr, dma_handle); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 430 | where dev, size are the same as in the above call and cpu_addr and |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 431 | dma_handle are the values dma_alloc_coherent() returned to you. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | This function may not be called in interrupt context. |
| 433 | |
| 434 | If your driver needs lots of smaller memory regions, you can write |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 435 | custom code to subdivide pages returned by dma_alloc_coherent(), |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 436 | or you can use the dma_pool API to do that. A dma_pool is like |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 437 | a kmem_cache, but it uses dma_alloc_coherent(), not __get_free_pages(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | Also, it understands common hardware constraints for alignment, |
| 439 | like queue heads needing to be aligned on N byte boundaries. |
| 440 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 441 | Create a dma_pool like this:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 443 | struct dma_pool *pool; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | |
Gioh Kim | 2af9da8 | 2014-05-20 17:09:35 -0600 | [diff] [blame] | 445 | pool = dma_pool_create(name, dev, size, align, boundary); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 447 | The "name" is for diagnostics (like a kmem_cache name); dev and size |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | are as above. The device's hardware alignment requirement for this |
| 449 | type of data is "align" (which is expressed in bytes, and must be a |
| 450 | power of two). If your device has no boundary crossing restrictions, |
Gioh Kim | 2af9da8 | 2014-05-20 17:09:35 -0600 | [diff] [blame] | 451 | pass 0 for boundary; passing 4096 says memory allocated from this pool |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | must not cross 4KByte boundaries (but at that time it may be better to |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 453 | use dma_alloc_coherent() directly instead). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 455 | Allocate memory from a DMA pool like this:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 457 | cpu_addr = dma_pool_alloc(pool, flags, &dma_handle); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 458 | |
Gioh Kim | 2af9da8 | 2014-05-20 17:09:35 -0600 | [diff] [blame] | 459 | flags are GFP_KERNEL if blocking is permitted (not in_interrupt nor |
| 460 | holding SMP locks), GFP_ATOMIC otherwise. Like dma_alloc_coherent(), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | this returns two values, cpu_addr and dma_handle. |
| 462 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 463 | Free memory that was allocated from a dma_pool like this:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 464 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 465 | dma_pool_free(pool, cpu_addr, dma_handle); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 466 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 467 | where pool is what you passed to dma_pool_alloc(), and cpu_addr and |
| 468 | dma_handle are the values dma_pool_alloc() returned. This function |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 469 | may be called in interrupt context. |
| 470 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 471 | Destroy a dma_pool by calling:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 472 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 473 | dma_pool_destroy(pool); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 474 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 475 | Make sure you've called dma_pool_free() for all memory allocated |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 476 | from a pool before you destroy the pool. This function may not |
| 477 | be called in interrupt context. |
| 478 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 479 | DMA Direction |
| 480 | ============= |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | |
| 482 | The interfaces described in subsequent portions of this document |
| 483 | take a DMA direction argument, which is an integer and takes on |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 484 | one of the following values:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 485 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 486 | DMA_BIDIRECTIONAL |
| 487 | DMA_TO_DEVICE |
| 488 | DMA_FROM_DEVICE |
| 489 | DMA_NONE |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 490 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 491 | You should provide the exact DMA direction if you know it. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 492 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 493 | DMA_TO_DEVICE means "from main memory to the device" |
| 494 | DMA_FROM_DEVICE means "from the device to main memory" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 | It is the direction in which the data moves during the DMA |
| 496 | transfer. |
| 497 | |
| 498 | You are _strongly_ encouraged to specify this as precisely |
| 499 | as you possibly can. |
| 500 | |
| 501 | If you absolutely cannot know the direction of the DMA transfer, |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 502 | specify DMA_BIDIRECTIONAL. It means that the DMA can go in |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 503 | either direction. The platform guarantees that you may legally |
| 504 | specify this, and that it will work, but this may be at the |
| 505 | cost of performance for example. |
| 506 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 507 | The value DMA_NONE is to be used for debugging. One can |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 508 | hold this in a data structure before you come to know the |
| 509 | precise direction, and this will help catch cases where your |
| 510 | direction tracking logic has failed to set things up properly. |
| 511 | |
| 512 | Another advantage of specifying this value precisely (outside of |
| 513 | potential platform-specific optimizations of such) is for debugging. |
| 514 | Some platforms actually have a write permission boolean which DMA |
| 515 | mappings can be marked with, much like page protections in the user |
| 516 | program address space. Such platforms can and do report errors in the |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 517 | kernel logs when the DMA controller hardware detects violation of the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 518 | permission setting. |
| 519 | |
| 520 | Only streaming mappings specify a direction, consistent mappings |
| 521 | implicitly have a direction attribute setting of |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 522 | DMA_BIDIRECTIONAL. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 523 | |
| be7db05 | 2005-04-17 15:26:13 -0500 | [diff] [blame] | 524 | The SCSI subsystem tells you the direction to use in the |
| 525 | 'sc_data_direction' member of the SCSI command your driver is |
| 526 | working on. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | |
| 528 | For Networking drivers, it's a rather simple affair. For transmit |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 529 | packets, map/unmap them with the DMA_TO_DEVICE direction |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | specifier. For receive packets, just the opposite, map/unmap them |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 531 | with the DMA_FROM_DEVICE direction specifier. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 533 | Using Streaming DMA mappings |
| 534 | ============================ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 535 | |
| 536 | The streaming DMA mapping routines can be called from interrupt |
| 537 | context. There are two versions of each map/unmap, one which will |
| 538 | map/unmap a single memory region, and one which will map/unmap a |
| 539 | scatterlist. |
| 540 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 541 | To map a single region, you do:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 542 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 543 | struct device *dev = &my_dev->dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | dma_addr_t dma_handle; |
| 545 | void *addr = buffer->ptr; |
| 546 | size_t size = buffer->len; |
| 547 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 548 | dma_handle = dma_map_single(dev, addr, size, direction); |
Liu Hua | b2dd83b | 2014-09-18 12:15:28 +0800 | [diff] [blame] | 549 | if (dma_mapping_error(dev, dma_handle)) { |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 550 | /* |
| 551 | * reduce current DMA mapping usage, |
| 552 | * delay and try again later or |
| 553 | * reset driver. |
| 554 | */ |
| 555 | goto map_error_handling; |
| 556 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 557 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 558 | and to unmap it:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 559 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 560 | dma_unmap_single(dev, dma_handle, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 562 | You should call dma_mapping_error() as dma_map_single() could fail and return |
Christoph Hellwig | f51f288 | 2017-05-22 10:58:49 +0200 | [diff] [blame] | 563 | error. Doing so will ensure that the mapping code will work correctly on all |
| 564 | DMA implementations without any dependency on the specifics of the underlying |
| 565 | implementation. Using the returned address without checking for errors could |
| 566 | result in failures ranging from panics to silent data corruption. The same |
| 567 | applies to dma_map_page() as well. |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 568 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 569 | You should call dma_unmap_single() when the DMA activity is finished, e.g., |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 570 | from the interrupt which told you that the DMA transfer is done. |
| 571 | |
Bjorn Helgaas | f311a72 | 2014-05-20 16:56:27 -0600 | [diff] [blame] | 572 | Using CPU pointers like this for single mappings has a disadvantage: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 573 | you cannot reference HIGHMEM memory in this way. Thus, there is a |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 574 | map/unmap interface pair akin to dma_{map,unmap}_single(). These |
Bjorn Helgaas | f311a72 | 2014-05-20 16:56:27 -0600 | [diff] [blame] | 575 | interfaces deal with page/offset pairs instead of CPU pointers. |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 576 | Specifically:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 577 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 578 | struct device *dev = &my_dev->dev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | dma_addr_t dma_handle; |
| 580 | struct page *page = buffer->page; |
| 581 | unsigned long offset = buffer->offset; |
| 582 | size_t size = buffer->len; |
| 583 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 584 | dma_handle = dma_map_page(dev, page, offset, size, direction); |
Liu Hua | b2dd83b | 2014-09-18 12:15:28 +0800 | [diff] [blame] | 585 | if (dma_mapping_error(dev, dma_handle)) { |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 586 | /* |
| 587 | * reduce current DMA mapping usage, |
| 588 | * delay and try again later or |
| 589 | * reset driver. |
| 590 | */ |
| 591 | goto map_error_handling; |
| 592 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 593 | |
| 594 | ... |
| 595 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 596 | dma_unmap_page(dev, dma_handle, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 597 | |
| 598 | Here, "offset" means byte offset within the given page. |
| 599 | |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 600 | You should call dma_mapping_error() as dma_map_page() could fail and return |
| 601 | error as outlined under the dma_map_single() discussion. |
| 602 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 603 | You should call dma_unmap_page() when the DMA activity is finished, e.g., |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 604 | from the interrupt which told you that the DMA transfer is done. |
| 605 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 606 | With scatterlists, you map a region gathered from several regions by:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 607 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 608 | int i, count = dma_map_sg(dev, sglist, nents, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | struct scatterlist *sg; |
| 610 | |
saeed bishara | 4c2f6d4 | 2007-08-08 13:09:00 +0200 | [diff] [blame] | 611 | for_each_sg(sglist, sg, count, i) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 612 | hw_address[i] = sg_dma_address(sg); |
| 613 | hw_len[i] = sg_dma_len(sg); |
| 614 | } |
| 615 | |
| 616 | where nents is the number of entries in the sglist. |
| 617 | |
| 618 | The implementation is free to merge several consecutive sglist entries |
| 619 | into one (e.g. if DMA mapping is done with PAGE_SIZE granularity, any |
| 620 | consecutive sglist entries can be merged into one provided the first one |
| 621 | ends and the second one starts on a page boundary - in fact this is a huge |
| 622 | advantage for cards which either cannot do scatter-gather or have very |
| 623 | limited number of scatter-gather entries) and returns the actual number |
| 624 | of sg entries it mapped them to. On failure 0 is returned. |
| 625 | |
| 626 | Then you should loop count times (note: this can be less than nents times) |
| 627 | and use sg_dma_address() and sg_dma_len() macros where you previously |
| 628 | accessed sg->address and sg->length as shown above. |
| 629 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 630 | To unmap a scatterlist, just call:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 632 | dma_unmap_sg(dev, sglist, nents, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 633 | |
| 634 | Again, make sure DMA activity has already finished. |
| 635 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 636 | .. note:: |
| 637 | |
| 638 | The 'nents' argument to the dma_unmap_sg call must be |
| 639 | the _same_ one you passed into the dma_map_sg call, |
| 640 | it should _NOT_ be the 'count' value _returned_ from the |
| 641 | dma_map_sg call. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 643 | Every dma_map_{single,sg}() call should have its dma_unmap_{single,sg}() |
Yinghai Lu | 3a9ad0b | 2015-05-27 17:23:51 -0700 | [diff] [blame] | 644 | counterpart, because the DMA address space is a shared resource and |
| 645 | you could render the machine unusable by consuming all DMA addresses. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 646 | |
| 647 | If you need to use the same streaming DMA region multiple times and touch |
| 648 | the data in between the DMA transfers, the buffer needs to be synced |
Bjorn Helgaas | f311a72 | 2014-05-20 16:56:27 -0600 | [diff] [blame] | 649 | properly in order for the CPU and device to see the most up-to-date and |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 650 | correct copy of the DMA buffer. |
| 651 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 652 | So, firstly, just map it with dma_map_{single,sg}(), and after each DMA |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 653 | transfer call either:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 654 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 655 | dma_sync_single_for_cpu(dev, dma_handle, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 656 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 657 | or:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 658 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 659 | dma_sync_sg_for_cpu(dev, sglist, nents, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | |
| 661 | as appropriate. |
| 662 | |
| 663 | Then, if you wish to let the device get at the DMA area again, |
Bjorn Helgaas | f311a72 | 2014-05-20 16:56:27 -0600 | [diff] [blame] | 664 | finish accessing the data with the CPU, and then before actually |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 665 | giving the buffer to the hardware call either:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 666 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 667 | dma_sync_single_for_device(dev, dma_handle, size, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 668 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 669 | or:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 670 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 671 | dma_sync_sg_for_device(dev, sglist, nents, direction); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 672 | |
| 673 | as appropriate. |
| 674 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 675 | .. note:: |
| 676 | |
| 677 | The 'nents' argument to dma_sync_sg_for_cpu() and |
Sakari Ailus | 7bc590b | 2015-09-23 14:41:09 +0300 | [diff] [blame] | 678 | dma_sync_sg_for_device() must be the same passed to |
| 679 | dma_map_sg(). It is _NOT_ the count returned by |
| 680 | dma_map_sg(). |
| 681 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | After the last DMA transfer call one of the DMA unmap routines |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 683 | dma_unmap_{single,sg}(). If you don't touch the data from the first |
| 684 | dma_map_*() call till dma_unmap_*(), then you don't have to call the |
| 685 | dma_sync_*() routines at all. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 686 | |
| 687 | Here is pseudo code which shows a situation in which you would need |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 688 | to use the dma_sync_*() interfaces:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 689 | |
| 690 | my_card_setup_receive_buffer(struct my_card *cp, char *buffer, int len) |
| 691 | { |
| 692 | dma_addr_t mapping; |
| 693 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 694 | mapping = dma_map_single(cp->dev, buffer, len, DMA_FROM_DEVICE); |
Andrey Smirnov | be6c309 | 2016-09-20 09:04:20 -0700 | [diff] [blame] | 695 | if (dma_mapping_error(cp->dev, mapping)) { |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 696 | /* |
| 697 | * reduce current DMA mapping usage, |
| 698 | * delay and try again later or |
| 699 | * reset driver. |
| 700 | */ |
| 701 | goto map_error_handling; |
| 702 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 703 | |
| 704 | cp->rx_buf = buffer; |
| 705 | cp->rx_len = len; |
| 706 | cp->rx_dma = mapping; |
| 707 | |
| 708 | give_rx_buf_to_card(cp); |
| 709 | } |
| 710 | |
| 711 | ... |
| 712 | |
| 713 | my_card_interrupt_handler(int irq, void *devid, struct pt_regs *regs) |
| 714 | { |
| 715 | struct my_card *cp = devid; |
| 716 | |
| 717 | ... |
| 718 | if (read_card_status(cp) == RX_BUF_TRANSFERRED) { |
| 719 | struct my_card_header *hp; |
| 720 | |
| 721 | /* Examine the header to see if we wish |
| 722 | * to accept the data. But synchronize |
| 723 | * the DMA transfer with the CPU first |
| 724 | * so that we see updated contents. |
| 725 | */ |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 726 | dma_sync_single_for_cpu(&cp->dev, cp->rx_dma, |
| 727 | cp->rx_len, |
| 728 | DMA_FROM_DEVICE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 729 | |
| 730 | /* Now it is safe to examine the buffer. */ |
| 731 | hp = (struct my_card_header *) cp->rx_buf; |
| 732 | if (header_is_ok(hp)) { |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 733 | dma_unmap_single(&cp->dev, cp->rx_dma, cp->rx_len, |
| 734 | DMA_FROM_DEVICE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 735 | pass_to_upper_layers(cp->rx_buf); |
| 736 | make_and_setup_new_rx_buf(cp); |
| 737 | } else { |
Michal Miroslaw | 3f0fb4e | 2011-07-26 16:08:51 -0700 | [diff] [blame] | 738 | /* CPU should not write to |
| 739 | * DMA_FROM_DEVICE-mapped area, |
| 740 | * so dma_sync_single_for_device() is |
| 741 | * not needed here. It would be required |
| 742 | * for DMA_BIDIRECTIONAL mapping if |
| 743 | * the memory was modified. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 744 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 745 | give_rx_buf_to_card(cp); |
| 746 | } |
| 747 | } |
| 748 | } |
| 749 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 750 | Drivers converted fully to this interface should not use virt_to_bus() any |
| 751 | longer, nor should they use bus_to_virt(). Some drivers have to be changed a |
| 752 | little bit, because there is no longer an equivalent to bus_to_virt() in the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 753 | dynamic DMA mapping scheme - you have to always store the DMA addresses |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 754 | returned by the dma_alloc_coherent(), dma_pool_alloc(), and dma_map_single() |
| 755 | calls (dma_map_sg() stores them in the scatterlist itself if the platform |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 756 | supports dynamic DMA mapping in hardware) in your driver structures and/or |
| 757 | in the card registers. |
| 758 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 759 | All drivers should be using these interfaces with no exceptions. It |
| 760 | is planned to completely remove virt_to_bus() and bus_to_virt() as |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 761 | they are entirely deprecated. Some ports already do not provide these |
| 762 | as it is impossible to correctly support them. |
| 763 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 764 | Handling Errors |
| 765 | =============== |
FUJITA Tomonori | 4ae9ca8 | 2010-05-26 14:44:22 -0700 | [diff] [blame] | 766 | |
| 767 | DMA address space is limited on some architectures and an allocation |
| 768 | failure can be determined by: |
| 769 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 770 | - checking if dma_alloc_coherent() returns NULL or dma_map_sg returns 0 |
FUJITA Tomonori | 4ae9ca8 | 2010-05-26 14:44:22 -0700 | [diff] [blame] | 771 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 772 | - checking the dma_addr_t returned from dma_map_single() and dma_map_page() |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 773 | by using dma_mapping_error():: |
FUJITA Tomonori | 4ae9ca8 | 2010-05-26 14:44:22 -0700 | [diff] [blame] | 774 | |
| 775 | dma_addr_t dma_handle; |
| 776 | |
| 777 | dma_handle = dma_map_single(dev, addr, size, direction); |
| 778 | if (dma_mapping_error(dev, dma_handle)) { |
| 779 | /* |
| 780 | * reduce current DMA mapping usage, |
| 781 | * delay and try again later or |
| 782 | * reset driver. |
| 783 | */ |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 784 | goto map_error_handling; |
| 785 | } |
| 786 | |
| 787 | - unmap pages that are already mapped, when mapping error occurs in the middle |
| 788 | of a multiple page mapping attempt. These example are applicable to |
| 789 | dma_map_page() as well. |
| 790 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 791 | Example 1:: |
| 792 | |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 793 | dma_addr_t dma_handle1; |
| 794 | dma_addr_t dma_handle2; |
| 795 | |
| 796 | dma_handle1 = dma_map_single(dev, addr, size, direction); |
| 797 | if (dma_mapping_error(dev, dma_handle1)) { |
| 798 | /* |
| 799 | * reduce current DMA mapping usage, |
| 800 | * delay and try again later or |
| 801 | * reset driver. |
| 802 | */ |
| 803 | goto map_error_handling1; |
| 804 | } |
| 805 | dma_handle2 = dma_map_single(dev, addr, size, direction); |
| 806 | if (dma_mapping_error(dev, dma_handle2)) { |
| 807 | /* |
| 808 | * reduce current DMA mapping usage, |
| 809 | * delay and try again later or |
| 810 | * reset driver. |
| 811 | */ |
| 812 | goto map_error_handling2; |
| 813 | } |
| 814 | |
| 815 | ... |
| 816 | |
| 817 | map_error_handling2: |
| 818 | dma_unmap_single(dma_handle1); |
| 819 | map_error_handling1: |
| 820 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 821 | Example 2:: |
| 822 | |
| 823 | /* |
| 824 | * if buffers are allocated in a loop, unmap all mapped buffers when |
| 825 | * mapping error is detected in the middle |
| 826 | */ |
Shuah Khan | 8d7f62e | 2012-10-18 14:00:58 -0600 | [diff] [blame] | 827 | |
| 828 | dma_addr_t dma_addr; |
| 829 | dma_addr_t array[DMA_BUFFERS]; |
| 830 | int save_index = 0; |
| 831 | |
| 832 | for (i = 0; i < DMA_BUFFERS; i++) { |
| 833 | |
| 834 | ... |
| 835 | |
| 836 | dma_addr = dma_map_single(dev, addr, size, direction); |
| 837 | if (dma_mapping_error(dev, dma_addr)) { |
| 838 | /* |
| 839 | * reduce current DMA mapping usage, |
| 840 | * delay and try again later or |
| 841 | * reset driver. |
| 842 | */ |
| 843 | goto map_error_handling; |
| 844 | } |
| 845 | array[i].dma_addr = dma_addr; |
| 846 | save_index++; |
| 847 | } |
| 848 | |
| 849 | ... |
| 850 | |
| 851 | map_error_handling: |
| 852 | |
| 853 | for (i = 0; i < save_index; i++) { |
| 854 | |
| 855 | ... |
| 856 | |
| 857 | dma_unmap_single(array[i].dma_addr); |
FUJITA Tomonori | 4ae9ca8 | 2010-05-26 14:44:22 -0700 | [diff] [blame] | 858 | } |
| 859 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 860 | Networking drivers must call dev_kfree_skb() to free the socket buffer |
FUJITA Tomonori | 4ae9ca8 | 2010-05-26 14:44:22 -0700 | [diff] [blame] | 861 | and return NETDEV_TX_OK if the DMA mapping fails on the transmit hook |
| 862 | (ndo_start_xmit). This means that the socket buffer is just dropped in |
| 863 | the failure case. |
| 864 | |
| 865 | SCSI drivers must return SCSI_MLQUEUE_HOST_BUSY if the DMA mapping |
| 866 | fails in the queuecommand hook. This means that the SCSI subsystem |
| 867 | passes the command to the driver again later. |
| 868 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 869 | Optimizing Unmap State Space Consumption |
| 870 | ======================================== |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 871 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 872 | On many platforms, dma_unmap_{single,page}() is simply a nop. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 873 | Therefore, keeping track of the mapping address and length is a waste |
| 874 | of space. Instead of filling your drivers up with ifdefs and the like |
| 875 | to "work around" this (which would defeat the whole purpose of a |
| 876 | portable API) the following facilities are provided. |
| 877 | |
| 878 | Actually, instead of describing the macros one by one, we'll |
| 879 | transform some example code. |
| 880 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 881 | 1) Use DEFINE_DMA_UNMAP_{ADDR,LEN} in state saving structures. |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 882 | Example, before:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 883 | |
| 884 | struct ring_state { |
| 885 | struct sk_buff *skb; |
| 886 | dma_addr_t mapping; |
| 887 | __u32 len; |
| 888 | }; |
| 889 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 890 | after:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 891 | |
| 892 | struct ring_state { |
| 893 | struct sk_buff *skb; |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 894 | DEFINE_DMA_UNMAP_ADDR(mapping); |
| 895 | DEFINE_DMA_UNMAP_LEN(len); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 896 | }; |
| 897 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 898 | 2) Use dma_unmap_{addr,len}_set() to set these values. |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 899 | Example, before:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 900 | |
| 901 | ringp->mapping = FOO; |
| 902 | ringp->len = BAR; |
| 903 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 904 | after:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 905 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 906 | dma_unmap_addr_set(ringp, mapping, FOO); |
| 907 | dma_unmap_len_set(ringp, len, BAR); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | |
Bjorn Helgaas | 77f2ea2 | 2014-04-30 11:20:53 -0600 | [diff] [blame] | 909 | 3) Use dma_unmap_{addr,len}() to access these values. |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 910 | Example, before:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 911 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 912 | dma_unmap_single(dev, ringp->mapping, ringp->len, |
| 913 | DMA_FROM_DEVICE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 915 | after:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 916 | |
FUJITA Tomonori | 216bf58 | 2010-03-10 15:23:42 -0800 | [diff] [blame] | 917 | dma_unmap_single(dev, |
| 918 | dma_unmap_addr(ringp, mapping), |
| 919 | dma_unmap_len(ringp, len), |
| 920 | DMA_FROM_DEVICE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | |
| 922 | It really should be self-explanatory. We treat the ADDR and LEN |
| 923 | separately, because it is possible for an implementation to only |
| 924 | need the address in order to perform the unmap operation. |
| 925 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 926 | Platform Issues |
| 927 | =============== |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 928 | |
| 929 | If you are just writing drivers for Linux and do not maintain |
| 930 | an architecture port for the kernel, you can safely skip down |
| 931 | to "Closing". |
| 932 | |
| 933 | 1) Struct scatterlist requirements. |
| 934 | |
Christoph Hellwig | e92ae52 | 2016-09-11 15:58:53 +0200 | [diff] [blame] | 935 | You need to enable CONFIG_NEED_SG_DMA_LENGTH if the architecture |
| 936 | supports IOMMUs (including software IOMMU). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 937 | |
FUJITA Tomonori | ce00f7f | 2010-08-14 16:36:17 +0900 | [diff] [blame] | 938 | 2) ARCH_DMA_MINALIGN |
FUJITA Tomonori | 2fd74e2 | 2010-05-26 14:44:23 -0700 | [diff] [blame] | 939 | |
| 940 | Architectures must ensure that kmalloc'ed buffer is |
| 941 | DMA-safe. Drivers and subsystems depend on it. If an architecture |
| 942 | isn't fully DMA-coherent (i.e. hardware doesn't ensure that data in |
| 943 | the CPU cache is identical to data in main memory), |
FUJITA Tomonori | ce00f7f | 2010-08-14 16:36:17 +0900 | [diff] [blame] | 944 | ARCH_DMA_MINALIGN must be set so that the memory allocator |
FUJITA Tomonori | 2fd74e2 | 2010-05-26 14:44:23 -0700 | [diff] [blame] | 945 | makes sure that kmalloc'ed buffer doesn't share a cache line with |
| 946 | the others. See arch/arm/include/asm/cache.h as an example. |
| 947 | |
FUJITA Tomonori | ce00f7f | 2010-08-14 16:36:17 +0900 | [diff] [blame] | 948 | Note that ARCH_DMA_MINALIGN is about DMA memory alignment |
FUJITA Tomonori | 2fd74e2 | 2010-05-26 14:44:23 -0700 | [diff] [blame] | 949 | constraints. You don't need to worry about the architecture data |
| 950 | alignment constraints (e.g. the alignment constraints about 64-bit |
| 951 | objects). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 952 | |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 953 | Closing |
| 954 | ======= |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 955 | |
Francis Galiegue | a33f322 | 2010-04-23 00:08:02 +0200 | [diff] [blame] | 956 | This document, and the API itself, would not be in its current |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 957 | form without the feedback and suggestions from numerous individuals. |
| 958 | We would like to specifically mention, in no particular order, the |
Mauro Carvalho Chehab | 266921b | 2017-05-17 10:27:28 -0300 | [diff] [blame] | 959 | following people:: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 960 | |
| 961 | Russell King <rmk@arm.linux.org.uk> |
| 962 | Leo Dagum <dagum@barrel.engr.sgi.com> |
| 963 | Ralf Baechle <ralf@oss.sgi.com> |
| 964 | Grant Grundler <grundler@cup.hp.com> |
| 965 | Jay Estabrook <Jay.Estabrook@compaq.com> |
| 966 | Thomas Sailer <sailer@ife.ee.ethz.ch> |
| 967 | Andrea Arcangeli <andrea@suse.de> |
Rob Landley | 26bbb29 | 2007-10-15 11:42:52 +0200 | [diff] [blame] | 968 | Jens Axboe <jens.axboe@oracle.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 969 | David Mosberger-Tang <davidm@hpl.hp.com> |