blob: 31efc47c847eaf555d3c54b7a754a83c5e4f8d9b [file] [log] [blame]
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001/*
2 * New driver for Marvell Yukon chipset and SysKonnect Gigabit
3 * Ethernet adapters. Based on earlier sk98lin, e100 and
4 * FreeBSD if_sk drivers.
5 *
6 * This driver intentionally does not support all the features
7 * of the original driver such as link fail-over and link management because
8 * those should be done at higher levels.
9 *
Stephen Hemminger747802a2005-06-27 11:33:16 -070010 * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040011 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070014 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040015 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Joe Perchesf15063c2010-02-17 15:01:57 +000026#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
27
Arnaldo Carvalho de Melo14c85022005-12-27 02:43:12 -020028#include <linux/in.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040029#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/netdevice.h>
33#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/if_vlan.h>
37#include <linux/ip.h>
38#include <linux/delay.h>
39#include <linux/crc32.h>
Al Viro40754002005-04-03 09:15:52 +010040#include <linux/dma-mapping.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070041#include <linux/debugfs.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040042#include <linux/sched.h>
Stephen Hemminger678aa1f2007-10-16 12:15:54 -070043#include <linux/seq_file.h>
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -080044#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/slab.h>
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -070046#include <linux/dmi.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040048#include <asm/irq.h>
49
50#include "skge.h"
51
52#define DRV_NAME "skge"
stephen hemminger5a9d6912011-07-06 19:00:08 +000053#define DRV_VERSION "1.14"
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040054
55#define DEFAULT_TX_RING_SIZE 128
56#define DEFAULT_RX_RING_SIZE 512
57#define MAX_TX_RING_SIZE 1024
Stephen Hemminger9db96472006-06-06 10:11:12 -070058#define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040059#define MAX_RX_RING_SIZE 4096
Stephen Hemminger19a33d42005-06-27 11:33:15 -070060#define RX_COPY_THRESHOLD 128
61#define RX_BUF_SIZE 1536
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040062#define PHY_RETRIES 1000
63#define ETH_JUMBO_MTU 9000
64#define TX_WATCHDOG (5 * HZ)
65#define NAPI_WEIGHT 64
Stephen Hemminger6abebb52005-07-22 16:26:10 -070066#define BLINK_MS 250
Stephen Hemminger501fb722007-10-16 12:15:51 -070067#define LINK_HZ HZ
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040068
Stephen Hemmingerafa151b2007-10-16 12:15:53 -070069#define SKGE_EEPROM_MAGIC 0x9933aabb
70
71
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040072MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -080073MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040074MODULE_LICENSE("GPL");
75MODULE_VERSION(DRV_VERSION);
76
Joe Perches67777f92010-02-17 15:01:58 +000077static const u32 default_msg = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
78 NETIF_MSG_LINK | NETIF_MSG_IFUP |
79 NETIF_MSG_IFDOWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -040080
81static int debug = -1; /* defaults above */
82module_param(debug, int, 0);
83MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
84
Benoit Taine9baa3c32014-08-08 15:56:03 +020085static const struct pci_device_id skge_id_table[] = {
stephen hemminger6f7d32f2011-07-06 19:00:05 +000086 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x1700) }, /* 3Com 3C940 */
87 { PCI_DEVICE(PCI_VENDOR_ID_3COM, 0x80EB) }, /* 3Com 3C940B */
stephen hemminger57d6fa32011-07-06 19:00:07 +000088#ifdef CONFIG_SKGE_GENESIS
89 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4300) }, /* SK-9xx */
90#endif
stephen hemminger6f7d32f2011-07-06 19:00:05 +000091 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x4320) }, /* SK-98xx V2.0 */
92 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* D-Link DGE-530T (rev.B) */
93 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4c00) }, /* D-Link DGE-530T */
stephen hemmingerc0743042011-07-06 19:00:06 +000094 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302) }, /* D-Link DGE-530T Rev C1 */
stephen hemminger6f7d32f2011-07-06 19:00:05 +000095 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) }, /* Marvell Yukon 88E8001/8003/8010 */
96 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
97 { PCI_DEVICE(PCI_VENDOR_ID_CNET, 0x434E) }, /* CNet PowerG-2000 */
98 { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, 0x1064) }, /* Linksys EG1064 v2 */
99 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 }, /* Linksys EG1032 v2 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400100 { 0 }
101};
102MODULE_DEVICE_TABLE(pci, skge_id_table);
103
104static int skge_up(struct net_device *dev);
105static int skge_down(struct net_device *dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800106static void skge_phy_reset(struct skge_port *skge);
Stephen Hemminger513f5332006-09-01 15:53:49 -0700107static void skge_tx_clean(struct net_device *dev);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -0800108static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
109static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400110static void genesis_get_stats(struct skge_port *skge, u64 *data);
111static void yukon_get_stats(struct skge_port *skge, u64 *data);
112static void yukon_init(struct skge_hw *hw, int port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400113static void genesis_mac_init(struct skge_hw *hw, int port);
Stephen Hemminger45bada62005-06-27 11:33:12 -0700114static void genesis_link_up(struct skge_port *skge);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -0800115static void skge_set_multicast(struct net_device *dev);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -0400116static irqreturn_t skge_intr(int irq, void *dev_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400117
Stephen Hemminger7e676d92005-06-27 11:33:13 -0700118/* Avoid conditionals by using array */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400119static const int txqaddr[] = { Q_XA1, Q_XA2 };
120static const int rxqaddr[] = { Q_R1, Q_R2 };
121static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
122static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -0700123static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
124static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400125
stephen hemminger57d6fa32011-07-06 19:00:07 +0000126static inline bool is_genesis(const struct skge_hw *hw)
127{
128#ifdef CONFIG_SKGE_GENESIS
129 return hw->chip_id == CHIP_ID_GENESIS;
130#else
131 return false;
132#endif
133}
134
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400135static int skge_get_regs_len(struct net_device *dev)
136{
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700137 return 0x4000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400138}
139
140/*
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700141 * Returns copy of whole control register region
142 * Note: skip RAM address register because accessing it will
143 * cause bus hangs!
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400144 */
145static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
146 void *p)
147{
148 const struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400149 const void __iomem *io = skge->hw->regs;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400150
151 regs->version = 1;
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700152 memset(p, 0, regs->len);
153 memcpy_fromio(p, io, B3_RAM_ADDR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400154
Stephen Hemmingerc3f8be92005-09-19 15:37:34 -0700155 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
156 regs->len - B3_RI_WTO_R1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400157}
158
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800159/* Wake on Lan only supported on Yukon chips with rev 1 or above */
Stephen Hemmingera504e642007-02-02 08:22:53 -0800160static u32 wol_supported(const struct skge_hw *hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400161{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000162 if (is_genesis(hw))
Stephen Hemmingera504e642007-02-02 08:22:53 -0800163 return 0;
Stephen Hemmingerd17ecb22007-05-07 11:01:55 -0700164
165 if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
166 return 0;
167
168 return WAKE_MAGIC | WAKE_PHY;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800169}
170
Stephen Hemmingera504e642007-02-02 08:22:53 -0800171static void skge_wol_init(struct skge_port *skge)
172{
173 struct skge_hw *hw = skge->hw;
174 int port = skge->port;
Stephen Hemminger692412b2007-04-09 15:32:45 -0700175 u16 ctrl;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800176
Stephen Hemmingera504e642007-02-02 08:22:53 -0800177 skge_write16(hw, B0_CTST, CS_RST_CLR);
178 skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
179
Stephen Hemminger692412b2007-04-09 15:32:45 -0700180 /* Turn on Vaux */
181 skge_write8(hw, B0_POWER_CTRL,
182 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
183
184 /* WA code for COMA mode -- clear PHY reset */
185 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
186 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
187 u32 reg = skge_read32(hw, B2_GP_IO);
188 reg |= GP_DIR_9;
189 reg &= ~GP_IO_9;
190 skge_write32(hw, B2_GP_IO, reg);
191 }
192
193 skge_write32(hw, SK_REG(port, GPHY_CTRL),
194 GPC_DIS_SLEEP |
195 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
196 GPC_ANEG_1 | GPC_RST_SET);
197
198 skge_write32(hw, SK_REG(port, GPHY_CTRL),
199 GPC_DIS_SLEEP |
200 GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
201 GPC_ANEG_1 | GPC_RST_CLR);
202
203 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800204
205 /* Force to 10/100 skge_reset will re-enable on resume */
Stephen Hemminger692412b2007-04-09 15:32:45 -0700206 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Joe Perches67777f92010-02-17 15:01:58 +0000207 (PHY_AN_100FULL | PHY_AN_100HALF |
208 PHY_AN_10FULL | PHY_AN_10HALF | PHY_AN_CSMA));
Stephen Hemminger692412b2007-04-09 15:32:45 -0700209 /* no 1000 HD/FD */
210 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
211 gm_phy_write(hw, port, PHY_MARV_CTRL,
212 PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
213 PHY_CT_RE_CFG | PHY_CT_DUP_MD);
Stephen Hemmingera504e642007-02-02 08:22:53 -0800214
Stephen Hemmingera504e642007-02-02 08:22:53 -0800215
216 /* Set GMAC to no flow control and auto update for speed/duplex */
217 gma_write16(hw, port, GM_GP_CTRL,
218 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
219 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
220
221 /* Set WOL address */
222 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
223 skge->netdev->dev_addr, ETH_ALEN);
224
225 /* Turn on appropriate WOL control bits */
226 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
227 ctrl = 0;
228 if (skge->wol & WAKE_PHY)
229 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
230 else
231 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
232
233 if (skge->wol & WAKE_MAGIC)
234 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
235 else
Joe Perchesa419aef2009-08-18 11:18:35 -0700236 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
Stephen Hemmingera504e642007-02-02 08:22:53 -0800237
238 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
239 skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
240
241 /* block receiver */
242 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400243}
244
245static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
246{
247 struct skge_port *skge = netdev_priv(dev);
248
Stephen Hemmingera504e642007-02-02 08:22:53 -0800249 wol->supported = wol_supported(skge->hw);
250 wol->wolopts = skge->wol;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400251}
252
253static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
254{
255 struct skge_port *skge = netdev_priv(dev);
256 struct skge_hw *hw = skge->hw;
257
Joe Perches8e95a202009-12-03 07:58:21 +0000258 if ((wol->wolopts & ~wol_supported(hw)) ||
259 !device_can_wakeup(&hw->pdev->dev))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400260 return -EOPNOTSUPP;
261
Stephen Hemmingera504e642007-02-02 08:22:53 -0800262 skge->wol = wol->wolopts;
Rafael J. Wysocki5177b322008-10-29 14:22:14 -0700263
264 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
265
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400266 return 0;
267}
268
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800269/* Determine supported/advertised modes based on hardware.
270 * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700271 */
272static u32 skge_supported_modes(const struct skge_hw *hw)
273{
274 u32 supported;
275
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700276 if (hw->copper) {
Joe Perches67777f92010-02-17 15:01:58 +0000277 supported = (SUPPORTED_10baseT_Half |
278 SUPPORTED_10baseT_Full |
279 SUPPORTED_100baseT_Half |
280 SUPPORTED_100baseT_Full |
281 SUPPORTED_1000baseT_Half |
282 SUPPORTED_1000baseT_Full |
283 SUPPORTED_Autoneg |
284 SUPPORTED_TP);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700285
stephen hemminger57d6fa32011-07-06 19:00:07 +0000286 if (is_genesis(hw))
Joe Perches67777f92010-02-17 15:01:58 +0000287 supported &= ~(SUPPORTED_10baseT_Half |
288 SUPPORTED_10baseT_Full |
289 SUPPORTED_100baseT_Half |
290 SUPPORTED_100baseT_Full);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700291
292 else if (hw->chip_id == CHIP_ID_YUKON)
293 supported &= ~SUPPORTED_1000baseT_Half;
294 } else
Joe Perches67777f92010-02-17 15:01:58 +0000295 supported = (SUPPORTED_1000baseT_Full |
296 SUPPORTED_1000baseT_Half |
297 SUPPORTED_FIBRE |
298 SUPPORTED_Autoneg);
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700299
300 return supported;
301}
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400302
Philippe Reynes0f826382017-01-16 22:46:08 +0100303static int skge_get_link_ksettings(struct net_device *dev,
304 struct ethtool_link_ksettings *cmd)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400305{
306 struct skge_port *skge = netdev_priv(dev);
307 struct skge_hw *hw = skge->hw;
Philippe Reynes0f826382017-01-16 22:46:08 +0100308 u32 supported, advertising;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400309
Philippe Reynes0f826382017-01-16 22:46:08 +0100310 supported = skge_supported_modes(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400311
Stephen Hemminger5e1705d2005-08-16 14:00:58 -0700312 if (hw->copper) {
Philippe Reynes0f826382017-01-16 22:46:08 +0100313 cmd->base.port = PORT_TP;
314 cmd->base.phy_address = hw->phy_addr;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700315 } else
Philippe Reynes0f826382017-01-16 22:46:08 +0100316 cmd->base.port = PORT_FIBRE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400317
Philippe Reynes0f826382017-01-16 22:46:08 +0100318 advertising = skge->advertising;
319 cmd->base.autoneg = skge->autoneg;
320 cmd->base.speed = skge->speed;
321 cmd->base.duplex = skge->duplex;
322
323 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
324 supported);
325 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
326 advertising);
327
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400328 return 0;
329}
330
Philippe Reynes0f826382017-01-16 22:46:08 +0100331static int skge_set_link_ksettings(struct net_device *dev,
332 const struct ethtool_link_ksettings *cmd)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400333{
334 struct skge_port *skge = netdev_priv(dev);
335 const struct skge_hw *hw = skge->hw;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700336 u32 supported = skge_supported_modes(hw);
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000337 int err = 0;
Philippe Reynes0f826382017-01-16 22:46:08 +0100338 u32 advertising;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400339
Philippe Reynes0f826382017-01-16 22:46:08 +0100340 ethtool_convert_link_mode_to_legacy_u32(&advertising,
341 cmd->link_modes.advertising);
342
343 if (cmd->base.autoneg == AUTONEG_ENABLE) {
344 advertising = supported;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700345 skge->duplex = -1;
346 skge->speed = -1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400347 } else {
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700348 u32 setting;
Philippe Reynes0f826382017-01-16 22:46:08 +0100349 u32 speed = cmd->base.speed;
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700350
David Decotigny25db0332011-04-27 18:32:39 +0000351 switch (speed) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400352 case SPEED_1000:
Philippe Reynes0f826382017-01-16 22:46:08 +0100353 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700354 setting = SUPPORTED_1000baseT_Full;
Philippe Reynes0f826382017-01-16 22:46:08 +0100355 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700356 setting = SUPPORTED_1000baseT_Half;
357 else
358 return -EINVAL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400359 break;
360 case SPEED_100:
Philippe Reynes0f826382017-01-16 22:46:08 +0100361 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700362 setting = SUPPORTED_100baseT_Full;
Philippe Reynes0f826382017-01-16 22:46:08 +0100363 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700364 setting = SUPPORTED_100baseT_Half;
365 else
366 return -EINVAL;
367 break;
368
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400369 case SPEED_10:
Philippe Reynes0f826382017-01-16 22:46:08 +0100370 if (cmd->base.duplex == DUPLEX_FULL)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700371 setting = SUPPORTED_10baseT_Full;
Philippe Reynes0f826382017-01-16 22:46:08 +0100372 else if (cmd->base.duplex == DUPLEX_HALF)
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700373 setting = SUPPORTED_10baseT_Half;
374 else
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400375 return -EINVAL;
376 break;
377 default:
378 return -EINVAL;
379 }
Stephen Hemminger31b619c2005-06-27 11:33:11 -0700380
381 if ((setting & supported) == 0)
382 return -EINVAL;
383
David Decotigny25db0332011-04-27 18:32:39 +0000384 skge->speed = speed;
Philippe Reynes0f826382017-01-16 22:46:08 +0100385 skge->duplex = cmd->base.duplex;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400386 }
387
Philippe Reynes0f826382017-01-16 22:46:08 +0100388 skge->autoneg = cmd->base.autoneg;
389 skge->advertising = advertising;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400390
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000391 if (netif_running(dev)) {
392 skge_down(dev);
393 err = skge_up(dev);
394 if (err) {
395 dev_close(dev);
396 return err;
397 }
398 }
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800399
Joe Perches67777f92010-02-17 15:01:58 +0000400 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400401}
402
403static void skge_get_drvinfo(struct net_device *dev,
404 struct ethtool_drvinfo *info)
405{
406 struct skge_port *skge = netdev_priv(dev);
407
Rick Jones68aad782011-11-07 13:29:27 +0000408 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
409 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
Rick Jones68aad782011-11-07 13:29:27 +0000410 strlcpy(info->bus_info, pci_name(skge->hw->pdev),
411 sizeof(info->bus_info));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400412}
413
414static const struct skge_stat {
415 char name[ETH_GSTRING_LEN];
416 u16 xmac_offset;
417 u16 gma_offset;
418} skge_stats[] = {
419 { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
420 { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
421
422 { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
423 { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
424 { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
425 { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
426 { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
427 { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
428 { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
429 { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
430
431 { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
432 { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
433 { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
434 { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
435 { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
436 { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
437
438 { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
439 { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
440 { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
441 { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
442 { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
443};
444
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700445static int skge_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400446{
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700447 switch (sset) {
448 case ETH_SS_STATS:
449 return ARRAY_SIZE(skge_stats);
450 default:
451 return -EOPNOTSUPP;
452 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400453}
454
455static void skge_get_ethtool_stats(struct net_device *dev,
456 struct ethtool_stats *stats, u64 *data)
457{
458 struct skge_port *skge = netdev_priv(dev);
459
stephen hemminger57d6fa32011-07-06 19:00:07 +0000460 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400461 genesis_get_stats(skge, data);
462 else
463 yukon_get_stats(skge, data);
464}
465
466/* Use hardware MIB variables for critical path statistics and
467 * transmit feedback not reported at interrupt.
468 * Other errors are accounted for in interrupt handler.
469 */
470static struct net_device_stats *skge_get_stats(struct net_device *dev)
471{
472 struct skge_port *skge = netdev_priv(dev);
473 u64 data[ARRAY_SIZE(skge_stats)];
474
stephen hemminger57d6fa32011-07-06 19:00:07 +0000475 if (is_genesis(skge->hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400476 genesis_get_stats(skge, data);
477 else
478 yukon_get_stats(skge, data);
479
Stephen Hemmingerda007722007-10-16 12:15:52 -0700480 dev->stats.tx_bytes = data[0];
481 dev->stats.rx_bytes = data[1];
482 dev->stats.tx_packets = data[2] + data[4] + data[6];
483 dev->stats.rx_packets = data[3] + data[5] + data[7];
484 dev->stats.multicast = data[3] + data[5];
485 dev->stats.collisions = data[10];
486 dev->stats.tx_aborted_errors = data[12];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400487
Stephen Hemmingerda007722007-10-16 12:15:52 -0700488 return &dev->stats;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400489}
490
491static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
492{
493 int i;
494
Stephen Hemminger95566062005-06-27 11:33:02 -0700495 switch (stringset) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400496 case ETH_SS_STATS:
497 for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
498 memcpy(data + i * ETH_GSTRING_LEN,
499 skge_stats[i].name, ETH_GSTRING_LEN);
500 break;
501 }
502}
503
504static void skge_get_ring_param(struct net_device *dev,
505 struct ethtool_ringparam *p)
506{
507 struct skge_port *skge = netdev_priv(dev);
508
509 p->rx_max_pending = MAX_RX_RING_SIZE;
510 p->tx_max_pending = MAX_TX_RING_SIZE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400511
512 p->rx_pending = skge->rx_ring.count;
513 p->tx_pending = skge->tx_ring.count;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400514}
515
516static int skge_set_ring_param(struct net_device *dev,
517 struct ethtool_ringparam *p)
518{
519 struct skge_port *skge = netdev_priv(dev);
Wang Chene824b3e2008-09-26 16:20:32 +0800520 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400521
522 if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
Stephen Hemminger9db96472006-06-06 10:11:12 -0700523 p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400524 return -EINVAL;
525
526 skge->rx_ring.count = p->rx_pending;
527 skge->tx_ring.count = p->tx_pending;
528
529 if (netif_running(dev)) {
530 skge_down(dev);
Stephen Hemminger3b8bb472005-12-14 15:47:48 -0800531 err = skge_up(dev);
532 if (err)
533 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400534 }
535
Wang Chene824b3e2008-09-26 16:20:32 +0800536 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400537}
538
539static u32 skge_get_msglevel(struct net_device *netdev)
540{
541 struct skge_port *skge = netdev_priv(netdev);
542 return skge->msg_enable;
543}
544
545static void skge_set_msglevel(struct net_device *netdev, u32 value)
546{
547 struct skge_port *skge = netdev_priv(netdev);
548 skge->msg_enable = value;
549}
550
551static int skge_nway_reset(struct net_device *dev)
552{
553 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400554
555 if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
556 return -EINVAL;
557
Stephen Hemmingeree294dc2005-12-14 15:47:44 -0800558 skge_phy_reset(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400559 return 0;
560}
561
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400562static void skge_get_pauseparam(struct net_device *dev,
563 struct ethtool_pauseparam *ecmd)
564{
565 struct skge_port *skge = netdev_priv(dev);
566
Joe Perches8e95a202009-12-03 07:58:21 +0000567 ecmd->rx_pause = ((skge->flow_control == FLOW_MODE_SYMMETRIC) ||
568 (skge->flow_control == FLOW_MODE_SYM_OR_REM));
569 ecmd->tx_pause = (ecmd->rx_pause ||
570 (skge->flow_control == FLOW_MODE_LOC_SEND));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400571
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700572 ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400573}
574
575static int skge_set_pauseparam(struct net_device *dev,
576 struct ethtool_pauseparam *ecmd)
577{
578 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700579 struct ethtool_pauseparam old;
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000580 int err = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400581
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700582 skge_get_pauseparam(dev, &old);
583
584 if (ecmd->autoneg != old.autoneg)
585 skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
586 else {
587 if (ecmd->rx_pause && ecmd->tx_pause)
588 skge->flow_control = FLOW_MODE_SYMMETRIC;
589 else if (ecmd->rx_pause && !ecmd->tx_pause)
590 skge->flow_control = FLOW_MODE_SYM_OR_REM;
591 else if (!ecmd->rx_pause && ecmd->tx_pause)
592 skge->flow_control = FLOW_MODE_LOC_SEND;
593 else
594 skge->flow_control = FLOW_MODE_NONE;
595 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400596
Xiaoming.Zhang9ac13532008-09-25 20:28:05 +0000597 if (netif_running(dev)) {
598 skge_down(dev);
599 err = skge_up(dev);
600 if (err) {
601 dev_close(dev);
602 return err;
603 }
604 }
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -0700605
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400606 return 0;
607}
608
609/* Chip internal frequency for clock calculations */
610static inline u32 hwkhz(const struct skge_hw *hw)
611{
stephen hemminger57d6fa32011-07-06 19:00:07 +0000612 return is_genesis(hw) ? 53125 : 78125;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400613}
614
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800615/* Chip HZ to microseconds */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400616static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
617{
618 return (ticks * 1000) / hwkhz(hw);
619}
620
Stephen Hemminger8f3f8192005-11-08 10:33:45 -0800621/* Microseconds to chip HZ */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400622static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
623{
624 return hwkhz(hw) * usec / 1000;
625}
626
627static int skge_get_coalesce(struct net_device *dev,
628 struct ethtool_coalesce *ecmd)
629{
630 struct skge_port *skge = netdev_priv(dev);
631 struct skge_hw *hw = skge->hw;
632 int port = skge->port;
633
634 ecmd->rx_coalesce_usecs = 0;
635 ecmd->tx_coalesce_usecs = 0;
636
637 if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
638 u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
639 u32 msk = skge_read32(hw, B2_IRQM_MSK);
640
641 if (msk & rxirqmask[port])
642 ecmd->rx_coalesce_usecs = delay;
643 if (msk & txirqmask[port])
644 ecmd->tx_coalesce_usecs = delay;
645 }
646
647 return 0;
648}
649
650/* Note: interrupt timer is per board, but can turn on/off per port */
651static int skge_set_coalesce(struct net_device *dev,
652 struct ethtool_coalesce *ecmd)
653{
654 struct skge_port *skge = netdev_priv(dev);
655 struct skge_hw *hw = skge->hw;
656 int port = skge->port;
657 u32 msk = skge_read32(hw, B2_IRQM_MSK);
658 u32 delay = 25;
659
660 if (ecmd->rx_coalesce_usecs == 0)
661 msk &= ~rxirqmask[port];
662 else if (ecmd->rx_coalesce_usecs < 25 ||
663 ecmd->rx_coalesce_usecs > 33333)
664 return -EINVAL;
665 else {
666 msk |= rxirqmask[port];
667 delay = ecmd->rx_coalesce_usecs;
668 }
669
670 if (ecmd->tx_coalesce_usecs == 0)
671 msk &= ~txirqmask[port];
672 else if (ecmd->tx_coalesce_usecs < 25 ||
673 ecmd->tx_coalesce_usecs > 33333)
674 return -EINVAL;
675 else {
676 msk |= txirqmask[port];
677 delay = min(delay, ecmd->rx_coalesce_usecs);
678 }
679
680 skge_write32(hw, B2_IRQM_MSK, msk);
681 if (msk == 0)
682 skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
683 else {
684 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
685 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
686 }
687 return 0;
688}
689
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700690enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
691static void skge_led(struct skge_port *skge, enum led_mode mode)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400692{
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400693 struct skge_hw *hw = skge->hw;
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700694 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400695
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700696 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +0000697 if (is_genesis(hw)) {
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700698 switch (mode) {
699 case LED_MODE_OFF:
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700700 if (hw->phy_type == SK_PHY_BCOM)
701 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
702 else {
703 skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
704 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
705 }
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700706 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
707 skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
708 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
709 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400710
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700711 case LED_MODE_ON:
712 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
713 skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
714
715 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
716 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
717
718 break;
719
720 case LED_MODE_TST:
721 skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
722 skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
723 skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
724
Stephen Hemminger64f6b642006-09-23 21:25:28 -0700725 if (hw->phy_type == SK_PHY_BCOM)
726 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
727 else {
728 skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
729 skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
730 skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
731 }
732
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700733 }
734 } else {
735 switch (mode) {
736 case LED_MODE_OFF:
737 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
738 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
739 PHY_M_LED_MO_DUP(MO_LED_OFF) |
740 PHY_M_LED_MO_10(MO_LED_OFF) |
741 PHY_M_LED_MO_100(MO_LED_OFF) |
742 PHY_M_LED_MO_1000(MO_LED_OFF) |
743 PHY_M_LED_MO_RX(MO_LED_OFF));
744 break;
745 case LED_MODE_ON:
746 gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
747 PHY_M_LED_PULS_DUR(PULS_170MS) |
748 PHY_M_LED_BLINK_RT(BLINK_84MS) |
749 PHY_M_LEDC_TX_CTRL |
750 PHY_M_LEDC_DP_CTRL);
Stephen Hemminger46a60f22005-09-09 12:54:56 -0700751
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700752 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
753 PHY_M_LED_MO_RX(MO_LED_OFF) |
754 (skge->speed == SPEED_100 ?
755 PHY_M_LED_MO_100(MO_LED_ON) : 0));
756 break;
757 case LED_MODE_TST:
758 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
759 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
760 PHY_M_LED_MO_DUP(MO_LED_ON) |
761 PHY_M_LED_MO_10(MO_LED_ON) |
762 PHY_M_LED_MO_100(MO_LED_ON) |
763 PHY_M_LED_MO_1000(MO_LED_ON) |
764 PHY_M_LED_MO_RX(MO_LED_ON));
765 }
766 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -0700767 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400768}
769
770/* blink LED's for finding board */
stephen hemmingera5b9f412011-04-04 08:43:42 +0000771static int skge_set_phys_id(struct net_device *dev,
772 enum ethtool_phys_id_state state)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400773{
774 struct skge_port *skge = netdev_priv(dev);
775
stephen hemmingera5b9f412011-04-04 08:43:42 +0000776 switch (state) {
777 case ETHTOOL_ID_ACTIVE:
Allan, Bruce Wfce55922011-04-13 13:09:10 +0000778 return 2; /* cycle on/off twice per second */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400779
stephen hemmingera5b9f412011-04-04 08:43:42 +0000780 case ETHTOOL_ID_ON:
781 skge_led(skge, LED_MODE_TST);
782 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400783
stephen hemmingera5b9f412011-04-04 08:43:42 +0000784 case ETHTOOL_ID_OFF:
785 skge_led(skge, LED_MODE_OFF);
786 break;
787
788 case ETHTOOL_ID_INACTIVE:
789 /* back to regular LED state */
790 skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
Stephen Hemminger6abebb52005-07-22 16:26:10 -0700791 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400792
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400793 return 0;
794}
795
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700796static int skge_get_eeprom_len(struct net_device *dev)
797{
798 struct skge_port *skge = netdev_priv(dev);
799 u32 reg2;
800
801 pci_read_config_dword(skge->hw->pdev, PCI_DEV_REG2, &reg2);
Joe Perches67777f92010-02-17 15:01:58 +0000802 return 1 << (((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700803}
804
805static u32 skge_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
806{
807 u32 val;
808
809 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
810
811 do {
812 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
813 } while (!(offset & PCI_VPD_ADDR_F));
814
815 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
816 return val;
817}
818
819static void skge_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
820{
821 pci_write_config_dword(pdev, cap + PCI_VPD_DATA, val);
822 pci_write_config_word(pdev, cap + PCI_VPD_ADDR,
823 offset | PCI_VPD_ADDR_F);
824
825 do {
826 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
827 } while (offset & PCI_VPD_ADDR_F);
828}
829
830static int skge_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
831 u8 *data)
832{
833 struct skge_port *skge = netdev_priv(dev);
834 struct pci_dev *pdev = skge->hw->pdev;
835 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
836 int length = eeprom->len;
837 u16 offset = eeprom->offset;
838
839 if (!cap)
840 return -EINVAL;
841
842 eeprom->magic = SKGE_EEPROM_MAGIC;
843
844 while (length > 0) {
845 u32 val = skge_vpd_read(pdev, cap, offset);
846 int n = min_t(int, length, sizeof(val));
847
848 memcpy(data, &val, n);
849 length -= n;
850 data += n;
851 offset += n;
852 }
853 return 0;
854}
855
856static int skge_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
857 u8 *data)
858{
859 struct skge_port *skge = netdev_priv(dev);
860 struct pci_dev *pdev = skge->hw->pdev;
861 int cap = pci_find_capability(pdev, PCI_CAP_ID_VPD);
862 int length = eeprom->len;
863 u16 offset = eeprom->offset;
864
865 if (!cap)
866 return -EINVAL;
867
868 if (eeprom->magic != SKGE_EEPROM_MAGIC)
869 return -EINVAL;
870
871 while (length > 0) {
872 u32 val;
873 int n = min_t(int, length, sizeof(val));
874
875 if (n < sizeof(val))
876 val = skge_vpd_read(pdev, cap, offset);
877 memcpy(&val, data, n);
878
879 skge_vpd_write(pdev, cap, offset, val);
880
881 length -= n;
882 data += n;
883 offset += n;
884 }
885 return 0;
886}
887
Jeff Garzik7282d492006-09-13 14:30:00 -0400888static const struct ethtool_ops skge_ethtool_ops = {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400889 .get_drvinfo = skge_get_drvinfo,
890 .get_regs_len = skge_get_regs_len,
891 .get_regs = skge_get_regs,
892 .get_wol = skge_get_wol,
893 .set_wol = skge_set_wol,
894 .get_msglevel = skge_get_msglevel,
895 .set_msglevel = skge_set_msglevel,
896 .nway_reset = skge_nway_reset,
897 .get_link = ethtool_op_get_link,
Stephen Hemmingerafa151b2007-10-16 12:15:53 -0700898 .get_eeprom_len = skge_get_eeprom_len,
899 .get_eeprom = skge_get_eeprom,
900 .set_eeprom = skge_set_eeprom,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400901 .get_ringparam = skge_get_ring_param,
902 .set_ringparam = skge_set_ring_param,
903 .get_pauseparam = skge_get_pauseparam,
904 .set_pauseparam = skge_set_pauseparam,
905 .get_coalesce = skge_get_coalesce,
906 .set_coalesce = skge_set_coalesce,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400907 .get_strings = skge_get_strings,
stephen hemmingera5b9f412011-04-04 08:43:42 +0000908 .set_phys_id = skge_set_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -0700909 .get_sset_count = skge_get_sset_count,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400910 .get_ethtool_stats = skge_get_ethtool_stats,
Philippe Reynes0f826382017-01-16 22:46:08 +0100911 .get_link_ksettings = skge_get_link_ksettings,
912 .set_link_ksettings = skge_set_link_ksettings,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400913};
914
915/*
916 * Allocate ring elements and chain them together
917 * One-to-one association of board descriptors with ring elements
918 */
Stephen Hemmingerc3da1442006-03-21 10:57:01 -0800919static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400920{
921 struct skge_tx_desc *d;
922 struct skge_element *e;
923 int i;
924
Robert P. J. Daycd861282006-12-13 00:34:52 -0800925 ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400926 if (!ring->start)
927 return -ENOMEM;
928
929 for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
930 e->desc = d;
931 if (i == ring->count - 1) {
932 e->next = ring->start;
933 d->next_offset = base;
934 } else {
935 e->next = e + 1;
936 d->next_offset = base + (i+1) * sizeof(*d);
937 }
938 }
939 ring->to_use = ring->to_clean = ring->start;
940
941 return 0;
942}
943
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700944/* Allocate and setup a new buffer for receiving */
stephen hemminger136d8f32013-08-04 17:22:34 -0700945static int skge_rx_setup(struct skge_port *skge, struct skge_element *e,
946 struct sk_buff *skb, unsigned int bufsize)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700947{
948 struct skge_rx_desc *rd = e->desc;
stephen hemminger136d8f32013-08-04 17:22:34 -0700949 dma_addr_t map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400950
stephen hemmingeraadf1f02012-02-06 15:04:23 +0000951 map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400952 PCI_DMA_FROMDEVICE);
953
stephen hemminger136d8f32013-08-04 17:22:34 -0700954 if (pci_dma_mapping_error(skge->hw->pdev, map))
955 return -1;
956
Stephen Hemmingerf7b7a362013-08-04 20:40:34 -0700957 rd->dma_lo = lower_32_bits(map);
958 rd->dma_hi = upper_32_bits(map);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400959 e->skb = skb;
960 rd->csum1_start = ETH_HLEN;
961 rd->csum2_start = ETH_HLEN;
962 rd->csum1 = 0;
963 rd->csum2 = 0;
964
965 wmb();
966
967 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +0000968 dma_unmap_addr_set(e, mapaddr, map);
969 dma_unmap_len_set(e, maplen, bufsize);
stephen hemminger136d8f32013-08-04 17:22:34 -0700970 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400971}
972
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700973/* Resume receiving using existing skb,
974 * Note: DMA address is not changed by chip.
975 * MTU not changed while receiver active.
976 */
Stephen Hemminger5a011442006-03-23 11:07:25 -0800977static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700978{
979 struct skge_rx_desc *rd = e->desc;
980
981 rd->csum2 = 0;
982 rd->csum2_start = ETH_HLEN;
983
984 wmb();
985
986 rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
987}
988
989
990/* Free all buffers in receive ring, assumes receiver stopped */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400991static void skge_rx_clean(struct skge_port *skge)
992{
993 struct skge_hw *hw = skge->hw;
994 struct skge_ring *ring = &skge->rx_ring;
995 struct skge_element *e;
996
Stephen Hemminger19a33d42005-06-27 11:33:15 -0700997 e = ring->start;
998 do {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -0400999 struct skge_rx_desc *rd = e->desc;
1000 rd->control = 0;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001001 if (e->skb) {
1002 pci_unmap_single(hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00001003 dma_unmap_addr(e, mapaddr),
1004 dma_unmap_len(e, maplen),
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001005 PCI_DMA_FROMDEVICE);
1006 dev_kfree_skb(e->skb);
1007 e->skb = NULL;
1008 }
1009 } while ((e = e->next) != ring->start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001010}
1011
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001012
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001013/* Allocate buffers for receive ring
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001014 * For receive: to_clean is next received frame.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001015 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001016static int skge_rx_fill(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001017{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001018 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001019 struct skge_ring *ring = &skge->rx_ring;
1020 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001021
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001022 e = ring->start;
1023 do {
Stephen Hemminger383181a2005-09-19 15:37:16 -07001024 struct sk_buff *skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001025
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07001026 skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
1027 GFP_KERNEL);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001028 if (!skb)
1029 return -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001030
Stephen Hemminger383181a2005-09-19 15:37:16 -07001031 skb_reserve(skb, NET_IP_ALIGN);
stephen hemminger136d8f32013-08-04 17:22:34 -07001032 if (skge_rx_setup(skge, e, skb, skge->rx_buf_size) < 0) {
1033 dev_kfree_skb(skb);
1034 return -EIO;
1035 }
Joe Perches67777f92010-02-17 15:01:58 +00001036 } while ((e = e->next) != ring->start);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07001037
1038 ring->to_clean = ring->start;
1039 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001040}
1041
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001042static const char *skge_pause(enum pause_status status)
1043{
Joe Perches67777f92010-02-17 15:01:58 +00001044 switch (status) {
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001045 case FLOW_STAT_NONE:
1046 return "none";
1047 case FLOW_STAT_REM_SEND:
1048 return "rx only";
1049 case FLOW_STAT_LOC_SEND:
1050 return "tx_only";
1051 case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
1052 return "both";
1053 default:
1054 return "indeterminated";
1055 }
1056}
1057
1058
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001059static void skge_link_up(struct skge_port *skge)
1060{
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001061 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
Zach Brown0e0f27d2016-10-17 10:49:52 -05001062 LED_BLK_OFF|LED_SYNC_OFF|LED_REG_ON);
Stephen Hemminger54cfb5a2005-08-16 14:01:05 -07001063
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001064 netif_carrier_on(skge->netdev);
Stephen Hemminger29b4e882006-03-23 11:07:28 -08001065 netif_wake_queue(skge->netdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001066
Joe Perchesd7072042010-02-09 11:49:53 +00001067 netif_info(skge, link, skge->netdev,
1068 "Link is up at %d Mbps, %s duplex, flow control %s\n",
1069 skge->speed,
1070 skge->duplex == DUPLEX_FULL ? "full" : "half",
1071 skge_pause(skge->flow_status));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001072}
1073
1074static void skge_link_down(struct skge_port *skge)
1075{
Zach Brown0e0f27d2016-10-17 10:49:52 -05001076 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001077 netif_carrier_off(skge->netdev);
1078 netif_stop_queue(skge->netdev);
1079
Joe Perchesd7072042010-02-09 11:49:53 +00001080 netif_info(skge, link, skge->netdev, "Link is down\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001081}
1082
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001083static void xm_link_down(struct skge_hw *hw, int port)
1084{
1085 struct net_device *dev = hw->dev[port];
1086 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001087
Stephen Hemminger501fb722007-10-16 12:15:51 -07001088 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001089
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001090 if (netif_carrier_ok(dev))
1091 skge_link_down(skge);
1092}
1093
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001094static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001095{
1096 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001097
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001098 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemminger07811912006-02-22 10:28:34 -08001099 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001100
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001101 if (hw->phy_type == SK_PHY_XMAC)
1102 goto ready;
1103
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001104 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001105 if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001106 goto ready;
Stephen Hemminger07811912006-02-22 10:28:34 -08001107 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001108 }
1109
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001110 return -ETIMEDOUT;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001111 ready:
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001112 *val = xm_read16(hw, port, XM_PHY_DATA);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001113
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001114 return 0;
1115}
1116
1117static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
1118{
1119 u16 v = 0;
1120 if (__xm_phy_read(hw, port, reg, &v))
Joe Perchesfe3881c2014-09-09 20:27:44 -07001121 pr_warn("%s: phy read timed out\n", hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001122 return v;
1123}
1124
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001125static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001126{
1127 int i;
1128
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001129 xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001130 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001131 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001132 goto ready;
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001133 udelay(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001134 }
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001135 return -EIO;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001136
1137 ready:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001138 xm_write16(hw, port, XM_PHY_DATA, val);
Stephen Hemminger07811912006-02-22 10:28:34 -08001139 for (i = 0; i < PHY_RETRIES; i++) {
1140 if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
1141 return 0;
1142 udelay(1);
1143 }
1144 return -ETIMEDOUT;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001145}
1146
1147static void genesis_init(struct skge_hw *hw)
1148{
1149 /* set blink source counter */
1150 skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
1151 skge_write8(hw, B2_BSC_CTRL, BSC_START);
1152
1153 /* configure mac arbiter */
1154 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1155
1156 /* configure mac arbiter timeout values */
1157 skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
1158 skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
1159 skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
1160 skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
1161
1162 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1163 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1164 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1165 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1166
1167 /* configure packet arbiter timeout */
1168 skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
1169 skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
1170 skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
1171 skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
1172 skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
1173}
1174
1175static void genesis_reset(struct skge_hw *hw, int port)
1176{
Joe Perchesb6bc7652010-12-21 02:16:08 -08001177 static const u8 zero[8] = { 0 };
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001178 u32 reg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001179
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001180 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
1181
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001182 /* reset the statistics module */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001183 xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001184 xm_write16(hw, port, XM_IMSK, XM_IMSK_DISABLE);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001185 xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
1186 xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
1187 xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001188
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001189 /* disable Broadcom PHY IRQ */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001190 if (hw->phy_type == SK_PHY_BCOM)
1191 xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001192
Stephen Hemminger45bada62005-06-27 11:33:12 -07001193 xm_outhash(hw, port, XM_HSM, zero);
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001194
1195 /* Flush TX and RX fifo */
1196 reg = xm_read32(hw, port, XM_MODE);
1197 xm_write32(hw, port, XM_MODE, reg | XM_MD_FTF);
1198 xm_write32(hw, port, XM_MODE, reg | XM_MD_FRF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001199}
1200
Stephen Hemminger45bada62005-06-27 11:33:12 -07001201/* Convert mode to MII values */
1202static const u16 phy_pause_map[] = {
1203 [FLOW_MODE_NONE] = 0,
1204 [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
1205 [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001206 [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001207};
1208
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001209/* special defines for FIBER (88E1011S only) */
1210static const u16 fiber_pause_map[] = {
1211 [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
1212 [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
1213 [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001214 [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001215};
1216
Stephen Hemminger45bada62005-06-27 11:33:12 -07001217
1218/* Check status of Broadcom phy link */
1219static void bcom_check_link(struct skge_hw *hw, int port)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001220{
Stephen Hemminger45bada62005-06-27 11:33:12 -07001221 struct net_device *dev = hw->dev[port];
1222 struct skge_port *skge = netdev_priv(dev);
1223 u16 status;
1224
1225 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001226 xm_phy_read(hw, port, PHY_BCOM_STAT);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001227 status = xm_phy_read(hw, port, PHY_BCOM_STAT);
1228
Stephen Hemminger45bada62005-06-27 11:33:12 -07001229 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001230 xm_link_down(hw, port);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001231 return;
1232 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07001233
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001234 if (skge->autoneg == AUTONEG_ENABLE) {
1235 u16 lpa, aux;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001236
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001237 if (!(status & PHY_ST_AN_OVER))
1238 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001239
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001240 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1241 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001242 netdev_notice(dev, "remote fault\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001243 return;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001244 }
1245
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001246 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
1247
1248 /* Check Duplex mismatch */
1249 switch (aux & PHY_B_AS_AN_RES_MSK) {
1250 case PHY_B_RES_1000FD:
1251 skge->duplex = DUPLEX_FULL;
1252 break;
1253 case PHY_B_RES_1000HD:
1254 skge->duplex = DUPLEX_HALF;
1255 break;
1256 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001257 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001258 return;
1259 }
1260
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001261 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
1262 switch (aux & PHY_B_AS_PAUSE_MSK) {
1263 case PHY_B_AS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001264 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001265 break;
1266 case PHY_B_AS_PRR:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001267 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001268 break;
1269 case PHY_B_AS_PRT:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001270 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001271 break;
1272 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001273 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001274 }
1275 skge->speed = SPEED_1000;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001276 }
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001277
1278 if (!netif_carrier_ok(dev))
1279 genesis_link_up(skge);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001280}
1281
1282/* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
1283 * Phy on for 100 or 10Mbit operation
1284 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001285static void bcom_phy_init(struct skge_port *skge)
Stephen Hemminger45bada62005-06-27 11:33:12 -07001286{
1287 struct skge_hw *hw = skge->hw;
1288 int port = skge->port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001289 int i;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001290 u16 id1, r, ext, ctl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001291
1292 /* magic workaround patterns for Broadcom */
1293 static const struct {
1294 u16 reg;
1295 u16 val;
1296 } A1hack[] = {
1297 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
1298 { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
1299 { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
1300 { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
1301 }, C0hack[] = {
1302 { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
1303 { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
1304 };
1305
Stephen Hemminger45bada62005-06-27 11:33:12 -07001306 /* read Id from external PHY (all have the same address) */
1307 id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
1308
1309 /* Optimize MDIO transfer by suppressing preamble. */
1310 r = xm_read16(hw, port, XM_MMU_CMD);
1311 r |= XM_MMU_NO_PRE;
Joe Perches67777f92010-02-17 15:01:58 +00001312 xm_write16(hw, port, XM_MMU_CMD, r);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001313
Stephen Hemminger2c668512005-07-22 16:26:07 -07001314 switch (id1) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001315 case PHY_BCOM_ID1_C0:
1316 /*
1317 * Workaround BCOM Errata for the C0 type.
1318 * Write magic patterns to reserved registers.
1319 */
1320 for (i = 0; i < ARRAY_SIZE(C0hack); i++)
1321 xm_phy_write(hw, port,
1322 C0hack[i].reg, C0hack[i].val);
1323
1324 break;
1325 case PHY_BCOM_ID1_A1:
1326 /*
1327 * Workaround BCOM Errata for the A1 type.
1328 * Write magic patterns to reserved registers.
1329 */
1330 for (i = 0; i < ARRAY_SIZE(A1hack); i++)
1331 xm_phy_write(hw, port,
1332 A1hack[i].reg, A1hack[i].val);
1333 break;
1334 }
1335
1336 /*
1337 * Workaround BCOM Errata (#10523) for all BCom PHYs.
1338 * Disable Power Management after reset.
1339 */
1340 r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
1341 r |= PHY_B_AC_DIS_PM;
1342 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
1343
1344 /* Dummy read */
1345 xm_read16(hw, port, XM_ISRC);
1346
1347 ext = PHY_B_PEC_EN_LTR; /* enable tx led */
1348 ctl = PHY_CT_SP1000; /* always 1000mbit */
1349
1350 if (skge->autoneg == AUTONEG_ENABLE) {
1351 /*
1352 * Workaround BCOM Errata #1 for the C5 type.
1353 * 1000Base-T Link Acquisition Failure in Slave Mode
1354 * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
1355 */
1356 u16 adv = PHY_B_1000C_RD;
1357 if (skge->advertising & ADVERTISED_1000baseT_Half)
1358 adv |= PHY_B_1000C_AHD;
1359 if (skge->advertising & ADVERTISED_1000baseT_Full)
1360 adv |= PHY_B_1000C_AFD;
1361 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
1362
1363 ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
1364 } else {
1365 if (skge->duplex == DUPLEX_FULL)
1366 ctl |= PHY_CT_DUP_MD;
1367 /* Force to slave */
1368 xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
1369 }
1370
1371 /* Set autonegotiation pause parameters */
1372 xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
1373 phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
1374
1375 /* Handle Jumbo frames */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001376 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
Stephen Hemminger45bada62005-06-27 11:33:12 -07001377 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1378 PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
1379
1380 ext |= PHY_B_PEC_HIGH_LA;
1381
1382 }
1383
1384 xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
1385 xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
1386
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001387 /* Use link status change interrupt */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001388 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001389}
Stephen Hemminger45bada62005-06-27 11:33:12 -07001390
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001391static void xm_phy_init(struct skge_port *skge)
1392{
1393 struct skge_hw *hw = skge->hw;
1394 int port = skge->port;
1395 u16 ctrl = 0;
1396
1397 if (skge->autoneg == AUTONEG_ENABLE) {
1398 if (skge->advertising & ADVERTISED_1000baseT_Half)
1399 ctrl |= PHY_X_AN_HD;
1400 if (skge->advertising & ADVERTISED_1000baseT_Full)
1401 ctrl |= PHY_X_AN_FD;
1402
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001403 ctrl |= fiber_pause_map[skge->flow_control];
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001404
1405 xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
1406
1407 /* Restart Auto-negotiation */
1408 ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
1409 } else {
1410 /* Set DuplexMode in Config register */
1411 if (skge->duplex == DUPLEX_FULL)
1412 ctrl |= PHY_CT_DUP_MD;
1413 /*
1414 * Do NOT enable Auto-negotiation here. This would hold
1415 * the link down because no IDLEs are transmitted
1416 */
1417 }
1418
1419 xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
1420
1421 /* Poll PHY for status changes */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07001422 mod_timer(&skge->link_timer, jiffies + LINK_HZ);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001423}
1424
Stephen Hemminger501fb722007-10-16 12:15:51 -07001425static int xm_check_link(struct net_device *dev)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001426{
1427 struct skge_port *skge = netdev_priv(dev);
1428 struct skge_hw *hw = skge->hw;
1429 int port = skge->port;
1430 u16 status;
1431
1432 /* read twice because of latch */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001433 xm_phy_read(hw, port, PHY_XMAC_STAT);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001434 status = xm_phy_read(hw, port, PHY_XMAC_STAT);
1435
1436 if ((status & PHY_ST_LSYNC) == 0) {
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001437 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001438 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001439 }
1440
1441 if (skge->autoneg == AUTONEG_ENABLE) {
1442 u16 lpa, res;
1443
1444 if (!(status & PHY_ST_AN_OVER))
Stephen Hemminger501fb722007-10-16 12:15:51 -07001445 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001446
1447 lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
1448 if (lpa & PHY_B_AN_RF) {
Joe Perchesf15063c2010-02-17 15:01:57 +00001449 netdev_notice(dev, "remote fault\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001450 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001451 }
1452
1453 res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
1454
1455 /* Check Duplex mismatch */
1456 switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
1457 case PHY_X_RS_FD:
1458 skge->duplex = DUPLEX_FULL;
1459 break;
1460 case PHY_X_RS_HD:
1461 skge->duplex = DUPLEX_HALF;
1462 break;
1463 default:
Joe Perchesf15063c2010-02-17 15:01:57 +00001464 netdev_notice(dev, "duplex mismatch\n");
Stephen Hemminger501fb722007-10-16 12:15:51 -07001465 return 0;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001466 }
1467
1468 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001469 if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
1470 skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
1471 (lpa & PHY_X_P_SYM_MD))
1472 skge->flow_status = FLOW_STAT_SYMMETRIC;
1473 else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
1474 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
1475 /* Enable PAUSE receive, disable PAUSE transmit */
1476 skge->flow_status = FLOW_STAT_REM_SEND;
1477 else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
1478 (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
1479 /* Disable PAUSE receive, enable PAUSE transmit */
1480 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001481 else
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001482 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001483
1484 skge->speed = SPEED_1000;
1485 }
1486
1487 if (!netif_carrier_ok(dev))
1488 genesis_link_up(skge);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001489 return 1;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001490}
1491
1492/* Poll to check for link coming up.
Stephen Hemminger501fb722007-10-16 12:15:51 -07001493 *
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001494 * Since internal PHY is wired to a level triggered pin, can't
Stephen Hemminger501fb722007-10-16 12:15:51 -07001495 * get an interrupt when carrier is detected, need to poll for
1496 * link coming up.
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001497 */
Kees Cooke99e88a2017-10-16 14:43:17 -07001498static void xm_link_timer(struct timer_list *t)
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001499{
Kees Cooke99e88a2017-10-16 14:43:17 -07001500 struct skge_port *skge = from_timer(skge, t, link_timer);
David Howellsc4028952006-11-22 14:57:56 +00001501 struct net_device *dev = skge->netdev;
Joe Perches67777f92010-02-17 15:01:58 +00001502 struct skge_hw *hw = skge->hw;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001503 int port = skge->port;
Stephen Hemminger501fb722007-10-16 12:15:51 -07001504 int i;
1505 unsigned long flags;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001506
1507 if (!netif_running(dev))
1508 return;
1509
Stephen Hemminger501fb722007-10-16 12:15:51 -07001510 spin_lock_irqsave(&hw->phy_lock, flags);
1511
1512 /*
1513 * Verify that the link by checking GPIO register three times.
1514 * This pin has the signal from the link_sync pin connected to it.
1515 */
1516 for (i = 0; i < 3; i++) {
1517 if (xm_read16(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
1518 goto link_down;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001519 }
1520
Joe Perches67777f92010-02-17 15:01:58 +00001521 /* Re-enable interrupt to detect link down */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001522 if (xm_check_link(dev)) {
1523 u16 msk = xm_read16(hw, port, XM_IMSK);
1524 msk &= ~XM_IS_INP_ASS;
1525 xm_write16(hw, port, XM_IMSK, msk);
1526 xm_read16(hw, port, XM_ISRC);
1527 } else {
1528link_down:
1529 mod_timer(&skge->link_timer,
1530 round_jiffies(jiffies + LINK_HZ));
1531 }
1532 spin_unlock_irqrestore(&hw->phy_lock, flags);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001533}
1534
1535static void genesis_mac_init(struct skge_hw *hw, int port)
1536{
1537 struct net_device *dev = hw->dev[port];
1538 struct skge_port *skge = netdev_priv(dev);
1539 int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
1540 int i;
1541 u32 r;
Joe Perchesb6bc7652010-12-21 02:16:08 -08001542 static const u8 zero[6] = { 0 };
Stephen Hemminger45bada62005-06-27 11:33:12 -07001543
Stephen Hemminger07811912006-02-22 10:28:34 -08001544 for (i = 0; i < 10; i++) {
1545 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
1546 MFF_SET_MAC_RST);
1547 if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
1548 goto reset_ok;
1549 udelay(1);
1550 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001551
Joe Perchesf15063c2010-02-17 15:01:57 +00001552 netdev_warn(dev, "genesis reset failed\n");
Stephen Hemminger07811912006-02-22 10:28:34 -08001553
1554 reset_ok:
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001555 /* Unreset the XMAC. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001556 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001557
1558 /*
1559 * Perform additional initialization for external PHYs,
1560 * namely for the 1000baseTX cards that use the XMAC's
1561 * GMII mode.
1562 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001563 if (hw->phy_type != SK_PHY_XMAC) {
1564 /* Take external Phy out of reset */
1565 r = skge_read32(hw, B2_GP_IO);
1566 if (port == 0)
1567 r |= GP_DIR_0|GP_IO_0;
1568 else
1569 r |= GP_DIR_2|GP_IO_2;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001570
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001571 skge_write32(hw, B2_GP_IO, r);
1572
1573 /* Enable GMII interface */
1574 xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
1575 }
Stephen Hemminger07811912006-02-22 10:28:34 -08001576
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001577
Joe Perches67777f92010-02-17 15:01:58 +00001578 switch (hw->phy_type) {
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001579 case SK_PHY_XMAC:
1580 xm_phy_init(skge);
1581 break;
1582 case SK_PHY_BCOM:
1583 bcom_phy_init(skge);
1584 bcom_check_link(hw, port);
1585 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001586
Stephen Hemminger45bada62005-06-27 11:33:12 -07001587 /* Set Station Address */
1588 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001589
Stephen Hemminger45bada62005-06-27 11:33:12 -07001590 /* We don't use match addresses so clear */
1591 for (i = 1; i < 16; i++)
1592 xm_outaddr(hw, port, XM_EXM(i), zero);
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001593
Stephen Hemminger07811912006-02-22 10:28:34 -08001594 /* Clear MIB counters */
1595 xm_write16(hw, port, XM_STAT_CMD,
1596 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1597 /* Clear two times according to Errata #3 */
1598 xm_write16(hw, port, XM_STAT_CMD,
1599 XM_SC_CLR_RXC | XM_SC_CLR_TXC);
1600
Stephen Hemminger45bada62005-06-27 11:33:12 -07001601 /* configure Rx High Water Mark (XM_RX_HI_WM) */
1602 xm_write16(hw, port, XM_RX_HI_WM, 1450);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001603
1604 /* We don't need the FCS appended to the packet. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001605 r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
1606 if (jumbo)
1607 r |= XM_RX_BIG_PK_OK;
1608
1609 if (skge->duplex == DUPLEX_HALF) {
1610 /*
1611 * If in manual half duplex mode the other side might be in
1612 * full duplex mode, so ignore if a carrier extension is not seen
1613 * on frames received
1614 */
1615 r |= XM_RX_DIS_CEXT;
1616 }
1617 xm_write16(hw, port, XM_RX_CMD, r);
1618
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001619 /* We want short frames padded to 60 bytes. */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001620 xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
1621
Stephen Hemminger485982a2007-11-26 11:54:52 -08001622 /* Increase threshold for jumbo frames on dual port */
1623 if (hw->ports > 1 && jumbo)
1624 xm_write16(hw, port, XM_TX_THR, 1020);
1625 else
1626 xm_write16(hw, port, XM_TX_THR, 512);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001627
1628 /*
1629 * Enable the reception of all error frames. This is is
1630 * a necessary evil due to the design of the XMAC. The
1631 * XMAC's receive FIFO is only 8K in size, however jumbo
1632 * frames can be up to 9000 bytes in length. When bad
1633 * frame filtering is enabled, the XMAC's RX FIFO operates
1634 * in 'store and forward' mode. For this to work, the
1635 * entire frame has to fit into the FIFO, but that means
1636 * that jumbo frames larger than 8192 bytes will be
1637 * truncated. Disabling all bad frame filtering causes
1638 * the RX FIFO to operate in streaming mode, in which
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001639 * case the XMAC will start transferring frames out of the
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001640 * RX FIFO as soon as the FIFO threshold is reached.
1641 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001642 xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001643
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001644
1645 /*
Stephen Hemminger45bada62005-06-27 11:33:12 -07001646 * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
1647 * - Enable all bits excepting 'Octets Rx OK Low CntOv'
1648 * and 'Octets Rx OK Hi Cnt Ov'.
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001649 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001650 xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
1651
1652 /*
1653 * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
1654 * - Enable all bits excepting 'Octets Tx OK Low CntOv'
1655 * and 'Octets Tx OK Hi Cnt Ov'.
1656 */
1657 xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001658
1659 /* Configure MAC arbiter */
1660 skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
1661
1662 /* configure timeout values */
1663 skge_write8(hw, B3_MA_TOINI_RX1, 72);
1664 skge_write8(hw, B3_MA_TOINI_RX2, 72);
1665 skge_write8(hw, B3_MA_TOINI_TX1, 72);
1666 skge_write8(hw, B3_MA_TOINI_TX2, 72);
1667
1668 skge_write8(hw, B3_MA_RCINI_RX1, 0);
1669 skge_write8(hw, B3_MA_RCINI_RX2, 0);
1670 skge_write8(hw, B3_MA_RCINI_TX1, 0);
1671 skge_write8(hw, B3_MA_RCINI_TX2, 0);
1672
1673 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001674 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
1675 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
1676 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001677
1678 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001679 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
1680 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
1681 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001682
Stephen Hemminger45bada62005-06-27 11:33:12 -07001683 if (jumbo) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001684 /* Enable frame flushing if jumbo frames used */
Joe Perches67777f92010-02-17 15:01:58 +00001685 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_FLUSH);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001686 } else {
1687 /* enable timeout timers if normal frames */
1688 skge_write16(hw, B3_PA_CTRL,
Stephen Hemminger45bada62005-06-27 11:33:12 -07001689 (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001690 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001691}
1692
1693static void genesis_stop(struct skge_port *skge)
1694{
1695 struct skge_hw *hw = skge->hw;
1696 int port = skge->port;
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001697 unsigned retries = 1000;
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001698 u16 cmd;
1699
Joe Perches67777f92010-02-17 15:01:58 +00001700 /* Disable Tx and Rx */
Stephen Hemminger21d7f672007-11-26 11:54:51 -08001701 cmd = xm_read16(hw, port, XM_MMU_CMD);
1702 cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1703 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001704
Stephen Hemminger46a60f22005-09-09 12:54:56 -07001705 genesis_reset(hw, port);
1706
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001707 /* Clear Tx packet arbiter timeout IRQ */
1708 skge_write16(hw, B3_PA_CTRL,
1709 port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
1710
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001711 /* Reset the MAC */
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001712 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
1713 do {
1714 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
1715 if (!(skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST))
1716 break;
1717 } while (--retries > 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001718
1719 /* For external PHYs there must be special handling */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001720 if (hw->phy_type != SK_PHY_XMAC) {
Stephen Hemminger799b21d2007-11-26 11:54:50 -08001721 u32 reg = skge_read32(hw, B2_GP_IO);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001722 if (port == 0) {
1723 reg |= GP_DIR_0;
1724 reg &= ~GP_IO_0;
1725 } else {
1726 reg |= GP_DIR_2;
1727 reg &= ~GP_IO_2;
1728 }
1729 skge_write32(hw, B2_GP_IO, reg);
1730 skge_read32(hw, B2_GP_IO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001731 }
1732
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001733 xm_write16(hw, port, XM_MMU_CMD,
1734 xm_read16(hw, port, XM_MMU_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001735 & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
1736
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001737 xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001738}
1739
1740
1741static void genesis_get_stats(struct skge_port *skge, u64 *data)
1742{
1743 struct skge_hw *hw = skge->hw;
1744 int port = skge->port;
1745 int i;
1746 unsigned long timeout = jiffies + HZ;
1747
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001748 xm_write16(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001749 XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
1750
1751 /* wait for update to complete */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001752 while (xm_read16(hw, port, XM_STAT_CMD)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001753 & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
1754 if (time_after(jiffies, timeout))
1755 break;
1756 udelay(10);
1757 }
1758
1759 /* special case for 64 bit octet counter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001760 data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
1761 | xm_read32(hw, port, XM_TXO_OK_LO);
1762 data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
1763 | xm_read32(hw, port, XM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001764
1765 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001766 data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001767}
1768
1769static void genesis_mac_intr(struct skge_hw *hw, int port)
1770{
Stephen Hemmingerda007722007-10-16 12:15:52 -07001771 struct net_device *dev = hw->dev[port];
1772 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001773 u16 status = xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001774
Joe Perchesd7072042010-02-09 11:49:53 +00001775 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1776 "mac interrupt status 0x%x\n", status);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001777
Stephen Hemminger501fb722007-10-16 12:15:51 -07001778 if (hw->phy_type == SK_PHY_XMAC && (status & XM_IS_INP_ASS)) {
Joe Perches67777f92010-02-17 15:01:58 +00001779 xm_link_down(hw, port);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001780 mod_timer(&skge->link_timer, jiffies + 1);
1781 }
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001782
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001783 if (status & XM_IS_TXF_UR) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001784 xm_write32(hw, port, XM_MODE, XM_MD_FTF);
Stephen Hemmingerda007722007-10-16 12:15:52 -07001785 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001786 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001787}
1788
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001789static void genesis_link_up(struct skge_port *skge)
1790{
1791 struct skge_hw *hw = skge->hw;
1792 int port = skge->port;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001793 u16 cmd, msk;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001794 u32 mode;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001795
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001796 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001797
1798 /*
1799 * enabling pause frame reception is required for 1000BT
1800 * because the XMAC is not reset if the link is going down
1801 */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001802 if (skge->flow_status == FLOW_STAT_NONE ||
1803 skge->flow_status == FLOW_STAT_LOC_SEND)
Stephen Hemminger7e676d92005-06-27 11:33:13 -07001804 /* Disable Pause Frame Reception */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001805 cmd |= XM_MMU_IGN_PF;
1806 else
1807 /* Enable Pause Frame Reception */
1808 cmd &= ~XM_MMU_IGN_PF;
1809
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001810 xm_write16(hw, port, XM_MMU_CMD, cmd);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001811
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001812 mode = xm_read32(hw, port, XM_MODE);
Joe Perches67777f92010-02-17 15:01:58 +00001813 if (skge->flow_status == FLOW_STAT_SYMMETRIC ||
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07001814 skge->flow_status == FLOW_STAT_LOC_SEND) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001815 /*
1816 * Configure Pause Frame Generation
1817 * Use internal and external Pause Frame Generation.
1818 * Sending pause frames is edge triggered.
1819 * Send a Pause frame with the maximum pause time if
1820 * internal oder external FIFO full condition occurs.
1821 * Send a zero pause time frame to re-start transmission.
1822 */
1823 /* XM_PAUSE_DA = '010000C28001' (default) */
1824 /* XM_MAC_PTIME = 0xffff (maximum) */
1825 /* remember this value is defined in big endian (!) */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001826 xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001827
1828 mode |= XM_PAUSE_MODE;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001829 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001830 } else {
1831 /*
1832 * disable pause frame generation is required for 1000BT
1833 * because the XMAC is not reset if the link is going down
1834 */
1835 /* Disable Pause Mode in Mode Register */
1836 mode &= ~XM_PAUSE_MODE;
1837
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001838 skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001839 }
1840
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001841 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001842
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001843 /* Turn on detection of Tx underrun */
Stephen Hemminger501fb722007-10-16 12:15:51 -07001844 msk = xm_read16(hw, port, XM_IMSK);
Stephen Hemmingerd08b9bd2007-11-26 11:54:49 -08001845 msk &= ~XM_IS_TXF_UR;
Stephen Hemmingera1bc9b82006-10-05 15:49:50 -07001846 xm_write16(hw, port, XM_IMSK, msk);
Stephen Hemminger501fb722007-10-16 12:15:51 -07001847
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001848 xm_read16(hw, port, XM_ISRC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001849
1850 /* get MMU Command Reg. */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001851 cmd = xm_read16(hw, port, XM_MMU_CMD);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001852 if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001853 cmd |= XM_MMU_GMII_FD;
1854
Stephen Hemminger89bf5f22005-06-27 11:33:10 -07001855 /*
1856 * Workaround BCOM Errata (#10523) for all BCom Phys
1857 * Enable Power Management after link up
1858 */
Stephen Hemminger64f6b642006-09-23 21:25:28 -07001859 if (hw->phy_type == SK_PHY_BCOM) {
1860 xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
1861 xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
1862 & ~PHY_B_AC_DIS_PM);
1863 xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
1864 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001865
1866 /* enable Rx/Tx */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001867 xm_write16(hw, port, XM_MMU_CMD,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001868 cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
1869 skge_link_up(skge);
1870}
1871
1872
Stephen Hemminger45bada62005-06-27 11:33:12 -07001873static inline void bcom_phy_intr(struct skge_port *skge)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001874{
1875 struct skge_hw *hw = skge->hw;
1876 int port = skge->port;
Stephen Hemminger45bada62005-06-27 11:33:12 -07001877 u16 isrc;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001878
Stephen Hemminger45bada62005-06-27 11:33:12 -07001879 isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
Joe Perchesd7072042010-02-09 11:49:53 +00001880 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
1881 "phy interrupt status 0x%x\n", isrc);
Stephen Hemminger45bada62005-06-27 11:33:12 -07001882
1883 if (isrc & PHY_B_IS_PSE)
Joe Perchesf15063c2010-02-17 15:01:57 +00001884 pr_err("%s: uncorrectable pair swap error\n",
Stephen Hemminger45bada62005-06-27 11:33:12 -07001885 hw->dev[port]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001886
1887 /* Workaround BCom Errata:
1888 * enable and disable loopback mode if "NO HCD" occurs.
1889 */
Stephen Hemminger45bada62005-06-27 11:33:12 -07001890 if (isrc & PHY_B_IS_NO_HDCL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001891 u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
1892 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001893 ctrl | PHY_CT_LOOP);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001894 xm_phy_write(hw, port, PHY_BCOM_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001895 ctrl & ~PHY_CT_LOOP);
1896 }
1897
Stephen Hemminger45bada62005-06-27 11:33:12 -07001898 if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
1899 bcom_check_link(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001900
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001901}
1902
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001903static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
1904{
1905 int i;
1906
1907 gma_write16(hw, port, GM_SMI_DATA, val);
1908 gma_write16(hw, port, GM_SMI_CTRL,
1909 GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
1910 for (i = 0; i < PHY_RETRIES; i++) {
1911 udelay(1);
1912
1913 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
1914 return 0;
1915 }
1916
Joe Perchesfe3881c2014-09-09 20:27:44 -07001917 pr_warn("%s: phy write timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001918 return -EIO;
1919}
1920
1921static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
1922{
1923 int i;
1924
1925 gma_write16(hw, port, GM_SMI_CTRL,
1926 GM_SMI_CT_PHY_AD(hw->phy_addr)
1927 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
1928
1929 for (i = 0; i < PHY_RETRIES; i++) {
1930 udelay(1);
1931 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
1932 goto ready;
1933 }
1934
1935 return -ETIMEDOUT;
1936 ready:
1937 *val = gma_read16(hw, port, GM_SMI_DATA);
1938 return 0;
1939}
1940
1941static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
1942{
1943 u16 v = 0;
1944 if (__gm_phy_read(hw, port, reg, &v))
Joe Perchesfe3881c2014-09-09 20:27:44 -07001945 pr_warn("%s: phy read timeout\n", hw->dev[port]->name);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08001946 return v;
1947}
1948
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08001949/* Marvell Phy Initialization */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001950static void yukon_init(struct skge_hw *hw, int port)
1951{
1952 struct skge_port *skge = netdev_priv(hw->dev[port]);
1953 u16 ctrl, ct1000, adv;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001954
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001955 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001956 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001957
1958 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
1959 PHY_M_EC_MAC_S_MSK);
1960 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
1961
Stephen Hemmingerc506a502005-06-27 11:33:09 -07001962 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001963
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001964 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001965 }
1966
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001967 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001968 if (skge->autoneg == AUTONEG_DISABLE)
1969 ctrl &= ~PHY_CT_ANE;
1970
1971 ctrl |= PHY_CT_RESET;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07001972 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001973
1974 ctrl = 0;
1975 ct1000 = 0;
Stephen Hemmingerb18f2092005-06-27 11:33:08 -07001976 adv = PHY_AN_CSMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001977
1978 if (skge->autoneg == AUTONEG_ENABLE) {
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07001979 if (hw->copper) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001980 if (skge->advertising & ADVERTISED_1000baseT_Full)
1981 ct1000 |= PHY_M_1000C_AFD;
1982 if (skge->advertising & ADVERTISED_1000baseT_Half)
1983 ct1000 |= PHY_M_1000C_AHD;
1984 if (skge->advertising & ADVERTISED_100baseT_Full)
1985 adv |= PHY_M_AN_100_FD;
1986 if (skge->advertising & ADVERTISED_100baseT_Half)
1987 adv |= PHY_M_AN_100_HD;
1988 if (skge->advertising & ADVERTISED_10baseT_Full)
1989 adv |= PHY_M_AN_10_FD;
1990 if (skge->advertising & ADVERTISED_10baseT_Half)
1991 adv |= PHY_M_AN_10_HD;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04001992
Stephen Hemminger4b67be92006-10-05 15:49:51 -07001993 /* Set Flow-control capabilities */
1994 adv |= phy_pause_map[skge->flow_control];
1995 } else {
1996 if (skge->advertising & ADVERTISED_1000baseT_Full)
1997 adv |= PHY_M_AN_1000X_AFD;
1998 if (skge->advertising & ADVERTISED_1000baseT_Half)
1999 adv |= PHY_M_AN_1000X_AHD;
2000
2001 adv |= fiber_pause_map[skge->flow_control];
2002 }
Stephen Hemminger45bada62005-06-27 11:33:12 -07002003
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002004 /* Restart Auto-negotiation */
2005 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
2006 } else {
2007 /* forced speed/duplex settings */
2008 ct1000 = PHY_M_1000C_MSE;
2009
2010 if (skge->duplex == DUPLEX_FULL)
2011 ctrl |= PHY_CT_DUP_MD;
2012
2013 switch (skge->speed) {
2014 case SPEED_1000:
2015 ctrl |= PHY_CT_SP1000;
2016 break;
2017 case SPEED_100:
2018 ctrl |= PHY_CT_SP100;
2019 break;
2020 }
2021
2022 ctrl |= PHY_CT_RESET;
2023 }
2024
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002025 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002026
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002027 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
2028 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002029
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002030 /* Enable phy interrupt on autonegotiation complete (or link up) */
2031 if (skge->autoneg == AUTONEG_ENABLE)
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002032 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002033 else
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002034 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002035}
2036
2037static void yukon_reset(struct skge_hw *hw, int port)
2038{
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002039 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
2040 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
2041 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
2042 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
2043 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002044
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002045 gma_write16(hw, port, GM_RX_CTRL,
2046 gma_read16(hw, port, GM_RX_CTRL)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002047 | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2048}
2049
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002050/* Apparently, early versions of Yukon-Lite had wrong chip_id? */
2051static int is_yukon_lite_a0(struct skge_hw *hw)
2052{
2053 u32 reg;
2054 int ret;
2055
2056 if (hw->chip_id != CHIP_ID_YUKON)
2057 return 0;
2058
2059 reg = skge_read32(hw, B2_FAR);
2060 skge_write8(hw, B2_FAR + 3, 0xff);
2061 ret = (skge_read8(hw, B2_FAR + 3) != 0);
2062 skge_write32(hw, B2_FAR, reg);
2063 return ret;
2064}
2065
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002066static void yukon_mac_init(struct skge_hw *hw, int port)
2067{
2068 struct skge_port *skge = netdev_priv(hw->dev[port]);
2069 int i;
2070 u32 reg;
2071 const u8 *addr = hw->dev[port]->dev_addr;
2072
2073 /* WA code for COMA mode -- set PHY reset */
2074 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002075 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2076 reg = skge_read32(hw, B2_GP_IO);
2077 reg |= GP_DIR_9 | GP_IO_9;
2078 skge_write32(hw, B2_GP_IO, reg);
2079 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002080
2081 /* hard reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002082 skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2083 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002084
2085 /* WA code for COMA mode -- clear PHY reset */
2086 if (hw->chip_id == CHIP_ID_YUKON_LITE &&
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002087 hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
2088 reg = skge_read32(hw, B2_GP_IO);
2089 reg |= GP_DIR_9;
2090 reg &= ~GP_IO_9;
2091 skge_write32(hw, B2_GP_IO, reg);
2092 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002093
2094 /* Set hardware config mode */
2095 reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
2096 GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07002097 reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002098
2099 /* Clear GMC reset */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002100 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
2101 skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
2102 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002103
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002104 if (skge->autoneg == AUTONEG_DISABLE) {
2105 reg = GM_GPCR_AU_ALL_DIS;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002106 gma_write16(hw, port, GM_GP_CTRL,
2107 gma_read16(hw, port, GM_GP_CTRL) | reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002108
2109 switch (skge->speed) {
2110 case SPEED_1000:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002111 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002112 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002113 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002114 case SPEED_100:
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002115 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002116 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002117 break;
2118 case SPEED_10:
2119 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
2120 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002121 }
2122
2123 if (skge->duplex == DUPLEX_FULL)
2124 reg |= GM_GPCR_DUP_FULL;
2125 } else
2126 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
Stephen Hemminger564f9ab2006-02-13 15:46:48 -08002127
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002128 switch (skge->flow_control) {
2129 case FLOW_MODE_NONE:
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002130 skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002131 reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
2132 break;
2133 case FLOW_MODE_LOC_SEND:
2134 /* disable Rx flow-control */
2135 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002136 break;
2137 case FLOW_MODE_SYMMETRIC:
2138 case FLOW_MODE_SYM_OR_REM:
2139 /* enable Tx & Rx flow-control */
2140 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002141 }
2142
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002143 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002144 skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002145
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002146 yukon_init(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002147
2148 /* MIB clear */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002149 reg = gma_read16(hw, port, GM_PHY_ADDR);
2150 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002151
2152 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002153 gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
2154 gma_write16(hw, port, GM_PHY_ADDR, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002155
2156 /* transmit control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002157 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002158
2159 /* receive control reg: unicast + multicast + no FCS */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002160 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002161 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
2162
2163 /* transmit flow control */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002164 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002165
2166 /* transmit parameter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002167 gma_write16(hw, port, GM_TX_PARAM,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002168 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
2169 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
2170 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
2171
Stephen Hemminger44c7fcc2007-11-28 14:23:01 -08002172 /* configure the Serial Mode Register */
2173 reg = DATA_BLIND_VAL(DATA_BLIND_DEF)
2174 | GM_SMOD_VLAN_ENA
2175 | IPG_DATA_VAL(IPG_DATA_DEF);
2176
2177 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002178 reg |= GM_SMOD_JUMBO_ENA;
2179
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002180 gma_write16(hw, port, GM_SERIAL_MODE, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002181
2182 /* physical address: used for pause frames */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002183 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002184 /* virtual address for data */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002185 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002186
2187 /* enable interrupt mask for counter overflows */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002188 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
2189 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
2190 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002191
2192 /* Initialize Mac Fifo */
2193
2194 /* Configure Rx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002195 skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002196 reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002197
2198 /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
2199 if (is_yukon_lite_a0(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002200 reg &= ~GMF_RX_F_FL_ON;
Stephen Hemmingerc8868612005-09-23 09:08:30 -07002201
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002202 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
2203 skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
Stephen Hemmingerc5923082005-08-16 14:01:02 -07002204 /*
2205 * because Pause Packet Truncation in GMAC is not working
2206 * we have to increase the Flush Threshold to 64 bytes
2207 * in order to flush pause packets in Rx FIFO on Yukon-1
2208 */
2209 skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002210
2211 /* Configure Tx MAC FIFO */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002212 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
2213 skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002214}
2215
Stephen Hemminger355ec572005-11-08 10:33:43 -08002216/* Go into power down mode */
2217static void yukon_suspend(struct skge_hw *hw, int port)
2218{
2219 u16 ctrl;
2220
2221 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2222 ctrl |= PHY_M_PC_POL_R_DIS;
2223 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
2224
2225 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2226 ctrl |= PHY_CT_RESET;
2227 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2228
2229 /* switch IEEE compatible power down mode on */
2230 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
2231 ctrl |= PHY_CT_PDOWN;
2232 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
2233}
2234
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002235static void yukon_stop(struct skge_port *skge)
2236{
2237 struct skge_hw *hw = skge->hw;
2238 int port = skge->port;
2239
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002240 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
2241 yukon_reset(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002242
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002243 gma_write16(hw, port, GM_GP_CTRL,
2244 gma_read16(hw, port, GM_GP_CTRL)
Stephen Hemminger0eedf4a2005-07-22 16:26:04 -07002245 & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002246 gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002247
Stephen Hemminger355ec572005-11-08 10:33:43 -08002248 yukon_suspend(hw, port);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002249
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002250 /* set GPHY Control reset */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002251 skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
2252 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002253}
2254
2255static void yukon_get_stats(struct skge_port *skge, u64 *data)
2256{
2257 struct skge_hw *hw = skge->hw;
2258 int port = skge->port;
2259 int i;
2260
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002261 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
2262 | gma_read32(hw, port, GM_TXO_OK_LO);
2263 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
2264 | gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002265
2266 for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002267 data[i] = gma_read32(hw, port,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002268 skge_stats[i].gma_offset);
2269}
2270
2271static void yukon_mac_intr(struct skge_hw *hw, int port)
2272{
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002273 struct net_device *dev = hw->dev[port];
2274 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002275 u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002276
Joe Perchesd7072042010-02-09 11:49:53 +00002277 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2278 "mac interrupt status 0x%x\n", status);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002279
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002280 if (status & GM_IS_RX_FF_OR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002281 ++dev->stats.rx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002282 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002283 }
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002284
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002285 if (status & GM_IS_TX_FF_UR) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07002286 ++dev->stats.tx_fifo_errors;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002287 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002288 }
2289
2290}
2291
2292static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
2293{
Stephen Hemminger95566062005-06-27 11:33:02 -07002294 switch (aux & PHY_M_PS_SPEED_MSK) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002295 case PHY_M_PS_SPEED_1000:
2296 return SPEED_1000;
2297 case PHY_M_PS_SPEED_100:
2298 return SPEED_100;
2299 default:
2300 return SPEED_10;
2301 }
2302}
2303
2304static void yukon_link_up(struct skge_port *skge)
2305{
2306 struct skge_hw *hw = skge->hw;
2307 int port = skge->port;
2308 u16 reg;
2309
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002310 /* Enable Transmit FIFO Underrun */
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002311 skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002312
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002313 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002314 if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
2315 reg |= GM_GPCR_DUP_FULL;
2316
2317 /* enable Rx/Tx */
2318 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002319 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002320
Stephen Hemminger4cde06e2005-07-22 16:26:09 -07002321 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002322 skge_link_up(skge);
2323}
2324
2325static void yukon_link_down(struct skge_port *skge)
2326{
2327 struct skge_hw *hw = skge->hw;
2328 int port = skge->port;
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002329 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002330
Stephen Hemmingerd8a09942005-07-22 16:26:08 -07002331 ctrl = gma_read16(hw, port, GM_GP_CTRL);
2332 ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
2333 gma_write16(hw, port, GM_GP_CTRL, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002334
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002335 if (skge->flow_status == FLOW_STAT_REM_SEND) {
2336 ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
2337 ctrl |= PHY_M_AN_ASP;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002338 /* restore Asymmetric Pause bit */
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002339 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002340 }
2341
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002342 skge_link_down(skge);
2343
2344 yukon_init(hw, port);
2345}
2346
2347static void yukon_phy_intr(struct skge_port *skge)
2348{
2349 struct skge_hw *hw = skge->hw;
2350 int port = skge->port;
2351 const char *reason = NULL;
2352 u16 istatus, phystat;
2353
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002354 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
2355 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
Stephen Hemminger7e676d92005-06-27 11:33:13 -07002356
Joe Perchesd7072042010-02-09 11:49:53 +00002357 netif_printk(skge, intr, KERN_DEBUG, skge->netdev,
2358 "phy interrupt status 0x%x 0x%x\n", istatus, phystat);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002359
2360 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002361 if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002362 & PHY_M_AN_RF) {
2363 reason = "remote fault";
2364 goto failed;
2365 }
2366
Stephen Hemmingerc506a502005-06-27 11:33:09 -07002367 if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002368 reason = "master/slave fault";
2369 goto failed;
2370 }
2371
2372 if (!(phystat & PHY_M_PS_SPDUP_RES)) {
2373 reason = "speed/duplex";
2374 goto failed;
2375 }
2376
2377 skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
2378 ? DUPLEX_FULL : DUPLEX_HALF;
2379 skge->speed = yukon_speed(hw, phystat);
2380
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002381 /* We are using IEEE 802.3z/D5.0 Table 37-4 */
2382 switch (phystat & PHY_M_PS_PAUSE_MSK) {
2383 case PHY_M_PS_PAUSE_MSK:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002384 skge->flow_status = FLOW_STAT_SYMMETRIC;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002385 break;
2386 case PHY_M_PS_RX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002387 skge->flow_status = FLOW_STAT_REM_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002388 break;
2389 case PHY_M_PS_TX_P_EN:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002390 skge->flow_status = FLOW_STAT_LOC_SEND;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002391 break;
2392 default:
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002393 skge->flow_status = FLOW_STAT_NONE;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002394 }
2395
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07002396 if (skge->flow_status == FLOW_STAT_NONE ||
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002397 (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002398 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002399 else
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002400 skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002401 yukon_link_up(skge);
2402 return;
2403 }
2404
2405 if (istatus & PHY_M_IS_LSP_CHANGE)
2406 skge->speed = yukon_speed(hw, phystat);
2407
2408 if (istatus & PHY_M_IS_DUP_CHANGE)
2409 skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
2410 if (istatus & PHY_M_IS_LST_CHANGE) {
2411 if (phystat & PHY_M_PS_LINK_UP)
2412 yukon_link_up(skge);
2413 else
2414 yukon_link_down(skge);
2415 }
2416 return;
2417 failed:
Joe Perchesf15063c2010-02-17 15:01:57 +00002418 pr_err("%s: autonegotiation failed (%s)\n", skge->netdev->name, reason);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002419
2420 /* XXX restart autonegotiation? */
2421}
2422
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002423static void skge_phy_reset(struct skge_port *skge)
2424{
2425 struct skge_hw *hw = skge->hw;
2426 int port = skge->port;
Jeff Garzikaae343d2006-12-02 07:14:39 -05002427 struct net_device *dev = hw->dev[port];
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002428
2429 netif_stop_queue(skge->netdev);
2430 netif_carrier_off(skge->netdev);
2431
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002432 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002433 if (is_genesis(hw)) {
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002434 genesis_reset(hw, port);
2435 genesis_mac_init(hw, port);
2436 } else {
2437 yukon_reset(hw, port);
2438 yukon_init(hw, port);
2439 }
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002440 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger75814092006-12-01 11:41:08 -08002441
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08002442 skge_set_multicast(dev);
Stephen Hemmingeree294dc2005-12-14 15:47:44 -08002443}
2444
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002445/* Basic MII support */
2446static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
2447{
2448 struct mii_ioctl_data *data = if_mii(ifr);
2449 struct skge_port *skge = netdev_priv(dev);
2450 struct skge_hw *hw = skge->hw;
2451 int err = -EOPNOTSUPP;
2452
2453 if (!netif_running(dev))
2454 return -ENODEV; /* Phy still in reset */
2455
Joe Perches67777f92010-02-17 15:01:58 +00002456 switch (cmd) {
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002457 case SIOCGMIIPHY:
2458 data->phy_id = hw->phy_addr;
2459
2460 /* fallthru */
2461 case SIOCGMIIREG: {
2462 u16 val = 0;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002463 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002464
2465 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002466 err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
2467 else
2468 err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002469 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002470 data->val_out = val;
2471 break;
2472 }
2473
2474 case SIOCSMIIREG:
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002475 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002476 if (is_genesis(hw))
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002477 err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2478 data->val_in);
2479 else
2480 err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
2481 data->val_in);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002482 spin_unlock_bh(&hw->phy_lock);
Stephen Hemminger2cd8e5d2005-11-08 10:33:42 -08002483 break;
2484 }
2485 return err;
2486}
2487
Linus Torvalds279e1da2007-11-15 08:44:36 -08002488static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002489{
2490 u32 end;
2491
Linus Torvalds279e1da2007-11-15 08:44:36 -08002492 start /= 8;
2493 len /= 8;
2494 end = start + len - 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002495
2496 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
2497 skge_write32(hw, RB_ADDR(q, RB_START), start);
2498 skge_write32(hw, RB_ADDR(q, RB_WP), start);
2499 skge_write32(hw, RB_ADDR(q, RB_RP), start);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002500 skge_write32(hw, RB_ADDR(q, RB_END), end);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002501
2502 if (q == Q_R1 || q == Q_R2) {
2503 /* Set thresholds on receive queue's */
Linus Torvalds279e1da2007-11-15 08:44:36 -08002504 skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
2505 start + (2*len)/3);
2506 skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
2507 start + (len/3));
2508 } else {
2509 /* Enable store & forward on Tx queue's because
2510 * Tx FIFO is only 4K on Genesis and 1K on Yukon
2511 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002512 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002513 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002514
2515 skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
2516}
2517
2518/* Setup Bus Memory Interface */
2519static void skge_qset(struct skge_port *skge, u16 q,
2520 const struct skge_element *e)
2521{
2522 struct skge_hw *hw = skge->hw;
2523 u32 watermark = 0x600;
2524 u64 base = skge->dma + (e->desc - skge->mem);
2525
2526 /* optimization to reduce window on 32bit/33mhz */
2527 if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
2528 watermark /= 2;
2529
2530 skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
2531 skge_write32(hw, Q_ADDR(q, Q_F), watermark);
2532 skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
2533 skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
2534}
2535
2536static int skge_up(struct net_device *dev)
2537{
2538 struct skge_port *skge = netdev_priv(dev);
2539 struct skge_hw *hw = skge->hw;
2540 int port = skge->port;
Linus Torvalds279e1da2007-11-15 08:44:36 -08002541 u32 chunk, ram_addr;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002542 size_t rx_size, tx_size;
2543 int err;
2544
Stephen Hemmingerfae87592007-02-02 08:22:51 -08002545 if (!is_valid_ether_addr(dev->dev_addr))
2546 return -EINVAL;
2547
Joe Perchesd7072042010-02-09 11:49:53 +00002548 netif_info(skge, ifup, skge->netdev, "enabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002549
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002550 if (dev->mtu > RX_BUF_SIZE)
Stephen Hemminger901ccef2006-03-23 11:07:23 -08002551 skge->rx_buf_size = dev->mtu + ETH_HLEN;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002552 else
2553 skge->rx_buf_size = RX_BUF_SIZE;
2554
2555
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002556 rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
2557 tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
2558 skge->mem_size = tx_size + rx_size;
2559 skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
2560 if (!skge->mem)
2561 return -ENOMEM;
2562
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002563 BUG_ON(skge->dma & 7);
2564
Stephen Hemmingerf7b7a362013-08-04 20:40:34 -07002565 if (upper_32_bits(skge->dma) != upper_32_bits(skge->dma + skge->mem_size)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08002566 dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
Stephen Hemmingerc3da1442006-03-21 10:57:01 -08002567 err = -EINVAL;
2568 goto free_pci_mem;
2569 }
2570
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002571 memset(skge->mem, 0, skge->mem_size);
2572
Stephen Hemminger203babb2006-03-21 10:57:05 -08002573 err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
2574 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002575 goto free_pci_mem;
2576
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07002577 err = skge_rx_fill(dev);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002578 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002579 goto free_rx_ring;
2580
Stephen Hemminger203babb2006-03-21 10:57:05 -08002581 err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
2582 skge->dma + rx_size);
2583 if (err)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002584 goto free_rx_ring;
2585
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002586 if (hw->ports == 1) {
2587 err = request_irq(hw->pdev->irq, skge_intr, IRQF_SHARED,
2588 dev->name, hw);
2589 if (err) {
2590 netdev_err(dev, "Unable to allocate interrupt %d error: %d\n",
2591 hw->pdev->irq, err);
2592 goto free_tx_ring;
2593 }
2594 }
2595
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002596 /* Initialize MAC */
stephen hemminger19f9ad72012-01-19 14:35:25 +00002597 netif_carrier_off(dev);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002598 spin_lock_bh(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002599 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002600 genesis_mac_init(hw, port);
2601 else
2602 yukon_mac_init(hw, port);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002603 spin_unlock_bh(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002604
Stephen Hemminger29816d92007-11-26 11:54:48 -08002605 /* Configure RAMbuffers - equally between ports and tx/rx */
2606 chunk = (hw->ram_size - hw->ram_offset) / (hw->ports * 2);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002607 ram_addr = hw->ram_offset + 2 * chunk * port;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002608
Linus Torvalds279e1da2007-11-15 08:44:36 -08002609 skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002610 skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002611
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002612 BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
Linus Torvalds279e1da2007-11-15 08:44:36 -08002613 skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002614 skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
2615
2616 /* Start receiver BMU */
2617 wmb();
2618 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002619 skge_led(skge, LED_MODE_ON);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002620
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002621 spin_lock_irq(&hw->hw_lock);
2622 hw->intr_mask |= portmask[port];
2623 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002624 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002625 spin_unlock_irq(&hw->hw_lock);
2626
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002627 napi_enable(&skge->napi);
Florian Zumbiehlfe3c8cc2011-12-30 17:30:09 +00002628
2629 skge_set_multicast(dev);
2630
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002631 return 0;
2632
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002633 free_tx_ring:
2634 kfree(skge->tx_ring.start);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002635 free_rx_ring:
2636 skge_rx_clean(skge);
2637 kfree(skge->rx_ring.start);
2638 free_pci_mem:
2639 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002640 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002641
2642 return err;
2643}
2644
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002645/* stop receiver */
2646static void skge_rx_stop(struct skge_hw *hw, int port)
2647{
2648 skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
2649 skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
2650 RB_RST_SET|RB_DIS_OP_MD);
2651 skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
2652}
2653
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002654static int skge_down(struct net_device *dev)
2655{
2656 struct skge_port *skge = netdev_priv(dev);
2657 struct skge_hw *hw = skge->hw;
2658 int port = skge->port;
2659
Markus Elfringca735bd2017-04-17 16:08:39 +02002660 if (!skge->mem)
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002661 return 0;
2662
Joe Perchesd7072042010-02-09 11:49:53 +00002663 netif_info(skge, ifdown, skge->netdev, "disabling interface\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002664
Michal Schmidtd119b392009-04-14 15:16:55 -07002665 netif_tx_disable(dev);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002666
stephen hemminger57d6fa32011-07-06 19:00:07 +00002667 if (is_genesis(hw) && hw->phy_type == SK_PHY_XMAC)
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07002668 del_timer_sync(&skge->link_timer);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002669
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002670 napi_disable(&skge->napi);
Stephen Hemminger692412b2007-04-09 15:32:45 -07002671 netif_carrier_off(dev);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002672
2673 spin_lock_irq(&hw->hw_lock);
2674 hw->intr_mask &= ~portmask[port];
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002675 skge_write32(hw, B0_IMSK, (hw->ports == 1) ? 0 : hw->intr_mask);
2676 skge_read32(hw, B0_IMSK);
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07002677 spin_unlock_irq(&hw->hw_lock);
2678
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04002679 if (hw->ports == 1)
2680 free_irq(hw->pdev->irq, hw);
2681
Zach Brown0e0f27d2016-10-17 10:49:52 -05002682 skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_REG_OFF);
stephen hemminger57d6fa32011-07-06 19:00:07 +00002683 if (is_genesis(hw))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07002684 genesis_stop(skge);
2685 else
2686 yukon_stop(skge);
2687
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002688 /* Stop transmitter */
2689 skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
2690 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
2691 RB_RST_SET|RB_DIS_OP_MD);
2692
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002693
2694 /* Disable Force Sync bit and Enable Alloc bit */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002695 skge_write8(hw, SK_REG(port, TXA_CTRL),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002696 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
2697
2698 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002699 skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
2700 skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002701
2702 /* Reset PCI FIFO */
2703 skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
2704 skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
2705
2706 /* Reset the RAM Buffer async Tx queue */
2707 skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
Stephen Hemminger60b24b52007-10-16 12:15:50 -07002708
2709 skge_rx_stop(hw, port);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002710
stephen hemminger57d6fa32011-07-06 19:00:07 +00002711 if (is_genesis(hw)) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002712 skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
2713 skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002714 } else {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002715 skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
2716 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002717 }
2718
Stephen Hemminger6abebb52005-07-22 16:26:10 -07002719 skge_led(skge, LED_MODE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002720
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002721 netif_tx_lock_bh(dev);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002722 skge_tx_clean(dev);
Stephen Hemmingere3a1b992007-03-16 14:01:26 -07002723 netif_tx_unlock_bh(dev);
2724
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002725 skge_rx_clean(skge);
2726
2727 kfree(skge->rx_ring.start);
2728 kfree(skge->tx_ring.start);
2729 pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002730 skge->mem = NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002731 return 0;
2732}
2733
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002734static inline int skge_avail(const struct skge_ring *ring)
2735{
Stephen Hemminger992c9622007-03-16 14:01:30 -07002736 smp_mb();
Stephen Hemminger29b4e882006-03-23 11:07:28 -08002737 return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
2738 + (ring->to_clean - ring->to_use) - 1;
2739}
2740
Stephen Hemminger613573252009-08-31 19:50:58 +00002741static netdev_tx_t skge_xmit_frame(struct sk_buff *skb,
2742 struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002743{
2744 struct skge_port *skge = netdev_priv(dev);
2745 struct skge_hw *hw = skge->hw;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002746 struct skge_element *e;
2747 struct skge_tx_desc *td;
2748 int i;
2749 u32 control, len;
stephen hemminger136d8f32013-08-04 17:22:34 -07002750 dma_addr_t map;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002751
Herbert Xu5b057c62006-06-23 02:06:41 -07002752 if (skb_padto(skb, ETH_ZLEN))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002753 return NETDEV_TX_OK;
2754
Stephen Hemminger513f5332006-09-01 15:53:49 -07002755 if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002756 return NETDEV_TX_BUSY;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002757
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002758 e = skge->tx_ring.to_use;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002759 td = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002760 BUG_ON(td->control & BMU_OWN);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002761 e->skb = skb;
2762 len = skb_headlen(skb);
2763 map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
stephen hemminger136d8f32013-08-04 17:22:34 -07002764 if (pci_dma_mapping_error(hw->pdev, map))
2765 goto mapping_error;
2766
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002767 dma_unmap_addr_set(e, mapaddr, map);
2768 dma_unmap_len_set(e, maplen, len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002769
Stephen Hemmingerf7b7a362013-08-04 20:40:34 -07002770 td->dma_lo = lower_32_bits(map);
2771 td->dma_hi = upper_32_bits(map);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002772
Patrick McHardy84fa7932006-08-29 16:44:56 -07002773 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002774 const int offset = skb_checksum_start_offset(skb);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002775
2776 /* This seems backwards, but it is what the sk98lin
2777 * does. Looks like hardware is wrong?
2778 */
Joe Perches8e95a202009-12-03 07:58:21 +00002779 if (ipip_hdr(skb)->protocol == IPPROTO_UDP &&
Joe Perches67777f92010-02-17 15:01:58 +00002780 hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002781 control = BMU_TCP_CHECK;
2782 else
2783 control = BMU_UDP_CHECK;
2784
2785 td->csum_offs = 0;
2786 td->csum_start = offset;
Al Viroff1dcad2006-11-20 18:07:29 -08002787 td->csum_write = offset + skb->csum_offset;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002788 } else
2789 control = BMU_CHECK;
2790
2791 if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
Joe Perches67777f92010-02-17 15:01:58 +00002792 control |= BMU_EOF | BMU_IRQ_EOF;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002793 else {
2794 struct skge_tx_desc *tf = td;
2795
2796 control |= BMU_STFWD;
2797 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002798 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002799
Ian Campbell516733c2011-09-21 21:53:17 +00002800 map = skb_frag_dma_map(&hw->pdev->dev, frag, 0,
Eric Dumazet9e903e02011-10-18 21:00:24 +00002801 skb_frag_size(frag), DMA_TO_DEVICE);
stephen hemminger136d8f32013-08-04 17:22:34 -07002802 if (dma_mapping_error(&hw->pdev->dev, map))
2803 goto mapping_unwind;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002804
2805 e = e->next;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002806 e->skb = skb;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002807 tf = e->desc;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002808 BUG_ON(tf->control & BMU_OWN);
2809
Stephen Hemmingerf7b7a362013-08-04 20:40:34 -07002810 tf->dma_lo = lower_32_bits(map);
2811 tf->dma_hi = upper_32_bits(map);
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002812 dma_unmap_addr_set(e, mapaddr, map);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002813 dma_unmap_len_set(e, maplen, skb_frag_size(frag));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002814
Eric Dumazet9e903e02011-10-18 21:00:24 +00002815 tf->control = BMU_OWN | BMU_SW | control | skb_frag_size(frag);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002816 }
2817 tf->control |= BMU_EOF | BMU_IRQ_EOF;
2818 }
2819 /* Make sure all the descriptors written */
2820 wmb();
2821 td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
2822 wmb();
2823
stephen hemmingerda057fb2012-01-22 09:40:40 +00002824 netdev_sent_queue(dev, skb->len);
2825
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002826 skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
2827
Joe Perchesd7072042010-02-09 11:49:53 +00002828 netif_printk(skge, tx_queued, KERN_DEBUG, skge->netdev,
2829 "tx queued, slot %td, len %d\n",
2830 e - skge->tx_ring.start, skb->len);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002831
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002832 skge->tx_ring.to_use = e->next;
Stephen Hemminger992c9622007-03-16 14:01:30 -07002833 smp_wmb();
2834
Stephen Hemminger9db96472006-06-06 10:11:12 -07002835 if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
Joe Perchesf15063c2010-02-17 15:01:57 +00002836 netdev_dbg(dev, "transmit queue full\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002837 netif_stop_queue(dev);
2838 }
2839
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002840 return NETDEV_TX_OK;
stephen hemminger136d8f32013-08-04 17:22:34 -07002841
2842mapping_unwind:
2843 e = skge->tx_ring.to_use;
2844 pci_unmap_single(hw->pdev,
2845 dma_unmap_addr(e, mapaddr),
2846 dma_unmap_len(e, maplen),
2847 PCI_DMA_TODEVICE);
2848 while (i-- > 0) {
2849 e = e->next;
2850 pci_unmap_page(hw->pdev,
2851 dma_unmap_addr(e, mapaddr),
2852 dma_unmap_len(e, maplen),
2853 PCI_DMA_TODEVICE);
2854 }
2855
2856mapping_error:
2857 if (net_ratelimit())
2858 dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
Eric W. Biederman0b88a8e2014-03-15 17:38:42 -07002859 dev_kfree_skb_any(skb);
stephen hemminger136d8f32013-08-04 17:22:34 -07002860 return NETDEV_TX_OK;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002861}
2862
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002863
2864/* Free resources associated with this reing element */
stephen hemmingerda057fb2012-01-22 09:40:40 +00002865static inline void skge_tx_unmap(struct pci_dev *pdev, struct skge_element *e,
2866 u32 control)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002867{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002868 /* skb header vs. fragment */
2869 if (control & BMU_STF)
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002870 pci_unmap_single(pdev, dma_unmap_addr(e, mapaddr),
2871 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002872 PCI_DMA_TODEVICE);
2873 else
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00002874 pci_unmap_page(pdev, dma_unmap_addr(e, mapaddr),
2875 dma_unmap_len(e, maplen),
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002876 PCI_DMA_TODEVICE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002877}
2878
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002879/* Free all buffers in transmit ring */
Stephen Hemminger513f5332006-09-01 15:53:49 -07002880static void skge_tx_clean(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002881{
Stephen Hemminger513f5332006-09-01 15:53:49 -07002882 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002883 struct skge_element *e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002884
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002885 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
2886 struct skge_tx_desc *td = e->desc;
stephen hemmingerda057fb2012-01-22 09:40:40 +00002887
2888 skge_tx_unmap(skge->hw->pdev, e, td->control);
2889
2890 if (td->control & BMU_EOF)
2891 dev_kfree_skb(e->skb);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002892 td->control = 0;
2893 }
2894
stephen hemmingerda057fb2012-01-22 09:40:40 +00002895 netdev_reset_queue(dev);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07002896 skge->tx_ring.to_clean = e;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002897}
2898
2899static void skge_tx_timeout(struct net_device *dev)
2900{
2901 struct skge_port *skge = netdev_priv(dev);
2902
Joe Perchesd7072042010-02-09 11:49:53 +00002903 netif_printk(skge, timer, KERN_DEBUG, skge->netdev, "tx timeout\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002904
2905 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
Stephen Hemminger513f5332006-09-01 15:53:49 -07002906 skge_tx_clean(dev);
Michal Schmidtd119b392009-04-14 15:16:55 -07002907 netif_wake_queue(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002908}
2909
2910static int skge_change_mtu(struct net_device *dev, int new_mtu)
2911{
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002912 int err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002913
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002914 if (!netif_running(dev)) {
2915 dev->mtu = new_mtu;
2916 return 0;
2917 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002918
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002919 skge_down(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002920
Stephen Hemminger19a33d42005-06-27 11:33:15 -07002921 dev->mtu = new_mtu;
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002922
Stephen Hemminger1a8098b2007-11-28 14:25:05 -08002923 err = skge_up(dev);
Stephen Hemminger7731a4e2005-12-14 15:47:46 -08002924 if (err)
2925 dev_close(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002926
2927 return err;
2928}
2929
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002930static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
2931
2932static void genesis_add_filter(u8 filter[8], const u8 *addr)
2933{
2934 u32 crc, bit;
2935
2936 crc = ether_crc_le(ETH_ALEN, addr);
2937 bit = ~crc & 0x3f;
2938 filter[bit/8] |= 1 << (bit%8);
2939}
2940
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002941static void genesis_set_multicast(struct net_device *dev)
2942{
2943 struct skge_port *skge = netdev_priv(dev);
2944 struct skge_hw *hw = skge->hw;
2945 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002946 struct netdev_hw_addr *ha;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002947 u32 mode;
2948 u8 filter[8];
2949
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002950 mode = xm_read32(hw, port, XM_MODE);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002951 mode |= XM_MD_ENA_HASH;
2952 if (dev->flags & IFF_PROMISC)
2953 mode |= XM_MD_ENA_PROM;
2954 else
2955 mode &= ~XM_MD_ENA_PROM;
2956
2957 if (dev->flags & IFF_ALLMULTI)
2958 memset(filter, 0xff, sizeof(filter));
2959 else {
2960 memset(filter, 0, sizeof(filter));
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002961
Joe Perches8e95a202009-12-03 07:58:21 +00002962 if (skge->flow_status == FLOW_STAT_REM_SEND ||
2963 skge->flow_status == FLOW_STAT_SYMMETRIC)
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002964 genesis_add_filter(filter, pause_mc_addr);
2965
Jiri Pirko22bedad32010-04-01 21:22:57 +00002966 netdev_for_each_mc_addr(ha, dev)
2967 genesis_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002968 }
2969
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002970 xm_write32(hw, port, XM_MODE, mode);
Stephen Hemminger45bada62005-06-27 11:33:12 -07002971 xm_outhash(hw, port, XM_HSM, filter);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002972}
2973
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08002974static void yukon_add_filter(u8 filter[8], const u8 *addr)
2975{
2976 u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
2977 filter[bit/8] |= 1 << (bit%8);
2978}
2979
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002980static void yukon_set_multicast(struct net_device *dev)
2981{
2982 struct skge_port *skge = netdev_priv(dev);
2983 struct skge_hw *hw = skge->hw;
2984 int port = skge->port;
Jiri Pirko22bedad32010-04-01 21:22:57 +00002985 struct netdev_hw_addr *ha;
Joe Perches8e95a202009-12-03 07:58:21 +00002986 int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND ||
2987 skge->flow_status == FLOW_STAT_SYMMETRIC);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002988 u16 reg;
2989 u8 filter[8];
2990
2991 memset(filter, 0, sizeof(filter));
2992
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07002993 reg = gma_read16(hw, port, GM_RX_CTRL);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002994 reg |= GM_RXCR_UCF_ENA;
2995
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08002996 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04002997 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
2998 else if (dev->flags & IFF_ALLMULTI) /* all multicast */
2999 memset(filter, 0xff, sizeof(filter));
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003000 else if (netdev_mc_empty(dev) && !rx_pause)/* no multicast */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003001 reg &= ~GM_RXCR_MCF_ENA;
3002 else {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003003 reg |= GM_RXCR_MCF_ENA;
3004
Stephen Hemmingerc4cd29d2007-02-23 14:03:00 -08003005 if (rx_pause)
3006 yukon_add_filter(filter, pause_mc_addr);
3007
Jiri Pirko22bedad32010-04-01 21:22:57 +00003008 netdev_for_each_mc_addr(ha, dev)
3009 yukon_add_filter(filter, ha->addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003010 }
3011
3012
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003013 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003014 (u16)filter[0] | ((u16)filter[1] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003015 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003016 (u16)filter[2] | ((u16)filter[3] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003017 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003018 (u16)filter[4] | ((u16)filter[5] << 8));
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003019 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003020 (u16)filter[6] | ((u16)filter[7] << 8));
3021
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003022 gma_write16(hw, port, GM_RX_CTRL, reg);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003023}
3024
Stephen Hemminger383181a2005-09-19 15:37:16 -07003025static inline u16 phy_length(const struct skge_hw *hw, u32 status)
3026{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003027 if (is_genesis(hw))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003028 return status >> XMR_FS_LEN_SHIFT;
3029 else
3030 return status >> GMR_FS_LEN_SHIFT;
3031}
3032
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003033static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
3034{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003035 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003036 return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
3037 else
3038 return (status & GMR_FS_ANY_ERR) ||
3039 (status & GMR_FS_RX_OK) == 0;
3040}
3041
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003042static void skge_set_multicast(struct net_device *dev)
3043{
3044 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003045
stephen hemminger57d6fa32011-07-06 19:00:07 +00003046 if (is_genesis(skge->hw))
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003047 genesis_set_multicast(dev);
3048 else
3049 yukon_set_multicast(dev);
3050
3051}
3052
Stephen Hemminger383181a2005-09-19 15:37:16 -07003053
3054/* Get receive buffer from descriptor.
3055 * Handles copy of small buffers and reallocation failures
3056 */
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003057static struct sk_buff *skge_rx_get(struct net_device *dev,
3058 struct skge_element *e,
3059 u32 control, u32 status, u16 csum)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003060{
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003061 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003062 struct sk_buff *skb;
3063 u16 len = control & BMU_BBC;
3064
Joe Perchesd7072042010-02-09 11:49:53 +00003065 netif_printk(skge, rx_status, KERN_DEBUG, skge->netdev,
3066 "rx slot %td status 0x%x len %d\n",
3067 e - skge->rx_ring.start, status, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003068
3069 if (len > skge->rx_buf_size)
3070 goto error;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003071
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003072 if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
Stephen Hemminger383181a2005-09-19 15:37:16 -07003073 goto error;
3074
3075 if (bad_phy_status(skge->hw, status))
3076 goto error;
3077
3078 if (phy_length(skge->hw, status) != len)
3079 goto error;
3080
3081 if (len < RX_COPY_THRESHOLD) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00003082 skb = netdev_alloc_skb_ip_align(dev, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003083 if (!skb)
3084 goto resubmit;
3085
Stephen Hemminger383181a2005-09-19 15:37:16 -07003086 pci_dma_sync_single_for_cpu(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003087 dma_unmap_addr(e, mapaddr),
stephen hemmingere47851f2013-08-10 15:02:07 -07003088 dma_unmap_len(e, maplen),
3089 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03003090 skb_copy_from_linear_data(e->skb, skb->data, len);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003091 pci_dma_sync_single_for_device(skge->hw->pdev,
FUJITA Tomonori10fc51b2010-04-27 14:57:04 +00003092 dma_unmap_addr(e, mapaddr),
stephen hemmingere47851f2013-08-10 15:02:07 -07003093 dma_unmap_len(e, maplen),
3094 PCI_DMA_FROMDEVICE);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003095 skge_rx_reuse(e, skge->rx_buf_size);
3096 } else {
Mikulas Patocka3361dc92013-09-20 13:53:22 -04003097 struct skge_element ee;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003098 struct sk_buff *nskb;
Eric Dumazet89d71a62009-10-13 05:34:20 +00003099
3100 nskb = netdev_alloc_skb_ip_align(dev, skge->rx_buf_size);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003101 if (!nskb)
3102 goto resubmit;
3103
Mikulas Patocka3361dc92013-09-20 13:53:22 -04003104 ee = *e;
3105
3106 skb = ee.skb;
Mikulas Patockac1949922013-09-19 14:13:17 -04003107 prefetch(skb->data);
3108
stephen hemminger136d8f32013-08-04 17:22:34 -07003109 if (skge_rx_setup(skge, e, nskb, skge->rx_buf_size) < 0) {
3110 dev_kfree_skb(nskb);
3111 goto resubmit;
3112 }
3113
Stephen Hemminger383181a2005-09-19 15:37:16 -07003114 pci_unmap_single(skge->hw->pdev,
Mikulas Patocka3361dc92013-09-20 13:53:22 -04003115 dma_unmap_addr(&ee, mapaddr),
3116 dma_unmap_len(&ee, maplen),
Stephen Hemminger383181a2005-09-19 15:37:16 -07003117 PCI_DMA_FROMDEVICE);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003118 }
3119
3120 skb_put(skb, len);
Michał Mirosławe92702b2011-03-31 01:01:35 +00003121
3122 if (dev->features & NETIF_F_RXCSUM) {
Stephen Hemminger383181a2005-09-19 15:37:16 -07003123 skb->csum = csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07003124 skb->ip_summed = CHECKSUM_COMPLETE;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003125 }
3126
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003127 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003128
3129 return skb;
3130error:
3131
Joe Perchesd7072042010-02-09 11:49:53 +00003132 netif_printk(skge, rx_err, KERN_DEBUG, skge->netdev,
3133 "rx err, slot %td control 0x%x status 0x%x\n",
3134 e - skge->rx_ring.start, control, status);
Stephen Hemminger383181a2005-09-19 15:37:16 -07003135
stephen hemminger57d6fa32011-07-06 19:00:07 +00003136 if (is_genesis(skge->hw)) {
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003137 if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003138 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003139 if (status & XMR_FS_FRA_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003140 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003141 if (status & XMR_FS_FCS_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003142 dev->stats.rx_crc_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003143 } else {
3144 if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
Stephen Hemmingerda007722007-10-16 12:15:52 -07003145 dev->stats.rx_length_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003146 if (status & GMR_FS_FRAGMENT)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003147 dev->stats.rx_frame_errors++;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003148 if (status & GMR_FS_CRC_ERR)
Stephen Hemmingerda007722007-10-16 12:15:52 -07003149 dev->stats.rx_crc_errors++;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003150 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003151
Stephen Hemminger383181a2005-09-19 15:37:16 -07003152resubmit:
3153 skge_rx_reuse(e, skge->rx_buf_size);
3154 return NULL;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003155}
3156
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003157/* Free all buffers in Tx ring which are no longer owned by device */
Stephen Hemminger513f5332006-09-01 15:53:49 -07003158static void skge_tx_done(struct net_device *dev)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003159{
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003160 struct skge_port *skge = netdev_priv(dev);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003161 struct skge_ring *ring = &skge->tx_ring;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003162 struct skge_element *e;
stephen hemmingerda057fb2012-01-22 09:40:40 +00003163 unsigned int bytes_compl = 0, pkts_compl = 0;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003164
Stephen Hemminger513f5332006-09-01 15:53:49 -07003165 skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003166
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003167 for (e = ring->to_clean; e != ring->to_use; e = e->next) {
Stephen Hemminger992c9622007-03-16 14:01:30 -07003168 u32 control = ((const struct skge_tx_desc *) e->desc)->control;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003169
Stephen Hemminger992c9622007-03-16 14:01:30 -07003170 if (control & BMU_OWN)
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003171 break;
3172
stephen hemmingerda057fb2012-01-22 09:40:40 +00003173 skge_tx_unmap(skge->hw->pdev, e, control);
3174
3175 if (control & BMU_EOF) {
3176 netif_printk(skge, tx_done, KERN_DEBUG, skge->netdev,
3177 "tx done slot %td\n",
3178 e - skge->tx_ring.start);
3179
3180 pkts_compl++;
3181 bytes_compl += e->skb->len;
3182
Eric W. Biederman0b88a8e2014-03-15 17:38:42 -07003183 dev_consume_skb_any(e->skb);
stephen hemmingerda057fb2012-01-22 09:40:40 +00003184 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003185 }
stephen hemmingerda057fb2012-01-22 09:40:40 +00003186 netdev_completed_queue(dev, pkts_compl, bytes_compl);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003187 skge->tx_ring.to_clean = e;
Stephen Hemminger866b4f32006-03-23 11:07:27 -08003188
Stephen Hemminger992c9622007-03-16 14:01:30 -07003189 /* Can run lockless until we need to synchronize to restart queue. */
3190 smp_mb();
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003191
Stephen Hemminger992c9622007-03-16 14:01:30 -07003192 if (unlikely(netif_queue_stopped(dev) &&
3193 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3194 netif_tx_lock(dev);
3195 if (unlikely(netif_queue_stopped(dev) &&
3196 skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
3197 netif_wake_queue(dev);
3198
3199 }
3200 netif_tx_unlock(dev);
3201 }
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003202}
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003203
Eric Dumazet135844e2017-02-04 15:24:57 -08003204static int skge_poll(struct napi_struct *napi, int budget)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003205{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003206 struct skge_port *skge = container_of(napi, struct skge_port, napi);
3207 struct net_device *dev = skge->netdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003208 struct skge_hw *hw = skge->hw;
3209 struct skge_ring *ring = &skge->rx_ring;
3210 struct skge_element *e;
Stephen Hemminger00a6cae2006-03-21 10:56:59 -08003211 int work_done = 0;
3212
Stephen Hemminger513f5332006-09-01 15:53:49 -07003213 skge_tx_done(dev);
3214
3215 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
3216
Eric Dumazet135844e2017-02-04 15:24:57 -08003217 for (e = ring->to_clean; prefetch(e->next), work_done < budget; e = e->next) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003218 struct skge_rx_desc *rd = e->desc;
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003219 struct sk_buff *skb;
Stephen Hemminger383181a2005-09-19 15:37:16 -07003220 u32 control;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003221
3222 rmb();
3223 control = rd->control;
3224 if (control & BMU_OWN)
3225 break;
3226
Stephen Hemmingerc54f9762006-09-01 15:53:47 -07003227 skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003228 if (likely(skb)) {
Eric Dumazet86cac582010-08-31 18:25:32 +00003229 napi_gro_receive(napi, skb);
Stephen Hemminger19a33d42005-06-27 11:33:15 -07003230 ++work_done;
Stephen Hemminger5a011442006-03-23 11:07:25 -08003231 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003232 }
3233 ring->to_clean = e;
3234
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003235 /* restart receiver */
3236 wmb();
Stephen Hemmingera9cdab82006-02-22 10:28:33 -08003237 skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003238
Eric Dumazet135844e2017-02-04 15:24:57 -08003239 if (work_done < budget && napi_complete_done(napi, work_done)) {
Marin Mitov6ef29772008-03-23 10:20:09 +02003240 unsigned long flags;
Jeff Garzikf0c88f92008-03-25 23:53:24 -04003241
Marin Mitov6ef29772008-03-23 10:20:09 +02003242 spin_lock_irqsave(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003243 hw->intr_mask |= napimask[skge->port];
3244 skge_write32(hw, B0_IMSK, hw->intr_mask);
3245 skge_read32(hw, B0_IMSK);
Marin Mitov6ef29772008-03-23 10:20:09 +02003246 spin_unlock_irqrestore(&hw->hw_lock, flags);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003247 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003248
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003249 return work_done;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003250}
3251
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003252/* Parity errors seem to happen when Genesis is connected to a switch
3253 * with no other ports present. Heartbeat error??
3254 */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003255static void skge_mac_parity(struct skge_hw *hw, int port)
3256{
Stephen Hemmingerf6620ca2005-07-22 16:26:02 -07003257 struct net_device *dev = hw->dev[port];
3258
Stephen Hemmingerda007722007-10-16 12:15:52 -07003259 ++dev->stats.tx_heartbeat_errors;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003260
stephen hemminger57d6fa32011-07-06 19:00:07 +00003261 if (is_genesis(hw))
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003262 skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003263 MFF_CLR_PERR);
3264 else
3265 /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003266 skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger981d0372005-06-27 11:33:06 -07003267 (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003268 ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
3269}
3270
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003271static void skge_mac_intr(struct skge_hw *hw, int port)
3272{
stephen hemminger57d6fa32011-07-06 19:00:07 +00003273 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003274 genesis_mac_intr(hw, port);
3275 else
3276 yukon_mac_intr(hw, port);
3277}
3278
3279/* Handle device specific framing and timeout interrupts */
3280static void skge_error_irq(struct skge_hw *hw)
3281{
Stephen Hemminger1479d132007-02-02 08:22:52 -08003282 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003283 u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3284
stephen hemminger57d6fa32011-07-06 19:00:07 +00003285 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003286 /* clear xmac errors */
3287 if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003288 skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003289 if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
Stephen Hemminger46a60f22005-09-09 12:54:56 -07003290 skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003291 } else {
3292 /* Timestamp (unused) overflow */
3293 if (hwstatus & IS_IRQ_TIST_OV)
3294 skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003295 }
3296
3297 if (hwstatus & IS_RAM_RD_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003298 dev_err(&pdev->dev, "Ram read data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003299 skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
3300 }
3301
3302 if (hwstatus & IS_RAM_WR_PAR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003303 dev_err(&pdev->dev, "Ram write data parity error\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003304 skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
3305 }
3306
3307 if (hwstatus & IS_M1_PAR_ERR)
3308 skge_mac_parity(hw, 0);
3309
3310 if (hwstatus & IS_M2_PAR_ERR)
3311 skge_mac_parity(hw, 1);
3312
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003313 if (hwstatus & IS_R1_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003314 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3315 hw->dev[0]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003316 skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003317 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003318
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003319 if (hwstatus & IS_R2_PAR_ERR) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003320 dev_err(&pdev->dev, "%s: receive queue parity error\n",
3321 hw->dev[1]->name);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003322 skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003323 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003324
3325 if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003326 u16 pci_status, pci_cmd;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003327
Stephen Hemminger1479d132007-02-02 08:22:52 -08003328 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3329 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003330
Stephen Hemminger1479d132007-02-02 08:22:52 -08003331 dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
3332 pci_cmd, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003333
3334 /* Write the error bits back to clear them. */
3335 pci_status &= PCI_STATUS_ERROR_BITS;
3336 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003337 pci_write_config_word(pdev, PCI_COMMAND,
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003338 pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
Stephen Hemminger1479d132007-02-02 08:22:52 -08003339 pci_write_config_word(pdev, PCI_STATUS, pci_status);
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003340 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003341
Stephen Hemminger050ec182005-08-16 14:00:54 -07003342 /* if error still set then just ignore it */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003343 hwstatus = skge_read32(hw, B0_HWE_ISRC);
3344 if (hwstatus & IS_IRQ_STAT) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003345 dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003346 hw->intr_mask &= ~IS_HW_ERR;
3347 }
3348 }
3349}
3350
3351/*
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003352 * Interrupt from PHY are handled in tasklet (softirq)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003353 * because accessing phy registers requires spin wait which might
3354 * cause excess interrupt latency.
3355 */
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003356static void skge_extirq(unsigned long arg)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003357{
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003358 struct skge_hw *hw = (struct skge_hw *) arg;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003359 int port;
3360
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003361 for (port = 0; port < hw->ports; port++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003362 struct net_device *dev = hw->dev[port];
3363
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003364 if (netif_running(dev)) {
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003365 struct skge_port *skge = netdev_priv(dev);
3366
3367 spin_lock(&hw->phy_lock);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003368 if (!is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003369 yukon_phy_intr(skge);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003370 else if (hw->phy_type == SK_PHY_BCOM)
Stephen Hemminger45bada62005-06-27 11:33:12 -07003371 bcom_phy_intr(skge);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003372 spin_unlock(&hw->phy_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003373 }
3374 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003375
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003376 spin_lock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003377 hw->intr_mask |= IS_EXT_REG;
3378 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003379 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003380 spin_unlock_irq(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003381}
3382
David Howells7d12e782006-10-05 14:55:46 +01003383static irqreturn_t skge_intr(int irq, void *dev_id)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003384{
3385 struct skge_hw *hw = dev_id;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003386 u32 status;
Stephen Hemminger29365c92006-09-01 15:53:48 -07003387 int handled = 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003388
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003389 spin_lock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003390 /* Reading this register masks IRQ */
3391 status = skge_read32(hw, B0_SP_ISRC);
Stephen Hemminger0486a8c2006-09-06 11:06:10 -07003392 if (status == 0 || status == ~0)
Stephen Hemminger29365c92006-09-01 15:53:48 -07003393 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003394
Stephen Hemminger29365c92006-09-01 15:53:48 -07003395 handled = 1;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003396 status &= hw->intr_mask;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003397 if (status & IS_EXT_REG) {
3398 hw->intr_mask &= ~IS_EXT_REG;
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003399 tasklet_schedule(&hw->phy_task);
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003400 }
3401
Stephen Hemminger513f5332006-09-01 15:53:49 -07003402 if (status & (IS_XA1_F|IS_R1_F)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003403 struct skge_port *skge = netdev_priv(hw->dev[0]);
Stephen Hemminger513f5332006-09-01 15:53:49 -07003404 hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003405 napi_schedule(&skge->napi);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003406 }
3407
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003408 if (status & IS_PA_TO_TX1)
3409 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
3410
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003411 if (status & IS_PA_TO_RX1) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003412 ++hw->dev[0]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003413 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
3414 }
3415
Stephen Hemmingerd25f5a62005-06-27 11:33:14 -07003416
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003417 if (status & IS_MAC1)
3418 skge_mac_intr(hw, 0);
Stephen Hemminger95566062005-06-27 11:33:02 -07003419
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003420 if (hw->dev[1]) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003421 struct skge_port *skge = netdev_priv(hw->dev[1]);
3422
Stephen Hemminger513f5332006-09-01 15:53:49 -07003423 if (status & (IS_XA2_F|IS_R2_F)) {
3424 hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
Ben Hutchings288379f2009-01-19 16:43:59 -08003425 napi_schedule(&skge->napi);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003426 }
3427
3428 if (status & IS_PA_TO_RX2) {
Stephen Hemmingerda007722007-10-16 12:15:52 -07003429 ++hw->dev[1]->stats.rx_over_errors;
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003430 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
3431 }
3432
3433 if (status & IS_PA_TO_TX2)
3434 skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
3435
3436 if (status & IS_MAC2)
3437 skge_mac_intr(hw, 1);
3438 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003439
3440 if (status & IS_HW_ERR)
3441 skge_error_irq(hw);
Lino Sanfilippo62762882014-11-30 12:51:31 +01003442out:
Stephen Hemminger7e676d92005-06-27 11:33:13 -07003443 skge_write32(hw, B0_IMSK, hw->intr_mask);
Stephen Hemminger78bc2182006-08-28 16:19:36 -07003444 skge_read32(hw, B0_IMSK);
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07003445 spin_unlock(&hw->hw_lock);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003446
Stephen Hemminger29365c92006-09-01 15:53:48 -07003447 return IRQ_RETVAL(handled);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003448}
3449
3450#ifdef CONFIG_NET_POLL_CONTROLLER
3451static void skge_netpoll(struct net_device *dev)
3452{
3453 struct skge_port *skge = netdev_priv(dev);
3454
3455 disable_irq(dev->irq);
David Howells7d12e782006-10-05 14:55:46 +01003456 skge_intr(dev->irq, skge->hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003457 enable_irq(dev->irq);
3458}
3459#endif
3460
3461static int skge_set_mac_address(struct net_device *dev, void *p)
3462{
3463 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003464 struct skge_hw *hw = skge->hw;
3465 unsigned port = skge->port;
3466 const struct sockaddr *addr = p;
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003467 u16 ctrl;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003468
3469 if (!is_valid_ether_addr(addr->sa_data))
3470 return -EADDRNOTAVAIL;
3471
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003472 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003473
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003474 if (!netif_running(dev)) {
3475 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3476 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
3477 } else {
3478 /* disable Rx */
3479 spin_lock_bh(&hw->phy_lock);
3480 ctrl = gma_read16(hw, port, GM_GP_CTRL);
3481 gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003482
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003483 memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
3484 memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003485
stephen hemminger57d6fa32011-07-06 19:00:07 +00003486 if (is_genesis(hw))
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003487 xm_outaddr(hw, port, XM_SA, dev->dev_addr);
3488 else {
3489 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
3490 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3491 }
Stephen Hemminger2eb3e622007-03-12 15:16:26 -07003492
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003493 gma_write16(hw, port, GM_GP_CTRL, ctrl);
3494 spin_unlock_bh(&hw->phy_lock);
3495 }
Stephen Hemmingerc2681dd2005-10-03 12:03:13 -07003496
3497 return 0;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003498}
3499
3500static const struct {
3501 u8 id;
3502 const char *name;
3503} skge_chips[] = {
3504 { CHIP_ID_GENESIS, "Genesis" },
3505 { CHIP_ID_YUKON, "Yukon" },
3506 { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
3507 { CHIP_ID_YUKON_LP, "Yukon-LP"},
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003508};
3509
3510static const char *skge_board_name(const struct skge_hw *hw)
3511{
3512 int i;
3513 static char buf[16];
3514
3515 for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
3516 if (skge_chips[i].id == hw->chip_id)
3517 return skge_chips[i].name;
3518
stephen hemminger9d2ee982017-08-15 10:29:18 -07003519 snprintf(buf, sizeof(buf), "chipid 0x%x", hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003520 return buf;
3521}
3522
3523
3524/*
3525 * Setup the board data structure, but don't bring up
3526 * the port(s)
3527 */
3528static int skge_reset(struct skge_hw *hw)
3529{
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003530 u32 reg;
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003531 u16 ctst, pci_status;
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003532 u8 t8, mac_cfg, pmd_type;
Stephen Hemminger981d0372005-06-27 11:33:06 -07003533 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003534
3535 ctst = skge_read16(hw, B0_CTST);
3536
3537 /* do a SW reset */
3538 skge_write8(hw, B0_CTST, CS_RST_SET);
3539 skge_write8(hw, B0_CTST, CS_RST_CLR);
3540
3541 /* clear PCI errors, if any */
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003542 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3543 skge_write8(hw, B2_TST_CTRL2, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003544
Stephen Hemmingerb9d64ac2006-03-21 10:57:06 -08003545 pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
3546 pci_write_config_word(hw->pdev, PCI_STATUS,
3547 pci_status | PCI_STATUS_ERROR_BITS);
3548 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003549 skge_write8(hw, B0_CTST, CS_MRST_CLR);
3550
3551 /* restore CLK_RUN bits (for Yukon-Lite) */
3552 skge_write16(hw, B0_CTST,
3553 ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
3554
3555 hw->chip_id = skge_read8(hw, B2_CHIP_ID);
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003556 hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003557 pmd_type = skge_read8(hw, B2_PMD_TYP);
3558 hw->copper = (pmd_type == 'T' || pmd_type == '1');
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003559
Stephen Hemminger95566062005-06-27 11:33:02 -07003560 switch (hw->chip_id) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003561 case CHIP_ID_GENESIS:
stephen hemminger57d6fa32011-07-06 19:00:07 +00003562#ifdef CONFIG_SKGE_GENESIS
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003563 switch (hw->phy_type) {
3564 case SK_PHY_XMAC:
3565 hw->phy_addr = PHY_ADDR_XMAC;
3566 break;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003567 case SK_PHY_BCOM:
3568 hw->phy_addr = PHY_ADDR_BCOM;
3569 break;
3570 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003571 dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
3572 hw->phy_type);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003573 return -EOPNOTSUPP;
3574 }
3575 break;
stephen hemminger57d6fa32011-07-06 19:00:07 +00003576#else
3577 dev_err(&hw->pdev->dev, "Genesis chip detected but not configured\n");
3578 return -EOPNOTSUPP;
3579#endif
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003580
3581 case CHIP_ID_YUKON:
3582 case CHIP_ID_YUKON_LITE:
3583 case CHIP_ID_YUKON_LP:
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003584 if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
Stephen Hemminger5e1705d2005-08-16 14:00:58 -07003585 hw->copper = 1;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003586
3587 hw->phy_addr = PHY_ADDR_MARV;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003588 break;
3589
3590 default:
Stephen Hemminger1479d132007-02-02 08:22:52 -08003591 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
3592 hw->chip_id);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003593 return -EOPNOTSUPP;
3594 }
3595
Stephen Hemminger981d0372005-06-27 11:33:06 -07003596 mac_cfg = skge_read8(hw, B2_MAC_CFG);
3597 hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
3598 hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003599
3600 /* read the adapters RAM size */
3601 t8 = skge_read8(hw, B2_E_0);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003602 if (is_genesis(hw)) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003603 if (t8 == 3) {
3604 /* special case: 4 x 64k x 36, offset = 0x80000 */
Linus Torvalds279e1da2007-11-15 08:44:36 -08003605 hw->ram_size = 0x100000;
3606 hw->ram_offset = 0x80000;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003607 } else
3608 hw->ram_size = t8 * 512;
Joe Perches67777f92010-02-17 15:01:58 +00003609 } else if (t8 == 0)
Linus Torvalds279e1da2007-11-15 08:44:36 -08003610 hw->ram_size = 0x20000;
3611 else
3612 hw->ram_size = t8 * 4096;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003613
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003614 hw->intr_mask = IS_HW_ERR;
Stephen Hemmingercfc3ed72006-03-21 10:57:00 -08003615
Stephen Hemminger4ebabfc2007-03-16 14:01:27 -07003616 /* Use PHY IRQ for all but fiber based Genesis board */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003617 if (!(is_genesis(hw) && hw->phy_type == SK_PHY_XMAC))
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003618 hw->intr_mask |= IS_EXT_REG;
3619
stephen hemminger57d6fa32011-07-06 19:00:07 +00003620 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003621 genesis_init(hw);
3622 else {
3623 /* switch power to VCC (WA for VAUX problem) */
3624 skge_write8(hw, B0_POWER_CTRL,
3625 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003626
Stephen Hemminger050ec182005-08-16 14:00:54 -07003627 /* avoid boards with stuck Hardware error bits */
3628 if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
3629 (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003630 dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
Stephen Hemminger050ec182005-08-16 14:00:54 -07003631 hw->intr_mask &= ~IS_HW_ERR;
3632 }
3633
Stephen Hemmingeradba9e22005-11-08 10:33:40 -08003634 /* Clear PHY COMA */
3635 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
3636 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
3637 reg &= ~PCI_PHY_COMA;
3638 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
3639 skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
3640
3641
Stephen Hemminger981d0372005-06-27 11:33:06 -07003642 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003643 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
3644 skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003645 }
3646 }
3647
3648 /* turn off hardware timer (unused) */
3649 skge_write8(hw, B2_TI_CTRL, TIM_STOP);
3650 skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
3651 skge_write8(hw, B0_LED, LED_STAT_ON);
3652
3653 /* enable the Tx Arbiters */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003654 for (i = 0; i < hw->ports; i++)
Stephen Hemminger6b0c1482005-06-27 11:33:04 -07003655 skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003656
3657 /* Initialize ram interface */
3658 skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
3659
3660 skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
3661 skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
3662 skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
3663 skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
3664 skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
3665 skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
3666 skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
3667 skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
3668 skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
3669 skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
3670 skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
3671 skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
3672
3673 skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
3674
3675 /* Set interrupt moderation for Transmit only
3676 * Receive interrupts avoided by NAPI
3677 */
3678 skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
3679 skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
3680 skge_write32(hw, B2_IRQM_CTRL, TIM_START);
3681
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04003682 /* Leave irq disabled until first port is brought up. */
3683 skge_write32(hw, B0_IMSK, 0);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003684
Stephen Hemminger981d0372005-06-27 11:33:06 -07003685 for (i = 0; i < hw->ports; i++) {
stephen hemminger57d6fa32011-07-06 19:00:07 +00003686 if (is_genesis(hw))
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003687 genesis_reset(hw, i);
3688 else
3689 yukon_reset(hw, i);
3690 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003691
3692 return 0;
3693}
3694
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003695
3696#ifdef CONFIG_SKGE_DEBUG
3697
3698static struct dentry *skge_debug;
3699
3700static int skge_debug_show(struct seq_file *seq, void *v)
3701{
3702 struct net_device *dev = seq->private;
3703 const struct skge_port *skge = netdev_priv(dev);
3704 const struct skge_hw *hw = skge->hw;
3705 const struct skge_element *e;
3706
3707 if (!netif_running(dev))
3708 return -ENETDOWN;
3709
3710 seq_printf(seq, "IRQ src=%x mask=%x\n", skge_read32(hw, B0_ISRC),
3711 skge_read32(hw, B0_IMSK));
3712
3713 seq_printf(seq, "Tx Ring: (%d)\n", skge_avail(&skge->tx_ring));
3714 for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
3715 const struct skge_tx_desc *t = e->desc;
3716 seq_printf(seq, "%#x dma=%#x%08x %#x csum=%#x/%x/%x\n",
3717 t->control, t->dma_hi, t->dma_lo, t->status,
3718 t->csum_offs, t->csum_write, t->csum_start);
3719 }
3720
Markus Elfringd7756622017-04-17 15:43:08 +02003721 seq_puts(seq, "\nRx Ring:\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003722 for (e = skge->rx_ring.to_clean; ; e = e->next) {
3723 const struct skge_rx_desc *r = e->desc;
3724
3725 if (r->control & BMU_OWN)
3726 break;
3727
3728 seq_printf(seq, "%#x dma=%#x%08x %#x %#x csum=%#x/%x\n",
3729 r->control, r->dma_hi, r->dma_lo, r->status,
3730 r->timestamp, r->csum1, r->csum1_start);
3731 }
3732
3733 return 0;
3734}
3735
3736static int skge_debug_open(struct inode *inode, struct file *file)
3737{
3738 return single_open(file, skge_debug_show, inode->i_private);
3739}
3740
3741static const struct file_operations skge_debug_fops = {
3742 .owner = THIS_MODULE,
3743 .open = skge_debug_open,
3744 .read = seq_read,
3745 .llseek = seq_lseek,
3746 .release = single_release,
3747};
3748
3749/*
3750 * Use network device events to create/remove/rename
3751 * debugfs file entries
3752 */
3753static int skge_device_event(struct notifier_block *unused,
3754 unsigned long event, void *ptr)
3755{
Jiri Pirko351638e2013-05-28 01:30:21 +00003756 struct net_device *dev = netdev_notifier_info_to_dev(ptr);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003757 struct skge_port *skge;
3758 struct dentry *d;
3759
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003760 if (dev->netdev_ops->ndo_open != &skge_up || !skge_debug)
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003761 goto done;
3762
3763 skge = netdev_priv(dev);
Joe Perches67777f92010-02-17 15:01:58 +00003764 switch (event) {
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003765 case NETDEV_CHANGENAME:
3766 if (skge->debugfs) {
3767 d = debugfs_rename(skge_debug, skge->debugfs,
3768 skge_debug, dev->name);
3769 if (d)
3770 skge->debugfs = d;
3771 else {
Joe Perchesf15063c2010-02-17 15:01:57 +00003772 netdev_info(dev, "rename failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003773 debugfs_remove(skge->debugfs);
3774 }
3775 }
3776 break;
3777
3778 case NETDEV_GOING_DOWN:
3779 if (skge->debugfs) {
3780 debugfs_remove(skge->debugfs);
3781 skge->debugfs = NULL;
3782 }
3783 break;
3784
3785 case NETDEV_UP:
3786 d = debugfs_create_file(dev->name, S_IRUGO,
3787 skge_debug, dev,
3788 &skge_debug_fops);
3789 if (!d || IS_ERR(d))
Joe Perchesf15063c2010-02-17 15:01:57 +00003790 netdev_info(dev, "debugfs create failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003791 else
3792 skge->debugfs = d;
3793 break;
3794 }
3795
3796done:
3797 return NOTIFY_DONE;
3798}
3799
3800static struct notifier_block skge_notifier = {
3801 .notifier_call = skge_device_event,
3802};
3803
3804
3805static __init void skge_debug_init(void)
3806{
3807 struct dentry *ent;
3808
3809 ent = debugfs_create_dir("skge", NULL);
3810 if (!ent || IS_ERR(ent)) {
Joe Perchesf15063c2010-02-17 15:01:57 +00003811 pr_info("debugfs create directory failed\n");
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07003812 return;
3813 }
3814
3815 skge_debug = ent;
3816 register_netdevice_notifier(&skge_notifier);
3817}
3818
3819static __exit void skge_debug_cleanup(void)
3820{
3821 if (skge_debug) {
3822 unregister_netdevice_notifier(&skge_notifier);
3823 debugfs_remove(skge_debug);
3824 skge_debug = NULL;
3825 }
3826}
3827
3828#else
3829#define skge_debug_init()
3830#define skge_debug_cleanup()
3831#endif
3832
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003833static const struct net_device_ops skge_netdev_ops = {
3834 .ndo_open = skge_up,
3835 .ndo_stop = skge_down,
Stephen Hemminger00829822008-11-20 20:14:53 -08003836 .ndo_start_xmit = skge_xmit_frame,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003837 .ndo_do_ioctl = skge_ioctl,
3838 .ndo_get_stats = skge_get_stats,
3839 .ndo_tx_timeout = skge_tx_timeout,
3840 .ndo_change_mtu = skge_change_mtu,
3841 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00003842 .ndo_set_rx_mode = skge_set_multicast,
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003843 .ndo_set_mac_address = skge_set_mac_address,
3844#ifdef CONFIG_NET_POLL_CONTROLLER
3845 .ndo_poll_controller = skge_netpoll,
3846#endif
3847};
3848
3849
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003850/* Initialize network device */
Stephen Hemminger981d0372005-06-27 11:33:06 -07003851static struct net_device *skge_devinit(struct skge_hw *hw, int port,
3852 int highmem)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003853{
3854 struct skge_port *skge;
3855 struct net_device *dev = alloc_etherdev(sizeof(*skge));
3856
Joe Perches41de8d42012-01-29 13:47:52 +00003857 if (!dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003858 return NULL;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003859
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003860 SET_NETDEV_DEV(dev, &hw->pdev->dev);
Stephen Hemmingerf80d0322008-11-19 22:01:26 -08003861 dev->netdev_ops = &skge_netdev_ops;
3862 dev->ethtool_ops = &skge_ethtool_ops;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003863 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003864 dev->irq = hw->pdev->irq;
Stephen Hemminger513f5332006-09-01 15:53:49 -07003865
Jarod Wilson57779872016-10-17 15:54:06 -04003866 /* MTU range: 60 - 9000 */
3867 dev->min_mtu = ETH_ZLEN;
3868 dev->max_mtu = ETH_JUMBO_MTU;
3869
Stephen Hemminger981d0372005-06-27 11:33:06 -07003870 if (highmem)
3871 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003872
3873 skge = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003874 netif_napi_add(dev, &skge->napi, skge_poll, NAPI_WEIGHT);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003875 skge->netdev = dev;
3876 skge->hw = hw;
3877 skge->msg_enable = netif_msg_init(debug, default_msg);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003878
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003879 skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
3880 skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
3881
3882 /* Auto speed and flow control */
3883 skge->autoneg = AUTONEG_ENABLE;
Stephen Hemminger5d5c8e02006-10-05 15:49:52 -07003884 skge->flow_control = FLOW_MODE_SYM_OR_REM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003885 skge->duplex = -1;
3886 skge->speed = -1;
Stephen Hemminger31b619c2005-06-27 11:33:11 -07003887 skge->advertising = skge_supported_modes(hw);
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003888
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003889 if (device_can_wakeup(&hw->pdev->dev)) {
Stephen Hemminger5b982c52007-05-08 13:36:20 -07003890 skge->wol = wol_supported(hw) & WAKE_MAGIC;
Rafael J. Wysocki7b55a4a2009-07-22 02:58:55 +00003891 device_set_wakeup_enable(&hw->pdev->dev, skge->wol);
3892 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003893
3894 hw->dev[port] = dev;
3895
3896 skge->port = port;
3897
Stephen Hemminger64f6b642006-09-23 21:25:28 -07003898 /* Only used for Genesis XMAC */
stephen hemminger57d6fa32011-07-06 19:00:07 +00003899 if (is_genesis(hw))
Kees Cooke99e88a2017-10-16 14:43:17 -07003900 timer_setup(&skge->link_timer, xm_link_timer, 0);
stephen hemminger57d6fa32011-07-06 19:00:07 +00003901 else {
Michał Mirosławe92702b2011-03-31 01:01:35 +00003902 dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
3903 NETIF_F_RXCSUM;
3904 dev->features |= dev->hw_features;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003905 }
3906
3907 /* read the mac address */
3908 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
3909
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003910 return dev;
3911}
3912
Bill Pemberton853e3f42012-12-03 09:23:14 -05003913static void skge_show_addr(struct net_device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003914{
3915 const struct skge_port *skge = netdev_priv(dev);
3916
Joe Perchesd7072042010-02-09 11:49:53 +00003917 netif_info(skge, probe, skge->netdev, "addr %pM\n", dev->dev_addr);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003918}
3919
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003920static int only_32bit_dma;
3921
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003922static int skge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003923{
3924 struct net_device *dev, *dev1;
3925 struct skge_hw *hw;
3926 int err, using_dac = 0;
3927
Stephen Hemminger203babb2006-03-21 10:57:05 -08003928 err = pci_enable_device(pdev);
3929 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003930 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003931 goto err_out;
3932 }
3933
Stephen Hemminger203babb2006-03-21 10:57:05 -08003934 err = pci_request_regions(pdev, DRV_NAME);
3935 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003936 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003937 goto err_out_disable_pdev;
3938 }
3939
3940 pci_set_master(pdev);
3941
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07003942 if (!only_32bit_dma && !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003943 using_dac = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003944 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Yang Hongyang284901a2009-04-06 19:01:15 -07003945 } else if (!(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)))) {
Stephen Hemminger93aea712006-03-21 10:57:02 -08003946 using_dac = 0;
Yang Hongyang284901a2009-04-06 19:01:15 -07003947 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Stephen Hemminger93aea712006-03-21 10:57:02 -08003948 }
3949
3950 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003951 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemminger93aea712006-03-21 10:57:02 -08003952 goto err_out_free_regions;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003953 }
3954
3955#ifdef __BIG_ENDIAN
Stephen Hemminger8f3f8192005-11-08 10:33:45 -08003956 /* byte swap descriptors in hardware */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003957 {
3958 u32 reg;
3959
3960 pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
3961 reg |= PCI_REV_DESC;
3962 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
3963 }
3964#endif
3965
3966 err = -ENOMEM;
Michal Schmidt415e69e2009-10-01 08:13:23 +00003967 /* space for skge@pci:0000:04:00.0 */
Joe Perches67777f92010-02-17 15:01:58 +00003968 hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
Michal Schmidt415e69e2009-10-01 08:13:23 +00003969 + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
Joe Perchesb2adaca2013-02-03 17:43:58 +00003970 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003971 goto err_out_free_regions;
Joe Perchesb2adaca2013-02-03 17:43:58 +00003972
Michal Schmidt415e69e2009-10-01 08:13:23 +00003973 sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003974
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003975 hw->pdev = pdev;
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07003976 spin_lock_init(&hw->hw_lock);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07003977 spin_lock_init(&hw->phy_lock);
Joe Perches164165d2009-11-19 09:30:10 +00003978 tasklet_init(&hw->phy_task, skge_extirq, (unsigned long) hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003979
3980 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3981 if (!hw->regs) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08003982 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003983 goto err_out_free_hw;
3984 }
3985
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003986 err = skge_reset(hw);
3987 if (err)
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003988 goto err_out_iounmap;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003989
Joe Perchesf15063c2010-02-17 15:01:57 +00003990 pr_info("%s addr 0x%llx irq %d chip %s rev %d\n",
3991 DRV_VERSION,
3992 (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
3993 skge_board_name(hw), hw->chip_rev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003994
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07003995 dev = skge_devinit(hw, 0, using_dac);
Peter Senna Tschudinbbcf61f2012-10-05 12:40:55 +00003996 if (!dev) {
3997 err = -ENOMEM;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04003998 goto err_out_led_off;
Peter Senna Tschudinbbcf61f2012-10-05 12:40:55 +00003999 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004000
Stephen Hemmingerfae87592007-02-02 08:22:51 -08004001 /* Some motherboards are broken and has zero in ROM. */
Stephen Hemminger1479d132007-02-02 08:22:52 -08004002 if (!is_valid_ether_addr(dev->dev_addr))
4003 dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
Stephen Hemminger631ae322006-06-06 10:11:14 -07004004
Stephen Hemminger203babb2006-03-21 10:57:05 -08004005 err = register_netdev(dev);
4006 if (err) {
Stephen Hemminger1479d132007-02-02 08:22:52 -08004007 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004008 goto err_out_free_netdev;
4009 }
4010
4011 skge_show_addr(dev);
4012
Mike McCormackf1914222009-09-23 03:50:36 +00004013 if (hw->ports > 1) {
4014 dev1 = skge_devinit(hw, 1, using_dac);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004015 if (!dev1) {
4016 err = -ENOMEM;
4017 goto err_out_unregister;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004018 }
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004019
4020 err = register_netdev(dev1);
4021 if (err) {
4022 dev_err(&pdev->dev, "cannot register second net device\n");
4023 goto err_out_free_dev1;
4024 }
4025
4026 err = request_irq(pdev->irq, skge_intr, IRQF_SHARED,
4027 hw->irq_name, hw);
4028 if (err) {
4029 dev_err(&pdev->dev, "cannot assign irq %d\n",
4030 pdev->irq);
4031 goto err_out_unregister_dev1;
4032 }
4033
4034 skge_show_addr(dev1);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004035 }
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004036 pci_set_drvdata(pdev, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004037
4038 return 0;
4039
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004040err_out_unregister_dev1:
4041 unregister_netdev(dev1);
4042err_out_free_dev1:
4043 free_netdev(dev1);
Stephen Hemmingerccdaa2a2006-08-28 16:19:38 -07004044err_out_unregister:
4045 unregister_netdev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004046err_out_free_netdev:
4047 free_netdev(dev);
4048err_out_led_off:
4049 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004050err_out_iounmap:
4051 iounmap(hw->regs);
4052err_out_free_hw:
4053 kfree(hw);
4054err_out_free_regions:
4055 pci_release_regions(pdev);
4056err_out_disable_pdev:
4057 pci_disable_device(pdev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004058err_out:
4059 return err;
4060}
4061
Bill Pemberton853e3f42012-12-03 09:23:14 -05004062static void skge_remove(struct pci_dev *pdev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004063{
4064 struct skge_hw *hw = pci_get_drvdata(pdev);
4065 struct net_device *dev0, *dev1;
4066
Stephen Hemminger95566062005-06-27 11:33:02 -07004067 if (!hw)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004068 return;
4069
Joe Perches67777f92010-02-17 15:01:58 +00004070 dev1 = hw->dev[1];
4071 if (dev1)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004072 unregister_netdev(dev1);
4073 dev0 = hw->dev[0];
4074 unregister_netdev(dev0);
4075
Xiaotian Feng175c0df2012-10-31 00:29:57 +00004076 tasklet_kill(&hw->phy_task);
Stephen Hemminger9cbe3302007-03-16 14:01:28 -07004077
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004078 spin_lock_irq(&hw->hw_lock);
4079 hw->intr_mask = 0;
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004080
4081 if (hw->ports > 1) {
4082 skge_write32(hw, B0_IMSK, 0);
4083 skge_read32(hw, B0_IMSK);
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004084 }
Stephen Hemminger7c442fa2006-06-06 10:11:13 -07004085 spin_unlock_irq(&hw->hw_lock);
4086
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004087 skge_write16(hw, B0_LED, LED_STAT_OFF);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004088 skge_write8(hw, B0_CTST, CS_RST_SET);
4089
Stephen Hemmingera9e9fd72011-09-27 13:41:37 -04004090 if (hw->ports > 1)
4091 free_irq(pdev->irq, hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004092 pci_release_regions(pdev);
4093 pci_disable_device(pdev);
4094 if (dev1)
4095 free_netdev(dev1);
4096 free_netdev(dev0);
Stephen Hemminger46a60f22005-09-09 12:54:56 -07004097
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004098 iounmap(hw->regs);
4099 kfree(hw);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004100}
4101
Daniel Halperinfaa85aa2012-01-03 13:53:16 -05004102#ifdef CONFIG_PM_SLEEP
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004103static int skge_suspend(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004104{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004105 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004106 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004107 int i;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004108
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004109 if (!hw)
4110 return 0;
4111
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004112 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004113 struct net_device *dev = hw->dev[i];
Stephen Hemmingera504e642007-02-02 08:22:53 -08004114 struct skge_port *skge = netdev_priv(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004115
Stephen Hemmingera504e642007-02-02 08:22:53 -08004116 if (netif_running(dev))
4117 skge_down(dev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004118
Stephen Hemmingera504e642007-02-02 08:22:53 -08004119 if (skge->wol)
4120 skge_wol_init(skge);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004121 }
4122
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004123 skge_write32(hw, B0_IMSK, 0);
Rafael J. Wysocki5177b322008-10-29 14:22:14 -07004124
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004125 return 0;
4126}
4127
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004128static int skge_resume(struct device *dev)
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004129{
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004130 struct pci_dev *pdev = to_pci_dev(dev);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004131 struct skge_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004132 int i, err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004133
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004134 if (!hw)
4135 return 0;
4136
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004137 err = skge_reset(hw);
4138 if (err)
4139 goto out;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004140
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004141 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004142 struct net_device *dev = hw->dev[i];
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004143
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004144 if (netif_running(dev)) {
4145 err = skge_up(dev);
4146
4147 if (err) {
Joe Perchesf15063c2010-02-17 15:01:57 +00004148 netdev_err(dev, "could not up: %d\n", err);
Stephen Hemmingeredd702e2005-12-15 12:18:00 -08004149 dev_close(dev);
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004150 goto out;
4151 }
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004152 }
4153 }
Stephen Hemmingerd38efdd2006-08-28 16:19:35 -07004154out:
4155 return err;
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004156}
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004157
4158static SIMPLE_DEV_PM_OPS(skge_pm_ops, skge_suspend, skge_resume);
4159#define SKGE_PM_OPS (&skge_pm_ops)
4160
4161#else
4162
4163#define SKGE_PM_OPS NULL
Daniel Halperinfaa85aa2012-01-03 13:53:16 -05004164#endif /* CONFIG_PM_SLEEP */
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004165
Stephen Hemminger692412b2007-04-09 15:32:45 -07004166static void skge_shutdown(struct pci_dev *pdev)
4167{
4168 struct skge_hw *hw = pci_get_drvdata(pdev);
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004169 int i;
Stephen Hemminger692412b2007-04-09 15:32:45 -07004170
Stephen Hemmingere3b7df12007-05-11 11:21:45 -07004171 if (!hw)
4172 return;
4173
Stephen Hemminger692412b2007-04-09 15:32:45 -07004174 for (i = 0; i < hw->ports; i++) {
4175 struct net_device *dev = hw->dev[i];
4176 struct skge_port *skge = netdev_priv(dev);
4177
4178 if (skge->wol)
4179 skge_wol_init(skge);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004180 }
4181
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004182 pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
Stephen Hemminger692412b2007-04-09 15:32:45 -07004183 pci_set_power_state(pdev, PCI_D3hot);
Stephen Hemminger692412b2007-04-09 15:32:45 -07004184}
4185
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004186static struct pci_driver skge_driver = {
4187 .name = DRV_NAME,
4188 .id_table = skge_id_table,
4189 .probe = skge_probe,
Bill Pemberton853e3f42012-12-03 09:23:14 -05004190 .remove = skge_remove,
Stephen Hemminger692412b2007-04-09 15:32:45 -07004191 .shutdown = skge_shutdown,
stephen hemminger7dbf6ac2010-12-30 08:52:29 +00004192 .driver.pm = SKGE_PM_OPS,
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004193};
4194
Christoph Hellwig6faadbb2017-09-14 11:59:30 +02004195static const struct dmi_system_id skge_32bit_dma_boards[] = {
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004196 {
4197 .ident = "Gigabyte nForce boards",
4198 .matches = {
4199 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co"),
4200 DMI_MATCH(DMI_BOARD_NAME, "nForce"),
4201 },
4202 },
Graham Gowera2af1392012-10-08 08:34:50 +00004203 {
4204 .ident = "ASUS P5NSLI",
4205 .matches = {
4206 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."),
4207 DMI_MATCH(DMI_BOARD_NAME, "P5NSLI")
4208 },
4209 },
Mirko Lindneree14eb72014-06-17 12:53:39 +02004210 {
4211 .ident = "FUJITSU SIEMENS A8NE-FM",
4212 .matches = {
4213 DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTek Computer INC."),
4214 DMI_MATCH(DMI_BOARD_NAME, "A8NE-FM")
4215 },
4216 },
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004217 {}
4218};
4219
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004220static int __init skge_init_module(void)
4221{
Stanislaw Gruszka392bd0c2010-10-05 15:11:40 -07004222 if (dmi_check_system(skge_32bit_dma_boards))
4223 only_32bit_dma = 1;
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004224 skge_debug_init();
Jeff Garzik29917622006-08-19 17:48:59 -04004225 return pci_register_driver(&skge_driver);
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004226}
4227
4228static void __exit skge_cleanup_module(void)
4229{
4230 pci_unregister_driver(&skge_driver);
Stephen Hemminger678aa1f2007-10-16 12:15:54 -07004231 skge_debug_cleanup();
Stephen Hemmingerbaef58b2005-05-12 20:14:36 -04004232}
4233
4234module_init(skge_init_module);
4235module_exit(skge_cleanup_module);