blob: 9c13f097fd8c9a96adba12cccc8e7eda523a57e3 [file] [log] [blame]
Shawn Guo1dd538f2013-02-04 05:46:29 +00001/*
2 * Copyright (C) 2013 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#include <linux/clk.h>
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +010010#include <linux/cpu.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +000011#include <linux/cpufreq.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +000012#include <linux/err.h>
13#include <linux/module.h>
14#include <linux/of.h>
Nishanth Menone4db1c72013-09-19 16:03:52 -050015#include <linux/pm_opp.h>
Shawn Guo1dd538f2013-02-04 05:46:29 +000016#include <linux/platform_device.h>
17#include <linux/regulator/consumer.h>
18
19#define PU_SOC_VOLTAGE_NORMAL 1250000
20#define PU_SOC_VOLTAGE_HIGH 1275000
21#define FREQ_1P2_GHZ 1200000000
22
23static struct regulator *arm_reg;
24static struct regulator *pu_reg;
25static struct regulator *soc_reg;
26
27static struct clk *arm_clk;
28static struct clk *pll1_sys_clk;
29static struct clk *pll1_sw_clk;
30static struct clk *step_clk;
31static struct clk *pll2_pfd2_396m_clk;
32
Bai Pinga35fc5a2015-09-11 23:41:05 +080033/* clk used by i.MX6UL */
34static struct clk *pll2_bus_clk;
35static struct clk *secondary_sel_clk;
36
Shawn Guo1dd538f2013-02-04 05:46:29 +000037static struct device *cpu_dev;
Viresh Kumarcc87b8a2014-11-25 16:04:23 +053038static bool free_opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +000039static struct cpufreq_frequency_table *freq_table;
40static unsigned int transition_latency;
41
Anson Huangb4573d1d2013-12-19 09:16:47 -050042static u32 *imx6_soc_volt;
43static u32 soc_opp_count;
44
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +053045static int imx6q_set_target(struct cpufreq_policy *policy, unsigned int index)
Shawn Guo1dd538f2013-02-04 05:46:29 +000046{
Nishanth Menon47d43ba2013-09-19 16:03:51 -050047 struct dev_pm_opp *opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +000048 unsigned long freq_hz, volt, volt_old;
Viresh Kumard4019f02013-08-14 19:38:24 +053049 unsigned int old_freq, new_freq;
Shawn Guo1dd538f2013-02-04 05:46:29 +000050 int ret;
51
Viresh Kumard4019f02013-08-14 19:38:24 +053052 new_freq = freq_table[index].frequency;
53 freq_hz = new_freq * 1000;
54 old_freq = clk_get_rate(arm_clk) / 1000;
Shawn Guo1dd538f2013-02-04 05:46:29 +000055
Nishanth Menon5d4879c2013-09-19 16:03:50 -050056 opp = dev_pm_opp_find_freq_ceil(cpu_dev, &freq_hz);
Shawn Guo1dd538f2013-02-04 05:46:29 +000057 if (IS_ERR(opp)) {
Shawn Guo1dd538f2013-02-04 05:46:29 +000058 dev_err(cpu_dev, "failed to find OPP for %ld\n", freq_hz);
59 return PTR_ERR(opp);
60 }
61
Nishanth Menon5d4879c2013-09-19 16:03:50 -050062 volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +053063 dev_pm_opp_put(opp);
64
Shawn Guo1dd538f2013-02-04 05:46:29 +000065 volt_old = regulator_get_voltage(arm_reg);
66
67 dev_dbg(cpu_dev, "%u MHz, %ld mV --> %u MHz, %ld mV\n",
Viresh Kumard4019f02013-08-14 19:38:24 +053068 old_freq / 1000, volt_old / 1000,
69 new_freq / 1000, volt / 1000);
Viresh Kumar5a571c32013-06-19 11:18:20 +053070
Shawn Guo1dd538f2013-02-04 05:46:29 +000071 /* scaling up? scale voltage before frequency */
Viresh Kumard4019f02013-08-14 19:38:24 +053072 if (new_freq > old_freq) {
Anson Huang22d06282014-06-20 15:42:18 +080073 if (!IS_ERR(pu_reg)) {
74 ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
75 if (ret) {
76 dev_err(cpu_dev, "failed to scale vddpu up: %d\n", ret);
77 return ret;
78 }
Anson Huangb4573d1d2013-12-19 09:16:47 -050079 }
80 ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
81 if (ret) {
82 dev_err(cpu_dev, "failed to scale vddsoc up: %d\n", ret);
83 return ret;
84 }
Shawn Guo1dd538f2013-02-04 05:46:29 +000085 ret = regulator_set_voltage_tol(arm_reg, volt, 0);
86 if (ret) {
87 dev_err(cpu_dev,
88 "failed to scale vddarm up: %d\n", ret);
Viresh Kumard4019f02013-08-14 19:38:24 +053089 return ret;
Shawn Guo1dd538f2013-02-04 05:46:29 +000090 }
Shawn Guo1dd538f2013-02-04 05:46:29 +000091 }
92
93 /*
94 * The setpoints are selected per PLL/PDF frequencies, so we need to
95 * reprogram PLL for frequency scaling. The procedure of reprogramming
96 * PLL1 is as below.
Bai Pinga35fc5a2015-09-11 23:41:05 +080097 * For i.MX6UL, it has a secondary clk mux, the cpu frequency change
98 * flow is slightly different from other i.MX6 OSC.
99 * The cpu frequeny change flow for i.MX6(except i.MX6UL) is as below:
Shawn Guo1dd538f2013-02-04 05:46:29 +0000100 * - Enable pll2_pfd2_396m_clk and reparent pll1_sw_clk to it
101 * - Reprogram pll1_sys_clk and reparent pll1_sw_clk back to it
102 * - Disable pll2_pfd2_396m_clk
103 */
Bai Pinga35fc5a2015-09-11 23:41:05 +0800104 if (of_machine_is_compatible("fsl,imx6ul")) {
105 /*
106 * When changing pll1_sw_clk's parent to pll1_sys_clk,
107 * CPU may run at higher than 528MHz, this will lead to
108 * the system unstable if the voltage is lower than the
109 * voltage of 528MHz, so lower the CPU frequency to one
110 * half before changing CPU frequency.
111 */
112 clk_set_rate(arm_clk, (old_freq >> 1) * 1000);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000113 clk_set_parent(pll1_sw_clk, pll1_sys_clk);
Bai Pinga35fc5a2015-09-11 23:41:05 +0800114 if (freq_hz > clk_get_rate(pll2_pfd2_396m_clk))
115 clk_set_parent(secondary_sel_clk, pll2_bus_clk);
116 else
117 clk_set_parent(secondary_sel_clk, pll2_pfd2_396m_clk);
118 clk_set_parent(step_clk, secondary_sel_clk);
119 clk_set_parent(pll1_sw_clk, step_clk);
120 } else {
121 clk_set_parent(step_clk, pll2_pfd2_396m_clk);
122 clk_set_parent(pll1_sw_clk, step_clk);
123 if (freq_hz > clk_get_rate(pll2_pfd2_396m_clk)) {
124 clk_set_rate(pll1_sys_clk, new_freq * 1000);
125 clk_set_parent(pll1_sw_clk, pll1_sys_clk);
126 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000127 }
128
129 /* Ensure the arm clock divider is what we expect */
Viresh Kumard4019f02013-08-14 19:38:24 +0530130 ret = clk_set_rate(arm_clk, new_freq * 1000);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000131 if (ret) {
132 dev_err(cpu_dev, "failed to set clock rate: %d\n", ret);
133 regulator_set_voltage_tol(arm_reg, volt_old, 0);
Viresh Kumard4019f02013-08-14 19:38:24 +0530134 return ret;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000135 }
136
137 /* scaling down? scale voltage after frequency */
Viresh Kumard4019f02013-08-14 19:38:24 +0530138 if (new_freq < old_freq) {
Shawn Guo1dd538f2013-02-04 05:46:29 +0000139 ret = regulator_set_voltage_tol(arm_reg, volt, 0);
Viresh Kumar5a571c32013-06-19 11:18:20 +0530140 if (ret) {
Shawn Guo1dd538f2013-02-04 05:46:29 +0000141 dev_warn(cpu_dev,
142 "failed to scale vddarm down: %d\n", ret);
Viresh Kumar5a571c32013-06-19 11:18:20 +0530143 ret = 0;
144 }
Anson Huangb4573d1d2013-12-19 09:16:47 -0500145 ret = regulator_set_voltage_tol(soc_reg, imx6_soc_volt[index], 0);
146 if (ret) {
147 dev_warn(cpu_dev, "failed to scale vddsoc down: %d\n", ret);
148 ret = 0;
149 }
Anson Huang22d06282014-06-20 15:42:18 +0800150 if (!IS_ERR(pu_reg)) {
151 ret = regulator_set_voltage_tol(pu_reg, imx6_soc_volt[index], 0);
152 if (ret) {
153 dev_warn(cpu_dev, "failed to scale vddpu down: %d\n", ret);
154 ret = 0;
155 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000156 }
157 }
158
Viresh Kumard4019f02013-08-14 19:38:24 +0530159 return 0;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000160}
161
162static int imx6q_cpufreq_init(struct cpufreq_policy *policy)
163{
Leonard Crestez5aa15992017-04-04 20:04:12 +0300164 int ret;
165
Viresh Kumar652ed952014-01-09 20:38:43 +0530166 policy->clk = arm_clk;
Leonard Crestez5aa15992017-04-04 20:04:12 +0300167 ret = cpufreq_generic_init(policy, freq_table, transition_latency);
168 policy->suspend_freq = policy->max;
169
170 return ret;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000171}
172
Shawn Guo1dd538f2013-02-04 05:46:29 +0000173static struct cpufreq_driver imx6q_cpufreq_driver = {
Viresh Kumarae6b4272013-12-03 11:20:45 +0530174 .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
Viresh Kumar4f6ba382013-10-03 20:28:08 +0530175 .verify = cpufreq_generic_frequency_table_verify,
Viresh Kumar9c0ebcf2013-10-25 19:45:48 +0530176 .target_index = imx6q_set_target,
Viresh Kumar652ed952014-01-09 20:38:43 +0530177 .get = cpufreq_generic_get,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000178 .init = imx6q_cpufreq_init,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000179 .name = "imx6q-cpufreq",
Viresh Kumar4f6ba382013-10-03 20:28:08 +0530180 .attr = cpufreq_generic_attr,
Leonard Crestez5aa15992017-04-04 20:04:12 +0300181 .suspend = cpufreq_generic_suspend,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000182};
183
184static int imx6q_cpufreq_probe(struct platform_device *pdev)
185{
186 struct device_node *np;
Nishanth Menon47d43ba2013-09-19 16:03:51 -0500187 struct dev_pm_opp *opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000188 unsigned long min_volt, max_volt;
189 int num, ret;
Anson Huangb4573d1d2013-12-19 09:16:47 -0500190 const struct property *prop;
191 const __be32 *val;
192 u32 nr, i, j;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000193
Sudeep KarkadaNageshab494b482013-09-10 18:59:47 +0100194 cpu_dev = get_cpu_device(0);
195 if (!cpu_dev) {
196 pr_err("failed to get cpu0 device\n");
197 return -ENODEV;
198 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000199
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100200 np = of_node_get(cpu_dev->of_node);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000201 if (!np) {
202 dev_err(cpu_dev, "failed to find cpu0 node\n");
203 return -ENOENT;
204 }
205
Philipp Zabelf8269c12014-05-14 18:02:23 +0200206 arm_clk = clk_get(cpu_dev, "arm");
207 pll1_sys_clk = clk_get(cpu_dev, "pll1_sys");
208 pll1_sw_clk = clk_get(cpu_dev, "pll1_sw");
209 step_clk = clk_get(cpu_dev, "step");
210 pll2_pfd2_396m_clk = clk_get(cpu_dev, "pll2_pfd2_396m");
Shawn Guo1dd538f2013-02-04 05:46:29 +0000211 if (IS_ERR(arm_clk) || IS_ERR(pll1_sys_clk) || IS_ERR(pll1_sw_clk) ||
212 IS_ERR(step_clk) || IS_ERR(pll2_pfd2_396m_clk)) {
213 dev_err(cpu_dev, "failed to get clocks\n");
214 ret = -ENOENT;
Philipp Zabelf8269c12014-05-14 18:02:23 +0200215 goto put_clk;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000216 }
217
Bai Pinga35fc5a2015-09-11 23:41:05 +0800218 if (of_machine_is_compatible("fsl,imx6ul")) {
219 pll2_bus_clk = clk_get(cpu_dev, "pll2_bus");
220 secondary_sel_clk = clk_get(cpu_dev, "secondary_sel");
221 if (IS_ERR(pll2_bus_clk) || IS_ERR(secondary_sel_clk)) {
222 dev_err(cpu_dev, "failed to get clocks specific to imx6ul\n");
223 ret = -ENOENT;
224 goto put_clk;
225 }
226 }
227
Philipp Zabelf8269c12014-05-14 18:02:23 +0200228 arm_reg = regulator_get(cpu_dev, "arm");
Anson Huang22d06282014-06-20 15:42:18 +0800229 pu_reg = regulator_get_optional(cpu_dev, "pu");
Philipp Zabelf8269c12014-05-14 18:02:23 +0200230 soc_reg = regulator_get(cpu_dev, "soc");
Irina Tirdea54cad2f2017-04-04 20:04:11 +0300231 if (PTR_ERR(arm_reg) == -EPROBE_DEFER ||
232 PTR_ERR(soc_reg) == -EPROBE_DEFER ||
233 PTR_ERR(pu_reg) == -EPROBE_DEFER) {
234 ret = -EPROBE_DEFER;
235 dev_dbg(cpu_dev, "regulators not ready, defer\n");
236 goto put_reg;
237 }
Anson Huang22d06282014-06-20 15:42:18 +0800238 if (IS_ERR(arm_reg) || IS_ERR(soc_reg)) {
Shawn Guo1dd538f2013-02-04 05:46:29 +0000239 dev_err(cpu_dev, "failed to get regulators\n");
240 ret = -ENOENT;
Philipp Zabelf8269c12014-05-14 18:02:23 +0200241 goto put_reg;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000242 }
243
John Tobias20b7cbe2013-12-19 22:56:28 -0800244 /*
245 * We expect an OPP table supplied by platform.
246 * Just, incase the platform did not supply the OPP
247 * table, it will try to get it.
248 */
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500249 num = dev_pm_opp_get_opp_count(cpu_dev);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000250 if (num < 0) {
Viresh Kumar8f8d37b2015-09-04 13:47:24 +0530251 ret = dev_pm_opp_of_add_table(cpu_dev);
John Tobias20b7cbe2013-12-19 22:56:28 -0800252 if (ret < 0) {
253 dev_err(cpu_dev, "failed to init OPP table: %d\n", ret);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200254 goto put_reg;
John Tobias20b7cbe2013-12-19 22:56:28 -0800255 }
256
Viresh Kumarcc87b8a2014-11-25 16:04:23 +0530257 /* Because we have added the OPPs here, we must free them */
258 free_opp = true;
259
John Tobias20b7cbe2013-12-19 22:56:28 -0800260 num = dev_pm_opp_get_opp_count(cpu_dev);
261 if (num < 0) {
262 ret = num;
263 dev_err(cpu_dev, "no OPP table is found: %d\n", ret);
Viresh Kumarcc87b8a2014-11-25 16:04:23 +0530264 goto out_free_opp;
John Tobias20b7cbe2013-12-19 22:56:28 -0800265 }
Shawn Guo1dd538f2013-02-04 05:46:29 +0000266 }
267
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500268 ret = dev_pm_opp_init_cpufreq_table(cpu_dev, &freq_table);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000269 if (ret) {
270 dev_err(cpu_dev, "failed to init cpufreq table: %d\n", ret);
Christophe Jailleteafca852017-04-09 09:33:52 +0200271 goto out_free_opp;
Shawn Guo1dd538f2013-02-04 05:46:29 +0000272 }
273
Anson Huangb4573d1d2013-12-19 09:16:47 -0500274 /* Make imx6_soc_volt array's size same as arm opp number */
275 imx6_soc_volt = devm_kzalloc(cpu_dev, sizeof(*imx6_soc_volt) * num, GFP_KERNEL);
276 if (imx6_soc_volt == NULL) {
277 ret = -ENOMEM;
278 goto free_freq_table;
279 }
280
281 prop = of_find_property(np, "fsl,soc-operating-points", NULL);
282 if (!prop || !prop->value)
283 goto soc_opp_out;
284
285 /*
286 * Each OPP is a set of tuples consisting of frequency and
287 * voltage like <freq-kHz vol-uV>.
288 */
289 nr = prop->length / sizeof(u32);
290 if (nr % 2 || (nr / 2) < num)
291 goto soc_opp_out;
292
293 for (j = 0; j < num; j++) {
294 val = prop->value;
295 for (i = 0; i < nr / 2; i++) {
296 unsigned long freq = be32_to_cpup(val++);
297 unsigned long volt = be32_to_cpup(val++);
298 if (freq_table[j].frequency == freq) {
299 imx6_soc_volt[soc_opp_count++] = volt;
300 break;
301 }
302 }
303 }
304
305soc_opp_out:
306 /* use fixed soc opp volt if no valid soc opp info found in dtb */
307 if (soc_opp_count != num) {
308 dev_warn(cpu_dev, "can NOT find valid fsl,soc-operating-points property in dtb, use default value!\n");
309 for (j = 0; j < num; j++)
310 imx6_soc_volt[j] = PU_SOC_VOLTAGE_NORMAL;
311 if (freq_table[num - 1].frequency * 1000 == FREQ_1P2_GHZ)
312 imx6_soc_volt[num - 1] = PU_SOC_VOLTAGE_HIGH;
313 }
314
Shawn Guo1dd538f2013-02-04 05:46:29 +0000315 if (of_property_read_u32(np, "clock-latency", &transition_latency))
316 transition_latency = CPUFREQ_ETERNAL;
317
318 /*
Anson Huangb4573d1d2013-12-19 09:16:47 -0500319 * Calculate the ramp time for max voltage change in the
320 * VDDSOC and VDDPU regulators.
321 */
322 ret = regulator_set_voltage_time(soc_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
323 if (ret > 0)
324 transition_latency += ret * 1000;
Anson Huang22d06282014-06-20 15:42:18 +0800325 if (!IS_ERR(pu_reg)) {
326 ret = regulator_set_voltage_time(pu_reg, imx6_soc_volt[0], imx6_soc_volt[num - 1]);
327 if (ret > 0)
328 transition_latency += ret * 1000;
329 }
Anson Huangb4573d1d2013-12-19 09:16:47 -0500330
331 /*
Shawn Guo1dd538f2013-02-04 05:46:29 +0000332 * OPP is maintained in order of increasing frequency, and
333 * freq_table initialised from OPP is therefore sorted in the
334 * same order.
335 */
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500336 opp = dev_pm_opp_find_freq_exact(cpu_dev,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000337 freq_table[0].frequency * 1000, true);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500338 min_volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +0530339 dev_pm_opp_put(opp);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500340 opp = dev_pm_opp_find_freq_exact(cpu_dev,
Shawn Guo1dd538f2013-02-04 05:46:29 +0000341 freq_table[--num].frequency * 1000, true);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500342 max_volt = dev_pm_opp_get_voltage(opp);
Viresh Kumar8a31d9d92017-01-23 10:11:47 +0530343 dev_pm_opp_put(opp);
344
Shawn Guo1dd538f2013-02-04 05:46:29 +0000345 ret = regulator_set_voltage_time(arm_reg, min_volt, max_volt);
346 if (ret > 0)
347 transition_latency += ret * 1000;
348
Shawn Guo1dd538f2013-02-04 05:46:29 +0000349 ret = cpufreq_register_driver(&imx6q_cpufreq_driver);
350 if (ret) {
351 dev_err(cpu_dev, "failed register driver: %d\n", ret);
352 goto free_freq_table;
353 }
354
355 of_node_put(np);
356 return 0;
357
358free_freq_table:
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500359 dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
Viresh Kumarcc87b8a2014-11-25 16:04:23 +0530360out_free_opp:
361 if (free_opp)
Viresh Kumar8f8d37b2015-09-04 13:47:24 +0530362 dev_pm_opp_of_remove_table(cpu_dev);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200363put_reg:
364 if (!IS_ERR(arm_reg))
365 regulator_put(arm_reg);
366 if (!IS_ERR(pu_reg))
367 regulator_put(pu_reg);
368 if (!IS_ERR(soc_reg))
369 regulator_put(soc_reg);
370put_clk:
371 if (!IS_ERR(arm_clk))
372 clk_put(arm_clk);
373 if (!IS_ERR(pll1_sys_clk))
374 clk_put(pll1_sys_clk);
375 if (!IS_ERR(pll1_sw_clk))
376 clk_put(pll1_sw_clk);
377 if (!IS_ERR(step_clk))
378 clk_put(step_clk);
379 if (!IS_ERR(pll2_pfd2_396m_clk))
380 clk_put(pll2_pfd2_396m_clk);
Bai Pinga35fc5a2015-09-11 23:41:05 +0800381 if (!IS_ERR(pll2_bus_clk))
382 clk_put(pll2_bus_clk);
383 if (!IS_ERR(secondary_sel_clk))
384 clk_put(secondary_sel_clk);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000385 of_node_put(np);
386 return ret;
387}
388
389static int imx6q_cpufreq_remove(struct platform_device *pdev)
390{
391 cpufreq_unregister_driver(&imx6q_cpufreq_driver);
Nishanth Menon5d4879c2013-09-19 16:03:50 -0500392 dev_pm_opp_free_cpufreq_table(cpu_dev, &freq_table);
Viresh Kumarcc87b8a2014-11-25 16:04:23 +0530393 if (free_opp)
Viresh Kumar8f8d37b2015-09-04 13:47:24 +0530394 dev_pm_opp_of_remove_table(cpu_dev);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200395 regulator_put(arm_reg);
Anson Huang22d06282014-06-20 15:42:18 +0800396 if (!IS_ERR(pu_reg))
397 regulator_put(pu_reg);
Philipp Zabelf8269c12014-05-14 18:02:23 +0200398 regulator_put(soc_reg);
399 clk_put(arm_clk);
400 clk_put(pll1_sys_clk);
401 clk_put(pll1_sw_clk);
402 clk_put(step_clk);
403 clk_put(pll2_pfd2_396m_clk);
Bai Pinga35fc5a2015-09-11 23:41:05 +0800404 clk_put(pll2_bus_clk);
405 clk_put(secondary_sel_clk);
Shawn Guo1dd538f2013-02-04 05:46:29 +0000406
407 return 0;
408}
409
410static struct platform_driver imx6q_cpufreq_platdrv = {
411 .driver = {
412 .name = "imx6q-cpufreq",
Shawn Guo1dd538f2013-02-04 05:46:29 +0000413 },
414 .probe = imx6q_cpufreq_probe,
415 .remove = imx6q_cpufreq_remove,
416};
417module_platform_driver(imx6q_cpufreq_platdrv);
418
419MODULE_AUTHOR("Shawn Guo <shawn.guo@linaro.org>");
420MODULE_DESCRIPTION("Freescale i.MX6Q cpufreq driver");
421MODULE_LICENSE("GPL");