blob: 79952f825b40f4b7e454cc780a8de6bfc4f6a041 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090033#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heo93e26182007-11-22 18:46:57 +090066 /* sil24 fetches in chunks of 64bytes. The first block
67 * contains the PRB and two SGEs. From the second block, it's
68 * consisted of four SGEs and called SGT. Calculate the
69 * number of SGTs that fit into one page.
70 */
71 SIL24_PRB_SZ = sizeof(struct sil24_prb)
72 + 2 * sizeof(struct sil24_sge),
73 SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
74 / (4 * sizeof(struct sil24_sge)),
75
76 /* This will give us one unused SGEs for ATA. This extra SGE
77 * will be used to store CDB for ATAPI devices.
78 */
79 SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
80
Tejun Heoedb33662005-07-28 10:36:22 +090081 /*
82 * Global controller registers (128 bytes @ BAR0)
83 */
84 /* 32 bit regs */
85 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
86 HOST_CTRL = 0x40,
87 HOST_IRQ_STAT = 0x44,
88 HOST_PHY_CFG = 0x48,
89 HOST_BIST_CTRL = 0x50,
90 HOST_BIST_PTRN = 0x54,
91 HOST_BIST_STAT = 0x58,
92 HOST_MEM_BIST_STAT = 0x5c,
93 HOST_FLASH_CMD = 0x70,
94 /* 8 bit regs */
95 HOST_FLASH_DATA = 0x74,
96 HOST_TRANSITION_DETECT = 0x75,
97 HOST_GPIO_CTRL = 0x76,
98 HOST_I2C_ADDR = 0x78, /* 32 bit */
99 HOST_I2C_DATA = 0x7c,
100 HOST_I2C_XFER_CNT = 0x7e,
101 HOST_I2C_CTRL = 0x7f,
102
103 /* HOST_SLOT_STAT bits */
104 HOST_SSTAT_ATTN = (1 << 31),
105
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900106 /* HOST_CTRL bits */
107 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
108 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
109 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
110 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
111 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +0900112 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900113
Tejun Heoedb33662005-07-28 10:36:22 +0900114 /*
115 * Port registers
116 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
117 */
118 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900119
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900120 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900121 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900122
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900123 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900124 PORT_PMP_STATUS = 0x0000, /* port device status offset */
125 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
126 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
127
Tejun Heoedb33662005-07-28 10:36:22 +0900128 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900129 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
130 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
131 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
132 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
133 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900134 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900135 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
136 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900137 PORT_FIS_CFG = 0x1028,
138 PORT_FIFO_THRES = 0x102c,
139 /* 16 bit regs */
140 PORT_DECODE_ERR_CNT = 0x1040,
141 PORT_DECODE_ERR_THRESH = 0x1042,
142 PORT_CRC_ERR_CNT = 0x1044,
143 PORT_CRC_ERR_THRESH = 0x1046,
144 PORT_HSHK_ERR_CNT = 0x1048,
145 PORT_HSHK_ERR_THRESH = 0x104a,
146 /* 32 bit regs */
147 PORT_PHY_CFG = 0x1050,
148 PORT_SLOT_STAT = 0x1800,
149 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900150 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900151 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
152 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
153 PORT_SCONTROL = 0x1f00,
154 PORT_SSTATUS = 0x1f04,
155 PORT_SERROR = 0x1f08,
156 PORT_SACTIVE = 0x1f0c,
157
158 /* PORT_CTRL_STAT bits */
159 PORT_CS_PORT_RST = (1 << 0), /* port reset */
160 PORT_CS_DEV_RST = (1 << 1), /* device reset */
161 PORT_CS_INIT = (1 << 2), /* port initialize */
162 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900163 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900164 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900165 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900166 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900167 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
169 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
170 /* bits[11:0] are masked */
171 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
172 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
173 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
174 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
175 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
176 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900177 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
178 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
179 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
180 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
181 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900182 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900183
Tejun Heo88ce7552006-05-15 20:58:32 +0900184 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900185 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900186 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900187
Tejun Heoedb33662005-07-28 10:36:22 +0900188 /* bits[27:16] are unmasked (raw) */
189 PORT_IRQ_RAW_SHIFT = 16,
190 PORT_IRQ_MASKED_MASK = 0x7ff,
191 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
192
193 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
194 PORT_IRQ_STEER_SHIFT = 30,
195 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
196
197 /* PORT_CMD_ERR constants */
198 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
199 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
200 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
201 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
202 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
203 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
204 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
205 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
206 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
207 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
208 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
209 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
210 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
211 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
212 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
213 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
214 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
215 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
216 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900217 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900218 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900219 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900220
Tejun Heod10cb352005-11-16 16:56:49 +0900221 /* bits of PRB control field */
222 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
223 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
224 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
225 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
226 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
227
228 /* PRB protocol field */
229 PRB_PROT_PACKET = (1 << 0),
230 PRB_PROT_TCQ = (1 << 1),
231 PRB_PROT_NCQ = (1 << 2),
232 PRB_PROT_READ = (1 << 3),
233 PRB_PROT_WRITE = (1 << 4),
234 PRB_PROT_TRANSPARENT = (1 << 5),
235
Tejun Heoedb33662005-07-28 10:36:22 +0900236 /*
237 * Other constants
238 */
239 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900240 SGE_LNK = (1 << 30), /* linked list
241 Points to SGT, not SGE */
242 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
243 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900244
Tejun Heoaee10a02006-05-15 21:03:56 +0900245 SIL24_MAX_CMDS = 31,
246
Tejun Heoedb33662005-07-28 10:36:22 +0900247 /* board id */
248 BID_SIL3124 = 0,
249 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400250 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900251
Tejun Heo9466d852006-04-11 22:32:18 +0900252 /* host flags */
253 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900254 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900255 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900256 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo37024e82006-04-11 22:32:19 +0900257 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900258
Tejun Heoedb33662005-07-28 10:36:22 +0900259 IRQ_STAT_4PORTS = 0xf,
260};
261
Tejun Heo69ad1852005-11-18 14:16:45 +0900262struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900263 struct sil24_prb prb;
Tejun Heo93e26182007-11-22 18:46:57 +0900264 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heoedb33662005-07-28 10:36:22 +0900265};
266
Tejun Heo69ad1852005-11-18 14:16:45 +0900267struct sil24_atapi_block {
268 struct sil24_prb prb;
269 u8 cdb[16];
Tejun Heo93e26182007-11-22 18:46:57 +0900270 struct sil24_sge sge[SIL24_MAX_SGE];
Tejun Heo69ad1852005-11-18 14:16:45 +0900271};
272
273union sil24_cmd_block {
274 struct sil24_ata_block ata;
275 struct sil24_atapi_block atapi;
276};
277
Tejun Heo88ce7552006-05-15 20:58:32 +0900278static struct sil24_cerr_info {
279 unsigned int err_mask, action;
280 const char *desc;
281} sil24_cerr_db[] = {
Tejun Heof90f0822007-10-26 16:12:41 +0900282 [0] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900283 "device error" },
Tejun Heof90f0822007-10-26 16:12:41 +0900284 [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900285 "device error via D2H FIS" },
Tejun Heof90f0822007-10-26 16:12:41 +0900286 [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
Tejun Heo88ce7552006-05-15 20:58:32 +0900287 "device error via SDB FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900288 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900289 "error in data FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900290 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900291 "failed to transmit command FIS" },
Tejun Heocf480622008-01-24 00:05:14 +0900292 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900293 "protocol mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900294 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900295 "data directon mismatch" },
Tejun Heocf480622008-01-24 00:05:14 +0900296 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900297 "ran out of SGEs while writing" },
Tejun Heocf480622008-01-24 00:05:14 +0900298 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900299 "ran out of SGEs while reading" },
Tejun Heocf480622008-01-24 00:05:14 +0900300 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900301 "invalid data directon for ATAPI CDB" },
Tejun Heocf480622008-01-24 00:05:14 +0900302 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo7293fa82008-01-13 13:49:22 +0900303 "SGT not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900304 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900305 "PCI target abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900306 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900307 "PCI master abort while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900308 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900309 "PCI parity error while fetching SGT" },
Tejun Heocf480622008-01-24 00:05:14 +0900310 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900311 "PRB not on qword boundary" },
Tejun Heocf480622008-01-24 00:05:14 +0900312 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900313 "PCI target abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900314 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900315 "PCI master abort while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900316 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900317 "PCI parity error while fetching PRB" },
Tejun Heocf480622008-01-24 00:05:14 +0900318 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900319 "undefined error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900320 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900321 "PCI target abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900322 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900323 "PCI master abort while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900324 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900325 "PCI parity error while transferring data" },
Tejun Heocf480622008-01-24 00:05:14 +0900326 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
Tejun Heo88ce7552006-05-15 20:58:32 +0900327 "FIS received while sending service FIS" },
328};
329
Tejun Heoedb33662005-07-28 10:36:22 +0900330/*
331 * ap->private_data
332 *
333 * The preview driver always returned 0 for status. We emulate it
334 * here from the previous interrupt.
335 */
336struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900337 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900338 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900339 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heo23818032007-09-23 13:19:54 +0900340 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900341};
342
Alancd0d3bb2007-03-02 00:56:15 +0000343static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900344static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900345static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
346static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900347static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo3454dc62007-09-23 13:19:54 +0900348static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900349static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900350static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heo79f97da2008-04-07 22:47:20 +0900351static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
Tejun Heo3454dc62007-09-23 13:19:54 +0900352static void sil24_pmp_attach(struct ata_port *ap);
353static void sil24_pmp_detach(struct ata_port *ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900354static void sil24_freeze(struct ata_port *ap);
355static void sil24_thaw(struct ata_port *ap);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900356static int sil24_softreset(struct ata_link *link, unsigned int *class,
357 unsigned long deadline);
358static int sil24_hardreset(struct ata_link *link, unsigned int *class,
359 unsigned long deadline);
360static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
361 unsigned long deadline);
362static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
363 unsigned long deadline);
Tejun Heo88ce7552006-05-15 20:58:32 +0900364static void sil24_error_handler(struct ata_port *ap);
365static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900366static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900367static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700368#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900369static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900370static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700371#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900372
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500373static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400374 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
375 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
376 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800377 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400378 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
379 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
380
Tejun Heo1fcce8392005-10-09 09:31:33 -0400381 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900382};
383
384static struct pci_driver sil24_pci_driver = {
385 .name = DRV_NAME,
386 .id_table = sil24_pci_tbl,
387 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900388 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700389#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900390 .suspend = ata_pci_device_suspend,
391 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700392#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900393};
394
Jeff Garzik193515d2005-11-07 00:59:37 -0500395static struct scsi_host_template sil24_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900396 ATA_NCQ_SHT(DRV_NAME),
Tejun Heoaee10a02006-05-15 21:03:56 +0900397 .can_queue = SIL24_MAX_CMDS,
Tejun Heo93e26182007-11-22 18:46:57 +0900398 .sg_tablesize = SIL24_MAX_SGE,
Tejun Heoedb33662005-07-28 10:36:22 +0900399 .dma_boundary = ATA_DMA_BOUNDARY,
Tejun Heoedb33662005-07-28 10:36:22 +0900400};
401
Tejun Heo029cfd62008-03-25 12:22:49 +0900402static struct ata_port_operations sil24_ops = {
403 .inherits = &sata_pmp_port_ops,
Tejun Heo69ad1852005-11-18 14:16:45 +0900404
Tejun Heo5682ed32008-04-07 22:47:16 +0900405 .sff_check_status = sil24_check_status,
406 .sff_check_altstatus = sil24_check_status,
407 .sff_tf_read = sil24_tf_read,
Tejun Heo3454dc62007-09-23 13:19:54 +0900408 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900409 .qc_prep = sil24_qc_prep,
410 .qc_issue = sil24_qc_issue,
Tejun Heo79f97da2008-04-07 22:47:20 +0900411 .qc_fill_rtf = sil24_qc_fill_rtf,
Tejun Heoedb33662005-07-28 10:36:22 +0900412
Tejun Heo88ce7552006-05-15 20:58:32 +0900413 .freeze = sil24_freeze,
414 .thaw = sil24_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900415 .softreset = sil24_softreset,
416 .hardreset = sil24_hardreset,
417 .pmp_softreset = sil24_pmp_softreset,
418 .pmp_hardreset = sil24_pmp_hardreset,
Tejun Heo88ce7552006-05-15 20:58:32 +0900419 .error_handler = sil24_error_handler,
420 .post_internal_cmd = sil24_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900421 .dev_config = sil24_dev_config,
422
423 .scr_read = sil24_scr_read,
424 .scr_write = sil24_scr_write,
425 .pmp_attach = sil24_pmp_attach,
426 .pmp_detach = sil24_pmp_detach,
Tejun Heo88ce7552006-05-15 20:58:32 +0900427
Tejun Heoedb33662005-07-28 10:36:22 +0900428 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900429#ifdef CONFIG_PM
430 .port_resume = sil24_port_resume,
431#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900432};
433
Tejun Heo042c21f2005-10-09 09:35:46 -0400434/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400435 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400436 * Current maxium is 4.
437 */
438#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
439#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
440
Tejun Heo4447d352007-04-17 23:44:08 +0900441static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900442 /* sil_3124 */
443 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400444 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900445 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900446 .pio_mask = 0x1f, /* pio0-4 */
447 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400448 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900449 .port_ops = &sil24_ops,
450 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500451 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900452 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400453 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400454 .pio_mask = 0x1f, /* pio0-4 */
455 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400456 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400457 .port_ops = &sil24_ops,
458 },
459 /* sil_3131/sil_3531 */
460 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400461 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900462 .pio_mask = 0x1f, /* pio0-4 */
463 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400464 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900465 .port_ops = &sil24_ops,
466 },
467};
468
Tejun Heoaee10a02006-05-15 21:03:56 +0900469static int sil24_tag(int tag)
470{
471 if (unlikely(ata_tag_internal(tag)))
472 return 0;
473 return tag;
474}
475
Alancd0d3bb2007-03-02 00:56:15 +0000476static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900477{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900478 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900479
Tejun Heo6e7846e2006-02-12 23:32:58 +0900480 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900481 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
482 else
483 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
484}
485
Tejun Heoe59f0da2007-07-16 14:29:39 +0900486static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900487{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900488 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900489 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100490 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900491
Tejun Heoe59f0da2007-07-16 14:29:39 +0900492 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
493 memcpy_fromio(fis, prb->fis, sizeof(fis));
494 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900495}
496
Tejun Heoedb33662005-07-28 10:36:22 +0900497static u8 sil24_check_status(struct ata_port *ap)
498{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900499 struct sil24_port_priv *pp = ap->private_data;
500 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900501}
502
Tejun Heoedb33662005-07-28 10:36:22 +0900503static int sil24_scr_map[] = {
504 [SCR_CONTROL] = 0,
505 [SCR_STATUS] = 1,
506 [SCR_ERROR] = 2,
507 [SCR_ACTIVE] = 3,
508};
509
Tejun Heoda3dbb12007-07-16 14:29:40 +0900510static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900511{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900512 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900513
Tejun Heoedb33662005-07-28 10:36:22 +0900514 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100515 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900516 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900517 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
518 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900519 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900520 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900521}
522
Tejun Heoda3dbb12007-07-16 14:29:40 +0900523static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900524{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900525 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900526
Tejun Heoedb33662005-07-28 10:36:22 +0900527 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100528 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900529 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
530 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900531 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900532 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900533 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900534}
535
Tejun Heo7f726d12005-10-07 01:43:19 +0900536static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
537{
538 struct sil24_port_priv *pp = ap->private_data;
539 *tf = pp->tf;
540}
541
Tejun Heo23818032007-09-23 13:19:54 +0900542static void sil24_config_port(struct ata_port *ap)
543{
544 void __iomem *port = ap->ioaddr.cmd_addr;
545
546 /* configure IRQ WoC */
547 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
548 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
549 else
550 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
551
552 /* zero error counters. */
553 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
554 writel(0x8000, port + PORT_CRC_ERR_THRESH);
555 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
556 writel(0x0000, port + PORT_DECODE_ERR_CNT);
557 writel(0x0000, port + PORT_CRC_ERR_CNT);
558 writel(0x0000, port + PORT_HSHK_ERR_CNT);
559
560 /* always use 64bit activation */
561 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
562
563 /* clear port multiplier enable and resume bits */
564 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
565}
566
Tejun Heo3454dc62007-09-23 13:19:54 +0900567static void sil24_config_pmp(struct ata_port *ap, int attached)
568{
569 void __iomem *port = ap->ioaddr.cmd_addr;
570
571 if (attached)
572 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
573 else
574 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
575}
576
577static void sil24_clear_pmp(struct ata_port *ap)
578{
579 void __iomem *port = ap->ioaddr.cmd_addr;
580 int i;
581
582 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
583
584 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
585 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
586
587 writel(0, pmp_base + PORT_PMP_STATUS);
588 writel(0, pmp_base + PORT_PMP_QACTIVE);
589 }
590}
591
Tejun Heob5bc4212006-04-11 22:32:19 +0900592static int sil24_init_port(struct ata_port *ap)
593{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900594 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900595 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900596 u32 tmp;
597
Tejun Heo3454dc62007-09-23 13:19:54 +0900598 /* clear PMP error status */
599 if (ap->nr_pmp_links)
600 sil24_clear_pmp(ap);
601
Tejun Heob5bc4212006-04-11 22:32:19 +0900602 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
603 ata_wait_register(port + PORT_CTRL_STAT,
604 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
605 tmp = ata_wait_register(port + PORT_CTRL_STAT,
606 PORT_CS_RDY, 0, 10, 100);
607
Tejun Heo23818032007-09-23 13:19:54 +0900608 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
609 pp->do_port_rst = 1;
Tejun Heocf480622008-01-24 00:05:14 +0900610 ap->link.eh_context.i.action |= ATA_EH_RESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900611 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900612 }
613
Tejun Heob5bc4212006-04-11 22:32:19 +0900614 return 0;
615}
616
Tejun Heo37b99cb2007-07-16 14:29:39 +0900617static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
618 const struct ata_taskfile *tf,
619 int is_cmd, u32 ctrl,
620 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900621{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900622 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900623 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900624 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900625 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900626 u32 irq_enabled, irq_mask, irq_stat;
627 int rc;
628
629 prb->ctrl = cpu_to_le16(ctrl);
630 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
631
632 /* temporarily plug completion and error interrupts */
633 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
634 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
635
636 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
637 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
638
639 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
640 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
641 10, timeout_msec);
642
643 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
644 irq_stat >>= PORT_IRQ_RAW_SHIFT;
645
646 if (irq_stat & PORT_IRQ_COMPLETE)
647 rc = 0;
648 else {
649 /* force port into known state */
650 sil24_init_port(ap);
651
652 if (irq_stat & PORT_IRQ_ERROR)
653 rc = -EIO;
654 else
655 rc = -EBUSY;
656 }
657
658 /* restore IRQ enabled */
659 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
660
661 return rc;
662}
663
Tejun Heocc0680a2007-08-06 18:36:23 +0900664static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900665 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900666{
Tejun Heocc0680a2007-08-06 18:36:23 +0900667 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900668 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900669 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900670 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900671 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900672
Tejun Heo07b73472006-02-10 23:58:48 +0900673 DPRINTK("ENTER\n");
674
Tejun Heocc0680a2007-08-06 18:36:23 +0900675 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900676 DPRINTK("PHY reports no device\n");
677 *class = ATA_DEV_NONE;
678 goto out;
679 }
680
Tejun Heo2555d6c2006-04-11 22:32:19 +0900681 /* put the port into known state */
682 if (sil24_init_port(ap)) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400683 reason = "port not ready";
Tejun Heo2555d6c2006-04-11 22:32:19 +0900684 goto err;
685 }
686
Tejun Heo0eaa6052006-04-11 22:32:19 +0900687 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900688 if (time_after(deadline, jiffies))
689 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900690
Tejun Heocc0680a2007-08-06 18:36:23 +0900691 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900692 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
693 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900694 if (rc == -EBUSY) {
695 reason = "timeout";
696 goto err;
697 } else if (rc) {
698 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900699 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900700 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900701
Tejun Heoe59f0da2007-07-16 14:29:39 +0900702 sil24_read_tf(ap, 0, &tf);
703 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900704
Tejun Heo07b73472006-02-10 23:58:48 +0900705 if (*class == ATA_DEV_UNKNOWN)
706 *class = ATA_DEV_NONE;
707
Tejun Heo10d996a2006-03-11 11:42:34 +0900708 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900709 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900710 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900711
712 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900713 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900714 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900715}
716
Tejun Heocc0680a2007-08-06 18:36:23 +0900717static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900718 unsigned long deadline)
719{
Tejun Heo3454dc62007-09-23 13:19:54 +0900720 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900721}
722
Tejun Heocc0680a2007-08-06 18:36:23 +0900723static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900724 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900725{
Tejun Heocc0680a2007-08-06 18:36:23 +0900726 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900727 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900728 struct sil24_port_priv *pp = ap->private_data;
729 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900730 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900731 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900732 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900733
Tejun Heo23818032007-09-23 13:19:54 +0900734 retry:
735 /* Sometimes, DEV_RST is not enough to recover the controller.
736 * This happens often after PM DMA CS errata.
737 */
738 if (pp->do_port_rst) {
739 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
740 "state, performing PORT_RST\n");
741
742 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
743 msleep(10);
744 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
745 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
746 10, 5000);
747
748 /* restore port configuration */
749 sil24_config_port(ap);
750 sil24_config_pmp(ap, ap->nr_pmp_links);
751
752 pp->do_port_rst = 0;
753 did_port_rst = 1;
754 }
755
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900756 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900757 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900758
759 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900760 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900761 tout_msec = 5000;
762
763 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
764 tmp = ata_wait_register(port + PORT_CTRL_STAT,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400765 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
766 tout_msec);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900767
Tejun Heoe8e008e2006-05-31 18:27:59 +0900768 /* SStatus oscillates between zero and valid status after
769 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900770 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900771 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900772 if (rc) {
773 reason = "PHY debouncing failed";
774 goto err;
775 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900776
777 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900778 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900779 return 0;
780 reason = "link not ready";
781 goto err;
782 }
783
Tejun Heoe8e008e2006-05-31 18:27:59 +0900784 /* Sil24 doesn't store signature FIS after hardreset, so we
785 * can't wait for BSY to clear. Some devices take a long time
786 * to get ready and those devices will choke if we don't wait
787 * for BSY clearance here. Tell libata to perform follow-up
788 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900789 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900790 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900791
792 err:
Tejun Heo23818032007-09-23 13:19:54 +0900793 if (!did_port_rst) {
794 pp->do_port_rst = 1;
795 goto retry;
796 }
797
Tejun Heocc0680a2007-08-06 18:36:23 +0900798 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900799 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900800}
801
Tejun Heoedb33662005-07-28 10:36:22 +0900802static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900803 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900804{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400805 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400806 struct sil24_sge *last_sge = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +0900807 unsigned int si;
Tejun Heoedb33662005-07-28 10:36:22 +0900808
Tejun Heoff2aeb12007-12-05 16:43:11 +0900809 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Tejun Heoedb33662005-07-28 10:36:22 +0900810 sge->addr = cpu_to_le64(sg_dma_address(sg));
811 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400812 sge->flags = 0;
813
814 last_sge = sge;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400815 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900816 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -0400817
Tejun Heoff2aeb12007-12-05 16:43:11 +0900818 last_sge->flags = cpu_to_le32(SGE_TRM);
Tejun Heoedb33662005-07-28 10:36:22 +0900819}
820
Tejun Heo3454dc62007-09-23 13:19:54 +0900821static int sil24_qc_defer(struct ata_queued_cmd *qc)
822{
823 struct ata_link *link = qc->dev->link;
824 struct ata_port *ap = link->ap;
825 u8 prot = qc->tf.protocol;
Tejun Heo3454dc62007-09-23 13:19:54 +0900826
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900827 /*
828 * There is a bug in the chip:
829 * Port LRAM Causes the PRB/SGT Data to be Corrupted
830 * If the host issues a read request for LRAM and SActive registers
831 * while active commands are available in the port, PRB/SGT data in
832 * the LRAM can become corrupted. This issue applies only when
833 * reading from, but not writing to, the LRAM.
834 *
835 * Therefore, reading LRAM when there is no particular error [and
836 * other commands may be outstanding] is prohibited.
837 *
838 * To avoid this bug there are two situations where a command must run
839 * exclusive of any other commands on the port:
840 *
841 * - ATAPI commands which check the sense data
842 * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
843 * set.
844 *
845 */
Tejun Heo405e66b2007-11-27 19:28:53 +0900846 int is_excl = (ata_is_atapi(prot) ||
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900847 (qc->flags & ATA_QCFLAG_RESULT_TF));
848
Tejun Heo3454dc62007-09-23 13:19:54 +0900849 if (unlikely(ap->excl_link)) {
850 if (link == ap->excl_link) {
851 if (ap->nr_active_links)
852 return ATA_DEFER_PORT;
853 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
854 } else
855 return ATA_DEFER_PORT;
Gwendal Grignou13cc5462008-01-10 15:47:56 +0900856 } else if (unlikely(is_excl)) {
Tejun Heo3454dc62007-09-23 13:19:54 +0900857 ap->excl_link = link;
858 if (ap->nr_active_links)
859 return ATA_DEFER_PORT;
860 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
861 }
862
863 return ata_std_qc_defer(qc);
864}
865
Tejun Heoedb33662005-07-28 10:36:22 +0900866static void sil24_qc_prep(struct ata_queued_cmd *qc)
867{
868 struct ata_port *ap = qc->ap;
869 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900870 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900871 struct sil24_prb *prb;
872 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900873 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900874
Tejun Heoaee10a02006-05-15 21:03:56 +0900875 cb = &pp->cmd_block[sil24_tag(qc->tag)];
876
Tejun Heo405e66b2007-11-27 19:28:53 +0900877 if (!ata_is_atapi(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900878 prb = &cb->ata.prb;
879 sge = cb->ata.sge;
Tejun Heo405e66b2007-11-27 19:28:53 +0900880 } else {
Tejun Heo69ad1852005-11-18 14:16:45 +0900881 prb = &cb->atapi.prb;
882 sge = cb->atapi.sge;
883 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900884 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900885
Tejun Heo405e66b2007-11-27 19:28:53 +0900886 if (ata_is_data(qc->tf.protocol)) {
Tejun Heo69ad1852005-11-18 14:16:45 +0900887 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900888 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900889 else
Tejun Heobad28a32006-04-11 22:32:19 +0900890 ctrl = PRB_CTRL_PACKET_READ;
891 }
Tejun Heoedb33662005-07-28 10:36:22 +0900892 }
893
Tejun Heobad28a32006-04-11 22:32:19 +0900894 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900895 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900896
897 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900898 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900899}
900
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900901static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900902{
903 struct ata_port *ap = qc->ap;
904 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900905 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900906 unsigned int tag = sil24_tag(qc->tag);
907 dma_addr_t paddr;
908 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900909
Tejun Heoaee10a02006-05-15 21:03:56 +0900910 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
911 activate = port + PORT_CMD_ACTIVATE + tag * 8;
912
913 writel((u32)paddr, activate);
914 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900915
Tejun Heoedb33662005-07-28 10:36:22 +0900916 return 0;
917}
918
Tejun Heo79f97da2008-04-07 22:47:20 +0900919static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
920{
921 sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
922 return true;
923}
924
Tejun Heo3454dc62007-09-23 13:19:54 +0900925static void sil24_pmp_attach(struct ata_port *ap)
926{
927 sil24_config_pmp(ap, 1);
928 sil24_init_port(ap);
929}
930
931static void sil24_pmp_detach(struct ata_port *ap)
932{
933 sil24_init_port(ap);
934 sil24_config_pmp(ap, 0);
935}
936
Tejun Heo3454dc62007-09-23 13:19:54 +0900937static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
938 unsigned long deadline)
939{
940 return sil24_do_softreset(link, class, link->pmp, deadline);
941}
942
943static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
944 unsigned long deadline)
945{
946 int rc;
947
948 rc = sil24_init_port(link->ap);
949 if (rc) {
950 ata_link_printk(link, KERN_ERR,
951 "hardreset failed (port not ready)\n");
952 return rc;
953 }
954
Tejun Heo5958e302008-04-07 22:47:20 +0900955 return sata_std_hardreset(link, class, deadline);
Tejun Heo3454dc62007-09-23 13:19:54 +0900956}
957
Tejun Heo88ce7552006-05-15 20:58:32 +0900958static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900959{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900960 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900961
Tejun Heo88ce7552006-05-15 20:58:32 +0900962 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
963 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900964 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900965 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
966}
Tejun Heo87466182005-08-17 13:08:57 +0900967
Tejun Heo88ce7552006-05-15 20:58:32 +0900968static void sil24_thaw(struct ata_port *ap)
969{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900970 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900971 u32 tmp;
972
973 /* clear IRQ */
974 tmp = readl(port + PORT_IRQ_STAT);
975 writel(tmp, port + PORT_IRQ_STAT);
976
977 /* turn IRQ back on */
978 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
979}
980
981static void sil24_error_intr(struct ata_port *ap)
982{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900983 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900984 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +0900985 struct ata_queued_cmd *qc = NULL;
986 struct ata_link *link;
987 struct ata_eh_info *ehi;
988 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +0900989 u32 irq_stat;
990
991 /* on error, we need to clear IRQ explicitly */
992 irq_stat = readl(port + PORT_IRQ_STAT);
993 writel(irq_stat, port + PORT_IRQ_STAT);
994
995 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +0900996 link = &ap->link;
997 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +0900998 ata_ehi_clear_desc(ehi);
999
1000 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1001
Tejun Heo854c73a2007-09-23 13:14:11 +09001002 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +09001003 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +09001004 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +09001005 }
1006
Tejun Heo05429252006-05-31 18:28:20 +09001007 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1008 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001009 ata_ehi_push_desc(ehi, "%s",
1010 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1011 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001012 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001013 }
1014
Tejun Heo88ce7552006-05-15 20:58:32 +09001015 if (irq_stat & PORT_IRQ_UNK_FIS) {
1016 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001017 ehi->action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001018 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001019 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001020 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001021
1022 /* deal with command error */
1023 if (irq_stat & PORT_IRQ_ERROR) {
1024 struct sil24_cerr_info *ci = NULL;
1025 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001026 u32 context, cerr;
1027 int pmp;
1028
1029 abort = 1;
1030
1031 /* DMA Context Switch Failure in Port Multiplier Mode
1032 * errata. If we have active commands to 3 or more
1033 * devices, any error condition on active devices can
1034 * corrupt DMA context switching.
1035 */
1036 if (ap->nr_active_links >= 3) {
1037 ehi->err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001038 ehi->action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001039 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001040 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001041 freeze = 1;
1042 }
1043
1044 /* find out the offending link and qc */
1045 if (ap->nr_pmp_links) {
1046 context = readl(port + PORT_CONTEXT);
1047 pmp = (context >> 5) & 0xf;
1048
1049 if (pmp < ap->nr_pmp_links) {
1050 link = &ap->pmp_link[pmp];
1051 ehi = &link->eh_info;
1052 qc = ata_qc_from_tag(ap, link->active_tag);
1053
1054 ata_ehi_clear_desc(ehi);
1055 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1056 irq_stat);
1057 } else {
1058 err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001059 action |= ATA_EH_RESET;
Tejun Heo3454dc62007-09-23 13:19:54 +09001060 freeze = 1;
1061 }
1062 } else
1063 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001064
1065 /* analyze CMD_ERR */
1066 cerr = readl(port + PORT_CMD_ERR);
1067 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1068 ci = &sil24_cerr_db[cerr];
1069
1070 if (ci && ci->desc) {
1071 err_mask |= ci->err_mask;
1072 action |= ci->action;
Tejun Heocf480622008-01-24 00:05:14 +09001073 if (action & ATA_EH_RESET)
Tejun Heoc2e14f12008-01-13 14:04:16 +09001074 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001075 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001076 } else {
1077 err_mask |= AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001078 action |= ATA_EH_RESET;
Tejun Heoc2e14f12008-01-13 14:04:16 +09001079 freeze = 1;
Tejun Heob64bbc32007-07-16 14:29:39 +09001080 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001081 cerr);
1082 }
1083
1084 /* record error info */
Tejun Heo88ce7552006-05-15 20:58:32 +09001085 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +09001086 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +09001087 qc->err_mask |= err_mask;
1088 } else
1089 ehi->err_mask |= err_mask;
1090
1091 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001092
1093 /* if PMP, resume */
1094 if (ap->nr_pmp_links)
1095 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001096 }
1097
1098 /* freeze or abort */
1099 if (freeze)
1100 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001101 else if (abort) {
1102 if (qc)
1103 ata_link_abort(qc->dev->link);
1104 else
1105 ata_port_abort(ap);
1106 }
Tejun Heo87466182005-08-17 13:08:57 +09001107}
1108
Tejun Heoedb33662005-07-28 10:36:22 +09001109static inline void sil24_host_intr(struct ata_port *ap)
1110{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001111 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +09001112 u32 slot_stat, qc_active;
1113 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001114
Tejun Heo228f47b2007-09-23 12:37:05 +09001115 /* If PCIX_IRQ_WOC, there's an inherent race window between
1116 * clearing IRQ pending status and reading PORT_SLOT_STAT
1117 * which may cause spurious interrupts afterwards. This is
1118 * unavoidable and much better than losing interrupts which
1119 * happens if IRQ pending is cleared after reading
1120 * PORT_SLOT_STAT.
1121 */
1122 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1123 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1124
Tejun Heoedb33662005-07-28 10:36:22 +09001125 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001126
Tejun Heo88ce7552006-05-15 20:58:32 +09001127 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1128 sil24_error_intr(ap);
1129 return;
1130 }
Tejun Heo37024e82006-04-11 22:32:19 +09001131
Tejun Heoaee10a02006-05-15 21:03:56 +09001132 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
Tejun Heo79f97da2008-04-07 22:47:20 +09001133 rc = ata_qc_complete_multiple(ap, qc_active);
Tejun Heoaee10a02006-05-15 21:03:56 +09001134 if (rc > 0)
1135 return;
1136 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001137 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001138 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09001139 ehi->action |= ATA_EH_RESET;
Tejun Heoaee10a02006-05-15 21:03:56 +09001140 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001141 return;
1142 }
1143
Tejun Heo228f47b2007-09-23 12:37:05 +09001144 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1145 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001146 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001147 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001148 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001149}
1150
David Howells7d12e782006-10-05 14:55:46 +01001151static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001152{
Jeff Garzikcca39742006-08-24 03:19:22 -04001153 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001154 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001155 unsigned handled = 0;
1156 u32 status;
1157 int i;
1158
Tejun Heo0d5ff562007-02-01 15:06:36 +09001159 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001160
Tejun Heo06460ae2005-08-17 13:08:52 +09001161 if (status == 0xffffffff) {
1162 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1163 "PCI fault or device removal?\n");
1164 goto out;
1165 }
1166
Tejun Heoedb33662005-07-28 10:36:22 +09001167 if (!(status & IRQ_STAT_4PORTS))
1168 goto out;
1169
Jeff Garzikcca39742006-08-24 03:19:22 -04001170 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001171
Jeff Garzikcca39742006-08-24 03:19:22 -04001172 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001173 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001174 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +09001175 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +02001176 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +09001177 handled++;
1178 } else
1179 printk(KERN_ERR DRV_NAME
1180 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +09001181 }
1182
Jeff Garzikcca39742006-08-24 03:19:22 -04001183 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001184 out:
1185 return IRQ_RETVAL(handled);
1186}
1187
Tejun Heo88ce7552006-05-15 20:58:32 +09001188static void sil24_error_handler(struct ata_port *ap)
1189{
Tejun Heo23818032007-09-23 13:19:54 +09001190 struct sil24_port_priv *pp = ap->private_data;
1191
Tejun Heo3454dc62007-09-23 13:19:54 +09001192 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001193 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001194
Tejun Heoa1efdab2008-03-25 12:22:50 +09001195 sata_pmp_error_handler(ap);
Tejun Heo23818032007-09-23 13:19:54 +09001196
1197 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001198}
1199
1200static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1201{
1202 struct ata_port *ap = qc->ap;
1203
Tejun Heo88ce7552006-05-15 20:58:32 +09001204 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001205 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1206 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001207}
1208
Tejun Heoedb33662005-07-28 10:36:22 +09001209static int sil24_port_start(struct ata_port *ap)
1210{
Jeff Garzikcca39742006-08-24 03:19:22 -04001211 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001212 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001213 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001214 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001215 dma_addr_t cb_dma;
1216
Tejun Heo24dc5f32007-01-20 16:00:28 +09001217 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001218 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001219 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001220
Tejun Heo6a575fa2005-10-06 11:43:39 +09001221 pp->tf.command = ATA_DRDY;
1222
Tejun Heo24dc5f32007-01-20 16:00:28 +09001223 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001224 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001225 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001226 memset(cb, 0, cb_size);
1227
Tejun Heoedb33662005-07-28 10:36:22 +09001228 pp->cmd_block = cb;
1229 pp->cmd_block_dma = cb_dma;
1230
1231 ap->private_data = pp;
1232
1233 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001234}
1235
Tejun Heo4447d352007-04-17 23:44:08 +09001236static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001237{
Tejun Heo4447d352007-04-17 23:44:08 +09001238 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001239 u32 tmp;
1240 int i;
1241
1242 /* GPIO off */
1243 writel(0, host_base + HOST_FLASH_CMD);
1244
1245 /* clear global reset & mask interrupts during initialization */
1246 writel(0, host_base + HOST_CTRL);
1247
1248 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001249 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001250 struct ata_port *ap = host->ports[i];
1251 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo2a41a612006-07-03 16:07:27 +09001252
1253 /* Initial PHY setting */
1254 writel(0x20c, port + PORT_PHY_CFG);
1255
1256 /* Clear port RST */
1257 tmp = readl(port + PORT_CTRL_STAT);
1258 if (tmp & PORT_CS_PORT_RST) {
1259 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1260 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1261 PORT_CS_PORT_RST,
1262 PORT_CS_PORT_RST, 10, 100);
1263 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001264 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001265 "failed to clear port RST\n");
Tejun Heo2a41a612006-07-03 16:07:27 +09001266 }
1267
Tejun Heo23818032007-09-23 13:19:54 +09001268 /* configure port */
1269 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001270 }
1271
1272 /* Turn on interrupts */
1273 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1274}
1275
Tejun Heoedb33662005-07-28 10:36:22 +09001276static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1277{
Tejun Heo93e26182007-11-22 18:46:57 +09001278 extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001279 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09001280 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1281 const struct ata_port_info *ppi[] = { &pi, NULL };
1282 void __iomem * const *iomap;
1283 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001284 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001285 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001286
Tejun Heo93e26182007-11-22 18:46:57 +09001287 /* cause link error if sil24_cmd_block is sized wrongly */
1288 if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
1289 __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
1290
Tejun Heoedb33662005-07-28 10:36:22 +09001291 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001292 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001293
Tejun Heo4447d352007-04-17 23:44:08 +09001294 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001295 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001296 if (rc)
1297 return rc;
1298
Tejun Heo0d5ff562007-02-01 15:06:36 +09001299 rc = pcim_iomap_regions(pdev,
1300 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1301 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001302 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001303 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001304 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001305
Tejun Heo4447d352007-04-17 23:44:08 +09001306 /* apply workaround for completion IRQ loss on PCI-X errata */
1307 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1308 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1309 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1310 dev_printk(KERN_INFO, &pdev->dev,
1311 "Applying completion IRQ loss on PCI-X "
1312 "errata fix\n");
1313 else
1314 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1315 }
1316
1317 /* allocate and fill host */
1318 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1319 SIL24_FLAG2NPORTS(ppi[0]->flags));
1320 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001321 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001322 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001323
Tejun Heo4447d352007-04-17 23:44:08 +09001324 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001325 struct ata_port *ap = host->ports[i];
1326 size_t offset = ap->port_no * PORT_REGS_SIZE;
1327 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001328
Tejun Heo4447d352007-04-17 23:44:08 +09001329 host->ports[i]->ioaddr.cmd_addr = port;
1330 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001331
Tejun Heocbcdd872007-08-18 13:14:55 +09001332 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1333 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001334 }
Tejun Heoedb33662005-07-28 10:36:22 +09001335
Tejun Heo4447d352007-04-17 23:44:08 +09001336 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001337 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1338 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1339 if (rc) {
1340 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1341 if (rc) {
1342 dev_printk(KERN_ERR, &pdev->dev,
1343 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001344 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001345 }
1346 }
1347 } else {
1348 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1349 if (rc) {
1350 dev_printk(KERN_ERR, &pdev->dev,
1351 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001352 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001353 }
1354 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1355 if (rc) {
1356 dev_printk(KERN_ERR, &pdev->dev,
1357 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001358 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001359 }
Tejun Heoedb33662005-07-28 10:36:22 +09001360 }
1361
Tejun Heo4447d352007-04-17 23:44:08 +09001362 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001363
1364 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001365 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1366 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001367}
1368
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001369#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001370static int sil24_pci_device_resume(struct pci_dev *pdev)
1371{
Jeff Garzikcca39742006-08-24 03:19:22 -04001372 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001373 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001374 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001375
Tejun Heo553c4aa2006-12-26 19:39:50 +09001376 rc = ata_pci_device_do_resume(pdev);
1377 if (rc)
1378 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001379
1380 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001381 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001382
Tejun Heo4447d352007-04-17 23:44:08 +09001383 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001384
Jeff Garzikcca39742006-08-24 03:19:22 -04001385 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001386
1387 return 0;
1388}
Tejun Heo3454dc62007-09-23 13:19:54 +09001389
1390static int sil24_port_resume(struct ata_port *ap)
1391{
1392 sil24_config_pmp(ap, ap->nr_pmp_links);
1393 return 0;
1394}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001395#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001396
Tejun Heoedb33662005-07-28 10:36:22 +09001397static int __init sil24_init(void)
1398{
Pavel Roskinb7887192006-08-10 18:13:18 +09001399 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001400}
1401
1402static void __exit sil24_exit(void)
1403{
1404 pci_unregister_driver(&sil24_pci_driver);
1405}
1406
1407MODULE_AUTHOR("Tejun Heo");
1408MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1409MODULE_LICENSE("GPL");
1410MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1411
1412module_init(sil24_init);
1413module_exit(sil24_exit);