blob: 9ab4fe8f20af2f64ec7912a68953e5f9a2c81661 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
Eric W. Biederman1ce03372006-10-04 02:16:41 -07009#include <linux/err.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
16#include <linux/proc_fs.h>
Eric W. Biederman3b7d1922006-10-04 02:16:59 -070017#include <linux/msi.h>
Dan Williams4fdadeb2007-04-26 18:21:38 -070018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/errno.h>
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include "pci.h"
24#include "msi.h"
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026static int pci_msi_enable = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010028/* Arch hooks */
29
Michael Ellerman11df1f02009-01-19 11:31:00 +110030#ifndef arch_msi_check_device
31int arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010032{
33 return 0;
34}
Michael Ellerman11df1f02009-01-19 11:31:00 +110035#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010036
Michael Ellerman11df1f02009-01-19 11:31:00 +110037#ifndef arch_setup_msi_irqs
38int arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010039{
40 struct msi_desc *entry;
41 int ret;
42
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040043 /*
44 * If an architecture wants to support multiple MSI, it needs to
45 * override arch_setup_msi_irqs()
46 */
47 if (type == PCI_CAP_ID_MSI && nvec > 1)
48 return 1;
49
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010050 list_for_each_entry(entry, &dev->msi_list, list) {
51 ret = arch_setup_msi_irq(dev, entry);
Michael Ellermanb5fbf532009-02-11 22:27:02 +110052 if (ret < 0)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010053 return ret;
Michael Ellermanb5fbf532009-02-11 22:27:02 +110054 if (ret > 0)
55 return -ENOSPC;
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010056 }
57
58 return 0;
59}
Michael Ellerman11df1f02009-01-19 11:31:00 +110060#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010061
Michael Ellerman11df1f02009-01-19 11:31:00 +110062#ifndef arch_teardown_msi_irqs
63void arch_teardown_msi_irqs(struct pci_dev *dev)
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010064{
65 struct msi_desc *entry;
66
67 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -040068 int i, nvec;
69 if (entry->irq == 0)
70 continue;
71 nvec = 1 << entry->msi_attrib.multiple;
72 for (i = 0; i < nvec; i++)
73 arch_teardown_msi_irq(entry->irq + i);
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010074 }
75}
Michael Ellerman11df1f02009-01-19 11:31:00 +110076#endif
Adrian Bunk6a9e7f22007-12-11 23:19:41 +010077
Matthew Wilcox110828c2009-06-16 06:31:45 -060078static void msi_set_enable(struct pci_dev *dev, int pos, int enable)
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080079{
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080080 u16 control;
81
Matthew Wilcox110828c2009-06-16 06:31:45 -060082 BUG_ON(!pos);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080083
Matthew Wilcox110828c2009-06-16 06:31:45 -060084 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
85 control &= ~PCI_MSI_FLAGS_ENABLE;
86 if (enable)
87 control |= PCI_MSI_FLAGS_ENABLE;
88 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Hidetoshi Seto5ca5c022008-05-19 13:48:17 +090089}
90
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -080091static void msix_set_enable(struct pci_dev *dev, int enable)
92{
93 int pos;
94 u16 control;
95
96 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
97 if (pos) {
98 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
99 control &= ~PCI_MSIX_FLAGS_ENABLE;
100 if (enable)
101 control |= PCI_MSIX_FLAGS_ENABLE;
102 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
103 }
104}
105
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500106static inline __attribute_const__ u32 msi_mask(unsigned x)
107{
Matthew Wilcox0b49ec37a22009-02-08 20:27:47 -0700108 /* Don't shift by >= width of type */
109 if (x >= 5)
110 return 0xffffffff;
111 return (1 << (1 << x)) - 1;
Matthew Wilcoxbffac3c2009-01-21 19:19:19 -0500112}
113
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400114static inline __attribute_const__ u32 msi_capable_mask(u16 control)
Mitch Williams988cbb12007-03-30 11:54:08 -0700115{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400116 return msi_mask((control >> 1) & 7);
117}
Mitch Williams988cbb12007-03-30 11:54:08 -0700118
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400119static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
120{
121 return msi_mask((control >> 4) & 7);
Mitch Williams988cbb12007-03-30 11:54:08 -0700122}
123
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600124/*
125 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
126 * mask all MSI interrupts by clearing the MSI enable bit does not work
127 * reliably as devices without an INTx disable bit will then generate a
128 * level IRQ which will never be cleared.
Matthew Wilcoxce6fce42008-07-25 15:42:58 -0600129 */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400130static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400132 u32 mask_bits = desc->masked;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400134 if (!desc->msi_attrib.maskbit)
135 return;
136
137 mask_bits &= ~mask;
138 mask_bits |= flag;
139 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
140 desc->masked = mask_bits;
141}
142
143/*
144 * This internal function does not flush PCI writes to the device.
145 * All users must ensure that they read from the device before either
146 * assuming that the device state is up to date, or returning out of this
147 * file. This saves a few milliseconds when initialising devices with lots
148 * of MSI-X interrupts.
149 */
150static void msix_mask_irq(struct msi_desc *desc, u32 flag)
151{
152 u32 mask_bits = desc->masked;
153 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900154 PCI_MSIX_ENTRY_VECTOR_CTRL;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400155 mask_bits &= ~1;
156 mask_bits |= flag;
157 writel(mask_bits, desc->mask_base + offset);
158 desc->masked = mask_bits;
159}
160
161static void msi_set_mask_bit(unsigned irq, u32 flag)
162{
163 struct msi_desc *desc = get_irq_msi(irq);
164
165 if (desc->msi_attrib.is_msix) {
166 msix_mask_irq(desc, flag);
167 readl(desc->mask_base); /* Flush write to device */
Matthew Wilcox24d27552009-03-17 08:54:06 -0400168 } else {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400169 unsigned offset = irq - desc->dev->irq;
170 msi_mask_irq(desc, 1 << offset, flag << offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 }
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400172}
173
174void mask_msi_irq(unsigned int irq)
175{
176 msi_set_mask_bit(irq, 1);
177}
178
179void unmask_msi_irq(unsigned int irq)
180{
181 msi_set_mask_bit(irq, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183
Yinghai Lu3145e942008-12-05 18:58:34 -0800184void read_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700185{
Yinghai Lu3145e942008-12-05 18:58:34 -0800186 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400187 if (entry->msi_attrib.is_msix) {
188 void __iomem *base = entry->mask_base +
189 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
190
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900191 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
192 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
193 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400194 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700195 struct pci_dev *dev = entry->dev;
196 int pos = entry->msi_attrib.pos;
197 u16 data;
198
199 pci_read_config_dword(dev, msi_lower_address_reg(pos),
200 &msg->address_lo);
201 if (entry->msi_attrib.is_64) {
202 pci_read_config_dword(dev, msi_upper_address_reg(pos),
203 &msg->address_hi);
204 pci_read_config_word(dev, msi_data_reg(pos, 1), &data);
205 } else {
206 msg->address_hi = 0;
Roland Dreiercbf5d9e2007-10-03 11:15:11 -0700207 pci_read_config_word(dev, msi_data_reg(pos, 0), &data);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700208 }
209 msg->data = data;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700210 }
211}
212
Yinghai Lu3145e942008-12-05 18:58:34 -0800213void read_msi_msg(unsigned int irq, struct msi_msg *msg)
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700214{
Yinghai Lu3145e942008-12-05 18:58:34 -0800215 struct irq_desc *desc = irq_to_desc(irq);
216
217 read_msi_msg_desc(desc, msg);
218}
219
220void write_msi_msg_desc(struct irq_desc *desc, struct msi_msg *msg)
221{
222 struct msi_desc *entry = get_irq_desc_msi(desc);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400223 if (entry->msi_attrib.is_msix) {
224 void __iomem *base;
225 base = entry->mask_base +
226 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
227
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900228 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
229 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
230 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
Matthew Wilcox24d27552009-03-17 08:54:06 -0400231 } else {
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700232 struct pci_dev *dev = entry->dev;
233 int pos = entry->msi_attrib.pos;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400234 u16 msgctl;
235
236 pci_read_config_word(dev, msi_control_reg(pos), &msgctl);
237 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
238 msgctl |= entry->msi_attrib.multiple << 4;
239 pci_write_config_word(dev, msi_control_reg(pos), msgctl);
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700240
241 pci_write_config_dword(dev, msi_lower_address_reg(pos),
242 msg->address_lo);
243 if (entry->msi_attrib.is_64) {
244 pci_write_config_dword(dev, msi_upper_address_reg(pos),
245 msg->address_hi);
246 pci_write_config_word(dev, msi_data_reg(pos, 1),
247 msg->data);
248 } else {
249 pci_write_config_word(dev, msi_data_reg(pos, 0),
250 msg->data);
251 }
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700252 }
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700253 entry->msg = *msg;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700254}
255
Yinghai Lu3145e942008-12-05 18:58:34 -0800256void write_msi_msg(unsigned int irq, struct msi_msg *msg)
257{
258 struct irq_desc *desc = irq_to_desc(irq);
259
260 write_msi_msg_desc(desc, msg);
261}
262
Michael Ellerman032de8e2007-04-18 19:39:22 +1000263static int msi_free_irqs(struct pci_dev* dev);
Satoru Takeuchic54c1872007-01-18 13:50:05 +0900264
Matthew Wilcox379f5322009-03-17 08:54:07 -0400265static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
Matthew Wilcox379f5322009-03-17 08:54:07 -0400267 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
268 if (!desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269 return NULL;
270
Matthew Wilcox379f5322009-03-17 08:54:07 -0400271 INIT_LIST_HEAD(&desc->list);
272 desc->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Matthew Wilcox379f5322009-03-17 08:54:07 -0400274 return desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275}
276
David Millerba698ad2007-10-25 01:16:30 -0700277static void pci_intx_for_msi(struct pci_dev *dev, int enable)
278{
279 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
280 pci_intx(dev, enable);
281}
282
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100283static void __pci_restore_msi_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800284{
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700285 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800286 u16 control;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700287 struct msi_desc *entry;
Shaohua Li41017f02006-02-08 17:11:38 +0800288
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800289 if (!dev->msi_enabled)
290 return;
291
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700292 entry = get_irq_msi(dev->irq);
293 pos = entry->msi_attrib.pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800294
David Millerba698ad2007-10-25 01:16:30 -0700295 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600296 msi_set_enable(dev, pos, 0);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700297 write_msi_msg(dev->irq, &entry->msg);
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700298
299 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400300 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
Jesse Barnesabad2ec2008-08-07 08:52:37 -0700301 control &= ~PCI_MSI_FLAGS_QSIZE;
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400302 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
Shaohua Li41017f02006-02-08 17:11:38 +0800303 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100304}
305
306static void __pci_restore_msix_state(struct pci_dev *dev)
Shaohua Li41017f02006-02-08 17:11:38 +0800307{
Shaohua Li41017f02006-02-08 17:11:38 +0800308 int pos;
Shaohua Li41017f02006-02-08 17:11:38 +0800309 struct msi_desc *entry;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700310 u16 control;
Shaohua Li41017f02006-02-08 17:11:38 +0800311
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700312 if (!dev->msix_enabled)
313 return;
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700314 BUG_ON(list_empty(&dev->msi_list));
315 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
316 pos = entry->msi_attrib.pos;
317 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700318
Shaohua Li41017f02006-02-08 17:11:38 +0800319 /* route the table */
David Millerba698ad2007-10-25 01:16:30 -0700320 pci_intx_for_msi(dev, 0);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700321 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
322 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800323
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000324 list_for_each_entry(entry, &dev->msi_list, list) {
325 write_msi_msg(entry->irq, &entry->msg);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400326 msix_mask_irq(entry, entry->masked);
Shaohua Li41017f02006-02-08 17:11:38 +0800327 }
Shaohua Li41017f02006-02-08 17:11:38 +0800328
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700329 control &= ~PCI_MSIX_FLAGS_MASKALL;
Eric W. Biederman392ee1e2007-03-08 13:04:57 -0700330 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Shaohua Li41017f02006-02-08 17:11:38 +0800331}
Michael Ellerman8fed4b62007-01-25 19:34:08 +1100332
333void pci_restore_msi_state(struct pci_dev *dev)
334{
335 __pci_restore_msi_state(dev);
336 __pci_restore_msix_state(dev);
337}
Linas Vepstas94688cf2007-11-07 15:43:59 -0600338EXPORT_SYMBOL_GPL(pci_restore_msi_state);
Shaohua Li41017f02006-02-08 17:11:38 +0800339
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340/**
341 * msi_capability_init - configure device's MSI capability structure
342 * @dev: pointer to the pci_dev data structure of MSI device function
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400343 * @nvec: number of interrupts to allocate
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400345 * Setup the MSI capability structure of the device with the requested
346 * number of interrupts. A return value of zero indicates the successful
347 * setup of an entry with the new MSI irq. A negative return value indicates
348 * an error, and a positive return value indicates the number of interrupts
349 * which could have been allocated.
350 */
351static int msi_capability_init(struct pci_dev *dev, int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352{
353 struct msi_desc *entry;
Michael Ellerman7fe37302007-04-18 19:39:21 +1000354 int pos, ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 u16 control;
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400356 unsigned mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357
358 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600359 msi_set_enable(dev, pos, 0); /* Disable MSI during set up */
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 pci_read_config_word(dev, msi_control_reg(pos), &control);
362 /* MSI Entry Initialization */
Matthew Wilcox379f5322009-03-17 08:54:07 -0400363 entry = alloc_msi_entry(dev);
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700364 if (!entry)
365 return -ENOMEM;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700366
Matthew Wilcox24d27552009-03-17 08:54:06 -0400367 entry->msi_attrib.is_msix = 0;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700368 entry->msi_attrib.is_64 = is_64bit_address(control);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 entry->msi_attrib.entry_nr = 0;
370 entry->msi_attrib.maskbit = is_mask_bit_support(control);
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700371 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700372 entry->msi_attrib.pos = pos;
Hidetoshi Seto0db29af2008-12-24 17:27:04 +0900373
Hidetoshi Seto67b5db62009-04-20 10:54:59 +0900374 entry->mask_pos = msi_mask_reg(pos, entry->msi_attrib.is_64);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400375 /* All MSIs are unmasked by default, Mask them all */
376 if (entry->msi_attrib.maskbit)
377 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
378 mask = msi_capable_mask(control);
379 msi_mask_irq(entry, mask, mask);
380
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700381 list_add_tail(&entry->list, &dev->msi_list);
Michael Ellerman9c831332007-04-18 19:39:21 +1000382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 /* Configure MSI capability structure */
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400384 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000385 if (ret) {
Hidetoshi Seto7ba19302009-06-23 17:39:27 +0900386 msi_mask_irq(entry, mask, ~mask);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000387 msi_free_irqs(dev);
Michael Ellerman7fe37302007-04-18 19:39:21 +1000388 return ret;
Mark Maulefd58e552006-04-10 21:17:48 -0500389 }
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* Set MSI enabled bits */
David Millerba698ad2007-10-25 01:16:30 -0700392 pci_intx_for_msi(dev, 0);
Matthew Wilcox110828c2009-06-16 06:31:45 -0600393 msi_set_enable(dev, pos, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800394 dev->msi_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
Michael Ellerman7fe37302007-04-18 19:39:21 +1000396 dev->irq = entry->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 return 0;
398}
399
400/**
401 * msix_capability_init - configure device's MSI-X capability
402 * @dev: pointer to the pci_dev data structure of MSI-X device function
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700403 * @entries: pointer to an array of struct msix_entry entries
404 * @nvec: number of @entries
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600406 * Setup the MSI-X capability structure of device function with a
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700407 * single MSI-X irq. A return of zero indicates the successful setup of
408 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 **/
410static int msix_capability_init(struct pci_dev *dev,
411 struct msix_entry *entries, int nvec)
412{
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000413 struct msi_desc *entry;
Michael Ellerman9c831332007-04-18 19:39:21 +1000414 int pos, i, j, nr_entries, ret;
Grant Grundlera0454b42006-02-16 23:58:29 -0800415 unsigned long phys_addr;
416 u32 table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 u16 control;
418 u8 bir;
419 void __iomem *base;
420
421 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700422 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
423
424 /* Ensure MSI-X is disabled while it is set up */
425 control &= ~PCI_MSIX_FLAGS_ENABLE;
426 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 /* Request & Map MSI-X table region */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 nr_entries = multi_msix_capable(control);
Grant Grundlera0454b42006-02-16 23:58:29 -0800430
431 pci_read_config_dword(dev, msix_table_offset_reg(pos), &table_offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
Grant Grundlera0454b42006-02-16 23:58:29 -0800433 table_offset &= ~PCI_MSIX_FLAGS_BIRMASK;
434 phys_addr = pci_resource_start (dev, bir) + table_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
436 if (base == NULL)
437 return -ENOMEM;
438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 for (i = 0; i < nvec; i++) {
Matthew Wilcox379f5322009-03-17 08:54:07 -0400440 entry = alloc_msi_entry(dev);
Hidetoshi Seto0d073482009-06-24 12:08:27 +0900441 if (!entry) {
442 if (!i)
443 iounmap(base);
444 else
445 msi_free_irqs(dev);
446 /* No enough memory. Don't try again */
447 return -ENOMEM;
448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450 j = entries[i].entry;
Matthew Wilcox24d27552009-03-17 08:54:06 -0400451 entry->msi_attrib.is_msix = 1;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700452 entry->msi_attrib.is_64 = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 entry->msi_attrib.entry_nr = j;
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700454 entry->msi_attrib.default_irq = dev->irq;
Eric W. Biederman0366f8f2006-10-04 02:16:33 -0700455 entry->msi_attrib.pos = pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 entry->mask_base = base;
Eric W. Biedermanf7feaca2007-01-28 12:56:37 -0700457
Eric W. Biederman0dd11f92007-06-01 00:46:32 -0700458 list_add_tail(&entry->list, &dev->msi_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000460
461 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100462 if (ret < 0) {
463 /* If we had some success report the number of irqs
464 * we succeeded in setting up. */
Michael Ellerman9c831332007-04-18 19:39:21 +1000465 int avail = 0;
466 list_for_each_entry(entry, &dev->msi_list, list) {
467 if (entry->irq != 0) {
468 avail++;
Michael Ellerman9c831332007-04-18 19:39:21 +1000469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000471
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100472 if (avail != 0)
473 ret = avail;
474 }
Michael Ellerman032de8e2007-04-18 19:39:22 +1000475
Michael Ellermanb5fbf532009-02-11 22:27:02 +1100476 if (ret) {
477 msi_free_irqs(dev);
478 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 }
Michael Ellerman9c831332007-04-18 19:39:21 +1000480
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700481 /*
482 * Some devices require MSI-X to be enabled before we can touch the
483 * MSI-X registers. We need to mask all the vectors to prevent
484 * interrupts coming in before they're fully set up.
485 */
486 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
487 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
488
Michael Ellerman9c831332007-04-18 19:39:21 +1000489 i = 0;
490 list_for_each_entry(entry, &dev->msi_list, list) {
491 entries[i].vector = entry->irq;
492 set_irq_msi(entry->irq, entry);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700493 j = entries[i].entry;
494 entry->masked = readl(base + j * PCI_MSIX_ENTRY_SIZE +
Hidetoshi Seto2c21fd42009-06-23 17:40:04 +0900495 PCI_MSIX_ENTRY_VECTOR_CTRL);
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700496 msix_mask_irq(entry, 1);
Michael Ellerman9c831332007-04-18 19:39:21 +1000497 i++;
498 }
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700499
500 /* Set MSI-X enabled bits and unmask the function */
David Millerba698ad2007-10-25 01:16:30 -0700501 pci_intx_for_msi(dev, 0);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800502 dev->msix_enabled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Matthew Wilcoxf5982822009-06-18 19:15:59 -0700504 control &= ~PCI_MSIX_FLAGS_MASKALL;
505 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
Matthew Wilcox8d181012009-05-08 07:13:33 -0600506
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 return 0;
508}
509
510/**
Michael Ellerman17bbc122007-04-05 17:19:07 +1000511 * pci_msi_check_device - check whether MSI may be enabled on a device
Brice Goglin24334a12006-08-31 01:55:07 -0400512 * @dev: pointer to the pci_dev data structure of MSI device function
Michael Ellermanc9953a72007-04-05 17:19:08 +1000513 * @nvec: how many MSIs have been requested ?
Michael Ellermanb1e23032007-03-22 21:51:39 +1100514 * @type: are we checking for MSI or MSI-X ?
Brice Goglin24334a12006-08-31 01:55:07 -0400515 *
Brice Goglin0306ebf2006-10-05 10:24:31 +0200516 * Look at global flags, the device itself, and its parent busses
Michael Ellerman17bbc122007-04-05 17:19:07 +1000517 * to determine if MSI/-X are supported for the device. If MSI/-X is
518 * supported return 0, else return an error code.
Brice Goglin24334a12006-08-31 01:55:07 -0400519 **/
Michael Ellermanc9953a72007-04-05 17:19:08 +1000520static int pci_msi_check_device(struct pci_dev* dev, int nvec, int type)
Brice Goglin24334a12006-08-31 01:55:07 -0400521{
522 struct pci_bus *bus;
Michael Ellermanc9953a72007-04-05 17:19:08 +1000523 int ret;
Brice Goglin24334a12006-08-31 01:55:07 -0400524
Brice Goglin0306ebf2006-10-05 10:24:31 +0200525 /* MSI must be globally enabled and supported by the device */
Brice Goglin24334a12006-08-31 01:55:07 -0400526 if (!pci_msi_enable || !dev || dev->no_msi)
527 return -EINVAL;
528
Michael Ellerman314e77b2007-04-05 17:19:12 +1000529 /*
530 * You can't ask to have 0 or less MSIs configured.
531 * a) it's stupid ..
532 * b) the list manipulation code assumes nvec >= 1.
533 */
534 if (nvec < 1)
535 return -ERANGE;
536
Brice Goglin0306ebf2006-10-05 10:24:31 +0200537 /* Any bridge which does NOT route MSI transactions from it's
538 * secondary bus to it's primary bus must set NO_MSI flag on
539 * the secondary pci_bus.
540 * We expect only arch-specific PCI host bus controller driver
541 * or quirks for specific PCI bridges to be setting NO_MSI.
542 */
Brice Goglin24334a12006-08-31 01:55:07 -0400543 for (bus = dev->bus; bus; bus = bus->parent)
544 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
545 return -EINVAL;
546
Michael Ellermanc9953a72007-04-05 17:19:08 +1000547 ret = arch_msi_check_device(dev, nvec, type);
548 if (ret)
549 return ret;
550
Michael Ellermanb1e23032007-03-22 21:51:39 +1100551 if (!pci_find_capability(dev, type))
552 return -EINVAL;
553
Brice Goglin24334a12006-08-31 01:55:07 -0400554 return 0;
555}
556
557/**
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400558 * pci_enable_msi_block - configure device's MSI capability structure
559 * @dev: device to configure
560 * @nvec: number of interrupts to configure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 *
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400562 * Allocate IRQs for a device with the MSI capability.
563 * This function returns a negative errno if an error occurs. If it
564 * is unable to allocate the number of interrupts requested, it returns
565 * the number of interrupts it might be able to allocate. If it successfully
566 * allocates at least the number of interrupts requested, it returns 0 and
567 * updates the @dev's irq member to the lowest new interrupt number; the
568 * other interrupt numbers allocated to this device are consecutive.
569 */
570int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571{
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400572 int status, pos, maxvec;
573 u16 msgctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400575 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
576 if (!pos)
577 return -EINVAL;
578 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
579 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
580 if (nvec > maxvec)
581 return maxvec;
582
583 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
Michael Ellermanc9953a72007-04-05 17:19:08 +1000584 if (status)
585 return status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700587 WARN_ON(!!dev->msi_enabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400589 /* Check whether driver already requested MSI-X irqs */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800590 if (dev->msix_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600591 dev_info(&dev->dev, "can't enable MSI "
592 "(MSI-X already enabled)\n");
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800593 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 }
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400595
596 status = msi_capability_init(dev, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 return status;
598}
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400599EXPORT_SYMBOL(pci_enable_msi_block);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400601void pci_msi_shutdown(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602{
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400603 struct msi_desc *desc;
604 u32 mask;
605 u16 ctrl;
Matthew Wilcox110828c2009-06-16 06:31:45 -0600606 unsigned pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100608 if (!pci_msi_enable || !dev || !dev->msi_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700609 return;
610
Matthew Wilcox110828c2009-06-16 06:31:45 -0600611 BUG_ON(list_empty(&dev->msi_list));
612 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
613 pos = desc->msi_attrib.pos;
614
615 msi_set_enable(dev, pos, 0);
David Millerba698ad2007-10-25 01:16:30 -0700616 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800617 dev->msi_enabled = 0;
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700618
Matthew Wilcox110828c2009-06-16 06:31:45 -0600619 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &ctrl);
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400620 mask = msi_capable_mask(ctrl);
621 msi_mask_irq(desc, mask, ~mask);
Michael Ellermane387b9e2007-03-22 21:51:27 +1100622
623 /* Restore dev->irq to its default pin-assertion irq */
Matthew Wilcoxf2440d92009-03-17 08:54:09 -0400624 dev->irq = desc->msi_attrib.default_irq;
Yinghai Lud52877c2008-04-23 14:58:09 -0700625}
Matthew Wilcox24d27552009-03-17 08:54:06 -0400626
Yinghai Lud52877c2008-04-23 14:58:09 -0700627void pci_disable_msi(struct pci_dev* dev)
628{
629 struct msi_desc *entry;
630
631 if (!pci_msi_enable || !dev || !dev->msi_enabled)
632 return;
633
634 pci_msi_shutdown(dev);
635
636 entry = list_entry(dev->msi_list.next, struct msi_desc, list);
Matthew Wilcox379f5322009-03-17 08:54:07 -0400637 if (entry->msi_attrib.is_msix)
Yinghai Lud52877c2008-04-23 14:58:09 -0700638 return;
639
640 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100642EXPORT_SYMBOL(pci_disable_msi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Michael Ellerman032de8e2007-04-18 19:39:22 +1000644static int msi_free_irqs(struct pci_dev* dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000646 struct msi_desc *entry, *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
David Millerb3b7cc72007-05-11 13:26:44 -0700648 list_for_each_entry(entry, &dev->msi_list, list) {
Matthew Wilcox1c8d7b02009-03-17 08:54:10 -0400649 int i, nvec;
650 if (!entry->irq)
651 continue;
652 nvec = 1 << entry->msi_attrib.multiple;
653 for (i = 0; i < nvec; i++)
654 BUG_ON(irq_has_action(entry->irq + i));
David Millerb3b7cc72007-05-11 13:26:44 -0700655 }
Michael Ellerman7ede9c12007-03-22 21:51:34 +1100656
Michael Ellerman032de8e2007-04-18 19:39:22 +1000657 arch_teardown_msi_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Michael Ellerman032de8e2007-04-18 19:39:22 +1000659 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
Matthew Wilcox24d27552009-03-17 08:54:06 -0400660 if (entry->msi_attrib.is_msix) {
Hidetoshi Seto2af50662009-06-18 19:20:26 -0700661 msix_mask_irq(entry, 1);
Eric W. Biederman78b76112007-06-01 00:46:33 -0700662 if (list_is_last(&entry->list, &dev->msi_list))
663 iounmap(entry->mask_base);
Michael Ellerman032de8e2007-04-18 19:39:22 +1000664 }
665 list_del(&entry->list);
666 kfree(entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667 }
668
669 return 0;
670}
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672/**
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100673 * pci_msix_table_size - return the number of device's MSI-X table entries
674 * @dev: pointer to the pci_dev data structure of MSI-X device function
675 */
676int pci_msix_table_size(struct pci_dev *dev)
677{
678 int pos;
679 u16 control;
680
681 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
682 if (!pos)
683 return 0;
684
685 pci_read_config_word(dev, msi_control_reg(pos), &control);
686 return multi_msix_capable(control);
687}
688
689/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 * pci_enable_msix - configure device's MSI-X capability structure
691 * @dev: pointer to the pci_dev data structure of MSI-X device function
Greg Kroah-Hartman70549ad2005-06-06 23:07:46 -0700692 * @entries: pointer to an array of MSI-X entries
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700693 * @nvec: number of MSI-X irqs requested for allocation by device driver
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 *
695 * Setup the MSI-X capability structure of device function with the number
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700696 * of requested irqs upon its software driver call to request for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 * MSI-X mode enabled on its hardware device function. A return of zero
698 * indicates the successful configuration of MSI-X capability structure
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700699 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700 * Or a return of > 0 indicates that driver request is exceeding the number
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300701 * of irqs or MSI-X vectors available. Driver should use the returned value to
702 * re-send its request.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 **/
704int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
705{
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100706 int status, nr_entries;
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700707 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Michael Ellermanc9953a72007-04-05 17:19:08 +1000709 if (!entries)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 return -EINVAL;
711
Michael Ellermanc9953a72007-04-05 17:19:08 +1000712 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
713 if (status)
714 return status;
715
Rafael J. Wysockia52e2e32009-01-24 00:21:14 +0100716 nr_entries = pci_msix_table_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 if (nvec > nr_entries)
Michael S. Tsirkin57fbf522009-05-07 11:28:41 +0300718 return nr_entries;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720 /* Check for any invalid entries */
721 for (i = 0; i < nvec; i++) {
722 if (entries[i].entry >= nr_entries)
723 return -EINVAL; /* invalid entry */
724 for (j = i + 1; j < nvec; j++) {
725 if (entries[i].entry == entries[j].entry)
726 return -EINVAL; /* duplicate entry */
727 }
728 }
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700729 WARN_ON(!!dev->msix_enabled);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700730
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700731 /* Check whether driver already requested for MSI irq */
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800732 if (dev->msi_enabled) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600733 dev_info(&dev->dev, "can't enable MSI-X "
734 "(MSI IRQ already assigned)\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 return -EINVAL;
736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 status = msix_capability_init(dev, entries, nvec);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 return status;
739}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100740EXPORT_SYMBOL(pci_enable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100742static void msix_free_all_irqs(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743{
Michael Ellerman032de8e2007-04-18 19:39:22 +1000744 msi_free_irqs(dev);
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100745}
746
Yinghai Lud52877c2008-04-23 14:58:09 -0700747void pci_msix_shutdown(struct pci_dev* dev)
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100748{
Michael Ellerman128bc5f2007-03-22 21:51:39 +1100749 if (!pci_msi_enable || !dev || !dev->msix_enabled)
Eric W. Biedermanded86d82007-01-28 12:42:52 -0700750 return;
751
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800752 msix_set_enable(dev, 0);
David Millerba698ad2007-10-25 01:16:30 -0700753 pci_intx_for_msi(dev, 1);
Eric W. Biedermanb1cbf4e2007-03-05 00:30:10 -0800754 dev->msix_enabled = 0;
Yinghai Lud52877c2008-04-23 14:58:09 -0700755}
756void pci_disable_msix(struct pci_dev* dev)
757{
758 if (!pci_msi_enable || !dev || !dev->msix_enabled)
759 return;
760
761 pci_msix_shutdown(dev);
Eric W. Biederman7bd007e2006-10-04 02:16:31 -0700762
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100763 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764}
Michael Ellerman4cc086f2007-03-22 21:51:34 +1100765EXPORT_SYMBOL(pci_disable_msix);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766
767/**
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700768 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 * @dev: pointer to the pci_dev data structure of MSI(X) device function
770 *
Steven Coleeaae4b32005-05-03 18:38:30 -0600771 * Being called during hotplug remove, from which the device function
Eric W. Biederman1ce03372006-10-04 02:16:41 -0700772 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 * allocated for this device function, are reclaimed to unused state,
774 * which may be used later on.
775 **/
776void msi_remove_pci_irq_vectors(struct pci_dev* dev)
777{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 if (!pci_msi_enable || !dev)
779 return;
780
Michael Ellerman032de8e2007-04-18 19:39:22 +1000781 if (dev->msi_enabled)
782 msi_free_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783
Michael Ellermanfc4afc72007-03-22 21:51:33 +1100784 if (dev->msix_enabled)
785 msix_free_all_irqs(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786}
787
Matthew Wilcox309e57d2006-03-05 22:33:34 -0700788void pci_no_msi(void)
789{
790 pci_msi_enable = 0;
791}
Michael Ellermanc9953a72007-04-05 17:19:08 +1000792
Andrew Patterson07ae95f2008-11-10 15:31:05 -0700793/**
794 * pci_msi_enabled - is MSI enabled?
795 *
796 * Returns true if MSI has not been disabled by the command-line option
797 * pci=nomsi.
798 **/
799int pci_msi_enabled(void)
800{
801 return pci_msi_enable;
802}
803EXPORT_SYMBOL(pci_msi_enabled);
804
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000805void pci_msi_init_pci_dev(struct pci_dev *dev)
806{
807 INIT_LIST_HEAD(&dev->msi_list);
808}