blob: 222245d0138a073efe7f7c72425f3a6d0ebecd94 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jerome Glisse3ce0a232009-09-08 10:10:24 +100029#include <linux/seq_file.h>
30#include <linux/firmware.h>
31#include <linux/platform_device.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040032#include <linux/module.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033#include "drmP.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100034#include "radeon_drm.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000036#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100037#include "radeon_mode.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100038#include "r600d.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100039#include "atom.h"
Jerome Glissed39c3b82009-09-28 18:34:43 +020040#include "avivod.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020041
Jerome Glisse3ce0a232009-09-08 10:10:24 +100042#define PFP_UCODE_SIZE 576
43#define PM4_UCODE_SIZE 1792
Alex Deucherd8f60cf2009-12-01 13:43:46 -050044#define RLC_UCODE_SIZE 768
Jerome Glisse3ce0a232009-09-08 10:10:24 +100045#define R700_PFP_UCODE_SIZE 848
46#define R700_PM4_UCODE_SIZE 1360
Alex Deucherd8f60cf2009-12-01 13:43:46 -050047#define R700_RLC_UCODE_SIZE 1024
Alex Deucherfe251e22010-03-24 13:36:43 -040048#define EVERGREEN_PFP_UCODE_SIZE 1120
49#define EVERGREEN_PM4_UCODE_SIZE 1376
Alex Deucher45f9a392010-03-24 13:55:51 -040050#define EVERGREEN_RLC_UCODE_SIZE 768
Alex Deucher12727802011-03-02 20:07:32 -050051#define CAYMAN_RLC_UCODE_SIZE 1024
Alex Deucherc420c742012-03-20 17:18:39 -040052#define ARUBA_RLC_UCODE_SIZE 1536
Jerome Glisse3ce0a232009-09-08 10:10:24 +100053
54/* Firmware Names */
55MODULE_FIRMWARE("radeon/R600_pfp.bin");
56MODULE_FIRMWARE("radeon/R600_me.bin");
57MODULE_FIRMWARE("radeon/RV610_pfp.bin");
58MODULE_FIRMWARE("radeon/RV610_me.bin");
59MODULE_FIRMWARE("radeon/RV630_pfp.bin");
60MODULE_FIRMWARE("radeon/RV630_me.bin");
61MODULE_FIRMWARE("radeon/RV620_pfp.bin");
62MODULE_FIRMWARE("radeon/RV620_me.bin");
63MODULE_FIRMWARE("radeon/RV635_pfp.bin");
64MODULE_FIRMWARE("radeon/RV635_me.bin");
65MODULE_FIRMWARE("radeon/RV670_pfp.bin");
66MODULE_FIRMWARE("radeon/RV670_me.bin");
67MODULE_FIRMWARE("radeon/RS780_pfp.bin");
68MODULE_FIRMWARE("radeon/RS780_me.bin");
69MODULE_FIRMWARE("radeon/RV770_pfp.bin");
70MODULE_FIRMWARE("radeon/RV770_me.bin");
71MODULE_FIRMWARE("radeon/RV730_pfp.bin");
72MODULE_FIRMWARE("radeon/RV730_me.bin");
73MODULE_FIRMWARE("radeon/RV710_pfp.bin");
74MODULE_FIRMWARE("radeon/RV710_me.bin");
Alex Deucherd8f60cf2009-12-01 13:43:46 -050075MODULE_FIRMWARE("radeon/R600_rlc.bin");
76MODULE_FIRMWARE("radeon/R700_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040077MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
78MODULE_FIRMWARE("radeon/CEDAR_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040079MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040080MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
81MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040082MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040083MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
84MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040085MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
Dave Airliea7433742010-04-09 15:31:09 +100086MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
Alex Deucherfe251e22010-03-24 13:36:43 -040087MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
Alex Deucher45f9a392010-03-24 13:55:51 -040088MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
Alex Deucher439bd6c2010-11-22 17:56:31 -050089MODULE_FIRMWARE("radeon/PALM_pfp.bin");
90MODULE_FIRMWARE("radeon/PALM_me.bin");
91MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
Alex Deucherd5c5a722011-05-31 15:42:48 -040092MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
93MODULE_FIRMWARE("radeon/SUMO_me.bin");
94MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
95MODULE_FIRMWARE("radeon/SUMO2_me.bin");
Jerome Glisse3ce0a232009-09-08 10:10:24 +100096
97int r600_debugfs_mc_info_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020098
Jerome Glisse1a029b72009-10-06 19:04:30 +020099/* r600,rv610,rv630,rv620,rv635,rv670 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200100int r600_mc_wait_for_idle(struct radeon_device *rdev);
101void r600_gpu_init(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void r600_fini(struct radeon_device *rdev);
Alex Deucher45f9a392010-03-24 13:55:51 -0400103void r600_irq_disable(struct radeon_device *rdev);
Alex Deucher9e46a482011-01-06 18:49:35 -0500104static void r600_pcie_gen2_enable(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200105
Alex Deucher21a81222010-07-02 12:58:16 -0400106/* get temperature in millidegrees */
Alex Deucher20d391d2011-02-01 16:12:34 -0500107int rv6xx_get_temp(struct radeon_device *rdev)
Alex Deucher21a81222010-07-02 12:58:16 -0400108{
109 u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
110 ASIC_T_SHIFT;
Alex Deucher20d391d2011-02-01 16:12:34 -0500111 int actual_temp = temp & 0xff;
Alex Deucher21a81222010-07-02 12:58:16 -0400112
Alex Deucher20d391d2011-02-01 16:12:34 -0500113 if (temp & 0x100)
114 actual_temp -= 256;
115
116 return actual_temp * 1000;
Alex Deucher21a81222010-07-02 12:58:16 -0400117}
118
Alex Deucherce8f5372010-05-07 15:10:16 -0400119void r600_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400120{
121 int i;
122
Alex Deucherce8f5372010-05-07 15:10:16 -0400123 rdev->pm.dynpm_can_upclock = true;
124 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400125
126 /* power state array is low to high, default is first */
127 if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
128 int min_power_state_index = 0;
129
130 if (rdev->pm.num_power_states > 2)
131 min_power_state_index = 1;
132
Alex Deucherce8f5372010-05-07 15:10:16 -0400133 switch (rdev->pm.dynpm_planned_action) {
134 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400135 rdev->pm.requested_power_state_index = min_power_state_index;
136 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400137 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400138 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400139 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400140 if (rdev->pm.current_power_state_index == min_power_state_index) {
141 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400142 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400143 } else {
144 if (rdev->pm.active_crtc_count > 1) {
145 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400146 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400147 continue;
148 else if (i >= rdev->pm.current_power_state_index) {
149 rdev->pm.requested_power_state_index =
150 rdev->pm.current_power_state_index;
151 break;
152 } else {
153 rdev->pm.requested_power_state_index = i;
154 break;
155 }
156 }
Alex Deucher773c3fa2010-06-25 16:21:27 -0400157 } else {
158 if (rdev->pm.current_power_state_index == 0)
159 rdev->pm.requested_power_state_index =
160 rdev->pm.num_power_states - 1;
161 else
162 rdev->pm.requested_power_state_index =
163 rdev->pm.current_power_state_index - 1;
164 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400165 }
166 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherd7311172010-05-03 01:13:14 -0400167 /* don't use the power state if crtcs are active and no display flag is set */
168 if ((rdev->pm.active_crtc_count > 0) &&
169 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
170 clock_info[rdev->pm.requested_clock_mode_index].flags &
171 RADEON_PM_MODE_NO_DISPLAY)) {
172 rdev->pm.requested_power_state_index++;
173 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400174 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400175 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400176 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
177 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400178 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400179 } else {
180 if (rdev->pm.active_crtc_count > 1) {
181 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400182 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400183 continue;
184 else if (i <= rdev->pm.current_power_state_index) {
185 rdev->pm.requested_power_state_index =
186 rdev->pm.current_power_state_index;
187 break;
188 } else {
189 rdev->pm.requested_power_state_index = i;
190 break;
191 }
192 }
193 } else
194 rdev->pm.requested_power_state_index =
195 rdev->pm.current_power_state_index + 1;
196 }
197 rdev->pm.requested_clock_mode_index = 0;
198 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400199 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400200 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
201 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400202 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400203 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400204 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400205 default:
206 DRM_ERROR("Requested mode for not defined action\n");
207 return;
208 }
209 } else {
210 /* XXX select a power state based on AC/DC, single/dualhead, etc. */
211 /* for now just select the first power state and switch between clock modes */
212 /* power state array is low to high, default is first (0) */
213 if (rdev->pm.active_crtc_count > 1) {
214 rdev->pm.requested_power_state_index = -1;
215 /* start at 1 as we don't want the default mode */
216 for (i = 1; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400217 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400218 continue;
219 else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
220 (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
221 rdev->pm.requested_power_state_index = i;
222 break;
223 }
224 }
225 /* if nothing selected, grab the default state. */
226 if (rdev->pm.requested_power_state_index == -1)
227 rdev->pm.requested_power_state_index = 0;
228 } else
229 rdev->pm.requested_power_state_index = 1;
230
Alex Deucherce8f5372010-05-07 15:10:16 -0400231 switch (rdev->pm.dynpm_planned_action) {
232 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400233 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400234 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400235 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400236 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400237 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
238 if (rdev->pm.current_clock_mode_index == 0) {
239 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400240 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400241 } else
242 rdev->pm.requested_clock_mode_index =
243 rdev->pm.current_clock_mode_index - 1;
244 } else {
245 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 }
Alex Deucherd7311172010-05-03 01:13:14 -0400248 /* don't use the power state if crtcs are active and no display flag is set */
249 if ((rdev->pm.active_crtc_count > 0) &&
250 (rdev->pm.power_state[rdev->pm.requested_power_state_index].
251 clock_info[rdev->pm.requested_clock_mode_index].flags &
252 RADEON_PM_MODE_NO_DISPLAY)) {
253 rdev->pm.requested_clock_mode_index++;
254 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400255 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400256 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400257 if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
258 if (rdev->pm.current_clock_mode_index ==
259 (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
260 rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400261 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400262 } else
263 rdev->pm.requested_clock_mode_index =
264 rdev->pm.current_clock_mode_index + 1;
265 } else {
266 rdev->pm.requested_clock_mode_index =
267 rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400269 }
270 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400271 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400272 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
273 rdev->pm.requested_clock_mode_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400274 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400275 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400276 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400277 default:
278 DRM_ERROR("Requested mode for not defined action\n");
279 return;
280 }
281 }
282
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000283 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400284 rdev->pm.power_state[rdev->pm.requested_power_state_index].
285 clock_info[rdev->pm.requested_clock_mode_index].sclk,
286 rdev->pm.power_state[rdev->pm.requested_power_state_index].
287 clock_info[rdev->pm.requested_clock_mode_index].mclk,
288 rdev->pm.power_state[rdev->pm.requested_power_state_index].
289 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400290}
291
Alex Deucherce8f5372010-05-07 15:10:16 -0400292void rs780_pm_init_profile(struct radeon_device *rdev)
293{
294 if (rdev->pm.num_power_states == 2) {
295 /* default */
296 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
297 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
298 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
299 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
300 /* low sh */
301 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
302 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
303 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400305 /* mid sh */
306 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400310 /* high sh */
311 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
313 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
315 /* low mh */
316 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
318 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400320 /* mid mh */
321 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
323 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400325 /* high mh */
326 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
328 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
330 } else if (rdev->pm.num_power_states == 3) {
331 /* default */
332 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
334 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
335 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
336 /* low sh */
337 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
338 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
339 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
340 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400341 /* mid sh */
342 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
343 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
344 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
345 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400346 /* high sh */
347 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
348 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
349 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
350 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
351 /* low mh */
352 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
353 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
354 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
355 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400356 /* mid mh */
357 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
358 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
359 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
360 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400361 /* high mh */
362 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
363 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
364 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
365 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
366 } else {
367 /* default */
368 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
369 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
370 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
371 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
372 /* low sh */
373 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
374 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
375 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
376 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400377 /* mid sh */
378 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
379 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
380 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
381 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400382 /* high sh */
383 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
384 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
385 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
386 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
387 /* low mh */
388 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
389 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
390 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
391 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400392 /* mid mh */
393 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
394 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
395 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
396 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400397 /* high mh */
398 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
399 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
400 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
401 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
402 }
403}
404
405void r600_pm_init_profile(struct radeon_device *rdev)
406{
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400407 int idx;
408
Alex Deucherce8f5372010-05-07 15:10:16 -0400409 if (rdev->family == CHIP_R600) {
410 /* XXX */
411 /* default */
412 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
413 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
414 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400415 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400416 /* low sh */
417 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
418 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
419 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400420 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400421 /* mid sh */
422 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
423 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
424 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
425 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400426 /* high sh */
427 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
428 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
429 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400430 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400431 /* low mh */
432 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
433 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
434 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400435 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400436 /* mid mh */
437 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
438 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
439 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
440 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400441 /* high mh */
442 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
443 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
444 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucher4bff5172010-05-17 19:41:26 -0400445 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400446 } else {
447 if (rdev->pm.num_power_states < 4) {
448 /* default */
449 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
450 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
451 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
452 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
453 /* low sh */
Alex Deucherce8f5372010-05-07 15:10:16 -0400454 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
455 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
456 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400457 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
458 /* mid sh */
459 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
460 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
461 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
462 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400463 /* high sh */
464 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
465 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
466 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
467 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
468 /* low mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400469 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
470 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
Alex Deucherce8f5372010-05-07 15:10:16 -0400471 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400472 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
473 /* low mh */
474 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
475 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
476 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
477 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucherce8f5372010-05-07 15:10:16 -0400478 /* high mh */
Alex Deucher4bff5172010-05-17 19:41:26 -0400479 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
480 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
481 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
482 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
483 } else {
484 /* default */
485 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
486 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
487 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
488 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
489 /* low sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400490 if (rdev->flags & RADEON_IS_MOBILITY)
491 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
492 else
493 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
494 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
495 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
496 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
497 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400498 /* mid sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400499 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
500 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
501 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
502 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400503 /* high sh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400504 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
505 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
506 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
Alex Deucher4bff5172010-05-17 19:41:26 -0400507 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
508 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
509 /* low mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400510 if (rdev->flags & RADEON_IS_MOBILITY)
511 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
512 else
513 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
514 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
515 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
516 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
517 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400518 /* mid mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400519 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
520 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
521 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
522 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
Alex Deucher4bff5172010-05-17 19:41:26 -0400523 /* high mh */
Alex Deucherbbe26ff2011-11-04 10:09:42 -0400524 idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
525 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
526 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
Alex Deucherce8f5372010-05-07 15:10:16 -0400527 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
528 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
529 }
530 }
Alex Deucherbae6b5622010-04-22 13:38:05 -0400531}
532
Alex Deucher49e02b72010-04-23 17:57:27 -0400533void r600_pm_misc(struct radeon_device *rdev)
534{
Rafał Miłeckia081a9d2010-06-07 18:20:25 -0400535 int req_ps_idx = rdev->pm.requested_power_state_index;
536 int req_cm_idx = rdev->pm.requested_clock_mode_index;
537 struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
538 struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
Alex Deucher7ac9aa52010-05-27 19:25:54 -0400539
Alex Deucher4d601732010-06-07 18:15:18 -0400540 if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
Alex Deuchera377e182011-06-20 13:00:31 -0400541 /* 0xff01 is a flag rather then an actual voltage */
542 if (voltage->voltage == 0xff01)
543 return;
Alex Deucher4d601732010-06-07 18:15:18 -0400544 if (voltage->voltage != rdev->pm.current_vddc) {
Alex Deucher8a83ec52011-04-12 14:49:23 -0400545 radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
Alex Deucher4d601732010-06-07 18:15:18 -0400546 rdev->pm.current_vddc = voltage->voltage;
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000547 DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
Alex Deucher4d601732010-06-07 18:15:18 -0400548 }
549 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400550}
551
Alex Deucherdef9ba92010-04-22 12:39:58 -0400552bool r600_gui_idle(struct radeon_device *rdev)
553{
554 if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
555 return false;
556 else
557 return true;
558}
559
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500560/* hpd for digital panel detect/disconnect */
561bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
562{
563 bool connected = false;
564
565 if (ASIC_IS_DCE3(rdev)) {
566 switch (hpd) {
567 case RADEON_HPD_1:
568 if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
569 connected = true;
570 break;
571 case RADEON_HPD_2:
572 if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
573 connected = true;
574 break;
575 case RADEON_HPD_3:
576 if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
577 connected = true;
578 break;
579 case RADEON_HPD_4:
580 if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
581 connected = true;
582 break;
583 /* DCE 3.2 */
584 case RADEON_HPD_5:
585 if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
586 connected = true;
587 break;
588 case RADEON_HPD_6:
589 if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
590 connected = true;
591 break;
592 default:
593 break;
594 }
595 } else {
596 switch (hpd) {
597 case RADEON_HPD_1:
598 if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
599 connected = true;
600 break;
601 case RADEON_HPD_2:
602 if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
603 connected = true;
604 break;
605 case RADEON_HPD_3:
606 if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
607 connected = true;
608 break;
609 default:
610 break;
611 }
612 }
613 return connected;
614}
615
616void r600_hpd_set_polarity(struct radeon_device *rdev,
Alex Deucher429770b2009-12-04 15:26:55 -0500617 enum radeon_hpd_id hpd)
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500618{
619 u32 tmp;
620 bool connected = r600_hpd_sense(rdev, hpd);
621
622 if (ASIC_IS_DCE3(rdev)) {
623 switch (hpd) {
624 case RADEON_HPD_1:
625 tmp = RREG32(DC_HPD1_INT_CONTROL);
626 if (connected)
627 tmp &= ~DC_HPDx_INT_POLARITY;
628 else
629 tmp |= DC_HPDx_INT_POLARITY;
630 WREG32(DC_HPD1_INT_CONTROL, tmp);
631 break;
632 case RADEON_HPD_2:
633 tmp = RREG32(DC_HPD2_INT_CONTROL);
634 if (connected)
635 tmp &= ~DC_HPDx_INT_POLARITY;
636 else
637 tmp |= DC_HPDx_INT_POLARITY;
638 WREG32(DC_HPD2_INT_CONTROL, tmp);
639 break;
640 case RADEON_HPD_3:
641 tmp = RREG32(DC_HPD3_INT_CONTROL);
642 if (connected)
643 tmp &= ~DC_HPDx_INT_POLARITY;
644 else
645 tmp |= DC_HPDx_INT_POLARITY;
646 WREG32(DC_HPD3_INT_CONTROL, tmp);
647 break;
648 case RADEON_HPD_4:
649 tmp = RREG32(DC_HPD4_INT_CONTROL);
650 if (connected)
651 tmp &= ~DC_HPDx_INT_POLARITY;
652 else
653 tmp |= DC_HPDx_INT_POLARITY;
654 WREG32(DC_HPD4_INT_CONTROL, tmp);
655 break;
656 case RADEON_HPD_5:
657 tmp = RREG32(DC_HPD5_INT_CONTROL);
658 if (connected)
659 tmp &= ~DC_HPDx_INT_POLARITY;
660 else
661 tmp |= DC_HPDx_INT_POLARITY;
662 WREG32(DC_HPD5_INT_CONTROL, tmp);
663 break;
664 /* DCE 3.2 */
665 case RADEON_HPD_6:
666 tmp = RREG32(DC_HPD6_INT_CONTROL);
667 if (connected)
668 tmp &= ~DC_HPDx_INT_POLARITY;
669 else
670 tmp |= DC_HPDx_INT_POLARITY;
671 WREG32(DC_HPD6_INT_CONTROL, tmp);
672 break;
673 default:
674 break;
675 }
676 } else {
677 switch (hpd) {
678 case RADEON_HPD_1:
679 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
680 if (connected)
681 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
682 else
683 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
684 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
685 break;
686 case RADEON_HPD_2:
687 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
688 if (connected)
689 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
690 else
691 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
692 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
693 break;
694 case RADEON_HPD_3:
695 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
696 if (connected)
697 tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
698 else
699 tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
700 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
701 break;
702 default:
703 break;
704 }
705 }
706}
707
708void r600_hpd_init(struct radeon_device *rdev)
709{
710 struct drm_device *dev = rdev->ddev;
711 struct drm_connector *connector;
712
Alex Deucher64912e92011-11-03 11:21:39 -0400713 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
714 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500715
Alex Deucher64912e92011-11-03 11:21:39 -0400716 if (ASIC_IS_DCE3(rdev)) {
717 u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
718 if (ASIC_IS_DCE32(rdev))
719 tmp |= DC_HPDx_EN;
720
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500721 switch (radeon_connector->hpd.hpd) {
722 case RADEON_HPD_1:
723 WREG32(DC_HPD1_CONTROL, tmp);
724 rdev->irq.hpd[0] = true;
725 break;
726 case RADEON_HPD_2:
727 WREG32(DC_HPD2_CONTROL, tmp);
728 rdev->irq.hpd[1] = true;
729 break;
730 case RADEON_HPD_3:
731 WREG32(DC_HPD3_CONTROL, tmp);
732 rdev->irq.hpd[2] = true;
733 break;
734 case RADEON_HPD_4:
735 WREG32(DC_HPD4_CONTROL, tmp);
736 rdev->irq.hpd[3] = true;
737 break;
738 /* DCE 3.2 */
739 case RADEON_HPD_5:
740 WREG32(DC_HPD5_CONTROL, tmp);
741 rdev->irq.hpd[4] = true;
742 break;
743 case RADEON_HPD_6:
744 WREG32(DC_HPD6_CONTROL, tmp);
745 rdev->irq.hpd[5] = true;
746 break;
747 default:
748 break;
749 }
Alex Deucher64912e92011-11-03 11:21:39 -0400750 } else {
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500751 switch (radeon_connector->hpd.hpd) {
752 case RADEON_HPD_1:
753 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
754 rdev->irq.hpd[0] = true;
755 break;
756 case RADEON_HPD_2:
757 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
758 rdev->irq.hpd[1] = true;
759 break;
760 case RADEON_HPD_3:
761 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
762 rdev->irq.hpd[2] = true;
763 break;
764 default:
765 break;
766 }
767 }
Alex Deucher64912e92011-11-03 11:21:39 -0400768 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500769 }
Jerome Glisse003e69f2010-01-07 15:39:14 +0100770 if (rdev->irq.installed)
771 r600_irq_set(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -0500772}
773
774void r600_hpd_fini(struct radeon_device *rdev)
775{
776 struct drm_device *dev = rdev->ddev;
777 struct drm_connector *connector;
778
779 if (ASIC_IS_DCE3(rdev)) {
780 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
781 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
782 switch (radeon_connector->hpd.hpd) {
783 case RADEON_HPD_1:
784 WREG32(DC_HPD1_CONTROL, 0);
785 rdev->irq.hpd[0] = false;
786 break;
787 case RADEON_HPD_2:
788 WREG32(DC_HPD2_CONTROL, 0);
789 rdev->irq.hpd[1] = false;
790 break;
791 case RADEON_HPD_3:
792 WREG32(DC_HPD3_CONTROL, 0);
793 rdev->irq.hpd[2] = false;
794 break;
795 case RADEON_HPD_4:
796 WREG32(DC_HPD4_CONTROL, 0);
797 rdev->irq.hpd[3] = false;
798 break;
799 /* DCE 3.2 */
800 case RADEON_HPD_5:
801 WREG32(DC_HPD5_CONTROL, 0);
802 rdev->irq.hpd[4] = false;
803 break;
804 case RADEON_HPD_6:
805 WREG32(DC_HPD6_CONTROL, 0);
806 rdev->irq.hpd[5] = false;
807 break;
808 default:
809 break;
810 }
811 }
812 } else {
813 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
814 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
815 switch (radeon_connector->hpd.hpd) {
816 case RADEON_HPD_1:
817 WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
818 rdev->irq.hpd[0] = false;
819 break;
820 case RADEON_HPD_2:
821 WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
822 rdev->irq.hpd[1] = false;
823 break;
824 case RADEON_HPD_3:
825 WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
826 rdev->irq.hpd[2] = false;
827 break;
828 default:
829 break;
830 }
831 }
832 }
833}
834
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200835/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000836 * R600 PCIE GART
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000838void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000840 unsigned i;
841 u32 tmp;
842
Dave Airlie2e98f102010-02-15 15:54:45 +1000843 /* flush hdp cache so updates hit vram */
Alex Deucherf3886f82010-12-08 10:05:34 -0500844 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
845 !(rdev->flags & RADEON_IS_AGP)) {
Jerome Glissec9a1be92011-11-03 11:16:49 -0400846 void __iomem *ptr = (void *)rdev->gart.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -0400847 u32 tmp;
848
849 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
850 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
Alex Deucherf3886f82010-12-08 10:05:34 -0500851 * This seems to cause problems on some AGP cards. Just use the old
852 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -0400853 */
854 WREG32(HDP_DEBUG1, 0);
855 tmp = readl((void __iomem *)ptr);
856 } else
857 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Dave Airlie2e98f102010-02-15 15:54:45 +1000858
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000859 WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
860 WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
861 WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
862 for (i = 0; i < rdev->usec_timeout; i++) {
863 /* read MC_STATUS */
864 tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
865 tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
866 if (tmp == 2) {
867 printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
868 return;
869 }
870 if (tmp) {
871 return;
872 }
873 udelay(1);
874 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200875}
876
Jerome Glisse4aac0472009-09-14 18:29:49 +0200877int r600_pcie_gart_init(struct radeon_device *rdev)
878{
879 int r;
880
Jerome Glissec9a1be92011-11-03 11:16:49 -0400881 if (rdev->gart.robj) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000882 WARN(1, "R600 PCIE GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200883 return 0;
884 }
885 /* Initialize common gart structure */
886 r = radeon_gart_init(rdev);
887 if (r)
888 return r;
889 rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
890 return radeon_gart_table_vram_alloc(rdev);
891}
892
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000893int r600_pcie_gart_enable(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894{
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000895 u32 tmp;
896 int r, i;
897
Jerome Glissec9a1be92011-11-03 11:16:49 -0400898 if (rdev->gart.robj == NULL) {
Jerome Glisse4aac0472009-09-14 18:29:49 +0200899 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
900 return -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000901 }
Jerome Glisse4aac0472009-09-14 18:29:49 +0200902 r = radeon_gart_table_vram_pin(rdev);
903 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000904 return r;
Dave Airlie82568562010-02-05 16:00:07 +1000905 radeon_gart_restore(rdev);
Dave Airliebc1a6312009-09-15 11:07:52 +1000906
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000907 /* Setup L2 cache */
908 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
909 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
910 EFFECTIVE_L2_QUEUE_SIZE(7));
911 WREG32(VM_L2_CNTL2, 0);
912 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
913 /* Setup TLB control */
914 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
915 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
916 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
917 ENABLE_WAIT_L2_QUERY;
918 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
919 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
920 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
921 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
922 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
923 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
924 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
925 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
926 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
927 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
928 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
929 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
930 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
931 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
932 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +0200933 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000934 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
935 WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
936 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
937 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
938 (u32)(rdev->dummy_page.addr >> 12));
939 for (i = 1; i < 7; i++)
940 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
941
942 r600_pcie_gart_tlb_flush(rdev);
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000943 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
944 (unsigned)(rdev->mc.gtt_size >> 20),
945 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000946 rdev->gart.ready = true;
947 return 0;
948}
949
950void r600_pcie_gart_disable(struct radeon_device *rdev)
951{
952 u32 tmp;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400953 int i;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000954
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000955 /* Disable all tables */
956 for (i = 0; i < 7; i++)
957 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
958
959 /* Disable L2 cache */
960 WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
961 EFFECTIVE_L2_QUEUE_SIZE(7));
962 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
963 /* Setup L1 TLB control */
964 tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
965 ENABLE_WAIT_L2_QUERY;
966 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
967 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
968 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
969 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
970 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
971 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
972 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
973 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
974 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
975 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
976 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
977 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
978 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
979 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
Jerome Glissec9a1be92011-11-03 11:16:49 -0400980 radeon_gart_table_vram_unpin(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200981}
982
983void r600_pcie_gart_fini(struct radeon_device *rdev)
984{
Jerome Glissef9274562010-03-17 14:44:29 +0000985 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200986 r600_pcie_gart_disable(rdev);
987 radeon_gart_table_vram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200988}
989
Jerome Glisse1a029b72009-10-06 19:04:30 +0200990void r600_agp_enable(struct radeon_device *rdev)
991{
992 u32 tmp;
993 int i;
994
995 /* Setup L2 cache */
996 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
997 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
998 EFFECTIVE_L2_QUEUE_SIZE(7));
999 WREG32(VM_L2_CNTL2, 0);
1000 WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
1001 /* Setup TLB control */
1002 tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
1003 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
1004 EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
1005 ENABLE_WAIT_L2_QUERY;
1006 WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
1007 WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
1008 WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
1009 WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
1010 WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
1011 WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
1012 WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
1013 WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
1014 WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
1015 WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
1016 WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
1017 WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
1018 WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1019 WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
1020 for (i = 0; i < 7; i++)
1021 WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
1022}
1023
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001024int r600_mc_wait_for_idle(struct radeon_device *rdev)
1025{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001026 unsigned i;
1027 u32 tmp;
1028
1029 for (i = 0; i < rdev->usec_timeout; i++) {
1030 /* read MC_STATUS */
1031 tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
1032 if (!tmp)
1033 return 0;
1034 udelay(1);
1035 }
1036 return -1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037}
1038
Jerome Glissea3c19452009-10-01 18:02:13 +02001039static void r600_mc_program(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001040{
Jerome Glissea3c19452009-10-01 18:02:13 +02001041 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001042 u32 tmp;
1043 int i, j;
1044
1045 /* Initialize HDP */
1046 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1047 WREG32((0x2c14 + j), 0x00000000);
1048 WREG32((0x2c18 + j), 0x00000000);
1049 WREG32((0x2c1c + j), 0x00000000);
1050 WREG32((0x2c20 + j), 0x00000000);
1051 WREG32((0x2c24 + j), 0x00000000);
1052 }
1053 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
1054
Jerome Glissea3c19452009-10-01 18:02:13 +02001055 rv515_mc_stop(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001056 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001057 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001058 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001059 /* Lockout access through VGA aperture (doesn't exist before R600) */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001060 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001061 /* Update configuration */
Jerome Glisse1a029b72009-10-06 19:04:30 +02001062 if (rdev->flags & RADEON_IS_AGP) {
1063 if (rdev->mc.vram_start < rdev->mc.gtt_start) {
1064 /* VRAM before AGP */
1065 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1066 rdev->mc.vram_start >> 12);
1067 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1068 rdev->mc.gtt_end >> 12);
1069 } else {
1070 /* VRAM after AGP */
1071 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
1072 rdev->mc.gtt_start >> 12);
1073 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
1074 rdev->mc.vram_end >> 12);
1075 }
1076 } else {
1077 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
1078 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
1079 }
Alex Deucher16cdf042011-10-28 10:30:02 -04001080 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001081 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001082 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
1083 WREG32(MC_VM_FB_LOCATION, tmp);
1084 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
1085 WREG32(HDP_NONSURFACE_INFO, (2 << 7));
Jerome Glisse46fcd2b2010-06-03 19:34:48 +02001086 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001087 if (rdev->flags & RADEON_IS_AGP) {
Jerome Glisse1a029b72009-10-06 19:04:30 +02001088 WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
1089 WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001090 WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
1091 } else {
1092 WREG32(MC_VM_AGP_BASE, 0);
1093 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
1094 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
1095 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001096 if (r600_mc_wait_for_idle(rdev)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001097 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001098 }
Jerome Glissea3c19452009-10-01 18:02:13 +02001099 rv515_mc_resume(rdev, &save);
Dave Airlie698443d2009-09-18 14:16:38 +10001100 /* we need to own VRAM, so turn off the VGA renderer here
1101 * to stop it overwriting our objects */
Jerome Glissed39c3b82009-09-28 18:34:43 +02001102 rv515_vga_render_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001103}
1104
Jerome Glissed594e462010-02-17 21:54:29 +00001105/**
1106 * r600_vram_gtt_location - try to find VRAM & GTT location
1107 * @rdev: radeon device structure holding all necessary informations
1108 * @mc: memory controller structure holding memory informations
1109 *
1110 * Function will place try to place VRAM at same place as in CPU (PCI)
1111 * address space as some GPU seems to have issue when we reprogram at
1112 * different address space.
1113 *
1114 * If there is not enough space to fit the unvisible VRAM after the
1115 * aperture then we limit the VRAM size to the aperture.
1116 *
1117 * If we are using AGP then place VRAM adjacent to AGP aperture are we need
1118 * them to be in one from GPU point of view so that we can program GPU to
1119 * catch access outside them (weird GPU policy see ??).
1120 *
1121 * This function will never fails, worst case are limiting VRAM or GTT.
1122 *
1123 * Note: GTT start, end, size should be initialized before calling this
1124 * function on AGP platform.
1125 */
Alex Deucher0ef0c1f2010-11-22 17:56:26 -05001126static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
Jerome Glissed594e462010-02-17 21:54:29 +00001127{
1128 u64 size_bf, size_af;
1129
1130 if (mc->mc_vram_size > 0xE0000000) {
1131 /* leave room for at least 512M GTT */
1132 dev_warn(rdev->dev, "limiting VRAM\n");
1133 mc->real_vram_size = 0xE0000000;
1134 mc->mc_vram_size = 0xE0000000;
1135 }
1136 if (rdev->flags & RADEON_IS_AGP) {
1137 size_bf = mc->gtt_start;
1138 size_af = 0xFFFFFFFF - mc->gtt_end + 1;
1139 if (size_bf > size_af) {
1140 if (mc->mc_vram_size > size_bf) {
1141 dev_warn(rdev->dev, "limiting VRAM\n");
1142 mc->real_vram_size = size_bf;
1143 mc->mc_vram_size = size_bf;
1144 }
1145 mc->vram_start = mc->gtt_start - mc->mc_vram_size;
1146 } else {
1147 if (mc->mc_vram_size > size_af) {
1148 dev_warn(rdev->dev, "limiting VRAM\n");
1149 mc->real_vram_size = size_af;
1150 mc->mc_vram_size = size_af;
1151 }
1152 mc->vram_start = mc->gtt_end;
1153 }
1154 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
1155 dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
1156 mc->mc_vram_size >> 20, mc->vram_start,
1157 mc->vram_end, mc->real_vram_size >> 20);
1158 } else {
1159 u64 base = 0;
Alex Deucher8961d522010-12-03 14:37:22 -05001160 if (rdev->flags & RADEON_IS_IGP) {
1161 base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
1162 base <<= 24;
1163 }
Jerome Glissed594e462010-02-17 21:54:29 +00001164 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04001165 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00001166 radeon_gtt_location(rdev, mc);
1167 }
1168}
1169
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001170int r600_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001172 u32 tmp;
Alex Deucher5885b7a2009-10-19 17:23:33 -04001173 int chansize, numchan;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001174
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001175 /* Get VRAM informations */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001176 rdev->mc.vram_is_ddr = true;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001177 tmp = RREG32(RAMCFG);
1178 if (tmp & CHANSIZE_OVERRIDE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001179 chansize = 16;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001180 } else if (tmp & CHANSIZE_MASK) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001181 chansize = 64;
1182 } else {
1183 chansize = 32;
1184 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001185 tmp = RREG32(CHMAP);
1186 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
1187 case 0:
1188 default:
1189 numchan = 1;
1190 break;
1191 case 1:
1192 numchan = 2;
1193 break;
1194 case 2:
1195 numchan = 4;
1196 break;
1197 case 3:
1198 numchan = 8;
1199 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001200 }
Alex Deucher5885b7a2009-10-19 17:23:33 -04001201 rdev->mc.vram_width = numchan * chansize;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202 /* Could aper size report 0 ? */
Jordan Crouse01d73a62010-05-27 13:40:24 -06001203 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
1204 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001205 /* Setup GPU memory space */
1206 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
1207 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00001208 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +00001209 r600_vram_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04001210
Alex Deucherf8920342010-06-30 12:02:03 -04001211 if (rdev->flags & RADEON_IS_IGP) {
1212 rs690_pm_info(rdev);
Alex Deucher06b64762010-01-05 11:27:29 -05001213 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucherf8920342010-06-30 12:02:03 -04001214 }
Alex Deucherf47299c2010-03-16 20:54:38 -04001215 radeon_update_bandwidth_info(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001216 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217}
1218
Alex Deucher16cdf042011-10-28 10:30:02 -04001219int r600_vram_scratch_init(struct radeon_device *rdev)
1220{
1221 int r;
1222
1223 if (rdev->vram_scratch.robj == NULL) {
1224 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
1225 PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
1226 &rdev->vram_scratch.robj);
1227 if (r) {
1228 return r;
1229 }
1230 }
1231
1232 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1233 if (unlikely(r != 0))
1234 return r;
1235 r = radeon_bo_pin(rdev->vram_scratch.robj,
1236 RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
1237 if (r) {
1238 radeon_bo_unreserve(rdev->vram_scratch.robj);
1239 return r;
1240 }
1241 r = radeon_bo_kmap(rdev->vram_scratch.robj,
1242 (void **)&rdev->vram_scratch.ptr);
1243 if (r)
1244 radeon_bo_unpin(rdev->vram_scratch.robj);
1245 radeon_bo_unreserve(rdev->vram_scratch.robj);
1246
1247 return r;
1248}
1249
1250void r600_vram_scratch_fini(struct radeon_device *rdev)
1251{
1252 int r;
1253
1254 if (rdev->vram_scratch.robj == NULL) {
1255 return;
1256 }
1257 r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
1258 if (likely(r == 0)) {
1259 radeon_bo_kunmap(rdev->vram_scratch.robj);
1260 radeon_bo_unpin(rdev->vram_scratch.robj);
1261 radeon_bo_unreserve(rdev->vram_scratch.robj);
1262 }
1263 radeon_bo_unref(&rdev->vram_scratch.robj);
1264}
1265
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001266/* We doesn't check that the GPU really needs a reset we simply do the
1267 * reset, it's up to the caller to determine if the GPU needs one. We
1268 * might add an helper function to check that.
1269 */
1270int r600_gpu_soft_reset(struct radeon_device *rdev)
1271{
Jerome Glissea3c19452009-10-01 18:02:13 +02001272 struct rv515_mc_save save;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001273 u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
1274 S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
1275 S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
1276 S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
1277 S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
1278 S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
1279 S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
1280 S_008010_GUI_ACTIVE(1);
1281 u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
1282 S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
1283 S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
1284 S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
1285 S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
1286 S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
1287 S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
1288 S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
Jerome Glissea3c19452009-10-01 18:02:13 +02001289 u32 tmp;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001290
Alex Deucher8d96fe92011-01-21 15:38:22 +00001291 if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
1292 return 0;
1293
Jerome Glisse1a029b72009-10-06 19:04:30 +02001294 dev_info(rdev->dev, "GPU softreset \n");
1295 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1296 RREG32(R_008010_GRBM_STATUS));
1297 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
Jerome Glissea3c19452009-10-01 18:02:13 +02001298 RREG32(R_008014_GRBM_STATUS2));
Jerome Glisse1a029b72009-10-06 19:04:30 +02001299 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1300 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001301 rv515_mc_stop(rdev, &save);
1302 if (r600_mc_wait_for_idle(rdev)) {
1303 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
1304 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001305 /* Disable CP parsing/prefetching */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001306 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001307 /* Check if any of the rendering block is busy and reset it */
1308 if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
1309 (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
Jerome Glissea3c19452009-10-01 18:02:13 +02001310 tmp = S_008020_SOFT_RESET_CR(1) |
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001311 S_008020_SOFT_RESET_DB(1) |
1312 S_008020_SOFT_RESET_CB(1) |
1313 S_008020_SOFT_RESET_PA(1) |
1314 S_008020_SOFT_RESET_SC(1) |
1315 S_008020_SOFT_RESET_SMX(1) |
1316 S_008020_SOFT_RESET_SPI(1) |
1317 S_008020_SOFT_RESET_SX(1) |
1318 S_008020_SOFT_RESET_SH(1) |
1319 S_008020_SOFT_RESET_TC(1) |
1320 S_008020_SOFT_RESET_TA(1) |
1321 S_008020_SOFT_RESET_VC(1) |
Jerome Glissea3c19452009-10-01 18:02:13 +02001322 S_008020_SOFT_RESET_VGT(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001323 dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
Jerome Glissea3c19452009-10-01 18:02:13 +02001324 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001325 RREG32(R_008020_GRBM_SOFT_RESET);
1326 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001327 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001328 }
1329 /* Reset CP (we always reset CP) */
Jerome Glissea3c19452009-10-01 18:02:13 +02001330 tmp = S_008020_SOFT_RESET_CP(1);
1331 dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
1332 WREG32(R_008020_GRBM_SOFT_RESET, tmp);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001333 RREG32(R_008020_GRBM_SOFT_RESET);
1334 mdelay(15);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001335 WREG32(R_008020_GRBM_SOFT_RESET, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001336 /* Wait a little for things to settle down */
Jerome Glisse225758d2010-03-09 14:45:10 +00001337 mdelay(1);
Jerome Glisse1a029b72009-10-06 19:04:30 +02001338 dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
1339 RREG32(R_008010_GRBM_STATUS));
1340 dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
1341 RREG32(R_008014_GRBM_STATUS2));
1342 dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
1343 RREG32(R_000E50_SRBM_STATUS));
Jerome Glissea3c19452009-10-01 18:02:13 +02001344 rv515_mc_resume(rdev, &save);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001345 return 0;
1346}
1347
Christian Könige32eb502011-10-23 12:56:27 +02001348bool r600_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse225758d2010-03-09 14:45:10 +00001349{
1350 u32 srbm_status;
1351 u32 grbm_status;
1352 u32 grbm_status2;
Alex Deuchere29ff722010-12-21 16:05:38 -05001353 struct r100_gpu_lockup *lockup;
Jerome Glisse225758d2010-03-09 14:45:10 +00001354 int r;
1355
Alex Deuchere29ff722010-12-21 16:05:38 -05001356 if (rdev->family >= CHIP_RV770)
1357 lockup = &rdev->config.rv770.lockup;
1358 else
1359 lockup = &rdev->config.r600.lockup;
1360
Jerome Glisse225758d2010-03-09 14:45:10 +00001361 srbm_status = RREG32(R_000E50_SRBM_STATUS);
1362 grbm_status = RREG32(R_008010_GRBM_STATUS);
1363 grbm_status2 = RREG32(R_008014_GRBM_STATUS2);
1364 if (!G_008010_GUI_ACTIVE(grbm_status)) {
Christian Könige32eb502011-10-23 12:56:27 +02001365 r100_gpu_lockup_update(lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001366 return false;
1367 }
1368 /* force CP activities */
Christian Könige32eb502011-10-23 12:56:27 +02001369 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse225758d2010-03-09 14:45:10 +00001370 if (!r) {
1371 /* PACKET2 NOP */
Christian Könige32eb502011-10-23 12:56:27 +02001372 radeon_ring_write(ring, 0x80000000);
1373 radeon_ring_write(ring, 0x80000000);
1374 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001375 }
Christian Könige32eb502011-10-23 12:56:27 +02001376 ring->rptr = RREG32(ring->rptr_reg);
1377 return r100_gpu_cp_is_lockup(rdev, lockup, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00001378}
1379
Jerome Glissea2d07b72010-03-09 14:45:11 +00001380int r600_asic_reset(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001381{
1382 return r600_gpu_soft_reset(rdev);
1383}
1384
1385static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1386 u32 num_backends,
1387 u32 backend_disable_mask)
1388{
1389 u32 backend_map = 0;
1390 u32 enabled_backends_mask;
1391 u32 enabled_backends_count;
1392 u32 cur_pipe;
1393 u32 swizzle_pipe[R6XX_MAX_PIPES];
1394 u32 cur_backend;
1395 u32 i;
1396
1397 if (num_tile_pipes > R6XX_MAX_PIPES)
1398 num_tile_pipes = R6XX_MAX_PIPES;
1399 if (num_tile_pipes < 1)
1400 num_tile_pipes = 1;
1401 if (num_backends > R6XX_MAX_BACKENDS)
1402 num_backends = R6XX_MAX_BACKENDS;
1403 if (num_backends < 1)
1404 num_backends = 1;
1405
1406 enabled_backends_mask = 0;
1407 enabled_backends_count = 0;
1408 for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
1409 if (((backend_disable_mask >> i) & 1) == 0) {
1410 enabled_backends_mask |= (1 << i);
1411 ++enabled_backends_count;
1412 }
1413 if (enabled_backends_count == num_backends)
1414 break;
1415 }
1416
1417 if (enabled_backends_count == 0) {
1418 enabled_backends_mask = 1;
1419 enabled_backends_count = 1;
1420 }
1421
1422 if (enabled_backends_count != num_backends)
1423 num_backends = enabled_backends_count;
1424
1425 memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
1426 switch (num_tile_pipes) {
1427 case 1:
1428 swizzle_pipe[0] = 0;
1429 break;
1430 case 2:
1431 swizzle_pipe[0] = 0;
1432 swizzle_pipe[1] = 1;
1433 break;
1434 case 3:
1435 swizzle_pipe[0] = 0;
1436 swizzle_pipe[1] = 1;
1437 swizzle_pipe[2] = 2;
1438 break;
1439 case 4:
1440 swizzle_pipe[0] = 0;
1441 swizzle_pipe[1] = 1;
1442 swizzle_pipe[2] = 2;
1443 swizzle_pipe[3] = 3;
1444 break;
1445 case 5:
1446 swizzle_pipe[0] = 0;
1447 swizzle_pipe[1] = 1;
1448 swizzle_pipe[2] = 2;
1449 swizzle_pipe[3] = 3;
1450 swizzle_pipe[4] = 4;
1451 break;
1452 case 6:
1453 swizzle_pipe[0] = 0;
1454 swizzle_pipe[1] = 2;
1455 swizzle_pipe[2] = 4;
1456 swizzle_pipe[3] = 5;
1457 swizzle_pipe[4] = 1;
1458 swizzle_pipe[5] = 3;
1459 break;
1460 case 7:
1461 swizzle_pipe[0] = 0;
1462 swizzle_pipe[1] = 2;
1463 swizzle_pipe[2] = 4;
1464 swizzle_pipe[3] = 6;
1465 swizzle_pipe[4] = 1;
1466 swizzle_pipe[5] = 3;
1467 swizzle_pipe[6] = 5;
1468 break;
1469 case 8:
1470 swizzle_pipe[0] = 0;
1471 swizzle_pipe[1] = 2;
1472 swizzle_pipe[2] = 4;
1473 swizzle_pipe[3] = 6;
1474 swizzle_pipe[4] = 1;
1475 swizzle_pipe[5] = 3;
1476 swizzle_pipe[6] = 5;
1477 swizzle_pipe[7] = 7;
1478 break;
1479 }
1480
1481 cur_backend = 0;
1482 for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1483 while (((1 << cur_backend) & enabled_backends_mask) == 0)
1484 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1485
1486 backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1487
1488 cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
1489 }
1490
1491 return backend_map;
1492}
1493
1494int r600_count_pipe_bits(uint32_t val)
1495{
1496 int i, ret = 0;
1497
1498 for (i = 0; i < 32; i++) {
1499 ret += val & 1;
1500 val >>= 1;
1501 }
1502 return ret;
1503}
1504
1505void r600_gpu_init(struct radeon_device *rdev)
1506{
1507 u32 tiling_config;
1508 u32 ramcfg;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001509 u32 backend_map;
1510 u32 cc_rb_backend_disable;
1511 u32 cc_gc_shader_pipe_config;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001512 u32 tmp;
1513 int i, j;
1514 u32 sq_config;
1515 u32 sq_gpr_resource_mgmt_1 = 0;
1516 u32 sq_gpr_resource_mgmt_2 = 0;
1517 u32 sq_thread_resource_mgmt = 0;
1518 u32 sq_stack_resource_mgmt_1 = 0;
1519 u32 sq_stack_resource_mgmt_2 = 0;
1520
1521 /* FIXME: implement */
1522 switch (rdev->family) {
1523 case CHIP_R600:
1524 rdev->config.r600.max_pipes = 4;
1525 rdev->config.r600.max_tile_pipes = 8;
1526 rdev->config.r600.max_simds = 4;
1527 rdev->config.r600.max_backends = 4;
1528 rdev->config.r600.max_gprs = 256;
1529 rdev->config.r600.max_threads = 192;
1530 rdev->config.r600.max_stack_entries = 256;
1531 rdev->config.r600.max_hw_contexts = 8;
1532 rdev->config.r600.max_gs_threads = 16;
1533 rdev->config.r600.sx_max_export_size = 128;
1534 rdev->config.r600.sx_max_export_pos_size = 16;
1535 rdev->config.r600.sx_max_export_smx_size = 128;
1536 rdev->config.r600.sq_num_cf_insts = 2;
1537 break;
1538 case CHIP_RV630:
1539 case CHIP_RV635:
1540 rdev->config.r600.max_pipes = 2;
1541 rdev->config.r600.max_tile_pipes = 2;
1542 rdev->config.r600.max_simds = 3;
1543 rdev->config.r600.max_backends = 1;
1544 rdev->config.r600.max_gprs = 128;
1545 rdev->config.r600.max_threads = 192;
1546 rdev->config.r600.max_stack_entries = 128;
1547 rdev->config.r600.max_hw_contexts = 8;
1548 rdev->config.r600.max_gs_threads = 4;
1549 rdev->config.r600.sx_max_export_size = 128;
1550 rdev->config.r600.sx_max_export_pos_size = 16;
1551 rdev->config.r600.sx_max_export_smx_size = 128;
1552 rdev->config.r600.sq_num_cf_insts = 2;
1553 break;
1554 case CHIP_RV610:
1555 case CHIP_RV620:
1556 case CHIP_RS780:
1557 case CHIP_RS880:
1558 rdev->config.r600.max_pipes = 1;
1559 rdev->config.r600.max_tile_pipes = 1;
1560 rdev->config.r600.max_simds = 2;
1561 rdev->config.r600.max_backends = 1;
1562 rdev->config.r600.max_gprs = 128;
1563 rdev->config.r600.max_threads = 192;
1564 rdev->config.r600.max_stack_entries = 128;
1565 rdev->config.r600.max_hw_contexts = 4;
1566 rdev->config.r600.max_gs_threads = 4;
1567 rdev->config.r600.sx_max_export_size = 128;
1568 rdev->config.r600.sx_max_export_pos_size = 16;
1569 rdev->config.r600.sx_max_export_smx_size = 128;
1570 rdev->config.r600.sq_num_cf_insts = 1;
1571 break;
1572 case CHIP_RV670:
1573 rdev->config.r600.max_pipes = 4;
1574 rdev->config.r600.max_tile_pipes = 4;
1575 rdev->config.r600.max_simds = 4;
1576 rdev->config.r600.max_backends = 4;
1577 rdev->config.r600.max_gprs = 192;
1578 rdev->config.r600.max_threads = 192;
1579 rdev->config.r600.max_stack_entries = 256;
1580 rdev->config.r600.max_hw_contexts = 8;
1581 rdev->config.r600.max_gs_threads = 16;
1582 rdev->config.r600.sx_max_export_size = 128;
1583 rdev->config.r600.sx_max_export_pos_size = 16;
1584 rdev->config.r600.sx_max_export_smx_size = 128;
1585 rdev->config.r600.sq_num_cf_insts = 2;
1586 break;
1587 default:
1588 break;
1589 }
1590
1591 /* Initialize HDP */
1592 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1593 WREG32((0x2c14 + j), 0x00000000);
1594 WREG32((0x2c18 + j), 0x00000000);
1595 WREG32((0x2c1c + j), 0x00000000);
1596 WREG32((0x2c20 + j), 0x00000000);
1597 WREG32((0x2c24 + j), 0x00000000);
1598 }
1599
1600 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1601
1602 /* Setup tiling */
1603 tiling_config = 0;
1604 ramcfg = RREG32(RAMCFG);
1605 switch (rdev->config.r600.max_tile_pipes) {
1606 case 1:
1607 tiling_config |= PIPE_TILING(0);
1608 break;
1609 case 2:
1610 tiling_config |= PIPE_TILING(1);
1611 break;
1612 case 4:
1613 tiling_config |= PIPE_TILING(2);
1614 break;
1615 case 8:
1616 tiling_config |= PIPE_TILING(3);
1617 break;
1618 default:
1619 break;
1620 }
Alex Deucherd03f5d52010-02-19 16:22:31 -05001621 rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
Jerome Glisse961fb592010-02-10 22:30:05 +00001622 rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001623 tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
Alex Deucher881fe6c2010-10-18 23:54:56 -04001624 tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
1625 if ((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
1626 rdev->config.r600.tiling_group_size = 512;
1627 else
1628 rdev->config.r600.tiling_group_size = 256;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001629 tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
1630 if (tmp > 3) {
1631 tiling_config |= ROW_TILING(3);
1632 tiling_config |= SAMPLE_SPLIT(3);
1633 } else {
1634 tiling_config |= ROW_TILING(tmp);
1635 tiling_config |= SAMPLE_SPLIT(tmp);
1636 }
1637 tiling_config |= BANK_SWAPS(1);
Alex Deucherd03f5d52010-02-19 16:22:31 -05001638
1639 cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
1640 cc_rb_backend_disable |=
1641 BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
1642
1643 cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
1644 cc_gc_shader_pipe_config |=
1645 INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
1646 cc_gc_shader_pipe_config |=
1647 INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
1648
1649 backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
1650 (R6XX_MAX_BACKENDS -
1651 r600_count_pipe_bits((cc_rb_backend_disable &
1652 R6XX_MAX_BACKENDS_MASK) >> 16)),
1653 (cc_rb_backend_disable >> 16));
Alex Deuchere7aeeba2010-06-04 13:10:12 -04001654 rdev->config.r600.tile_config = tiling_config;
Alex Deuchere55b9422011-07-15 19:53:52 +00001655 rdev->config.r600.backend_map = backend_map;
Alex Deucherd03f5d52010-02-19 16:22:31 -05001656 tiling_config |= BACKEND_MAP(backend_map);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001657 WREG32(GB_TILING_CONFIG, tiling_config);
1658 WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
1659 WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
1660
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001661 /* Setup pipes */
Alex Deucherd03f5d52010-02-19 16:22:31 -05001662 WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1663 WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Alex Deucherf867c60d2010-03-05 14:50:37 -05001664 WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001665
Alex Deucherd03f5d52010-02-19 16:22:31 -05001666 tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001667 WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
1668 WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
1669
1670 /* Setup some CP states */
1671 WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
1672 WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
1673
1674 WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
1675 SYNC_WALKER | SYNC_ALIGNER));
1676 /* Setup various GPU states */
1677 if (rdev->family == CHIP_RV670)
1678 WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
1679
1680 tmp = RREG32(SX_DEBUG_1);
1681 tmp |= SMX_EVENT_RELEASE;
1682 if ((rdev->family > CHIP_R600))
1683 tmp |= ENABLE_NEW_SMX_ADDRESS;
1684 WREG32(SX_DEBUG_1, tmp);
1685
1686 if (((rdev->family) == CHIP_R600) ||
1687 ((rdev->family) == CHIP_RV630) ||
1688 ((rdev->family) == CHIP_RV610) ||
1689 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001690 ((rdev->family) == CHIP_RS780) ||
1691 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001692 WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
1693 } else {
1694 WREG32(DB_DEBUG, 0);
1695 }
1696 WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
1697 DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
1698
1699 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1700 WREG32(VGT_NUM_INSTANCES, 0);
1701
1702 WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
1703 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
1704
1705 tmp = RREG32(SQ_MS_FIFO_SIZES);
1706 if (((rdev->family) == CHIP_RV610) ||
1707 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001708 ((rdev->family) == CHIP_RS780) ||
1709 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001710 tmp = (CACHE_FIFO_SIZE(0xa) |
1711 FETCH_FIFO_HIWATER(0xa) |
1712 DONE_FIFO_HIWATER(0xe0) |
1713 ALU_UPDATE_FIFO_HIWATER(0x8));
1714 } else if (((rdev->family) == CHIP_R600) ||
1715 ((rdev->family) == CHIP_RV630)) {
1716 tmp &= ~DONE_FIFO_HIWATER(0xff);
1717 tmp |= DONE_FIFO_HIWATER(0x4);
1718 }
1719 WREG32(SQ_MS_FIFO_SIZES, tmp);
1720
1721 /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1722 * should be adjusted as needed by the 2D/3D drivers. This just sets default values
1723 */
1724 sq_config = RREG32(SQ_CONFIG);
1725 sq_config &= ~(PS_PRIO(3) |
1726 VS_PRIO(3) |
1727 GS_PRIO(3) |
1728 ES_PRIO(3));
1729 sq_config |= (DX9_CONSTS |
1730 VC_ENABLE |
1731 PS_PRIO(0) |
1732 VS_PRIO(1) |
1733 GS_PRIO(2) |
1734 ES_PRIO(3));
1735
1736 if ((rdev->family) == CHIP_R600) {
1737 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
1738 NUM_VS_GPRS(124) |
1739 NUM_CLAUSE_TEMP_GPRS(4));
1740 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
1741 NUM_ES_GPRS(0));
1742 sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
1743 NUM_VS_THREADS(48) |
1744 NUM_GS_THREADS(4) |
1745 NUM_ES_THREADS(4));
1746 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
1747 NUM_VS_STACK_ENTRIES(128));
1748 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
1749 NUM_ES_STACK_ENTRIES(0));
1750 } else if (((rdev->family) == CHIP_RV610) ||
1751 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001752 ((rdev->family) == CHIP_RS780) ||
1753 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001754 /* no vertex cache */
1755 sq_config &= ~VC_ENABLE;
1756
1757 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1758 NUM_VS_GPRS(44) |
1759 NUM_CLAUSE_TEMP_GPRS(2));
1760 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1761 NUM_ES_GPRS(17));
1762 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1763 NUM_VS_THREADS(78) |
1764 NUM_GS_THREADS(4) |
1765 NUM_ES_THREADS(31));
1766 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1767 NUM_VS_STACK_ENTRIES(40));
1768 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1769 NUM_ES_STACK_ENTRIES(16));
1770 } else if (((rdev->family) == CHIP_RV630) ||
1771 ((rdev->family) == CHIP_RV635)) {
1772 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1773 NUM_VS_GPRS(44) |
1774 NUM_CLAUSE_TEMP_GPRS(2));
1775 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
1776 NUM_ES_GPRS(18));
1777 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1778 NUM_VS_THREADS(78) |
1779 NUM_GS_THREADS(4) |
1780 NUM_ES_THREADS(31));
1781 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
1782 NUM_VS_STACK_ENTRIES(40));
1783 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
1784 NUM_ES_STACK_ENTRIES(16));
1785 } else if ((rdev->family) == CHIP_RV670) {
1786 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
1787 NUM_VS_GPRS(44) |
1788 NUM_CLAUSE_TEMP_GPRS(2));
1789 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
1790 NUM_ES_GPRS(17));
1791 sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
1792 NUM_VS_THREADS(78) |
1793 NUM_GS_THREADS(4) |
1794 NUM_ES_THREADS(31));
1795 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
1796 NUM_VS_STACK_ENTRIES(64));
1797 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
1798 NUM_ES_STACK_ENTRIES(64));
1799 }
1800
1801 WREG32(SQ_CONFIG, sq_config);
1802 WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
1803 WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
1804 WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1805 WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
1806 WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
1807
1808 if (((rdev->family) == CHIP_RV610) ||
1809 ((rdev->family) == CHIP_RV620) ||
Alex Deucheree59f2b2009-11-05 13:11:46 -05001810 ((rdev->family) == CHIP_RS780) ||
1811 ((rdev->family) == CHIP_RS880)) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001812 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
1813 } else {
1814 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
1815 }
1816
1817 /* More default values. 2D/3D driver should adjust as needed */
1818 WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
1819 S1_X(0x4) | S1_Y(0xc)));
1820 WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
1821 S1_X(0x2) | S1_Y(0x2) |
1822 S2_X(0xa) | S2_Y(0x6) |
1823 S3_X(0x6) | S3_Y(0xa)));
1824 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
1825 S1_X(0x4) | S1_Y(0xc) |
1826 S2_X(0x1) | S2_Y(0x6) |
1827 S3_X(0xa) | S3_Y(0xe)));
1828 WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
1829 S5_X(0x0) | S5_Y(0x0) |
1830 S6_X(0xb) | S6_Y(0x4) |
1831 S7_X(0x7) | S7_Y(0x8)));
1832
1833 WREG32(VGT_STRMOUT_EN, 0);
1834 tmp = rdev->config.r600.max_pipes * 16;
1835 switch (rdev->family) {
1836 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001837 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001838 case CHIP_RS780:
1839 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001840 tmp += 32;
1841 break;
1842 case CHIP_RV670:
1843 tmp += 128;
1844 break;
1845 default:
1846 break;
1847 }
1848 if (tmp > 256) {
1849 tmp = 256;
1850 }
1851 WREG32(VGT_ES_PER_GS, 128);
1852 WREG32(VGT_GS_PER_ES, tmp);
1853 WREG32(VGT_GS_PER_VS, 2);
1854 WREG32(VGT_GS_VERTEX_REUSE, 16);
1855
1856 /* more default values. 2D/3D driver should adjust as needed */
1857 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1858 WREG32(VGT_STRMOUT_EN, 0);
1859 WREG32(SX_MISC, 0);
1860 WREG32(PA_SC_MODE_CNTL, 0);
1861 WREG32(PA_SC_AA_CONFIG, 0);
1862 WREG32(PA_SC_LINE_STIPPLE, 0);
1863 WREG32(SPI_INPUT_Z, 0);
1864 WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
1865 WREG32(CB_COLOR7_FRAG, 0);
1866
1867 /* Clear render buffer base addresses */
1868 WREG32(CB_COLOR0_BASE, 0);
1869 WREG32(CB_COLOR1_BASE, 0);
1870 WREG32(CB_COLOR2_BASE, 0);
1871 WREG32(CB_COLOR3_BASE, 0);
1872 WREG32(CB_COLOR4_BASE, 0);
1873 WREG32(CB_COLOR5_BASE, 0);
1874 WREG32(CB_COLOR6_BASE, 0);
1875 WREG32(CB_COLOR7_BASE, 0);
1876 WREG32(CB_COLOR7_FRAG, 0);
1877
1878 switch (rdev->family) {
1879 case CHIP_RV610:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001880 case CHIP_RV620:
Alex Deucheree59f2b2009-11-05 13:11:46 -05001881 case CHIP_RS780:
1882 case CHIP_RS880:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001883 tmp = TC_L2_SIZE(8);
1884 break;
1885 case CHIP_RV630:
1886 case CHIP_RV635:
1887 tmp = TC_L2_SIZE(4);
1888 break;
1889 case CHIP_R600:
1890 tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
1891 break;
1892 default:
1893 tmp = TC_L2_SIZE(0);
1894 break;
1895 }
1896 WREG32(TC_CNTL, tmp);
1897
1898 tmp = RREG32(HDP_HOST_PATH_CNTL);
1899 WREG32(HDP_HOST_PATH_CNTL, tmp);
1900
1901 tmp = RREG32(ARB_POP);
1902 tmp |= ENABLE_TC128;
1903 WREG32(ARB_POP, tmp);
1904
1905 WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
1906 WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
1907 NUM_CLIP_SEQ(3)));
1908 WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
1909}
1910
1911
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001912/*
1913 * Indirect registers accessor
1914 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001915u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001916{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001917 u32 r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001918
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001919 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1920 (void)RREG32(PCIE_PORT_INDEX);
1921 r = RREG32(PCIE_PORT_DATA);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001922 return r;
1923}
1924
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001925void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001926{
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001927 WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
1928 (void)RREG32(PCIE_PORT_INDEX);
1929 WREG32(PCIE_PORT_DATA, (v));
1930 (void)RREG32(PCIE_PORT_DATA);
1931}
1932
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001933/*
1934 * CP & Ring
1935 */
1936void r600_cp_stop(struct radeon_device *rdev)
1937{
Dave Airlie53595332011-03-14 09:47:24 +10001938 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001939 WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
Alex Deucher724c80e2010-08-27 18:25:25 -04001940 WREG32(SCRATCH_UMSK, 0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001941}
1942
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001943int r600_init_microcode(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001944{
1945 struct platform_device *pdev;
1946 const char *chip_name;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001947 const char *rlc_chip_name;
1948 size_t pfp_req_size, me_req_size, rlc_req_size;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001949 char fw_name[30];
1950 int err;
1951
1952 DRM_DEBUG("\n");
1953
1954 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
1955 err = IS_ERR(pdev);
1956 if (err) {
1957 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
1958 return -EINVAL;
1959 }
1960
1961 switch (rdev->family) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001962 case CHIP_R600:
1963 chip_name = "R600";
1964 rlc_chip_name = "R600";
1965 break;
1966 case CHIP_RV610:
1967 chip_name = "RV610";
1968 rlc_chip_name = "R600";
1969 break;
1970 case CHIP_RV630:
1971 chip_name = "RV630";
1972 rlc_chip_name = "R600";
1973 break;
1974 case CHIP_RV620:
1975 chip_name = "RV620";
1976 rlc_chip_name = "R600";
1977 break;
1978 case CHIP_RV635:
1979 chip_name = "RV635";
1980 rlc_chip_name = "R600";
1981 break;
1982 case CHIP_RV670:
1983 chip_name = "RV670";
1984 rlc_chip_name = "R600";
1985 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001986 case CHIP_RS780:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001987 case CHIP_RS880:
1988 chip_name = "RS780";
1989 rlc_chip_name = "R600";
1990 break;
1991 case CHIP_RV770:
1992 chip_name = "RV770";
1993 rlc_chip_name = "R700";
1994 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001995 case CHIP_RV730:
Alex Deucherd8f60cf2009-12-01 13:43:46 -05001996 case CHIP_RV740:
1997 chip_name = "RV730";
1998 rlc_chip_name = "R700";
1999 break;
2000 case CHIP_RV710:
2001 chip_name = "RV710";
2002 rlc_chip_name = "R700";
2003 break;
Alex Deucherfe251e22010-03-24 13:36:43 -04002004 case CHIP_CEDAR:
2005 chip_name = "CEDAR";
Alex Deucher45f9a392010-03-24 13:55:51 -04002006 rlc_chip_name = "CEDAR";
Alex Deucherfe251e22010-03-24 13:36:43 -04002007 break;
2008 case CHIP_REDWOOD:
2009 chip_name = "REDWOOD";
Alex Deucher45f9a392010-03-24 13:55:51 -04002010 rlc_chip_name = "REDWOOD";
Alex Deucherfe251e22010-03-24 13:36:43 -04002011 break;
2012 case CHIP_JUNIPER:
2013 chip_name = "JUNIPER";
Alex Deucher45f9a392010-03-24 13:55:51 -04002014 rlc_chip_name = "JUNIPER";
Alex Deucherfe251e22010-03-24 13:36:43 -04002015 break;
2016 case CHIP_CYPRESS:
2017 case CHIP_HEMLOCK:
2018 chip_name = "CYPRESS";
Alex Deucher45f9a392010-03-24 13:55:51 -04002019 rlc_chip_name = "CYPRESS";
Alex Deucherfe251e22010-03-24 13:36:43 -04002020 break;
Alex Deucher439bd6c2010-11-22 17:56:31 -05002021 case CHIP_PALM:
2022 chip_name = "PALM";
2023 rlc_chip_name = "SUMO";
2024 break;
Alex Deucherd5c5a722011-05-31 15:42:48 -04002025 case CHIP_SUMO:
2026 chip_name = "SUMO";
2027 rlc_chip_name = "SUMO";
2028 break;
2029 case CHIP_SUMO2:
2030 chip_name = "SUMO2";
2031 rlc_chip_name = "SUMO";
2032 break;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002033 default: BUG();
2034 }
2035
Alex Deucherfe251e22010-03-24 13:36:43 -04002036 if (rdev->family >= CHIP_CEDAR) {
2037 pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
2038 me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
Alex Deucher45f9a392010-03-24 13:55:51 -04002039 rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
Alex Deucherfe251e22010-03-24 13:36:43 -04002040 } else if (rdev->family >= CHIP_RV770) {
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002041 pfp_req_size = R700_PFP_UCODE_SIZE * 4;
2042 me_req_size = R700_PM4_UCODE_SIZE * 4;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002043 rlc_req_size = R700_RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002044 } else {
2045 pfp_req_size = PFP_UCODE_SIZE * 4;
2046 me_req_size = PM4_UCODE_SIZE * 12;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002047 rlc_req_size = RLC_UCODE_SIZE * 4;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002048 }
2049
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002050 DRM_INFO("Loading %s Microcode\n", chip_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002051
2052 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
2053 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
2054 if (err)
2055 goto out;
2056 if (rdev->pfp_fw->size != pfp_req_size) {
2057 printk(KERN_ERR
2058 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2059 rdev->pfp_fw->size, fw_name);
2060 err = -EINVAL;
2061 goto out;
2062 }
2063
2064 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
2065 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
2066 if (err)
2067 goto out;
2068 if (rdev->me_fw->size != me_req_size) {
2069 printk(KERN_ERR
2070 "r600_cp: Bogus length %zu in firmware \"%s\"\n",
2071 rdev->me_fw->size, fw_name);
2072 err = -EINVAL;
2073 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002074
2075 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
2076 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
2077 if (err)
2078 goto out;
2079 if (rdev->rlc_fw->size != rlc_req_size) {
2080 printk(KERN_ERR
2081 "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
2082 rdev->rlc_fw->size, fw_name);
2083 err = -EINVAL;
2084 }
2085
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002086out:
2087 platform_device_unregister(pdev);
2088
2089 if (err) {
2090 if (err != -EINVAL)
2091 printk(KERN_ERR
2092 "r600_cp: Failed to load firmware \"%s\"\n",
2093 fw_name);
2094 release_firmware(rdev->pfp_fw);
2095 rdev->pfp_fw = NULL;
2096 release_firmware(rdev->me_fw);
2097 rdev->me_fw = NULL;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002098 release_firmware(rdev->rlc_fw);
2099 rdev->rlc_fw = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002100 }
2101 return err;
2102}
2103
2104static int r600_cp_load_microcode(struct radeon_device *rdev)
2105{
2106 const __be32 *fw_data;
2107 int i;
2108
2109 if (!rdev->me_fw || !rdev->pfp_fw)
2110 return -EINVAL;
2111
2112 r600_cp_stop(rdev);
2113
Cédric Cano4eace7f2011-02-11 19:45:38 -05002114 WREG32(CP_RB_CNTL,
2115#ifdef __BIG_ENDIAN
2116 BUF_SWAP_32BIT |
2117#endif
2118 RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002119
2120 /* Reset cp */
2121 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2122 RREG32(GRBM_SOFT_RESET);
2123 mdelay(15);
2124 WREG32(GRBM_SOFT_RESET, 0);
2125
2126 WREG32(CP_ME_RAM_WADDR, 0);
2127
2128 fw_data = (const __be32 *)rdev->me_fw->data;
2129 WREG32(CP_ME_RAM_WADDR, 0);
2130 for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
2131 WREG32(CP_ME_RAM_DATA,
2132 be32_to_cpup(fw_data++));
2133
2134 fw_data = (const __be32 *)rdev->pfp_fw->data;
2135 WREG32(CP_PFP_UCODE_ADDR, 0);
2136 for (i = 0; i < PFP_UCODE_SIZE; i++)
2137 WREG32(CP_PFP_UCODE_DATA,
2138 be32_to_cpup(fw_data++));
2139
2140 WREG32(CP_PFP_UCODE_ADDR, 0);
2141 WREG32(CP_ME_RAM_WADDR, 0);
2142 WREG32(CP_ME_RAM_RADDR, 0);
2143 return 0;
2144}
2145
2146int r600_cp_start(struct radeon_device *rdev)
2147{
Christian Könige32eb502011-10-23 12:56:27 +02002148 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002149 int r;
2150 uint32_t cp_me;
2151
Christian Könige32eb502011-10-23 12:56:27 +02002152 r = radeon_ring_lock(rdev, ring, 7);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002153 if (r) {
2154 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
2155 return r;
2156 }
Christian Könige32eb502011-10-23 12:56:27 +02002157 radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
2158 radeon_ring_write(ring, 0x1);
Alex Deucher7e7b41d2010-09-02 21:32:32 -04002159 if (rdev->family >= CHIP_RV770) {
Christian Könige32eb502011-10-23 12:56:27 +02002160 radeon_ring_write(ring, 0x0);
2161 radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
Alex Deucherfe251e22010-03-24 13:36:43 -04002162 } else {
Christian Könige32eb502011-10-23 12:56:27 +02002163 radeon_ring_write(ring, 0x3);
2164 radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002165 }
Christian Könige32eb502011-10-23 12:56:27 +02002166 radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
2167 radeon_ring_write(ring, 0);
2168 radeon_ring_write(ring, 0);
2169 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002170
2171 cp_me = 0xff;
2172 WREG32(R_0086D8_CP_ME_CNTL, cp_me);
2173 return 0;
2174}
2175
2176int r600_cp_resume(struct radeon_device *rdev)
2177{
Christian Könige32eb502011-10-23 12:56:27 +02002178 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002179 u32 tmp;
2180 u32 rb_bufsz;
2181 int r;
2182
2183 /* Reset cp */
2184 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2185 RREG32(GRBM_SOFT_RESET);
2186 mdelay(15);
2187 WREG32(GRBM_SOFT_RESET, 0);
2188
2189 /* Set ring buffer size */
Christian Könige32eb502011-10-23 12:56:27 +02002190 rb_bufsz = drm_order(ring->ring_size / 8);
Alex Deucher724c80e2010-08-27 18:25:25 -04002191 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002192#ifdef __BIG_ENDIAN
Alex Deucherd6f28932009-11-02 16:01:27 -05002193 tmp |= BUF_SWAP_32BIT;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002194#endif
Alex Deucherd6f28932009-11-02 16:01:27 -05002195 WREG32(CP_RB_CNTL, tmp);
Christian König15d33322011-09-15 19:02:22 +02002196 WREG32(CP_SEM_WAIT_TIMER, 0x0);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002197
2198 /* Set the write pointer delay */
2199 WREG32(CP_RB_WPTR_DELAY, 0);
2200
2201 /* Initialize the ring buffer's read and write pointers */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002202 WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
2203 WREG32(CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02002204 ring->wptr = 0;
2205 WREG32(CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04002206
2207 /* set the wb address whether it's enabled or not */
Cédric Cano4eace7f2011-02-11 19:45:38 -05002208 WREG32(CP_RB_RPTR_ADDR,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002209 ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
Alex Deucher724c80e2010-08-27 18:25:25 -04002210 WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2211 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2212
2213 if (rdev->wb.enabled)
2214 WREG32(SCRATCH_UMSK, 0xff);
2215 else {
2216 tmp |= RB_NO_UPDATE;
2217 WREG32(SCRATCH_UMSK, 0);
2218 }
2219
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002220 mdelay(1);
2221 WREG32(CP_RB_CNTL, tmp);
2222
Christian Könige32eb502011-10-23 12:56:27 +02002223 WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002224 WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
2225
Christian Könige32eb502011-10-23 12:56:27 +02002226 ring->rptr = RREG32(CP_RB_RPTR);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002227
2228 r600_cp_start(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002229 ring->ready = true;
Alex Deucherf7128122012-02-23 17:53:45 -05002230 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002231 if (r) {
Christian Könige32eb502011-10-23 12:56:27 +02002232 ring->ready = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002233 return r;
2234 }
2235 return 0;
2236}
2237
Christian Könige32eb502011-10-23 12:56:27 +02002238void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002239{
2240 u32 rb_bufsz;
2241
2242 /* Align ring size */
2243 rb_bufsz = drm_order(ring_size / 8);
2244 ring_size = (1 << (rb_bufsz + 1)) * 4;
Christian Könige32eb502011-10-23 12:56:27 +02002245 ring->ring_size = ring_size;
2246 ring->align_mask = 16 - 1;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002247}
2248
Jerome Glisse655efd32010-02-02 11:51:45 +01002249void r600_cp_fini(struct radeon_device *rdev)
2250{
2251 r600_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002252 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse655efd32010-02-02 11:51:45 +01002253}
2254
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002255
2256/*
2257 * GPU scratch registers helpers function.
2258 */
2259void r600_scratch_init(struct radeon_device *rdev)
2260{
2261 int i;
2262
2263 rdev->scratch.num_reg = 7;
Alex Deucher724c80e2010-08-27 18:25:25 -04002264 rdev->scratch.reg_base = SCRATCH_REG0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002265 for (i = 0; i < rdev->scratch.num_reg; i++) {
2266 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -04002267 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002268 }
2269}
2270
Christian Könige32eb502011-10-23 12:56:27 +02002271int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002272{
2273 uint32_t scratch;
2274 uint32_t tmp = 0;
Christian Könige32eb502011-10-23 12:56:27 +02002275 unsigned i, ridx = radeon_ring_index(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002276 int r;
2277
2278 r = radeon_scratch_get(rdev, &scratch);
2279 if (r) {
2280 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
2281 return r;
2282 }
2283 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02002284 r = radeon_ring_lock(rdev, ring, 3);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002285 if (r) {
Christian Königbf852792011-10-13 13:19:22 +02002286 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ridx, r);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002287 radeon_scratch_free(rdev, scratch);
2288 return r;
2289 }
Christian Könige32eb502011-10-23 12:56:27 +02002290 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2291 radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2292 radeon_ring_write(ring, 0xDEADBEEF);
2293 radeon_ring_unlock_commit(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002294 for (i = 0; i < rdev->usec_timeout; i++) {
2295 tmp = RREG32(scratch);
2296 if (tmp == 0xDEADBEEF)
2297 break;
2298 DRM_UDELAY(1);
2299 }
2300 if (i < rdev->usec_timeout) {
Christian Königbf852792011-10-13 13:19:22 +02002301 DRM_INFO("ring test on %d succeeded in %d usecs\n", ridx, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002302 } else {
Christian Königbf852792011-10-13 13:19:22 +02002303 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
2304 ridx, scratch, tmp);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002305 r = -EINVAL;
2306 }
2307 radeon_scratch_free(rdev, scratch);
2308 return r;
2309}
2310
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002311void r600_fence_ring_emit(struct radeon_device *rdev,
2312 struct radeon_fence *fence)
2313{
Christian Könige32eb502011-10-23 12:56:27 +02002314 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002315
Alex Deucherd0f8a852010-09-04 05:04:34 -04002316 if (rdev->wb.use_event) {
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002317 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002318 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002319 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2320 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2321 PACKET3_VC_ACTION_ENA |
2322 PACKET3_SH_ACTION_ENA);
2323 radeon_ring_write(ring, 0xFFFFFFFF);
2324 radeon_ring_write(ring, 0);
2325 radeon_ring_write(ring, 10); /* poll interval */
Alex Deucherd0f8a852010-09-04 05:04:34 -04002326 /* EVENT_WRITE_EOP - flush caches, send int */
Christian Könige32eb502011-10-23 12:56:27 +02002327 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
2328 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
2329 radeon_ring_write(ring, addr & 0xffffffff);
2330 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
2331 radeon_ring_write(ring, fence->seq);
2332 radeon_ring_write(ring, 0);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002333 } else {
Jerome Glisse77b1bad2011-10-26 11:41:22 -04002334 /* flush read cache over gart */
Christian Könige32eb502011-10-23 12:56:27 +02002335 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
2336 radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
2337 PACKET3_VC_ACTION_ENA |
2338 PACKET3_SH_ACTION_ENA);
2339 radeon_ring_write(ring, 0xFFFFFFFF);
2340 radeon_ring_write(ring, 0);
2341 radeon_ring_write(ring, 10); /* poll interval */
2342 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
2343 radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
Alex Deucherd0f8a852010-09-04 05:04:34 -04002344 /* wait for 3D idle clean */
Christian Könige32eb502011-10-23 12:56:27 +02002345 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2346 radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2347 radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002348 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +02002349 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
2350 radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
2351 radeon_ring_write(ring, fence->seq);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002352 /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
Christian Könige32eb502011-10-23 12:56:27 +02002353 radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
2354 radeon_ring_write(ring, RB_INT_STAT);
Alex Deucherd0f8a852010-09-04 05:04:34 -04002355 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002356}
2357
Christian König15d33322011-09-15 19:02:22 +02002358void r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +02002359 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +02002360 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +02002361 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +02002362{
2363 uint64_t addr = semaphore->gpu_addr;
2364 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
2365
Christian König0be70432012-03-07 11:28:57 +01002366 if (rdev->family < CHIP_CAYMAN)
2367 sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
2368
Christian Könige32eb502011-10-23 12:56:27 +02002369 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
2370 radeon_ring_write(ring, addr & 0xffffffff);
2371 radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
Christian König15d33322011-09-15 19:02:22 +02002372}
2373
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002374int r600_copy_blit(struct radeon_device *rdev,
Alex Deucher003cefe2011-09-16 12:04:08 -04002375 uint64_t src_offset,
2376 uint64_t dst_offset,
2377 unsigned num_gpu_pages,
2378 struct radeon_fence *fence)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002379{
Jerome Glisseff82f052010-01-22 15:19:00 +01002380 int r;
2381
2382 mutex_lock(&rdev->r600_blit.mutex);
2383 rdev->r600_blit.vb_ib = NULL;
Dave Airlie017ed802011-10-18 10:54:30 +01002384 r = r600_blit_prepare_copy(rdev, num_gpu_pages);
Jerome Glisseff82f052010-01-22 15:19:00 +01002385 if (r) {
2386 if (rdev->r600_blit.vb_ib)
2387 radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
2388 mutex_unlock(&rdev->r600_blit.mutex);
2389 return r;
2390 }
Dave Airlie017ed802011-10-18 10:54:30 +01002391 r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002392 r600_blit_done_copy(rdev, fence);
Jerome Glisseff82f052010-01-22 15:19:00 +01002393 mutex_unlock(&rdev->r600_blit.mutex);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002394 return 0;
2395}
2396
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002397void r600_blit_suspend(struct radeon_device *rdev)
2398{
2399 int r;
2400
2401 /* unpin shaders bo */
2402 if (rdev->r600_blit.shader_obj) {
2403 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
2404 if (!r) {
2405 radeon_bo_unpin(rdev->r600_blit.shader_obj);
2406 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
2407 }
2408 }
2409}
2410
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002411int r600_set_surface_reg(struct radeon_device *rdev, int reg,
2412 uint32_t tiling_flags, uint32_t pitch,
2413 uint32_t offset, uint32_t obj_size)
2414{
2415 /* FIXME: implement */
2416 return 0;
2417}
2418
2419void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
2420{
2421 /* FIXME: implement */
2422}
2423
Dave Airliefc30b8e2009-09-18 15:19:37 +10002424int r600_startup(struct radeon_device *rdev)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002425{
Christian Könige32eb502011-10-23 12:56:27 +02002426 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002427 int r;
2428
Alex Deucher9e46a482011-01-06 18:49:35 -05002429 /* enable pcie gen2 link */
2430 r600_pcie_gen2_enable(rdev);
2431
Alex Deucher779720a2009-12-09 19:31:44 -05002432 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
2433 r = r600_init_microcode(rdev);
2434 if (r) {
2435 DRM_ERROR("Failed to load firmware!\n");
2436 return r;
2437 }
2438 }
2439
Alex Deucher16cdf042011-10-28 10:30:02 -04002440 r = r600_vram_scratch_init(rdev);
2441 if (r)
2442 return r;
2443
Jerome Glissea3c19452009-10-01 18:02:13 +02002444 r600_mc_program(rdev);
Jerome Glisse1a029b72009-10-06 19:04:30 +02002445 if (rdev->flags & RADEON_IS_AGP) {
2446 r600_agp_enable(rdev);
2447 } else {
2448 r = r600_pcie_gart_enable(rdev);
2449 if (r)
2450 return r;
2451 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002452 r600_gpu_init(rdev);
Jerome Glissec38c7b62010-02-04 17:27:27 +01002453 r = r600_blit_init(rdev);
2454 if (r) {
2455 r600_blit_fini(rdev);
Alex Deucher27cd7762012-02-23 17:53:42 -05002456 rdev->asic->copy.copy = NULL;
Jerome Glissec38c7b62010-02-04 17:27:27 +01002457 dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
2458 }
Alex Deucherb70d6bb2010-08-06 21:36:58 -04002459
Alex Deucher724c80e2010-08-27 18:25:25 -04002460 /* allocate wb buffer */
2461 r = radeon_wb_init(rdev);
2462 if (r)
2463 return r;
2464
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002465 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
2466 if (r) {
2467 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
2468 return r;
2469 }
2470
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002471 /* Enable IRQ */
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002472 r = r600_irq_init(rdev);
2473 if (r) {
2474 DRM_ERROR("radeon: IH init failed (%d).\n", r);
2475 radeon_irq_kms_fini(rdev);
2476 return r;
2477 }
2478 r600_irq_set(rdev);
2479
Christian Könige32eb502011-10-23 12:56:27 +02002480 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
Alex Deucher78c55602011-11-17 14:25:56 -05002481 R600_CP_RB_RPTR, R600_CP_RB_WPTR,
2482 0, 0xfffff, RADEON_CP_PACKET2);
Christian König5596a9d2011-10-13 12:48:45 +02002483
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002484 if (r)
2485 return r;
2486 r = r600_cp_load_microcode(rdev);
2487 if (r)
2488 return r;
2489 r = r600_cp_resume(rdev);
2490 if (r)
2491 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -04002492
Jerome Glisseb15ba512011-11-15 11:48:34 -05002493 r = radeon_ib_pool_start(rdev);
2494 if (r)
2495 return r;
2496
Alex Deucherf7128122012-02-23 17:53:45 -05002497 r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002498 if (r) {
2499 DRM_ERROR("radeon: failed testing IB (%d).\n", r);
2500 rdev->accel_working = false;
2501 return r;
2502 }
2503
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002504 return 0;
2505}
2506
Dave Airlie28d52042009-09-21 14:33:58 +10002507void r600_vga_set_state(struct radeon_device *rdev, bool state)
2508{
2509 uint32_t temp;
2510
2511 temp = RREG32(CONFIG_CNTL);
2512 if (state == false) {
2513 temp &= ~(1<<0);
2514 temp |= (1<<1);
2515 } else {
2516 temp &= ~(1<<1);
2517 }
2518 WREG32(CONFIG_CNTL, temp);
2519}
2520
Dave Airliefc30b8e2009-09-18 15:19:37 +10002521int r600_resume(struct radeon_device *rdev)
2522{
2523 int r;
2524
Jerome Glisse1a029b72009-10-06 19:04:30 +02002525 /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
2526 * posting will perform necessary task to bring back GPU into good
2527 * shape.
2528 */
Dave Airliefc30b8e2009-09-18 15:19:37 +10002529 /* post card */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002530 atom_asic_init(rdev->mode_info.atom_context);
Dave Airliefc30b8e2009-09-18 15:19:37 +10002531
Jerome Glisseb15ba512011-11-15 11:48:34 -05002532 rdev->accel_working = true;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002533 r = r600_startup(rdev);
2534 if (r) {
2535 DRM_ERROR("r600 startup failed on resume\n");
Jerome Glisse6b7746e2012-02-20 17:57:20 -05002536 rdev->accel_working = false;
Dave Airliefc30b8e2009-09-18 15:19:37 +10002537 return r;
2538 }
2539
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002540 r = r600_audio_init(rdev);
2541 if (r) {
2542 DRM_ERROR("radeon: audio resume failed\n");
2543 return r;
2544 }
2545
Dave Airliefc30b8e2009-09-18 15:19:37 +10002546 return r;
2547}
2548
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002549int r600_suspend(struct radeon_device *rdev)
2550{
Rafał Miłecki38fd2c62010-01-28 18:16:30 +01002551 r600_audio_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002552 radeon_ib_pool_suspend(rdev);
2553 r600_blit_suspend(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002554 /* FIXME: we should wait for ring to be empty */
2555 r600_cp_stop(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02002556 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse0c452492010-01-15 14:44:37 +01002557 r600_irq_suspend(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002558 radeon_wb_disable(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002559 r600_pcie_gart_disable(rdev);
Alex Deucher6ddddfe2011-10-14 10:51:22 -04002560
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002561 return 0;
2562}
2563
2564/* Plan is to move initialization in that function and use
2565 * helper function so that radeon_device_init pretty much
2566 * do nothing more than calling asic specific function. This
2567 * should also allow to remove a bunch of callback function
2568 * like vram_info.
2569 */
2570int r600_init(struct radeon_device *rdev)
2571{
2572 int r;
2573
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002574 if (r600_debugfs_mc_info_init(rdev)) {
2575 DRM_ERROR("Failed to register debugfs file for mc !\n");
2576 }
2577 /* This don't do much */
2578 r = radeon_gem_init(rdev);
2579 if (r)
2580 return r;
2581 /* Read BIOS */
2582 if (!radeon_get_bios(rdev)) {
2583 if (ASIC_IS_AVIVO(rdev))
2584 return -EINVAL;
2585 }
2586 /* Must be an ATOMBIOS */
Jerome Glissee7d40b92009-10-01 18:02:15 +02002587 if (!rdev->is_atom_bios) {
2588 dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002589 return -EINVAL;
Jerome Glissee7d40b92009-10-01 18:02:15 +02002590 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002591 r = radeon_atombios_init(rdev);
2592 if (r)
2593 return r;
2594 /* Post card if necessary */
Alex Deucherfd909c32011-01-11 18:08:59 -05002595 if (!radeon_card_posted(rdev)) {
Dave Airlie72542d72009-12-01 14:06:31 +10002596 if (!rdev->bios) {
2597 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
2598 return -EINVAL;
2599 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002600 DRM_INFO("GPU not posted. posting now...\n");
2601 atom_asic_init(rdev->mode_info.atom_context);
2602 }
2603 /* Initialize scratch registers */
2604 r600_scratch_init(rdev);
2605 /* Initialize surface registers */
2606 radeon_surface_init(rdev);
Rafał Miłecki74338742009-11-03 00:53:02 +01002607 /* Initialize clocks */
Michel Dänzer5e6dde72009-09-17 09:42:28 +02002608 radeon_get_clock_info(rdev->ddev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002609 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00002610 r = radeon_fence_driver_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002611 if (r)
2612 return r;
Jerome Glisse700a0cc2010-01-13 15:16:38 +01002613 if (rdev->flags & RADEON_IS_AGP) {
2614 r = radeon_agp_init(rdev);
2615 if (r)
2616 radeon_agp_disable(rdev);
2617 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002618 r = r600_mc_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +02002619 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002620 return r;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002621 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01002622 r = radeon_bo_init(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002623 if (r)
2624 return r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002625
2626 r = radeon_irq_kms_init(rdev);
2627 if (r)
2628 return r;
2629
Christian Könige32eb502011-10-23 12:56:27 +02002630 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
2631 r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002632
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002633 rdev->ih.ring_obj = NULL;
2634 r600_ih_ring_init(rdev, 64 * 1024);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002635
Jerome Glisse4aac0472009-09-14 18:29:49 +02002636 r = r600_pcie_gart_init(rdev);
2637 if (r)
2638 return r;
2639
Jerome Glisseb15ba512011-11-15 11:48:34 -05002640 r = radeon_ib_pool_init(rdev);
Alex Deucher779720a2009-12-09 19:31:44 -05002641 rdev->accel_working = true;
Jerome Glisseb15ba512011-11-15 11:48:34 -05002642 if (r) {
2643 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
2644 rdev->accel_working = false;
2645 }
2646
Dave Airliefc30b8e2009-09-18 15:19:37 +10002647 r = r600_startup(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002648 if (r) {
Jerome Glisse655efd32010-02-02 11:51:45 +01002649 dev_err(rdev->dev, "disabling GPU acceleration\n");
2650 r600_cp_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002651 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002652 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002653 r100_ib_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002654 radeon_irq_kms_fini(rdev);
Jerome Glisse75c81292009-10-01 18:02:14 +02002655 r600_pcie_gart_fini(rdev);
Jerome Glisse733289c2009-09-16 15:24:21 +02002656 rdev->accel_working = false;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002657 }
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002658
2659 r = r600_audio_init(rdev);
2660 if (r)
2661 return r; /* TODO error handling */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002662 return 0;
2663}
2664
2665void r600_fini(struct radeon_device *rdev)
2666{
Christian Koenigdafc3bd2009-10-11 23:49:13 +02002667 r600_audio_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002668 r600_blit_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002669 r600_cp_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002670 r600_irq_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04002671 radeon_wb_fini(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05002672 r100_ib_fini(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002673 radeon_irq_kms_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +02002674 r600_pcie_gart_fini(rdev);
Alex Deucher16cdf042011-10-28 10:30:02 -04002675 r600_vram_scratch_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01002676 radeon_agp_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002677 radeon_gem_fini(rdev);
Christian König15d33322011-09-15 19:02:22 +02002678 radeon_semaphore_driver_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002679 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01002680 radeon_bo_fini(rdev);
Jerome Glissee7d40b92009-10-01 18:02:15 +02002681 radeon_atombios_fini(rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002682 kfree(rdev->bios);
2683 rdev->bios = NULL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002684}
2685
2686
2687/*
2688 * CS stuff
2689 */
2690void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
2691{
Christian Könige32eb502011-10-23 12:56:27 +02002692 struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +02002693
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002694 /* FIXME: implement */
Christian Könige32eb502011-10-23 12:56:27 +02002695 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
2696 radeon_ring_write(ring,
Cédric Cano4eace7f2011-02-11 19:45:38 -05002697#ifdef __BIG_ENDIAN
2698 (2 << 0) |
2699#endif
2700 (ib->gpu_addr & 0xFFFFFFFC));
Christian Könige32eb502011-10-23 12:56:27 +02002701 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
2702 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002703}
2704
Alex Deucherf7128122012-02-23 17:53:45 -05002705int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002706{
2707 struct radeon_ib *ib;
2708 uint32_t scratch;
2709 uint32_t tmp = 0;
2710 unsigned i;
2711 int r;
Alex Deucherf7128122012-02-23 17:53:45 -05002712 int ring_index = radeon_ring_index(rdev, ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002713
2714 r = radeon_scratch_get(rdev, &scratch);
2715 if (r) {
2716 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
2717 return r;
2718 }
2719 WREG32(scratch, 0xCAFEDEAD);
Alex Deucherf7128122012-02-23 17:53:45 -05002720 r = radeon_ib_get(rdev, ring_index, &ib, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002721 if (r) {
2722 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2723 return r;
2724 }
2725 ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
2726 ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
2727 ib->ptr[2] = 0xDEADBEEF;
Christian König442f7cf2012-02-23 15:18:43 +01002728 ib->length_dw = 3;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002729 r = radeon_ib_schedule(rdev, ib);
2730 if (r) {
2731 radeon_scratch_free(rdev, scratch);
2732 radeon_ib_free(rdev, &ib);
2733 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2734 return r;
2735 }
2736 r = radeon_fence_wait(ib->fence, false);
2737 if (r) {
2738 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2739 return r;
2740 }
2741 for (i = 0; i < rdev->usec_timeout; i++) {
2742 tmp = RREG32(scratch);
2743 if (tmp == 0xDEADBEEF)
2744 break;
2745 DRM_UDELAY(1);
2746 }
2747 if (i < rdev->usec_timeout) {
Christian König7b1f2482011-09-23 15:11:23 +02002748 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib->fence->ring, i);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002749 } else {
Daniel J Blueman4417d7f2010-09-22 17:57:19 +01002750 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002751 scratch, tmp);
2752 r = -EINVAL;
2753 }
2754 radeon_scratch_free(rdev, scratch);
2755 radeon_ib_free(rdev, &ib);
2756 return r;
2757}
2758
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002759/*
2760 * Interrupts
2761 *
2762 * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
2763 * the same as the CP ring buffer, but in reverse. Rather than the CPU
2764 * writing to the ring and the GPU consuming, the GPU writes to the ring
2765 * and host consumes. As the host irq handler processes interrupts, it
2766 * increments the rptr. When the rptr catches up with the wptr, all the
2767 * current interrupts have been processed.
2768 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002769
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002770void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
2771{
2772 u32 rb_bufsz;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10002773
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002774 /* Align ring size */
2775 rb_bufsz = drm_order(ring_size / 4);
2776 ring_size = (1 << rb_bufsz) * 4;
2777 rdev->ih.ring_size = ring_size;
Jerome Glisse0c452492010-01-15 14:44:37 +01002778 rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
2779 rdev->ih.rptr = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002780}
2781
Alex Deucher25a857f2012-03-20 17:18:22 -04002782int r600_ih_ring_alloc(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002783{
2784 int r;
2785
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002786 /* Allocate ring buffer */
2787 if (rdev->ih.ring_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +01002788 r = radeon_bo_create(rdev, rdev->ih.ring_size,
Alex Deucher268b2512010-11-17 19:00:26 -05002789 PAGE_SIZE, true,
Jerome Glisse4c788672009-11-20 14:29:23 +01002790 RADEON_GEM_DOMAIN_GTT,
2791 &rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002792 if (r) {
2793 DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
2794 return r;
2795 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002796 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2797 if (unlikely(r != 0))
2798 return r;
2799 r = radeon_bo_pin(rdev->ih.ring_obj,
2800 RADEON_GEM_DOMAIN_GTT,
2801 &rdev->ih.gpu_addr);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002802 if (r) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002803 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002804 DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
2805 return r;
2806 }
Jerome Glisse4c788672009-11-20 14:29:23 +01002807 r = radeon_bo_kmap(rdev->ih.ring_obj,
2808 (void **)&rdev->ih.ring);
2809 radeon_bo_unreserve(rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002810 if (r) {
2811 DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
2812 return r;
2813 }
2814 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002815 return 0;
2816}
2817
Alex Deucher25a857f2012-03-20 17:18:22 -04002818void r600_ih_ring_fini(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002819{
Jerome Glisse4c788672009-11-20 14:29:23 +01002820 int r;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002821 if (rdev->ih.ring_obj) {
Jerome Glisse4c788672009-11-20 14:29:23 +01002822 r = radeon_bo_reserve(rdev->ih.ring_obj, false);
2823 if (likely(r == 0)) {
2824 radeon_bo_kunmap(rdev->ih.ring_obj);
2825 radeon_bo_unpin(rdev->ih.ring_obj);
2826 radeon_bo_unreserve(rdev->ih.ring_obj);
2827 }
2828 radeon_bo_unref(&rdev->ih.ring_obj);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002829 rdev->ih.ring = NULL;
2830 rdev->ih.ring_obj = NULL;
2831 }
2832}
2833
Alex Deucher45f9a392010-03-24 13:55:51 -04002834void r600_rlc_stop(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002835{
2836
Alex Deucher45f9a392010-03-24 13:55:51 -04002837 if ((rdev->family >= CHIP_RV770) &&
2838 (rdev->family <= CHIP_RV740)) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002839 /* r7xx asics need to soft reset RLC before halting */
2840 WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
2841 RREG32(SRBM_SOFT_RESET);
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002842 mdelay(15);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002843 WREG32(SRBM_SOFT_RESET, 0);
2844 RREG32(SRBM_SOFT_RESET);
2845 }
2846
2847 WREG32(RLC_CNTL, 0);
2848}
2849
2850static void r600_rlc_start(struct radeon_device *rdev)
2851{
2852 WREG32(RLC_CNTL, RLC_ENABLE);
2853}
2854
2855static int r600_rlc_init(struct radeon_device *rdev)
2856{
2857 u32 i;
2858 const __be32 *fw_data;
2859
2860 if (!rdev->rlc_fw)
2861 return -EINVAL;
2862
2863 r600_rlc_stop(rdev);
2864
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002865 WREG32(RLC_HB_CNTL, 0);
Alex Deucherc420c742012-03-20 17:18:39 -04002866
2867 if (rdev->family == CHIP_ARUBA) {
2868 WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
2869 WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
2870 }
2871 if (rdev->family <= CHIP_CAYMAN) {
2872 WREG32(RLC_HB_BASE, 0);
2873 WREG32(RLC_HB_RPTR, 0);
2874 WREG32(RLC_HB_WPTR, 0);
2875 }
Alex Deucher12727802011-03-02 20:07:32 -05002876 if (rdev->family <= CHIP_CAICOS) {
2877 WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
2878 WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
2879 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002880 WREG32(RLC_MC_CNTL, 0);
2881 WREG32(RLC_UCODE_CNTL, 0);
2882
2883 fw_data = (const __be32 *)rdev->rlc_fw->data;
Alex Deucherc420c742012-03-20 17:18:39 -04002884 if (rdev->family >= CHIP_ARUBA) {
2885 for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
2886 WREG32(RLC_UCODE_ADDR, i);
2887 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2888 }
2889 } else if (rdev->family >= CHIP_CAYMAN) {
Alex Deucher12727802011-03-02 20:07:32 -05002890 for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
2891 WREG32(RLC_UCODE_ADDR, i);
2892 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2893 }
2894 } else if (rdev->family >= CHIP_CEDAR) {
Alex Deucher45f9a392010-03-24 13:55:51 -04002895 for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
2896 WREG32(RLC_UCODE_ADDR, i);
2897 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2898 }
2899 } else if (rdev->family >= CHIP_RV770) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002900 for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
2901 WREG32(RLC_UCODE_ADDR, i);
2902 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2903 }
2904 } else {
2905 for (i = 0; i < RLC_UCODE_SIZE; i++) {
2906 WREG32(RLC_UCODE_ADDR, i);
2907 WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
2908 }
2909 }
2910 WREG32(RLC_UCODE_ADDR, 0);
2911
2912 r600_rlc_start(rdev);
2913
2914 return 0;
2915}
2916
2917static void r600_enable_interrupts(struct radeon_device *rdev)
2918{
2919 u32 ih_cntl = RREG32(IH_CNTL);
2920 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2921
2922 ih_cntl |= ENABLE_INTR;
2923 ih_rb_cntl |= IH_RB_ENABLE;
2924 WREG32(IH_CNTL, ih_cntl);
2925 WREG32(IH_RB_CNTL, ih_rb_cntl);
2926 rdev->ih.enabled = true;
2927}
2928
Alex Deucher45f9a392010-03-24 13:55:51 -04002929void r600_disable_interrupts(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002930{
2931 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
2932 u32 ih_cntl = RREG32(IH_CNTL);
2933
2934 ih_rb_cntl &= ~IH_RB_ENABLE;
2935 ih_cntl &= ~ENABLE_INTR;
2936 WREG32(IH_RB_CNTL, ih_rb_cntl);
2937 WREG32(IH_CNTL, ih_cntl);
2938 /* set rptr, wptr to 0 */
2939 WREG32(IH_RB_RPTR, 0);
2940 WREG32(IH_RB_WPTR, 0);
2941 rdev->ih.enabled = false;
2942 rdev->ih.wptr = 0;
2943 rdev->ih.rptr = 0;
2944}
2945
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002946static void r600_disable_interrupt_state(struct radeon_device *rdev)
2947{
2948 u32 tmp;
2949
Alex Deucher3555e532010-10-08 12:09:12 -04002950 WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002951 WREG32(GRBM_INT_CNTL, 0);
2952 WREG32(DxMODE_INT_MASK, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05002953 WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
2954 WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002955 if (ASIC_IS_DCE3(rdev)) {
2956 WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
2957 WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
2958 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2959 WREG32(DC_HPD1_INT_CONTROL, tmp);
2960 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2961 WREG32(DC_HPD2_INT_CONTROL, tmp);
2962 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2963 WREG32(DC_HPD3_INT_CONTROL, tmp);
2964 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
2965 WREG32(DC_HPD4_INT_CONTROL, tmp);
2966 if (ASIC_IS_DCE32(rdev)) {
2967 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002968 WREG32(DC_HPD5_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002969 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002970 WREG32(DC_HPD6_INT_CONTROL, tmp);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02002971 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2972 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
2973 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2974 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04002975 } else {
2976 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2977 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2978 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2979 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002980 }
2981 } else {
2982 WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
2983 WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
2984 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002985 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002986 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002987 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002988 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
Alex Deucher5898b1f2010-03-24 13:57:29 -04002989 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04002990 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2991 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
2992 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
2993 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05002994 }
2995}
2996
Alex Deucherd8f60cf2009-12-01 13:43:46 -05002997int r600_irq_init(struct radeon_device *rdev)
2998{
2999 int ret = 0;
3000 int rb_bufsz;
3001 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
3002
3003 /* allocate ring */
Jerome Glisse0c452492010-01-15 14:44:37 +01003004 ret = r600_ih_ring_alloc(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003005 if (ret)
3006 return ret;
3007
3008 /* disable irqs */
3009 r600_disable_interrupts(rdev);
3010
3011 /* init rlc */
3012 ret = r600_rlc_init(rdev);
3013 if (ret) {
3014 r600_ih_ring_fini(rdev);
3015 return ret;
3016 }
3017
3018 /* setup interrupt control */
3019 /* set dummy read address to ring address */
3020 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
3021 interrupt_cntl = RREG32(INTERRUPT_CNTL);
3022 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
3023 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
3024 */
3025 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
3026 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
3027 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
3028 WREG32(INTERRUPT_CNTL, interrupt_cntl);
3029
3030 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
3031 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
3032
3033 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
3034 IH_WPTR_OVERFLOW_CLEAR |
3035 (rb_bufsz << 1));
Alex Deucher724c80e2010-08-27 18:25:25 -04003036
3037 if (rdev->wb.enabled)
3038 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
3039
3040 /* set the writeback address whether it's enabled or not */
3041 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
3042 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003043
3044 WREG32(IH_RB_CNTL, ih_rb_cntl);
3045
3046 /* set rptr, wptr to 0 */
3047 WREG32(IH_RB_RPTR, 0);
3048 WREG32(IH_RB_WPTR, 0);
3049
3050 /* Default settings for IH_CNTL (disabled at first) */
3051 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
3052 /* RPTR_REARM only works if msi's are enabled */
3053 if (rdev->msi_enabled)
3054 ih_cntl |= RPTR_REARM;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003055 WREG32(IH_CNTL, ih_cntl);
3056
3057 /* force the active interrupt state to all disabled */
Alex Deucher45f9a392010-03-24 13:55:51 -04003058 if (rdev->family >= CHIP_CEDAR)
3059 evergreen_disable_interrupt_state(rdev);
3060 else
3061 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003062
Dave Airlie20998102012-04-03 11:53:05 +01003063 /* at this point everything should be setup correctly to enable master */
3064 pci_set_master(rdev->pdev);
3065
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003066 /* enable irqs */
3067 r600_enable_interrupts(rdev);
3068
3069 return ret;
3070}
3071
Jerome Glisse0c452492010-01-15 14:44:37 +01003072void r600_irq_suspend(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003073{
Alex Deucher45f9a392010-03-24 13:55:51 -04003074 r600_irq_disable(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003075 r600_rlc_stop(rdev);
Jerome Glisse0c452492010-01-15 14:44:37 +01003076}
3077
3078void r600_irq_fini(struct radeon_device *rdev)
3079{
3080 r600_irq_suspend(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003081 r600_ih_ring_fini(rdev);
3082}
3083
3084int r600_irq_set(struct radeon_device *rdev)
3085{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003086 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
3087 u32 mode_int = 0;
3088 u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
Alex Deucher2031f772010-04-22 12:52:11 -04003089 u32 grbm_int_cntl = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003090 u32 hdmi0, hdmi1;
Alex Deucher6f34be52010-11-21 10:59:01 -05003091 u32 d1grph = 0, d2grph = 0;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003092
Jerome Glisse003e69f2010-01-07 15:39:14 +01003093 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +00003094 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +01003095 return -EINVAL;
3096 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003097 /* don't enable anything if the ih is disabled */
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003098 if (!rdev->ih.enabled) {
3099 r600_disable_interrupts(rdev);
3100 /* force the active interrupt state to all disabled */
3101 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003102 return 0;
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003103 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003104
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003105 if (ASIC_IS_DCE3(rdev)) {
3106 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3107 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3108 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
3109 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
3110 if (ASIC_IS_DCE32(rdev)) {
3111 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
3112 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003113 hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
3114 hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
Alex Deucherf122c612012-03-30 08:59:57 -04003115 } else {
3116 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3117 hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003118 }
3119 } else {
3120 hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
3121 hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
3122 hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
Alex Deucherf122c612012-03-30 08:59:57 -04003123 hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
3124 hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003125 }
3126
Alex Deucher1b370782011-11-17 20:13:28 -05003127 if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003128 DRM_DEBUG("r600_irq_set: sw int\n");
3129 cp_int_cntl |= RB_INT_ENABLE;
Alex Deucherd0f8a852010-09-04 05:04:34 -04003130 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003131 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003132 if (rdev->irq.crtc_vblank_int[0] ||
3133 rdev->irq.pflip[0]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003134 DRM_DEBUG("r600_irq_set: vblank 0\n");
3135 mode_int |= D1MODE_VBLANK_INT_MASK;
3136 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003137 if (rdev->irq.crtc_vblank_int[1] ||
3138 rdev->irq.pflip[1]) {
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003139 DRM_DEBUG("r600_irq_set: vblank 1\n");
3140 mode_int |= D2MODE_VBLANK_INT_MASK;
3141 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003142 if (rdev->irq.hpd[0]) {
3143 DRM_DEBUG("r600_irq_set: hpd 1\n");
3144 hpd1 |= DC_HPDx_INT_EN;
3145 }
3146 if (rdev->irq.hpd[1]) {
3147 DRM_DEBUG("r600_irq_set: hpd 2\n");
3148 hpd2 |= DC_HPDx_INT_EN;
3149 }
3150 if (rdev->irq.hpd[2]) {
3151 DRM_DEBUG("r600_irq_set: hpd 3\n");
3152 hpd3 |= DC_HPDx_INT_EN;
3153 }
3154 if (rdev->irq.hpd[3]) {
3155 DRM_DEBUG("r600_irq_set: hpd 4\n");
3156 hpd4 |= DC_HPDx_INT_EN;
3157 }
3158 if (rdev->irq.hpd[4]) {
3159 DRM_DEBUG("r600_irq_set: hpd 5\n");
3160 hpd5 |= DC_HPDx_INT_EN;
3161 }
3162 if (rdev->irq.hpd[5]) {
3163 DRM_DEBUG("r600_irq_set: hpd 6\n");
3164 hpd6 |= DC_HPDx_INT_EN;
3165 }
Alex Deucherf122c612012-03-30 08:59:57 -04003166 if (rdev->irq.afmt[0]) {
3167 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3168 hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003169 }
Alex Deucherf122c612012-03-30 08:59:57 -04003170 if (rdev->irq.afmt[1]) {
3171 DRM_DEBUG("r600_irq_set: hdmi 0\n");
3172 hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
Christian Koenigf2594932010-04-10 03:13:16 +02003173 }
Alex Deucher2031f772010-04-22 12:52:11 -04003174 if (rdev->irq.gui_idle) {
3175 DRM_DEBUG("gui idle\n");
3176 grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
3177 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003178
3179 WREG32(CP_INT_CNTL, cp_int_cntl);
3180 WREG32(DxMODE_INT_MASK, mode_int);
Alex Deucher6f34be52010-11-21 10:59:01 -05003181 WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
3182 WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
Alex Deucher2031f772010-04-22 12:52:11 -04003183 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003184 if (ASIC_IS_DCE3(rdev)) {
3185 WREG32(DC_HPD1_INT_CONTROL, hpd1);
3186 WREG32(DC_HPD2_INT_CONTROL, hpd2);
3187 WREG32(DC_HPD3_INT_CONTROL, hpd3);
3188 WREG32(DC_HPD4_INT_CONTROL, hpd4);
3189 if (ASIC_IS_DCE32(rdev)) {
3190 WREG32(DC_HPD5_INT_CONTROL, hpd5);
3191 WREG32(DC_HPD6_INT_CONTROL, hpd6);
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003192 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
3193 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
Alex Deucherf122c612012-03-30 08:59:57 -04003194 } else {
3195 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3196 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003197 }
3198 } else {
3199 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
3200 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
3201 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
Alex Deucherf122c612012-03-30 08:59:57 -04003202 WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
3203 WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003204 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003205
3206 return 0;
3207}
3208
Andi Kleence580fa2011-10-13 16:08:47 -07003209static void r600_irq_ack(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003210{
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003211 u32 tmp;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003212
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003213 if (ASIC_IS_DCE3(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003214 rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
3215 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
3216 rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
Alex Deucherf122c612012-03-30 08:59:57 -04003217 if (ASIC_IS_DCE32(rdev)) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003218 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
3219 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003220 } else {
3221 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3222 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
3223 }
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003224 } else {
Alex Deucher6f34be52010-11-21 10:59:01 -05003225 rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
3226 rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
3227 rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
Alex Deucherf122c612012-03-30 08:59:57 -04003228 rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
3229 rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003230 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003231 rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
3232 rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003233
Alex Deucher6f34be52010-11-21 10:59:01 -05003234 if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3235 WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3236 if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
3237 WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
3238 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003239 WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003240 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003241 WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003242 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003243 WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003244 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003245 WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
Alex Deucher6f34be52010-11-21 10:59:01 -05003246 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003247 if (ASIC_IS_DCE3(rdev)) {
3248 tmp = RREG32(DC_HPD1_INT_CONTROL);
3249 tmp |= DC_HPDx_INT_ACK;
3250 WREG32(DC_HPD1_INT_CONTROL, tmp);
3251 } else {
3252 tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
3253 tmp |= DC_HPDx_INT_ACK;
3254 WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
3255 }
3256 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003257 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003258 if (ASIC_IS_DCE3(rdev)) {
3259 tmp = RREG32(DC_HPD2_INT_CONTROL);
3260 tmp |= DC_HPDx_INT_ACK;
3261 WREG32(DC_HPD2_INT_CONTROL, tmp);
3262 } else {
3263 tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
3264 tmp |= DC_HPDx_INT_ACK;
3265 WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
3266 }
3267 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003268 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003269 if (ASIC_IS_DCE3(rdev)) {
3270 tmp = RREG32(DC_HPD3_INT_CONTROL);
3271 tmp |= DC_HPDx_INT_ACK;
3272 WREG32(DC_HPD3_INT_CONTROL, tmp);
3273 } else {
3274 tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
3275 tmp |= DC_HPDx_INT_ACK;
3276 WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
3277 }
3278 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003279 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003280 tmp = RREG32(DC_HPD4_INT_CONTROL);
3281 tmp |= DC_HPDx_INT_ACK;
3282 WREG32(DC_HPD4_INT_CONTROL, tmp);
3283 }
3284 if (ASIC_IS_DCE32(rdev)) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003285 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003286 tmp = RREG32(DC_HPD5_INT_CONTROL);
3287 tmp |= DC_HPDx_INT_ACK;
3288 WREG32(DC_HPD5_INT_CONTROL, tmp);
3289 }
Alex Deucher6f34be52010-11-21 10:59:01 -05003290 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003291 tmp = RREG32(DC_HPD5_INT_CONTROL);
3292 tmp |= DC_HPDx_INT_ACK;
3293 WREG32(DC_HPD6_INT_CONTROL, tmp);
3294 }
Alex Deucherf122c612012-03-30 08:59:57 -04003295 if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003296 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
Alex Deucherf122c612012-03-30 08:59:57 -04003297 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003298 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
Alex Deucherf122c612012-03-30 08:59:57 -04003299 }
3300 if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003301 tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
Alex Deucherf122c612012-03-30 08:59:57 -04003302 tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
Rafał Miłeckic6543a62012-04-28 23:35:24 +02003303 WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
Christian Koenigf2594932010-04-10 03:13:16 +02003304 }
3305 } else {
Alex Deucherf122c612012-03-30 08:59:57 -04003306 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3307 tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
3308 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3309 WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
3310 }
3311 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3312 if (ASIC_IS_DCE3(rdev)) {
3313 tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
3314 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3315 WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
3316 } else {
3317 tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
3318 tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
3319 WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
3320 }
Christian Koenigf2594932010-04-10 03:13:16 +02003321 }
3322 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003323}
3324
3325void r600_irq_disable(struct radeon_device *rdev)
3326{
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003327 r600_disable_interrupts(rdev);
3328 /* Wait and acknowledge irq */
3329 mdelay(1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003330 r600_irq_ack(rdev);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003331 r600_disable_interrupt_state(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003332}
3333
Andi Kleence580fa2011-10-13 16:08:47 -07003334static u32 r600_get_ih_wptr(struct radeon_device *rdev)
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003335{
3336 u32 wptr, tmp;
3337
Alex Deucher724c80e2010-08-27 18:25:25 -04003338 if (rdev->wb.enabled)
Cédric Cano204ae242011-04-19 11:07:13 -04003339 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
Alex Deucher724c80e2010-08-27 18:25:25 -04003340 else
3341 wptr = RREG32(IH_RB_WPTR);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003342
3343 if (wptr & RB_OVERFLOW) {
Jerome Glisse7924e5e2010-01-15 14:44:39 +01003344 /* When a ring buffer overflow happen start parsing interrupt
3345 * from the last not overwritten vector (wptr + 16). Hopefully
3346 * this should allow us to catchup.
3347 */
3348 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
3349 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
3350 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003351 tmp = RREG32(IH_RB_CNTL);
3352 tmp |= IH_WPTR_OVERFLOW_CLEAR;
3353 WREG32(IH_RB_CNTL, tmp);
3354 }
Jerome Glisse0c452492010-01-15 14:44:37 +01003355 return (wptr & rdev->ih.ptr_mask);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003356}
3357
3358/* r600 IV Ring
3359 * Each IV ring entry is 128 bits:
3360 * [7:0] - interrupt source id
3361 * [31:8] - reserved
3362 * [59:32] - interrupt source data
3363 * [127:60] - reserved
3364 *
3365 * The basic interrupt vector entries
3366 * are decoded as follows:
3367 * src_id src_data description
3368 * 1 0 D1 Vblank
3369 * 1 1 D1 Vline
3370 * 5 0 D2 Vblank
3371 * 5 1 D2 Vline
3372 * 19 0 FP Hot plug detection A
3373 * 19 1 FP Hot plug detection B
3374 * 19 2 DAC A auto-detection
3375 * 19 3 DAC B auto-detection
Christian Koenigf2594932010-04-10 03:13:16 +02003376 * 21 4 HDMI block A
3377 * 21 5 HDMI block B
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003378 * 176 - CP_INT RB
3379 * 177 - CP_INT IB1
3380 * 178 - CP_INT IB2
3381 * 181 - EOP Interrupt
3382 * 233 - GUI Idle
3383 *
3384 * Note, these are based on r600 and may need to be
3385 * adjusted or added to on newer asics
3386 */
3387
3388int r600_irq_process(struct radeon_device *rdev)
3389{
Dave Airlie682f1a52011-06-18 03:59:51 +00003390 u32 wptr;
3391 u32 rptr;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003392 u32 src_id, src_data;
Alex Deucher6f34be52010-11-21 10:59:01 -05003393 u32 ring_index;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003394 unsigned long flags;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003395 bool queue_hotplug = false;
Alex Deucherf122c612012-03-30 08:59:57 -04003396 bool queue_hdmi = false;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003397
Dave Airlie682f1a52011-06-18 03:59:51 +00003398 if (!rdev->ih.enabled || rdev->shutdown)
Jerome Glisse79c2bbc2010-01-15 14:44:38 +01003399 return IRQ_NONE;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003400
Benjamin Herrenschmidtf6a56932011-07-13 06:28:22 +00003401 /* No MSIs, need a dummy read to flush PCI DMAs */
3402 if (!rdev->msi_enabled)
3403 RREG32(IH_RB_WPTR);
3404
Dave Airlie682f1a52011-06-18 03:59:51 +00003405 wptr = r600_get_ih_wptr(rdev);
3406 rptr = rdev->ih.rptr;
3407 DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
3408
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003409 spin_lock_irqsave(&rdev->ih.lock, flags);
3410
3411 if (rptr == wptr) {
3412 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3413 return IRQ_NONE;
3414 }
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003415
3416restart_ih:
Benjamin Herrenschmidt964f6642011-07-13 16:28:19 +10003417 /* Order reading of wptr vs. reading of IH ring data */
3418 rmb();
3419
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003420 /* display interrupts */
Alex Deucher6f34be52010-11-21 10:59:01 -05003421 r600_irq_ack(rdev);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003422
3423 rdev->ih.wptr = wptr;
3424 while (rptr != wptr) {
3425 /* wptr/rptr are in bytes! */
3426 ring_index = rptr / 4;
Cédric Cano4eace7f2011-02-11 19:45:38 -05003427 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
3428 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003429
3430 switch (src_id) {
3431 case 1: /* D1 vblank/vline */
3432 switch (src_data) {
3433 case 0: /* D1 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003434 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003435 if (rdev->irq.crtc_vblank_int[0]) {
3436 drm_handle_vblank(rdev->ddev, 0);
3437 rdev->pm.vblank_sync = true;
3438 wake_up(&rdev->irq.vblank_queue);
3439 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003440 if (rdev->irq.pflip[0])
3441 radeon_crtc_handle_flip(rdev, 0);
Alex Deucher6f34be52010-11-21 10:59:01 -05003442 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003443 DRM_DEBUG("IH: D1 vblank\n");
3444 }
3445 break;
3446 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003447 if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
3448 rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003449 DRM_DEBUG("IH: D1 vline\n");
3450 }
3451 break;
3452 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003453 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003454 break;
3455 }
3456 break;
3457 case 5: /* D2 vblank/vline */
3458 switch (src_data) {
3459 case 0: /* D2 vblank */
Alex Deucher6f34be52010-11-21 10:59:01 -05003460 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
Alex Deucher6f34be52010-11-21 10:59:01 -05003461 if (rdev->irq.crtc_vblank_int[1]) {
3462 drm_handle_vblank(rdev->ddev, 1);
3463 rdev->pm.vblank_sync = true;
3464 wake_up(&rdev->irq.vblank_queue);
3465 }
Mario Kleiner3e4ea742010-11-21 10:59:02 -05003466 if (rdev->irq.pflip[1])
3467 radeon_crtc_handle_flip(rdev, 1);
Alex Deucher6f34be52010-11-21 10:59:01 -05003468 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003469 DRM_DEBUG("IH: D2 vblank\n");
3470 }
3471 break;
3472 case 1: /* D1 vline */
Alex Deucher6f34be52010-11-21 10:59:01 -05003473 if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
3474 rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003475 DRM_DEBUG("IH: D2 vline\n");
3476 }
3477 break;
3478 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003479 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003480 break;
3481 }
3482 break;
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003483 case 19: /* HPD/DAC hotplug */
3484 switch (src_data) {
3485 case 0:
Alex Deucher6f34be52010-11-21 10:59:01 -05003486 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
3487 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003488 queue_hotplug = true;
3489 DRM_DEBUG("IH: HPD1\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003490 }
3491 break;
3492 case 1:
Alex Deucher6f34be52010-11-21 10:59:01 -05003493 if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
3494 rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003495 queue_hotplug = true;
3496 DRM_DEBUG("IH: HPD2\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003497 }
3498 break;
3499 case 4:
Alex Deucher6f34be52010-11-21 10:59:01 -05003500 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
3501 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003502 queue_hotplug = true;
3503 DRM_DEBUG("IH: HPD3\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003504 }
3505 break;
3506 case 5:
Alex Deucher6f34be52010-11-21 10:59:01 -05003507 if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
3508 rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003509 queue_hotplug = true;
3510 DRM_DEBUG("IH: HPD4\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003511 }
3512 break;
3513 case 10:
Alex Deucher6f34be52010-11-21 10:59:01 -05003514 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
3515 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003516 queue_hotplug = true;
3517 DRM_DEBUG("IH: HPD5\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003518 }
3519 break;
3520 case 12:
Alex Deucher6f34be52010-11-21 10:59:01 -05003521 if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
3522 rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003523 queue_hotplug = true;
3524 DRM_DEBUG("IH: HPD6\n");
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003525 }
3526 break;
3527 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003528 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deuchere0df1ac2009-12-04 15:12:21 -05003529 break;
3530 }
3531 break;
Alex Deucherf122c612012-03-30 08:59:57 -04003532 case 21: /* hdmi */
3533 switch (src_data) {
3534 case 4:
3535 if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
3536 rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3537 queue_hdmi = true;
3538 DRM_DEBUG("IH: HDMI0\n");
3539 }
3540 break;
3541 case 5:
3542 if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
3543 rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
3544 queue_hdmi = true;
3545 DRM_DEBUG("IH: HDMI1\n");
3546 }
3547 break;
3548 default:
3549 DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
3550 break;
3551 }
Christian Koenigf2594932010-04-10 03:13:16 +02003552 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003553 case 176: /* CP_INT in ring buffer */
3554 case 177: /* CP_INT in IB1 */
3555 case 178: /* CP_INT in IB2 */
3556 DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
Alex Deucher74652802011-08-25 13:39:48 -04003557 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003558 break;
3559 case 181: /* CP EOP event */
3560 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher74652802011-08-25 13:39:48 -04003561 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003562 break;
Alex Deucher2031f772010-04-22 12:52:11 -04003563 case 233: /* GUI IDLE */
Ilija Hadzic303c8052011-06-07 14:54:48 -04003564 DRM_DEBUG("IH: GUI idle\n");
Alex Deucher2031f772010-04-22 12:52:11 -04003565 rdev->pm.gui_idle = true;
3566 wake_up(&rdev->irq.idle_queue);
3567 break;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003568 default:
Alex Deucherb0425892010-01-11 19:47:38 -05003569 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003570 break;
3571 }
3572
3573 /* wptr/rptr are in bytes! */
Jerome Glisse0c452492010-01-15 14:44:37 +01003574 rptr += 16;
3575 rptr &= rdev->ih.ptr_mask;
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003576 }
3577 /* make sure wptr hasn't changed while processing */
3578 wptr = r600_get_ih_wptr(rdev);
3579 if (wptr != rdev->ih.wptr)
3580 goto restart_ih;
Alex Deucherd4877cf2009-12-04 16:56:37 -05003581 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +01003582 schedule_work(&rdev->hotplug_work);
Alex Deucherf122c612012-03-30 08:59:57 -04003583 if (queue_hdmi)
3584 schedule_work(&rdev->audio_work);
Alex Deucherd8f60cf2009-12-01 13:43:46 -05003585 rdev->ih.rptr = rptr;
3586 WREG32(IH_RB_RPTR, rdev->ih.rptr);
3587 spin_unlock_irqrestore(&rdev->ih.lock, flags);
3588 return IRQ_HANDLED;
3589}
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003590
3591/*
3592 * Debugfs info
3593 */
3594#if defined(CONFIG_DEBUG_FS)
3595
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003596static int r600_debugfs_mc_info(struct seq_file *m, void *data)
3597{
3598 struct drm_info_node *node = (struct drm_info_node *) m->private;
3599 struct drm_device *dev = node->minor->dev;
3600 struct radeon_device *rdev = dev->dev_private;
3601
3602 DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
3603 DREG32_SYS(m, rdev, VM_L2_STATUS);
3604 return 0;
3605}
3606
3607static struct drm_info_list r600_mc_info_list[] = {
3608 {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003609};
3610#endif
3611
3612int r600_debugfs_mc_info_init(struct radeon_device *rdev)
3613{
3614#if defined(CONFIG_DEBUG_FS)
3615 return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
3616#else
3617 return 0;
3618#endif
Jerome Glisse771fe6b2009-06-05 14:42:42 +02003619}
Jerome Glisse062b3892010-02-04 20:36:39 +01003620
3621/**
3622 * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
3623 * rdev: radeon device structure
3624 * bo: buffer object struct which userspace is waiting for idle
3625 *
3626 * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
3627 * through ring buffer, this leads to corruption in rendering, see
3628 * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
3629 * directly perform HDP flush by writing register through MMIO.
3630 */
3631void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
3632{
Alex Deucher812d0462010-07-26 18:51:53 -04003633 /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
Alex Deucherf3886f82010-12-08 10:05:34 -05003634 * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
3635 * This seems to cause problems on some AGP cards. Just use the old
3636 * method for them.
Alex Deucher812d0462010-07-26 18:51:53 -04003637 */
Alex Deuchere4884592010-09-27 10:57:10 -04003638 if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
Alex Deucherf3886f82010-12-08 10:05:34 -05003639 rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
Alex Deucher87cbf8f2010-08-27 13:59:54 -04003640 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
Alex Deucher812d0462010-07-26 18:51:53 -04003641 u32 tmp;
3642
3643 WREG32(HDP_DEBUG1, 0);
3644 tmp = readl((void __iomem *)ptr);
3645 } else
3646 WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
Jerome Glisse062b3892010-02-04 20:36:39 +01003647}
Alex Deucher3313e3d2011-01-06 18:49:34 -05003648
3649void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
3650{
3651 u32 link_width_cntl, mask, target_reg;
3652
3653 if (rdev->flags & RADEON_IS_IGP)
3654 return;
3655
3656 if (!(rdev->flags & RADEON_IS_PCIE))
3657 return;
3658
3659 /* x2 cards have a special sequence */
3660 if (ASIC_IS_X2(rdev))
3661 return;
3662
3663 /* FIXME wait for idle */
3664
3665 switch (lanes) {
3666 case 0:
3667 mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
3668 break;
3669 case 1:
3670 mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
3671 break;
3672 case 2:
3673 mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
3674 break;
3675 case 4:
3676 mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
3677 break;
3678 case 8:
3679 mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
3680 break;
3681 case 12:
3682 mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
3683 break;
3684 case 16:
3685 default:
3686 mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
3687 break;
3688 }
3689
3690 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3691
3692 if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
3693 (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
3694 return;
3695
3696 if (link_width_cntl & R600_PCIE_LC_UPCONFIGURE_DIS)
3697 return;
3698
3699 link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
3700 RADEON_PCIE_LC_RECONFIG_NOW |
3701 R600_PCIE_LC_RENEGOTIATE_EN |
3702 R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
3703 link_width_cntl |= mask;
3704
3705 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3706
3707 /* some northbridges can renegotiate the link rather than requiring
3708 * a complete re-config.
3709 * e.g., AMD 780/790 northbridges (pci ids: 0x5956, 0x5957, 0x5958, etc.)
3710 */
3711 if (link_width_cntl & R600_PCIE_LC_RENEGOTIATION_SUPPORT)
3712 link_width_cntl |= R600_PCIE_LC_RENEGOTIATE_EN | R600_PCIE_LC_UPCONFIGURE_SUPPORT;
3713 else
3714 link_width_cntl |= R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE;
3715
3716 WREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
3717 RADEON_PCIE_LC_RECONFIG_NOW));
3718
3719 if (rdev->family >= CHIP_RV770)
3720 target_reg = R700_TARGET_AND_CURRENT_PROFILE_INDEX;
3721 else
3722 target_reg = R600_TARGET_AND_CURRENT_PROFILE_INDEX;
3723
3724 /* wait for lane set to complete */
3725 link_width_cntl = RREG32(target_reg);
3726 while (link_width_cntl == 0xffffffff)
3727 link_width_cntl = RREG32(target_reg);
3728
3729}
3730
3731int r600_get_pcie_lanes(struct radeon_device *rdev)
3732{
3733 u32 link_width_cntl;
3734
3735 if (rdev->flags & RADEON_IS_IGP)
3736 return 0;
3737
3738 if (!(rdev->flags & RADEON_IS_PCIE))
3739 return 0;
3740
3741 /* x2 cards have a special sequence */
3742 if (ASIC_IS_X2(rdev))
3743 return 0;
3744
3745 /* FIXME wait for idle */
3746
3747 link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
3748
3749 switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
3750 case RADEON_PCIE_LC_LINK_WIDTH_X0:
3751 return 0;
3752 case RADEON_PCIE_LC_LINK_WIDTH_X1:
3753 return 1;
3754 case RADEON_PCIE_LC_LINK_WIDTH_X2:
3755 return 2;
3756 case RADEON_PCIE_LC_LINK_WIDTH_X4:
3757 return 4;
3758 case RADEON_PCIE_LC_LINK_WIDTH_X8:
3759 return 8;
3760 case RADEON_PCIE_LC_LINK_WIDTH_X16:
3761 default:
3762 return 16;
3763 }
3764}
3765
Alex Deucher9e46a482011-01-06 18:49:35 -05003766static void r600_pcie_gen2_enable(struct radeon_device *rdev)
3767{
3768 u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
3769 u16 link_cntl2;
3770
Alex Deucherd42dd572011-01-12 20:05:11 -05003771 if (radeon_pcie_gen2 == 0)
3772 return;
3773
Alex Deucher9e46a482011-01-06 18:49:35 -05003774 if (rdev->flags & RADEON_IS_IGP)
3775 return;
3776
3777 if (!(rdev->flags & RADEON_IS_PCIE))
3778 return;
3779
3780 /* x2 cards have a special sequence */
3781 if (ASIC_IS_X2(rdev))
3782 return;
3783
3784 /* only RV6xx+ chips are supported */
3785 if (rdev->family <= CHIP_R600)
3786 return;
3787
3788 /* 55 nm r6xx asics */
3789 if ((rdev->family == CHIP_RV670) ||
3790 (rdev->family == CHIP_RV620) ||
3791 (rdev->family == CHIP_RV635)) {
3792 /* advertise upconfig capability */
3793 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3794 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3795 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3796 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3797 if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
3798 lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
3799 link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
3800 LC_RECONFIG_ARC_MISSING_ESCAPE);
3801 link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
3802 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3803 } else {
3804 link_width_cntl |= LC_UPCONFIGURE_DIS;
3805 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3806 }
3807 }
3808
3809 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3810 if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
3811 (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
3812
3813 /* 55 nm r6xx asics */
3814 if ((rdev->family == CHIP_RV670) ||
3815 (rdev->family == CHIP_RV620) ||
3816 (rdev->family == CHIP_RV635)) {
3817 WREG32(MM_CFGREGS_CNTL, 0x8);
3818 link_cntl2 = RREG32(0x4088);
3819 WREG32(MM_CFGREGS_CNTL, 0);
3820 /* not supported yet */
3821 if (link_cntl2 & SELECTABLE_DEEMPHASIS)
3822 return;
3823 }
3824
3825 speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
3826 speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
3827 speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
3828 speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
3829 speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
3830 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3831
3832 tmp = RREG32(0x541c);
3833 WREG32(0x541c, tmp | 0x8);
3834 WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
3835 link_cntl2 = RREG16(0x4088);
3836 link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
3837 link_cntl2 |= 0x2;
3838 WREG16(0x4088, link_cntl2);
3839 WREG32(MM_CFGREGS_CNTL, 0);
3840
3841 if ((rdev->family == CHIP_RV670) ||
3842 (rdev->family == CHIP_RV620) ||
3843 (rdev->family == CHIP_RV635)) {
3844 training_cntl = RREG32_PCIE_P(PCIE_LC_TRAINING_CNTL);
3845 training_cntl &= ~LC_POINT_7_PLUS_EN;
3846 WREG32_PCIE_P(PCIE_LC_TRAINING_CNTL, training_cntl);
3847 } else {
3848 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3849 speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
3850 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3851 }
3852
3853 speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
3854 speed_cntl |= LC_GEN2_EN_STRAP;
3855 WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
3856
3857 } else {
3858 link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
3859 /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
3860 if (1)
3861 link_width_cntl |= LC_UPCONFIGURE_DIS;
3862 else
3863 link_width_cntl &= ~LC_UPCONFIGURE_DIS;
3864 WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
3865 }
3866}