blob: 1503dfaa0a6980e92e3f9fda47ee328c3cf01cc2 [file] [log] [blame]
Yong Wu0df4fab2016-02-23 01:20:50 +08001/*
2 * Copyright (c) 2015-2016 MediaTek Inc.
3 * Author: Yong Wu <yong.wu@mediatek.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 */
Yong Wu01e23c92016-03-14 06:01:11 +080014#include <linux/bootmem.h>
Yong Wu0df4fab2016-02-23 01:20:50 +080015#include <linux/bug.h>
16#include <linux/clk.h>
17#include <linux/component.h>
18#include <linux/device.h>
19#include <linux/dma-iommu.h>
20#include <linux/err.h>
21#include <linux/interrupt.h>
22#include <linux/io.h>
23#include <linux/iommu.h>
24#include <linux/iopoll.h>
25#include <linux/list.h>
26#include <linux/of_address.h>
27#include <linux/of_iommu.h>
28#include <linux/of_irq.h>
29#include <linux/of_platform.h>
30#include <linux/platform_device.h>
31#include <linux/slab.h>
32#include <linux/spinlock.h>
33#include <asm/barrier.h>
Yong Wu0df4fab2016-02-23 01:20:50 +080034#include <soc/mediatek/smi.h>
35
Honghui Zhang9ca340c2016-06-08 17:50:58 +080036#include "mtk_iommu.h"
Yong Wu0df4fab2016-02-23 01:20:50 +080037
38#define REG_MMU_PT_BASE_ADDR 0x000
39
40#define REG_MMU_INVALIDATE 0x020
41#define F_ALL_INVLD 0x2
42#define F_MMU_INV_RANGE 0x1
43
44#define REG_MMU_INVLD_START_A 0x024
45#define REG_MMU_INVLD_END_A 0x028
46
47#define REG_MMU_INV_SEL 0x038
48#define F_INVLD_EN0 BIT(0)
49#define F_INVLD_EN1 BIT(1)
50
51#define REG_MMU_STANDARD_AXI_MODE 0x048
52#define REG_MMU_DCM_DIS 0x050
53
54#define REG_MMU_CTRL_REG 0x110
55#define F_MMU_PREFETCH_RT_REPLACE_MOD BIT(4)
Yong Wue6dec922017-08-21 19:00:16 +080056#define F_MMU_TF_PROTECT_SEL_SHIFT(data) \
57 ((data)->m4u_plat == M4U_MT2712 ? 4 : 5)
58/* It's named by F_MMU_TF_PROT_SEL in mt2712. */
59#define F_MMU_TF_PROTECT_SEL(prot, data) \
60 (((prot) & 0x3) << F_MMU_TF_PROTECT_SEL_SHIFT(data))
Yong Wu0df4fab2016-02-23 01:20:50 +080061
62#define REG_MMU_IVRP_PADDR 0x114
Yong Wu01e23c92016-03-14 06:01:11 +080063#define F_MMU_IVRP_PA_SET(pa, ext) (((pa) >> 1) | ((!!(ext)) << 31))
Yong Wu0df4fab2016-02-23 01:20:50 +080064
65#define REG_MMU_INT_CONTROL0 0x120
66#define F_L2_MULIT_HIT_EN BIT(0)
67#define F_TABLE_WALK_FAULT_INT_EN BIT(1)
68#define F_PREETCH_FIFO_OVERFLOW_INT_EN BIT(2)
69#define F_MISS_FIFO_OVERFLOW_INT_EN BIT(3)
70#define F_PREFETCH_FIFO_ERR_INT_EN BIT(5)
71#define F_MISS_FIFO_ERR_INT_EN BIT(6)
72#define F_INT_CLR_BIT BIT(12)
73
74#define REG_MMU_INT_MAIN_CONTROL 0x124
75#define F_INT_TRANSLATION_FAULT BIT(0)
76#define F_INT_MAIN_MULTI_HIT_FAULT BIT(1)
77#define F_INT_INVALID_PA_FAULT BIT(2)
78#define F_INT_ENTRY_REPLACEMENT_FAULT BIT(3)
79#define F_INT_TLB_MISS_FAULT BIT(4)
80#define F_INT_MISS_TRANSACTION_FIFO_FAULT BIT(5)
81#define F_INT_PRETETCH_TRANSATION_FIFO_FAULT BIT(6)
82
83#define REG_MMU_CPE_DONE 0x12C
84
85#define REG_MMU_FAULT_ST1 0x134
86
87#define REG_MMU_FAULT_VA 0x13c
88#define F_MMU_FAULT_VA_MSK 0xfffff000
89#define F_MMU_FAULT_VA_WRITE_BIT BIT(1)
90#define F_MMU_FAULT_VA_LAYER_BIT BIT(0)
91
92#define REG_MMU_INVLD_PA 0x140
93#define REG_MMU_INT_ID 0x150
94#define F_MMU0_INT_ID_LARB_ID(a) (((a) >> 7) & 0x7)
95#define F_MMU0_INT_ID_PORT_ID(a) (((a) >> 2) & 0x1f)
96
97#define MTK_PROTECT_PA_ALIGN 128
98
Yong Wua9467d92017-08-21 19:00:15 +080099/*
100 * Get the local arbiter ID and the portid within the larb arbiter
101 * from mtk_m4u_id which is defined by MTK_M4U_ID.
102 */
Yong Wue6dec922017-08-21 19:00:16 +0800103#define MTK_M4U_TO_LARB(id) (((id) >> 5) & 0xf)
Yong Wua9467d92017-08-21 19:00:15 +0800104#define MTK_M4U_TO_PORT(id) ((id) & 0x1f)
105
Yong Wu0df4fab2016-02-23 01:20:50 +0800106struct mtk_iommu_domain {
107 spinlock_t pgtlock; /* lock for page table */
108
109 struct io_pgtable_cfg cfg;
110 struct io_pgtable_ops *iop;
111
112 struct iommu_domain domain;
113};
114
Yong Wu0df4fab2016-02-23 01:20:50 +0800115static struct iommu_ops mtk_iommu_ops;
116
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800117static LIST_HEAD(m4ulist); /* List all the M4U HWs */
118
119#define for_each_m4u(data) list_for_each_entry(data, &m4ulist, list)
120
121/*
122 * There may be 1 or 2 M4U HWs, But we always expect they are in the same domain
123 * for the performance.
124 *
125 * Here always return the mtk_iommu_data of the first probed M4U where the
126 * iommu domain information is recorded.
127 */
128static struct mtk_iommu_data *mtk_iommu_get_m4u_data(void)
129{
130 struct mtk_iommu_data *data;
131
132 for_each_m4u(data)
133 return data;
134
135 return NULL;
136}
137
Yong Wu0df4fab2016-02-23 01:20:50 +0800138static struct mtk_iommu_domain *to_mtk_domain(struct iommu_domain *dom)
139{
140 return container_of(dom, struct mtk_iommu_domain, domain);
141}
142
143static void mtk_iommu_tlb_flush_all(void *cookie)
144{
145 struct mtk_iommu_data *data = cookie;
146
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800147 for_each_m4u(data) {
148 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
149 data->base + REG_MMU_INV_SEL);
150 writel_relaxed(F_ALL_INVLD, data->base + REG_MMU_INVALIDATE);
151 wmb(); /* Make sure the tlb flush all done */
152 }
Yong Wu0df4fab2016-02-23 01:20:50 +0800153}
154
155static void mtk_iommu_tlb_add_flush_nosync(unsigned long iova, size_t size,
156 size_t granule, bool leaf,
157 void *cookie)
158{
159 struct mtk_iommu_data *data = cookie;
160
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800161 for_each_m4u(data) {
162 writel_relaxed(F_INVLD_EN1 | F_INVLD_EN0,
163 data->base + REG_MMU_INV_SEL);
Yong Wu0df4fab2016-02-23 01:20:50 +0800164
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800165 writel_relaxed(iova, data->base + REG_MMU_INVLD_START_A);
166 writel_relaxed(iova + size - 1,
167 data->base + REG_MMU_INVLD_END_A);
168 writel_relaxed(F_MMU_INV_RANGE,
169 data->base + REG_MMU_INVALIDATE);
170 data->tlb_flush_active = true;
171 }
Yong Wu0df4fab2016-02-23 01:20:50 +0800172}
173
174static void mtk_iommu_tlb_sync(void *cookie)
175{
176 struct mtk_iommu_data *data = cookie;
177 int ret;
178 u32 tmp;
179
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800180 for_each_m4u(data) {
181 /* Avoid timing out if there's nothing to wait for */
182 if (!data->tlb_flush_active)
183 return;
Robin Murphy98a8f632017-07-06 17:55:30 +0100184
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800185 ret = readl_poll_timeout_atomic(data->base + REG_MMU_CPE_DONE,
186 tmp, tmp != 0, 10, 100000);
187 if (ret) {
188 dev_warn(data->dev,
189 "Partial TLB flush timed out, falling back to full flush\n");
190 mtk_iommu_tlb_flush_all(cookie);
191 }
192 /* Clear the CPE status */
193 writel_relaxed(0, data->base + REG_MMU_CPE_DONE);
194 data->tlb_flush_active = false;
Yong Wu0df4fab2016-02-23 01:20:50 +0800195 }
Yong Wu0df4fab2016-02-23 01:20:50 +0800196}
197
198static const struct iommu_gather_ops mtk_iommu_gather_ops = {
199 .tlb_flush_all = mtk_iommu_tlb_flush_all,
200 .tlb_add_flush = mtk_iommu_tlb_add_flush_nosync,
201 .tlb_sync = mtk_iommu_tlb_sync,
202};
203
204static irqreturn_t mtk_iommu_isr(int irq, void *dev_id)
205{
206 struct mtk_iommu_data *data = dev_id;
207 struct mtk_iommu_domain *dom = data->m4u_dom;
208 u32 int_state, regval, fault_iova, fault_pa;
209 unsigned int fault_larb, fault_port;
210 bool layer, write;
211
212 /* Read error info from registers */
213 int_state = readl_relaxed(data->base + REG_MMU_FAULT_ST1);
214 fault_iova = readl_relaxed(data->base + REG_MMU_FAULT_VA);
215 layer = fault_iova & F_MMU_FAULT_VA_LAYER_BIT;
216 write = fault_iova & F_MMU_FAULT_VA_WRITE_BIT;
217 fault_iova &= F_MMU_FAULT_VA_MSK;
218 fault_pa = readl_relaxed(data->base + REG_MMU_INVLD_PA);
219 regval = readl_relaxed(data->base + REG_MMU_INT_ID);
220 fault_larb = F_MMU0_INT_ID_LARB_ID(regval);
221 fault_port = F_MMU0_INT_ID_PORT_ID(regval);
222
223 if (report_iommu_fault(&dom->domain, data->dev, fault_iova,
224 write ? IOMMU_FAULT_WRITE : IOMMU_FAULT_READ)) {
225 dev_err_ratelimited(
226 data->dev,
227 "fault type=0x%x iova=0x%x pa=0x%x larb=%d port=%d layer=%d %s\n",
228 int_state, fault_iova, fault_pa, fault_larb, fault_port,
229 layer, write ? "write" : "read");
230 }
231
232 /* Interrupt clear */
233 regval = readl_relaxed(data->base + REG_MMU_INT_CONTROL0);
234 regval |= F_INT_CLR_BIT;
235 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
236
237 mtk_iommu_tlb_flush_all(data);
238
239 return IRQ_HANDLED;
240}
241
242static void mtk_iommu_config(struct mtk_iommu_data *data,
243 struct device *dev, bool enable)
244{
Yong Wu0df4fab2016-02-23 01:20:50 +0800245 struct mtk_smi_larb_iommu *larb_mmu;
246 unsigned int larbid, portid;
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100247 struct iommu_fwspec *fwspec = dev->iommu_fwspec;
248 int i;
Yong Wu0df4fab2016-02-23 01:20:50 +0800249
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100250 for (i = 0; i < fwspec->num_ids; ++i) {
251 larbid = MTK_M4U_TO_LARB(fwspec->ids[i]);
252 portid = MTK_M4U_TO_PORT(fwspec->ids[i]);
Yong Wu0df4fab2016-02-23 01:20:50 +0800253 larb_mmu = &data->smi_imu.larb_imu[larbid];
254
255 dev_dbg(dev, "%s iommu port: %d\n",
256 enable ? "enable" : "disable", portid);
257
258 if (enable)
259 larb_mmu->mmu |= MTK_SMI_MMU_EN(portid);
260 else
261 larb_mmu->mmu &= ~MTK_SMI_MMU_EN(portid);
262 }
263}
264
265static int mtk_iommu_domain_finalise(struct mtk_iommu_data *data)
266{
267 struct mtk_iommu_domain *dom = data->m4u_dom;
268
269 spin_lock_init(&dom->pgtlock);
270
271 dom->cfg = (struct io_pgtable_cfg) {
272 .quirks = IO_PGTABLE_QUIRK_ARM_NS |
273 IO_PGTABLE_QUIRK_NO_PERMS |
274 IO_PGTABLE_QUIRK_TLBI_ON_MAP,
275 .pgsize_bitmap = mtk_iommu_ops.pgsize_bitmap,
276 .ias = 32,
277 .oas = 32,
278 .tlb = &mtk_iommu_gather_ops,
279 .iommu_dev = data->dev,
280 };
281
Yong Wu01e23c92016-03-14 06:01:11 +0800282 if (data->enable_4GB)
283 dom->cfg.quirks |= IO_PGTABLE_QUIRK_ARM_MTK_4GB;
284
Yong Wu0df4fab2016-02-23 01:20:50 +0800285 dom->iop = alloc_io_pgtable_ops(ARM_V7S, &dom->cfg, data);
286 if (!dom->iop) {
287 dev_err(data->dev, "Failed to alloc io pgtable\n");
288 return -EINVAL;
289 }
290
291 /* Update our support page sizes bitmap */
Robin Murphyd16e0fa2016-04-07 18:42:06 +0100292 dom->domain.pgsize_bitmap = dom->cfg.pgsize_bitmap;
Yong Wu0df4fab2016-02-23 01:20:50 +0800293
294 writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
295 data->base + REG_MMU_PT_BASE_ADDR);
296 return 0;
297}
298
299static struct iommu_domain *mtk_iommu_domain_alloc(unsigned type)
300{
301 struct mtk_iommu_domain *dom;
302
303 if (type != IOMMU_DOMAIN_DMA)
304 return NULL;
305
306 dom = kzalloc(sizeof(*dom), GFP_KERNEL);
307 if (!dom)
308 return NULL;
309
310 if (iommu_get_dma_cookie(&dom->domain)) {
311 kfree(dom);
312 return NULL;
313 }
314
315 dom->domain.geometry.aperture_start = 0;
316 dom->domain.geometry.aperture_end = DMA_BIT_MASK(32);
317 dom->domain.geometry.force_aperture = true;
318
319 return &dom->domain;
320}
321
322static void mtk_iommu_domain_free(struct iommu_domain *domain)
323{
324 iommu_put_dma_cookie(domain);
325 kfree(to_mtk_domain(domain));
326}
327
328static int mtk_iommu_attach_device(struct iommu_domain *domain,
329 struct device *dev)
330{
331 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800332 struct mtk_iommu_data *curdata = dev->iommu_fwspec->iommu_priv;
333 struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
Yong Wu0df4fab2016-02-23 01:20:50 +0800334 int ret;
335
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800336 if (!data || !curdata)
Yong Wu0df4fab2016-02-23 01:20:50 +0800337 return -ENODEV;
338
Yong Wu0df4fab2016-02-23 01:20:50 +0800339 if (!data->m4u_dom) {
340 data->m4u_dom = dom;
341 ret = mtk_iommu_domain_finalise(data);
342 if (ret) {
343 data->m4u_dom = NULL;
344 return ret;
345 }
Yong Wu0df4fab2016-02-23 01:20:50 +0800346 }
347
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800348 /*
349 * Update the pgtable base address register of another M4U HW with the
350 * existed pgtable if there are more than one M4U HW.
351 */
352 if (!curdata->m4u_dom) {
353 curdata->m4u_dom = data->m4u_dom;
354 writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
355 curdata->base + REG_MMU_PT_BASE_ADDR);
356 }
357
358 mtk_iommu_config(curdata, dev, true);
Yong Wu0df4fab2016-02-23 01:20:50 +0800359 return 0;
360}
361
362static void mtk_iommu_detach_device(struct iommu_domain *domain,
363 struct device *dev)
364{
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100365 struct mtk_iommu_data *data = dev->iommu_fwspec->iommu_priv;
Yong Wu0df4fab2016-02-23 01:20:50 +0800366
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100367 if (!data)
Yong Wu0df4fab2016-02-23 01:20:50 +0800368 return;
369
Yong Wu0df4fab2016-02-23 01:20:50 +0800370 mtk_iommu_config(data, dev, false);
371}
372
373static int mtk_iommu_map(struct iommu_domain *domain, unsigned long iova,
374 phys_addr_t paddr, size_t size, int prot)
375{
376 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
377 unsigned long flags;
378 int ret;
379
380 spin_lock_irqsave(&dom->pgtlock, flags);
381 ret = dom->iop->map(dom->iop, iova, paddr, size, prot);
382 spin_unlock_irqrestore(&dom->pgtlock, flags);
383
384 return ret;
385}
386
387static size_t mtk_iommu_unmap(struct iommu_domain *domain,
388 unsigned long iova, size_t size)
389{
390 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
391 unsigned long flags;
392 size_t unmapsz;
393
394 spin_lock_irqsave(&dom->pgtlock, flags);
395 unmapsz = dom->iop->unmap(dom->iop, iova, size);
396 spin_unlock_irqrestore(&dom->pgtlock, flags);
397
398 return unmapsz;
399}
400
401static phys_addr_t mtk_iommu_iova_to_phys(struct iommu_domain *domain,
402 dma_addr_t iova)
403{
404 struct mtk_iommu_domain *dom = to_mtk_domain(domain);
405 unsigned long flags;
406 phys_addr_t pa;
407
408 spin_lock_irqsave(&dom->pgtlock, flags);
409 pa = dom->iop->iova_to_phys(dom->iop, iova);
410 spin_unlock_irqrestore(&dom->pgtlock, flags);
411
412 return pa;
413}
414
415static int mtk_iommu_add_device(struct device *dev)
416{
Joerg Roedelb16c0172017-02-03 12:57:32 +0100417 struct mtk_iommu_data *data;
Yong Wu0df4fab2016-02-23 01:20:50 +0800418 struct iommu_group *group;
419
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100420 if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
421 return -ENODEV; /* Not a iommu client device */
Yong Wu0df4fab2016-02-23 01:20:50 +0800422
Joerg Roedelb16c0172017-02-03 12:57:32 +0100423 data = dev->iommu_fwspec->iommu_priv;
424 iommu_device_link(&data->iommu, dev);
425
Yong Wu0df4fab2016-02-23 01:20:50 +0800426 group = iommu_group_get_for_dev(dev);
427 if (IS_ERR(group))
428 return PTR_ERR(group);
429
430 iommu_group_put(group);
431 return 0;
432}
433
434static void mtk_iommu_remove_device(struct device *dev)
435{
Joerg Roedelb16c0172017-02-03 12:57:32 +0100436 struct mtk_iommu_data *data;
437
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100438 if (!dev->iommu_fwspec || dev->iommu_fwspec->ops != &mtk_iommu_ops)
Yong Wu0df4fab2016-02-23 01:20:50 +0800439 return;
440
Joerg Roedelb16c0172017-02-03 12:57:32 +0100441 data = dev->iommu_fwspec->iommu_priv;
442 iommu_device_unlink(&data->iommu, dev);
443
Yong Wu0df4fab2016-02-23 01:20:50 +0800444 iommu_group_remove_device(dev);
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100445 iommu_fwspec_free(dev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800446}
447
448static struct iommu_group *mtk_iommu_device_group(struct device *dev)
449{
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800450 struct mtk_iommu_data *data = mtk_iommu_get_m4u_data();
Yong Wu0df4fab2016-02-23 01:20:50 +0800451
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100452 if (!data)
Yong Wu0df4fab2016-02-23 01:20:50 +0800453 return ERR_PTR(-ENODEV);
454
455 /* All the client devices are in the same m4u iommu-group */
Yong Wu0df4fab2016-02-23 01:20:50 +0800456 if (!data->m4u_group) {
457 data->m4u_group = iommu_group_alloc();
458 if (IS_ERR(data->m4u_group))
459 dev_err(dev, "Failed to allocate M4U IOMMU group\n");
Robin Murphy3a8d40b2016-11-11 17:59:24 +0000460 } else {
461 iommu_group_ref_get(data->m4u_group);
Yong Wu0df4fab2016-02-23 01:20:50 +0800462 }
463 return data->m4u_group;
464}
465
466static int mtk_iommu_of_xlate(struct device *dev, struct of_phandle_args *args)
467{
Yong Wu0df4fab2016-02-23 01:20:50 +0800468 struct platform_device *m4updev;
469
470 if (args->args_count != 1) {
471 dev_err(dev, "invalid #iommu-cells(%d) property for IOMMU\n",
472 args->args_count);
473 return -EINVAL;
474 }
475
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100476 if (!dev->iommu_fwspec->iommu_priv) {
Yong Wu0df4fab2016-02-23 01:20:50 +0800477 /* Get the m4u device */
478 m4updev = of_find_device_by_node(args->np);
Yong Wu0df4fab2016-02-23 01:20:50 +0800479 if (WARN_ON(!m4updev))
480 return -EINVAL;
481
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100482 dev->iommu_fwspec->iommu_priv = platform_get_drvdata(m4updev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800483 }
484
Robin Murphy58f0d1d2016-10-17 12:49:20 +0100485 return iommu_fwspec_add_ids(dev, args->args, 1);
Yong Wu0df4fab2016-02-23 01:20:50 +0800486}
487
488static struct iommu_ops mtk_iommu_ops = {
489 .domain_alloc = mtk_iommu_domain_alloc,
490 .domain_free = mtk_iommu_domain_free,
491 .attach_dev = mtk_iommu_attach_device,
492 .detach_dev = mtk_iommu_detach_device,
493 .map = mtk_iommu_map,
494 .unmap = mtk_iommu_unmap,
495 .map_sg = default_iommu_map_sg,
496 .iova_to_phys = mtk_iommu_iova_to_phys,
497 .add_device = mtk_iommu_add_device,
498 .remove_device = mtk_iommu_remove_device,
499 .device_group = mtk_iommu_device_group,
500 .of_xlate = mtk_iommu_of_xlate,
501 .pgsize_bitmap = SZ_4K | SZ_64K | SZ_1M | SZ_16M,
502};
503
504static int mtk_iommu_hw_init(const struct mtk_iommu_data *data)
505{
506 u32 regval;
507 int ret;
508
509 ret = clk_prepare_enable(data->bclk);
510 if (ret) {
511 dev_err(data->dev, "Failed to enable iommu bclk(%d)\n", ret);
512 return ret;
513 }
514
Yong Wue6dec922017-08-21 19:00:16 +0800515 regval = F_MMU_TF_PROTECT_SEL(2, data);
516 if (data->m4u_plat == M4U_MT8173)
517 regval |= F_MMU_PREFETCH_RT_REPLACE_MOD;
Yong Wu0df4fab2016-02-23 01:20:50 +0800518 writel_relaxed(regval, data->base + REG_MMU_CTRL_REG);
519
520 regval = F_L2_MULIT_HIT_EN |
521 F_TABLE_WALK_FAULT_INT_EN |
522 F_PREETCH_FIFO_OVERFLOW_INT_EN |
523 F_MISS_FIFO_OVERFLOW_INT_EN |
524 F_PREFETCH_FIFO_ERR_INT_EN |
525 F_MISS_FIFO_ERR_INT_EN;
526 writel_relaxed(regval, data->base + REG_MMU_INT_CONTROL0);
527
528 regval = F_INT_TRANSLATION_FAULT |
529 F_INT_MAIN_MULTI_HIT_FAULT |
530 F_INT_INVALID_PA_FAULT |
531 F_INT_ENTRY_REPLACEMENT_FAULT |
532 F_INT_TLB_MISS_FAULT |
533 F_INT_MISS_TRANSACTION_FIFO_FAULT |
534 F_INT_PRETETCH_TRANSATION_FIFO_FAULT;
535 writel_relaxed(regval, data->base + REG_MMU_INT_MAIN_CONTROL);
536
Yong Wu01e23c92016-03-14 06:01:11 +0800537 writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base, data->enable_4GB),
Yong Wu0df4fab2016-02-23 01:20:50 +0800538 data->base + REG_MMU_IVRP_PADDR);
Yong Wu0df4fab2016-02-23 01:20:50 +0800539 writel_relaxed(0, data->base + REG_MMU_DCM_DIS);
Yong Wue6dec922017-08-21 19:00:16 +0800540
541 /* It's MISC control register whose default value is ok except mt8173.*/
542 if (data->m4u_plat == M4U_MT8173)
543 writel_relaxed(0, data->base + REG_MMU_STANDARD_AXI_MODE);
Yong Wu0df4fab2016-02-23 01:20:50 +0800544
545 if (devm_request_irq(data->dev, data->irq, mtk_iommu_isr, 0,
546 dev_name(data->dev), (void *)data)) {
547 writel_relaxed(0, data->base + REG_MMU_PT_BASE_ADDR);
548 clk_disable_unprepare(data->bclk);
549 dev_err(data->dev, "Failed @ IRQ-%d Request\n", data->irq);
550 return -ENODEV;
551 }
552
553 return 0;
554}
555
Yong Wu0df4fab2016-02-23 01:20:50 +0800556static const struct component_master_ops mtk_iommu_com_ops = {
557 .bind = mtk_iommu_bind,
558 .unbind = mtk_iommu_unbind,
559};
560
561static int mtk_iommu_probe(struct platform_device *pdev)
562{
563 struct mtk_iommu_data *data;
564 struct device *dev = &pdev->dev;
565 struct resource *res;
Joerg Roedelb16c0172017-02-03 12:57:32 +0100566 resource_size_t ioaddr;
Yong Wu0df4fab2016-02-23 01:20:50 +0800567 struct component_match *match = NULL;
568 void *protect;
Andrzej Hajda0b6c0ad2016-03-01 10:36:23 +0100569 int i, larb_nr, ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800570
571 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
572 if (!data)
573 return -ENOMEM;
574 data->dev = dev;
Yong Wue6dec922017-08-21 19:00:16 +0800575 data->m4u_plat = (enum mtk_iommu_plat)of_device_get_match_data(dev);
Yong Wu0df4fab2016-02-23 01:20:50 +0800576
577 /* Protect memory. HW will access here while translation fault.*/
578 protect = devm_kzalloc(dev, MTK_PROTECT_PA_ALIGN * 2, GFP_KERNEL);
579 if (!protect)
580 return -ENOMEM;
581 data->protect_base = ALIGN(virt_to_phys(protect), MTK_PROTECT_PA_ALIGN);
582
Yong Wu01e23c92016-03-14 06:01:11 +0800583 /* Whether the current dram is over 4GB */
584 data->enable_4GB = !!(max_pfn > (0xffffffffUL >> PAGE_SHIFT));
585
Yong Wu0df4fab2016-02-23 01:20:50 +0800586 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
587 data->base = devm_ioremap_resource(dev, res);
588 if (IS_ERR(data->base))
589 return PTR_ERR(data->base);
Joerg Roedelb16c0172017-02-03 12:57:32 +0100590 ioaddr = res->start;
Yong Wu0df4fab2016-02-23 01:20:50 +0800591
592 data->irq = platform_get_irq(pdev, 0);
593 if (data->irq < 0)
594 return data->irq;
595
596 data->bclk = devm_clk_get(dev, "bclk");
597 if (IS_ERR(data->bclk))
598 return PTR_ERR(data->bclk);
599
600 larb_nr = of_count_phandle_with_args(dev->of_node,
601 "mediatek,larbs", NULL);
602 if (larb_nr < 0)
603 return larb_nr;
604 data->smi_imu.larb_nr = larb_nr;
605
606 for (i = 0; i < larb_nr; i++) {
607 struct device_node *larbnode;
608 struct platform_device *plarbdev;
Yong Wue6dec922017-08-21 19:00:16 +0800609 u32 id;
Yong Wu0df4fab2016-02-23 01:20:50 +0800610
611 larbnode = of_parse_phandle(dev->of_node, "mediatek,larbs", i);
612 if (!larbnode)
613 return -EINVAL;
614
615 if (!of_device_is_available(larbnode))
616 continue;
617
Yong Wue6dec922017-08-21 19:00:16 +0800618 ret = of_property_read_u32(larbnode, "mediatek,larb-id", &id);
619 if (ret)/* The id is consecutive if there is no this property */
620 id = i;
621
Yong Wu0df4fab2016-02-23 01:20:50 +0800622 plarbdev = of_find_device_by_node(larbnode);
Yong Wue6dec922017-08-21 19:00:16 +0800623 if (!plarbdev)
624 return -EPROBE_DEFER;
625 data->smi_imu.larb_imu[id].dev = &plarbdev->dev;
Yong Wu0df4fab2016-02-23 01:20:50 +0800626
Russell King00c7c812016-10-19 11:30:34 +0100627 component_match_add_release(dev, &match, release_of,
628 compare_of, larbnode);
Yong Wu0df4fab2016-02-23 01:20:50 +0800629 }
630
631 platform_set_drvdata(pdev, data);
632
633 ret = mtk_iommu_hw_init(data);
634 if (ret)
635 return ret;
636
Joerg Roedelb16c0172017-02-03 12:57:32 +0100637 ret = iommu_device_sysfs_add(&data->iommu, dev, NULL,
638 "mtk-iommu.%pa", &ioaddr);
639 if (ret)
640 return ret;
641
642 iommu_device_set_ops(&data->iommu, &mtk_iommu_ops);
643 iommu_device_set_fwnode(&data->iommu, &pdev->dev.of_node->fwnode);
644
645 ret = iommu_device_register(&data->iommu);
646 if (ret)
647 return ret;
648
Yong Wu7c3a2ec2017-08-21 19:00:17 +0800649 list_add_tail(&data->list, &m4ulist);
650
Yong Wu0df4fab2016-02-23 01:20:50 +0800651 if (!iommu_present(&platform_bus_type))
652 bus_set_iommu(&platform_bus_type, &mtk_iommu_ops);
653
654 return component_master_add_with_match(dev, &mtk_iommu_com_ops, match);
655}
656
657static int mtk_iommu_remove(struct platform_device *pdev)
658{
659 struct mtk_iommu_data *data = platform_get_drvdata(pdev);
660
Joerg Roedelb16c0172017-02-03 12:57:32 +0100661 iommu_device_sysfs_remove(&data->iommu);
662 iommu_device_unregister(&data->iommu);
663
Yong Wu0df4fab2016-02-23 01:20:50 +0800664 if (iommu_present(&platform_bus_type))
665 bus_set_iommu(&platform_bus_type, NULL);
666
667 free_io_pgtable_ops(data->m4u_dom->iop);
668 clk_disable_unprepare(data->bclk);
669 devm_free_irq(&pdev->dev, data->irq, data);
670 component_master_del(&pdev->dev, &mtk_iommu_com_ops);
671 return 0;
672}
673
Arnd Bergmannfd99f792016-02-29 10:19:07 +0100674static int __maybe_unused mtk_iommu_suspend(struct device *dev)
Yong Wu0df4fab2016-02-23 01:20:50 +0800675{
676 struct mtk_iommu_data *data = dev_get_drvdata(dev);
677 struct mtk_iommu_suspend_reg *reg = &data->reg;
678 void __iomem *base = data->base;
679
680 reg->standard_axi_mode = readl_relaxed(base +
681 REG_MMU_STANDARD_AXI_MODE);
682 reg->dcm_dis = readl_relaxed(base + REG_MMU_DCM_DIS);
683 reg->ctrl_reg = readl_relaxed(base + REG_MMU_CTRL_REG);
684 reg->int_control0 = readl_relaxed(base + REG_MMU_INT_CONTROL0);
685 reg->int_main_control = readl_relaxed(base + REG_MMU_INT_MAIN_CONTROL);
686 return 0;
687}
688
Arnd Bergmannfd99f792016-02-29 10:19:07 +0100689static int __maybe_unused mtk_iommu_resume(struct device *dev)
Yong Wu0df4fab2016-02-23 01:20:50 +0800690{
691 struct mtk_iommu_data *data = dev_get_drvdata(dev);
692 struct mtk_iommu_suspend_reg *reg = &data->reg;
693 void __iomem *base = data->base;
694
Yong Wu0df4fab2016-02-23 01:20:50 +0800695 writel_relaxed(reg->standard_axi_mode,
696 base + REG_MMU_STANDARD_AXI_MODE);
697 writel_relaxed(reg->dcm_dis, base + REG_MMU_DCM_DIS);
698 writel_relaxed(reg->ctrl_reg, base + REG_MMU_CTRL_REG);
699 writel_relaxed(reg->int_control0, base + REG_MMU_INT_CONTROL0);
700 writel_relaxed(reg->int_main_control, base + REG_MMU_INT_MAIN_CONTROL);
Yong Wu01e23c92016-03-14 06:01:11 +0800701 writel_relaxed(F_MMU_IVRP_PA_SET(data->protect_base, data->enable_4GB),
Yong Wu0df4fab2016-02-23 01:20:50 +0800702 base + REG_MMU_IVRP_PADDR);
Yong Wue6dec922017-08-21 19:00:16 +0800703 if (data->m4u_dom)
704 writel(data->m4u_dom->cfg.arm_v7s_cfg.ttbr[0],
705 base + REG_MMU_PT_BASE_ADDR);
Yong Wu0df4fab2016-02-23 01:20:50 +0800706 return 0;
707}
708
Yong Wue6dec922017-08-21 19:00:16 +0800709static const struct dev_pm_ops mtk_iommu_pm_ops = {
Yong Wu0df4fab2016-02-23 01:20:50 +0800710 SET_SYSTEM_SLEEP_PM_OPS(mtk_iommu_suspend, mtk_iommu_resume)
711};
712
713static const struct of_device_id mtk_iommu_of_ids[] = {
Yong Wue6dec922017-08-21 19:00:16 +0800714 { .compatible = "mediatek,mt2712-m4u", .data = (void *)M4U_MT2712},
715 { .compatible = "mediatek,mt8173-m4u", .data = (void *)M4U_MT8173},
Yong Wu0df4fab2016-02-23 01:20:50 +0800716 {}
717};
718
719static struct platform_driver mtk_iommu_driver = {
720 .probe = mtk_iommu_probe,
721 .remove = mtk_iommu_remove,
722 .driver = {
723 .name = "mtk-iommu",
Yong Wue6dec922017-08-21 19:00:16 +0800724 .of_match_table = of_match_ptr(mtk_iommu_of_ids),
Yong Wu0df4fab2016-02-23 01:20:50 +0800725 .pm = &mtk_iommu_pm_ops,
726 }
727};
728
Yong Wue6dec922017-08-21 19:00:16 +0800729static int __init mtk_iommu_init(void)
Yong Wu0df4fab2016-02-23 01:20:50 +0800730{
731 int ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800732
733 ret = platform_driver_register(&mtk_iommu_driver);
Yong Wue6dec922017-08-21 19:00:16 +0800734 if (ret != 0)
735 pr_err("Failed to register MTK IOMMU driver\n");
Yong Wu0df4fab2016-02-23 01:20:50 +0800736
Yong Wue6dec922017-08-21 19:00:16 +0800737 return ret;
Yong Wu0df4fab2016-02-23 01:20:50 +0800738}
739
Yong Wue6dec922017-08-21 19:00:16 +0800740subsys_initcall(mtk_iommu_init)