blob: 3731bf68ddce1c1bfefd1c9da010b3ef5aec0ab9 [file] [log] [blame]
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070045#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070046#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090047#include <asm/iommu.h>
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070048
Joerg Roedel078e1ee2012-09-26 12:44:43 +020049#include "irq_remapping.h"
Varun Sethi61e015a2013-04-23 10:05:24 +053050#include "pci.h"
Joerg Roedel078e1ee2012-09-26 12:44:43 +020051
Fenghua Yu5b6985c2008-10-16 18:02:32 -070052#define ROOT_SIZE VTD_PAGE_SIZE
53#define CONTEXT_SIZE VTD_PAGE_SIZE
54
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070055#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
56#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e02009-09-30 09:12:17 -070057#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070058
59#define IOAPIC_RANGE_START (0xfee00000)
60#define IOAPIC_RANGE_END (0xfeefffff)
61#define IOVA_START_ADDR (0x1000)
62
63#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
64
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070065#define MAX_AGAW_WIDTH 64
Jiang Liu5c645b32014-01-06 14:18:12 +080066#define MAX_AGAW_PFN_WIDTH (MAX_AGAW_WIDTH - VTD_PAGE_SHIFT)
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070067
David Woodhouse2ebe3152009-09-19 07:34:04 -070068#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
69#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
70
71/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
72 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
73#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
74 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
75#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -070076
Mark McLoughlinf27be032008-11-20 15:49:43 +000077#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070078#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070079#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080080
Andrew Mortondf08cdc2010-09-22 13:05:11 -070081/* page table handling */
82#define LEVEL_STRIDE (9)
83#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
84
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020085/*
86 * This bitmap is used to advertise the page sizes our hardware support
87 * to the IOMMU core, which will then use this information to split
88 * physically contiguous memory regions it is mapping into page sizes
89 * that we support.
90 *
91 * Traditionally the IOMMU core just handed us the mappings directly,
92 * after making sure the size is an order of a 4KiB page and that the
93 * mapping has natural alignment.
94 *
95 * To retain this behavior, we currently advertise that we support
96 * all page sizes that are an order of 4KiB.
97 *
98 * If at some point we'd like to utilize the IOMMU core's new behavior,
99 * we could change this to advertise the real page sizes we support.
100 */
101#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
102
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700103static inline int agaw_to_level(int agaw)
104{
105 return agaw + 2;
106}
107
108static inline int agaw_to_width(int agaw)
109{
Jiang Liu5c645b32014-01-06 14:18:12 +0800110 return min_t(int, 30 + agaw * LEVEL_STRIDE, MAX_AGAW_WIDTH);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700111}
112
113static inline int width_to_agaw(int width)
114{
Jiang Liu5c645b32014-01-06 14:18:12 +0800115 return DIV_ROUND_UP(width - 30, LEVEL_STRIDE);
Andrew Mortondf08cdc2010-09-22 13:05:11 -0700116}
117
118static inline unsigned int level_to_offset_bits(int level)
119{
120 return (level - 1) * LEVEL_STRIDE;
121}
122
123static inline int pfn_level_offset(unsigned long pfn, int level)
124{
125 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
126}
127
128static inline unsigned long level_mask(int level)
129{
130 return -1UL << level_to_offset_bits(level);
131}
132
133static inline unsigned long level_size(int level)
134{
135 return 1UL << level_to_offset_bits(level);
136}
137
138static inline unsigned long align_to_level(unsigned long pfn, int level)
139{
140 return (pfn + level_size(level) - 1) & level_mask(level);
141}
David Woodhousefd18de52009-05-10 23:57:41 +0100142
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100143static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
144{
Jiang Liu5c645b32014-01-06 14:18:12 +0800145 return 1 << min_t(int, (lvl - 1) * LEVEL_STRIDE, MAX_AGAW_PFN_WIDTH);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100146}
147
David Woodhousedd4e8312009-06-27 16:21:20 +0100148/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
149 are never going to work. */
150static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
151{
152 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
153}
154
155static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
156{
157 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
158}
159static inline unsigned long page_to_dma_pfn(struct page *pg)
160{
161 return mm_to_dma_pfn(page_to_pfn(pg));
162}
163static inline unsigned long virt_to_dma_pfn(void *p)
164{
165 return page_to_dma_pfn(virt_to_page(p));
166}
167
Weidong Hand9630fe2008-12-08 11:06:32 +0800168/* global iommu list, set NULL for ignored DMAR units */
169static struct intel_iommu **g_iommus;
170
David Woodhousee0fc7e02009-09-30 09:12:17 -0700171static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000172static int rwbf_quirk;
173
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000174/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700175 * set to 1 to panic kernel if can't successfully enable VT-d
176 * (used when kernel is launched w/ TXT)
177 */
178static int force_on = 0;
179
180/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000181 * 0: Present
182 * 1-11: Reserved
183 * 12-63: Context Ptr (12 - (haw-1))
184 * 64-127: Reserved
185 */
186struct root_entry {
187 u64 val;
188 u64 rsvd1;
189};
190#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
191static inline bool root_present(struct root_entry *root)
192{
193 return (root->val & 1);
194}
195static inline void set_root_present(struct root_entry *root)
196{
197 root->val |= 1;
198}
199static inline void set_root_value(struct root_entry *root, unsigned long value)
200{
201 root->val |= value & VTD_PAGE_MASK;
202}
203
204static inline struct context_entry *
205get_context_addr_from_root(struct root_entry *root)
206{
207 return (struct context_entry *)
208 (root_present(root)?phys_to_virt(
209 root->val & VTD_PAGE_MASK) :
210 NULL);
211}
212
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000213/*
214 * low 64 bits:
215 * 0: present
216 * 1: fault processing disable
217 * 2-3: translation type
218 * 12-63: address space root
219 * high 64 bits:
220 * 0-2: address width
221 * 3-6: aval
222 * 8-23: domain id
223 */
224struct context_entry {
225 u64 lo;
226 u64 hi;
227};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000228
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000229static inline bool context_present(struct context_entry *context)
230{
231 return (context->lo & 1);
232}
233static inline void context_set_present(struct context_entry *context)
234{
235 context->lo |= 1;
236}
237
238static inline void context_set_fault_enable(struct context_entry *context)
239{
240 context->lo &= (((u64)-1) << 2) | 1;
241}
242
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000243static inline void context_set_translation_type(struct context_entry *context,
244 unsigned long value)
245{
246 context->lo &= (((u64)-1) << 4) | 3;
247 context->lo |= (value & 3) << 2;
248}
249
250static inline void context_set_address_root(struct context_entry *context,
251 unsigned long value)
252{
253 context->lo |= value & VTD_PAGE_MASK;
254}
255
256static inline void context_set_address_width(struct context_entry *context,
257 unsigned long value)
258{
259 context->hi |= value & 7;
260}
261
262static inline void context_set_domain_id(struct context_entry *context,
263 unsigned long value)
264{
265 context->hi |= (value & ((1 << 16) - 1)) << 8;
266}
267
268static inline void context_clear_entry(struct context_entry *context)
269{
270 context->lo = 0;
271 context->hi = 0;
272}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000273
Mark McLoughlin622ba122008-11-20 15:49:46 +0000274/*
275 * 0: readable
276 * 1: writable
277 * 2-6: reserved
278 * 7: super page
Sheng Yang9cf06692009-03-18 15:33:07 +0800279 * 8-10: available
280 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000281 * 12-63: Host physcial address
282 */
283struct dma_pte {
284 u64 val;
285};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000286
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000287static inline void dma_clear_pte(struct dma_pte *pte)
288{
289 pte->val = 0;
290}
291
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000292static inline u64 dma_pte_addr(struct dma_pte *pte)
293{
David Woodhousec85994e2009-07-01 19:21:24 +0100294#ifdef CONFIG_64BIT
295 return pte->val & VTD_PAGE_MASK;
296#else
297 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100298 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100299#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000300}
301
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000302static inline bool dma_pte_present(struct dma_pte *pte)
303{
304 return (pte->val & 3) != 0;
305}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000306
Allen Kay4399c8b2011-10-14 12:32:46 -0700307static inline bool dma_pte_superpage(struct dma_pte *pte)
308{
309 return (pte->val & (1 << 7));
310}
311
David Woodhouse75e6bf92009-07-02 11:21:16 +0100312static inline int first_pte_in_page(struct dma_pte *pte)
313{
314 return !((unsigned long)pte & ~VTD_PAGE_MASK);
315}
316
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700317/*
318 * This domain is a statically identity mapping domain.
319 * 1. This domain creats a static 1:1 mapping to all usable memory.
320 * 2. It maps to each iommu if successful.
321 * 3. Each iommu mapps to this domain if successful.
322 */
David Woodhouse19943b02009-08-04 16:19:20 +0100323static struct dmar_domain *si_domain;
324static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700325
Weidong Han3b5410e2008-12-08 09:17:15 +0800326/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100327#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800328
Weidong Han1ce28fe2008-12-08 16:35:39 +0800329/* domain represents a virtual machine, more than one devices
330 * across iommus may be owned in one domain, e.g. kvm guest.
331 */
332#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
333
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700334/* si_domain contains mulitple devices */
335#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
336
Mike Travis1b198bb2012-03-05 15:05:16 -0800337/* define the limit of IOMMUs supported in each domain */
338#ifdef CONFIG_X86
339# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
340#else
341# define IOMMU_UNITS_SUPPORTED 64
342#endif
343
Mark McLoughlin99126f72008-11-20 15:49:47 +0000344struct dmar_domain {
345 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700346 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800347 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
348 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000349
350 struct list_head devices; /* all devices' list */
351 struct iova_domain iovad; /* iova's that belong to this domain */
352
353 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000354 int gaw; /* max guest address width */
355
356 /* adjusted guest address width, 0 is level 2 30-bit */
357 int agaw;
358
Weidong Han3b5410e2008-12-08 09:17:15 +0800359 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800360
361 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800362 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800363 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100364 int iommu_superpage;/* Level of superpages supported:
365 0 == 4KiB (no superpages), 1 == 2MiB,
366 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800367 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800368 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000369};
370
Mark McLoughlina647dac2008-11-20 15:49:48 +0000371/* PCI domain-device relationship */
372struct device_domain_info {
373 struct list_head link; /* link to domain siblings */
374 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100375 int segment; /* PCI domain */
376 u8 bus; /* PCI bus number */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000377 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500378 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800379 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dac2008-11-20 15:49:48 +0000380 struct dmar_domain *domain; /* pointer to domain */
381};
382
mark gross5e0d2a62008-03-04 15:22:08 -0800383static void flush_unmaps_timeout(unsigned long data);
384
385DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
386
mark gross80b20dd2008-04-18 13:53:58 -0700387#define HIGH_WATER_MARK 250
388struct deferred_flush_tables {
389 int next;
390 struct iova *iova[HIGH_WATER_MARK];
391 struct dmar_domain *domain[HIGH_WATER_MARK];
392};
393
394static struct deferred_flush_tables *deferred_flush;
395
mark gross5e0d2a62008-03-04 15:22:08 -0800396/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800397static int g_num_of_iommus;
398
399static DEFINE_SPINLOCK(async_umap_flush_lock);
400static LIST_HEAD(unmaps_to_do);
401
402static int timer_on;
403static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800404
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700405static void domain_remove_dev_info(struct dmar_domain *domain);
406
Suresh Siddhad3f13812011-08-23 17:05:25 -0700407#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800408int dmar_disabled = 0;
409#else
410int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700411#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800412
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200413int intel_iommu_enabled = 0;
414EXPORT_SYMBOL_GPL(intel_iommu_enabled);
415
David Woodhouse2d9e6672010-06-15 10:57:57 +0100416static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700417static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100419static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700420
David Woodhousec0771df2011-10-14 20:59:46 +0100421int intel_iommu_gfx_mapped;
422EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
423
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700424#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
425static DEFINE_SPINLOCK(device_domain_lock);
426static LIST_HEAD(device_domain_list);
427
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100428static struct iommu_ops intel_iommu_ops;
429
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700430static int __init intel_iommu_setup(char *str)
431{
432 if (!str)
433 return -EINVAL;
434 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800435 if (!strncmp(str, "on", 2)) {
436 dmar_disabled = 0;
437 printk(KERN_INFO "Intel-IOMMU: enabled\n");
438 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700439 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800440 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700441 } else if (!strncmp(str, "igfx_off", 8)) {
442 dmar_map_gfx = 0;
443 printk(KERN_INFO
444 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700445 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800446 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700447 "Intel-IOMMU: Forcing DAC for PCI devices\n");
448 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800449 } else if (!strncmp(str, "strict", 6)) {
450 printk(KERN_INFO
451 "Intel-IOMMU: disable batched IOTLB flush\n");
452 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100453 } else if (!strncmp(str, "sp_off", 6)) {
454 printk(KERN_INFO
455 "Intel-IOMMU: disable supported super page\n");
456 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700457 }
458
459 str += strcspn(str, ",");
460 while (*str == ',')
461 str++;
462 }
463 return 0;
464}
465__setup("intel_iommu=", intel_iommu_setup);
466
467static struct kmem_cache *iommu_domain_cache;
468static struct kmem_cache *iommu_devinfo_cache;
469static struct kmem_cache *iommu_iova_cache;
470
Suresh Siddha4c923d42009-10-02 11:01:24 -0700471static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700472{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700473 struct page *page;
474 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700475
Suresh Siddha4c923d42009-10-02 11:01:24 -0700476 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
477 if (page)
478 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700479 return vaddr;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700480}
481
482static inline void free_pgtable_page(void *vaddr)
483{
484 free_page((unsigned long)vaddr);
485}
486
487static inline void *alloc_domain_mem(void)
488{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900489 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700490}
491
Kay, Allen M38717942008-09-09 18:37:29 +0300492static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700493{
494 kmem_cache_free(iommu_domain_cache, vaddr);
495}
496
497static inline void * alloc_devinfo_mem(void)
498{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900499 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700500}
501
502static inline void free_devinfo_mem(void *vaddr)
503{
504 kmem_cache_free(iommu_devinfo_cache, vaddr);
505}
506
507struct iova *alloc_iova_mem(void)
508{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900509 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700510}
511
512void free_iova_mem(struct iova *iova)
513{
514 kmem_cache_free(iommu_iova_cache, iova);
515}
516
Weidong Han1b573682008-12-08 15:34:06 +0800517
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700518static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800519{
520 unsigned long sagaw;
521 int agaw = -1;
522
523 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700524 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800525 agaw >= 0; agaw--) {
526 if (test_bit(agaw, &sagaw))
527 break;
528 }
529
530 return agaw;
531}
532
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700533/*
534 * Calculate max SAGAW for each iommu.
535 */
536int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
537{
538 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
539}
540
541/*
542 * calculate agaw for each iommu.
543 * "SAGAW" may be different across iommus, use a default agaw, and
544 * get a supported less agaw for iommus that don't support the default agaw.
545 */
546int iommu_calculate_agaw(struct intel_iommu *iommu)
547{
548 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
549}
550
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700551/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800552static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
553{
554 int iommu_id;
555
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700556 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800557 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700558 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800559
Mike Travis1b198bb2012-03-05 15:05:16 -0800560 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800561 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
562 return NULL;
563
564 return g_iommus[iommu_id];
565}
566
Weidong Han8e6040972008-12-08 15:49:06 +0800567static void domain_update_iommu_coherency(struct dmar_domain *domain)
568{
569 int i;
570
Alex Williamson2e12bc22011-11-11 17:26:44 -0700571 i = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
572
573 domain->iommu_coherency = i < g_num_of_iommus ? 1 : 0;
Weidong Han8e6040972008-12-08 15:49:06 +0800574
Mike Travis1b198bb2012-03-05 15:05:16 -0800575 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Weidong Han8e6040972008-12-08 15:49:06 +0800576 if (!ecap_coherent(g_iommus[i]->ecap)) {
577 domain->iommu_coherency = 0;
578 break;
579 }
Weidong Han8e6040972008-12-08 15:49:06 +0800580 }
581}
582
Sheng Yang58c610b2009-03-18 15:33:05 +0800583static void domain_update_iommu_snooping(struct dmar_domain *domain)
584{
585 int i;
586
587 domain->iommu_snooping = 1;
588
Mike Travis1b198bb2012-03-05 15:05:16 -0800589 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800590 if (!ecap_sc_support(g_iommus[i]->ecap)) {
591 domain->iommu_snooping = 0;
592 break;
593 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800594 }
595}
596
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100597static void domain_update_iommu_superpage(struct dmar_domain *domain)
598{
Allen Kay8140a952011-10-14 12:32:17 -0700599 struct dmar_drhd_unit *drhd;
600 struct intel_iommu *iommu = NULL;
601 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100602
603 if (!intel_iommu_superpage) {
604 domain->iommu_superpage = 0;
605 return;
606 }
607
Allen Kay8140a952011-10-14 12:32:17 -0700608 /* set iommu_superpage to the smallest common denominator */
609 for_each_active_iommu(iommu, drhd) {
610 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100611 if (!mask) {
612 break;
613 }
614 }
615 domain->iommu_superpage = fls(mask);
616}
617
Sheng Yang58c610b2009-03-18 15:33:05 +0800618/* Some capabilities may be different across iommus */
619static void domain_update_iommu_cap(struct dmar_domain *domain)
620{
621 domain_update_iommu_coherency(domain);
622 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100623 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800624}
625
David Woodhouse276dbf992009-04-04 01:45:37 +0100626static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800627{
628 struct dmar_drhd_unit *drhd = NULL;
629 int i;
630
Jiang Liu7c919772014-01-06 14:18:18 +0800631 for_each_active_drhd_unit(drhd) {
David Woodhouse276dbf992009-04-04 01:45:37 +0100632 if (segment != drhd->segment)
633 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800634
David Woodhouse924b6232009-04-04 00:39:25 +0100635 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000636 if (drhd->devices[i] &&
637 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800638 drhd->devices[i]->devfn == devfn)
639 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700640 if (drhd->devices[i] &&
641 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100642 drhd->devices[i]->subordinate->number <= bus &&
Yinghai Lub918c622012-05-17 18:51:11 -0700643 drhd->devices[i]->subordinate->busn_res.end >= bus)
David Woodhouse924b6232009-04-04 00:39:25 +0100644 return drhd->iommu;
645 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800646
647 if (drhd->include_all)
648 return drhd->iommu;
649 }
650
651 return NULL;
652}
653
Weidong Han5331fe62008-12-08 23:00:00 +0800654static void domain_flush_cache(struct dmar_domain *domain,
655 void *addr, int size)
656{
657 if (!domain->iommu_coherency)
658 clflush_cache_range(addr, size);
659}
660
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700661/* Gets context entry for a given bus and devfn */
662static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
663 u8 bus, u8 devfn)
664{
665 struct root_entry *root;
666 struct context_entry *context;
667 unsigned long phy_addr;
668 unsigned long flags;
669
670 spin_lock_irqsave(&iommu->lock, flags);
671 root = &iommu->root_entry[bus];
672 context = get_context_addr_from_root(root);
673 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700674 context = (struct context_entry *)
675 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700676 if (!context) {
677 spin_unlock_irqrestore(&iommu->lock, flags);
678 return NULL;
679 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700680 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700681 phy_addr = virt_to_phys((void *)context);
682 set_root_value(root, phy_addr);
683 set_root_present(root);
684 __iommu_flush_cache(iommu, root, sizeof(*root));
685 }
686 spin_unlock_irqrestore(&iommu->lock, flags);
687 return &context[devfn];
688}
689
690static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
691{
692 struct root_entry *root;
693 struct context_entry *context;
694 int ret;
695 unsigned long flags;
696
697 spin_lock_irqsave(&iommu->lock, flags);
698 root = &iommu->root_entry[bus];
699 context = get_context_addr_from_root(root);
700 if (!context) {
701 ret = 0;
702 goto out;
703 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000704 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700705out:
706 spin_unlock_irqrestore(&iommu->lock, flags);
707 return ret;
708}
709
710static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
711{
712 struct root_entry *root;
713 struct context_entry *context;
714 unsigned long flags;
715
716 spin_lock_irqsave(&iommu->lock, flags);
717 root = &iommu->root_entry[bus];
718 context = get_context_addr_from_root(root);
719 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000720 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700721 __iommu_flush_cache(iommu, &context[devfn], \
722 sizeof(*context));
723 }
724 spin_unlock_irqrestore(&iommu->lock, flags);
725}
726
727static void free_context_table(struct intel_iommu *iommu)
728{
729 struct root_entry *root;
730 int i;
731 unsigned long flags;
732 struct context_entry *context;
733
734 spin_lock_irqsave(&iommu->lock, flags);
735 if (!iommu->root_entry) {
736 goto out;
737 }
738 for (i = 0; i < ROOT_ENTRY_NR; i++) {
739 root = &iommu->root_entry[i];
740 context = get_context_addr_from_root(root);
741 if (context)
742 free_pgtable_page(context);
743 }
744 free_pgtable_page(iommu->root_entry);
745 iommu->root_entry = NULL;
746out:
747 spin_unlock_irqrestore(&iommu->lock, flags);
748}
749
David Woodhouseb026fd22009-06-28 10:37:25 +0100750static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
Allen Kay4399c8b2011-10-14 12:32:46 -0700751 unsigned long pfn, int target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700752{
David Woodhouseb026fd22009-06-28 10:37:25 +0100753 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700754 struct dma_pte *parent, *pte = NULL;
755 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700756 int offset;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700757
758 BUG_ON(!domain->pgd);
Julian Stecklinaf9423602013-10-09 10:03:52 +0200759
760 if (addr_width < BITS_PER_LONG && pfn >> addr_width)
761 /* Address beyond IOMMU's addressing capabilities. */
762 return NULL;
763
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700764 parent = domain->pgd;
765
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700766 while (level > 0) {
767 void *tmp_page;
768
David Woodhouseb026fd22009-06-28 10:37:25 +0100769 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700770 pte = &parent[offset];
Allen Kay4399c8b2011-10-14 12:32:46 -0700771 if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100772 break;
773 if (level == target_level)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700774 break;
775
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000776 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100777 uint64_t pteval;
778
Suresh Siddha4c923d42009-10-02 11:01:24 -0700779 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700780
David Woodhouse206a73c2009-07-01 19:30:28 +0100781 if (!tmp_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700782 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100783
David Woodhousec85994e2009-07-01 19:21:24 +0100784 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400785 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100786 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
787 /* Someone else set it while we were thinking; use theirs. */
788 free_pgtable_page(tmp_page);
789 } else {
790 dma_pte_addr(pte);
791 domain_flush_cache(domain, pte, sizeof(*pte));
792 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700793 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000794 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700795 level--;
796 }
797
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700798 return pte;
799}
800
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100801
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700802/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100803static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
804 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100805 int level, int *large_page)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700806{
807 struct dma_pte *parent, *pte = NULL;
808 int total = agaw_to_level(domain->agaw);
809 int offset;
810
811 parent = domain->pgd;
812 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100813 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700814 pte = &parent[offset];
815 if (level == total)
816 return pte;
817
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100818 if (!dma_pte_present(pte)) {
819 *large_page = total;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700820 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100821 }
822
823 if (pte->val & DMA_PTE_LARGE_PAGE) {
824 *large_page = total;
825 return pte;
826 }
827
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000828 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700829 total--;
830 }
831 return NULL;
832}
833
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700834/* clear last level pte, a tlb flush should be followed */
Allen Kay292827c2011-10-14 12:31:54 -0700835static int dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf2009-06-27 22:09:11 +0100836 unsigned long start_pfn,
837 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700838{
David Woodhouse04b18e62009-06-27 19:15:01 +0100839 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100840 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100841 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700842
David Woodhouse04b18e62009-06-27 19:15:01 +0100843 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf2009-06-27 22:09:11 +0100844 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700845 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100846
David Woodhouse04b18e62009-06-27 19:15:01 +0100847 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700848 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100849 large_page = 1;
850 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100851 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100852 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100853 continue;
854 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100855 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100856 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100858 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100859 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
860
David Woodhouse310a5ab2009-06-28 18:52:20 +0100861 domain_flush_cache(domain, first_pte,
862 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700863
864 } while (start_pfn && start_pfn <= last_pfn);
Allen Kay292827c2011-10-14 12:31:54 -0700865
Jiang Liu5c645b32014-01-06 14:18:12 +0800866 return min_t(int, (large_page - 1) * 9, MAX_AGAW_PFN_WIDTH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700867}
868
Alex Williamson3269ee02013-06-15 10:27:19 -0600869static void dma_pte_free_level(struct dmar_domain *domain, int level,
870 struct dma_pte *pte, unsigned long pfn,
871 unsigned long start_pfn, unsigned long last_pfn)
872{
873 pfn = max(start_pfn, pfn);
874 pte = &pte[pfn_level_offset(pfn, level)];
875
876 do {
877 unsigned long level_pfn;
878 struct dma_pte *level_pte;
879
880 if (!dma_pte_present(pte) || dma_pte_superpage(pte))
881 goto next;
882
883 level_pfn = pfn & level_mask(level - 1);
884 level_pte = phys_to_virt(dma_pte_addr(pte));
885
886 if (level > 2)
887 dma_pte_free_level(domain, level - 1, level_pte,
888 level_pfn, start_pfn, last_pfn);
889
890 /* If range covers entire pagetable, free it */
891 if (!(start_pfn > level_pfn ||
892 last_pfn < level_pfn + level_size(level))) {
893 dma_clear_pte(pte);
894 domain_flush_cache(domain, pte, sizeof(*pte));
895 free_pgtable_page(level_pte);
896 }
897next:
898 pfn += level_size(level);
899 } while (!first_pte_in_page(++pte) && pfn <= last_pfn);
900}
901
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700902/* free page table pages. last level pte should already be cleared */
903static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100904 unsigned long start_pfn,
905 unsigned long last_pfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700906{
David Woodhouse6660c632009-06-27 22:41:00 +0100907 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700908
David Woodhouse6660c632009-06-27 22:41:00 +0100909 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
910 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700911 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700912
David Woodhousef3a0a522009-06-30 03:40:07 +0100913 /* We don't need lock here; nobody else touches the iova range */
Alex Williamson3269ee02013-06-15 10:27:19 -0600914 dma_pte_free_level(domain, agaw_to_level(domain->agaw),
915 domain->pgd, 0, start_pfn, last_pfn);
David Woodhouse6660c632009-06-27 22:41:00 +0100916
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700917 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100918 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700919 free_pgtable_page(domain->pgd);
920 domain->pgd = NULL;
921 }
922}
923
924/* iommu handling */
925static int iommu_alloc_root_entry(struct intel_iommu *iommu)
926{
927 struct root_entry *root;
928 unsigned long flags;
929
Suresh Siddha4c923d42009-10-02 11:01:24 -0700930 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700931 if (!root)
932 return -ENOMEM;
933
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700934 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700935
936 spin_lock_irqsave(&iommu->lock, flags);
937 iommu->root_entry = root;
938 spin_unlock_irqrestore(&iommu->lock, flags);
939
940 return 0;
941}
942
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700943static void iommu_set_root_entry(struct intel_iommu *iommu)
944{
945 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100946 u32 sts;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700947 unsigned long flag;
948
949 addr = iommu->root_entry;
950
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200951 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700952 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
953
David Woodhousec416daa2009-05-10 20:30:58 +0100954 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700955
956 /* Make sure hardware complete it */
957 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100958 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700959
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200960 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700961}
962
963static void iommu_flush_write_buffer(struct intel_iommu *iommu)
964{
965 u32 val;
966 unsigned long flag;
967
David Woodhouse9af88142009-02-13 23:18:03 +0000968 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700969 return;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700970
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200971 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100972 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700973
974 /* Make sure hardware complete it */
975 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100976 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700977
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200978 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700979}
980
981/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100982static void __iommu_flush_context(struct intel_iommu *iommu,
983 u16 did, u16 source_id, u8 function_mask,
984 u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700985{
986 u64 val = 0;
987 unsigned long flag;
988
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -0700989 switch (type) {
990 case DMA_CCMD_GLOBAL_INVL:
991 val = DMA_CCMD_GLOBAL_INVL;
992 break;
993 case DMA_CCMD_DOMAIN_INVL:
994 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
995 break;
996 case DMA_CCMD_DEVICE_INVL:
997 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
998 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
999 break;
1000 default:
1001 BUG();
1002 }
1003 val |= DMA_CCMD_ICC;
1004
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001005 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001006 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1007
1008 /* Make sure hardware complete it */
1009 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1010 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1011
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001012 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001013}
1014
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001015/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001016static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1017 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001018{
1019 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1020 u64 val = 0, val_iva = 0;
1021 unsigned long flag;
1022
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001023 switch (type) {
1024 case DMA_TLB_GLOBAL_FLUSH:
1025 /* global flush doesn't need set IVA_REG */
1026 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1027 break;
1028 case DMA_TLB_DSI_FLUSH:
1029 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1030 break;
1031 case DMA_TLB_PSI_FLUSH:
1032 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1033 /* Note: always flush non-leaf currently */
1034 val_iva = size_order | addr;
1035 break;
1036 default:
1037 BUG();
1038 }
1039 /* Note: set drain read/write */
1040#if 0
1041 /*
1042 * This is probably to be super secure.. Looks like we can
1043 * ignore it without any impact.
1044 */
1045 if (cap_read_drain(iommu->cap))
1046 val |= DMA_TLB_READ_DRAIN;
1047#endif
1048 if (cap_write_drain(iommu->cap))
1049 val |= DMA_TLB_WRITE_DRAIN;
1050
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001051 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001052 /* Note: Only uses first TLB reg currently */
1053 if (val_iva)
1054 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1055 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1056
1057 /* Make sure hardware complete it */
1058 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1059 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1060
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001061 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001062
1063 /* check IOTLB invalidation granularity */
1064 if (DMA_TLB_IAIG(val) == 0)
1065 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1066 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1067 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001068 (unsigned long long)DMA_TLB_IIRG(type),
1069 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001070}
1071
Yu Zhao93a23a72009-05-18 13:51:37 +08001072static struct device_domain_info *iommu_support_dev_iotlb(
1073 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001074{
Yu Zhao93a23a72009-05-18 13:51:37 +08001075 int found = 0;
1076 unsigned long flags;
1077 struct device_domain_info *info;
1078 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1079
1080 if (!ecap_dev_iotlb_support(iommu->ecap))
1081 return NULL;
1082
1083 if (!iommu->qi)
1084 return NULL;
1085
1086 spin_lock_irqsave(&device_domain_lock, flags);
1087 list_for_each_entry(info, &domain->devices, link)
1088 if (info->bus == bus && info->devfn == devfn) {
1089 found = 1;
1090 break;
1091 }
1092 spin_unlock_irqrestore(&device_domain_lock, flags);
1093
1094 if (!found || !info->dev)
1095 return NULL;
1096
1097 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1098 return NULL;
1099
1100 if (!dmar_find_matched_atsr_unit(info->dev))
1101 return NULL;
1102
1103 info->iommu = iommu;
1104
1105 return info;
1106}
1107
1108static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1109{
1110 if (!info)
1111 return;
1112
1113 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1114}
1115
1116static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1117{
1118 if (!info->dev || !pci_ats_enabled(info->dev))
1119 return;
1120
1121 pci_disable_ats(info->dev);
1122}
1123
1124static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1125 u64 addr, unsigned mask)
1126{
1127 u16 sid, qdep;
1128 unsigned long flags;
1129 struct device_domain_info *info;
1130
1131 spin_lock_irqsave(&device_domain_lock, flags);
1132 list_for_each_entry(info, &domain->devices, link) {
1133 if (!info->dev || !pci_ats_enabled(info->dev))
1134 continue;
1135
1136 sid = info->bus << 8 | info->devfn;
1137 qdep = pci_ats_queue_depth(info->dev);
1138 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1139 }
1140 spin_unlock_irqrestore(&device_domain_lock, flags);
1141}
1142
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001143static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
Nadav Amit82653632010-04-01 13:24:40 +03001144 unsigned long pfn, unsigned int pages, int map)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001145{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001146 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001147 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001148
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001149 BUG_ON(pages == 0);
1150
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001151 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001152 * Fallback to domain selective flush if no PSI support or the size is
1153 * too big.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001154 * PSI requires page size to be 2 ^ x, and the base address is naturally
1155 * aligned to the size
1156 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001157 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1158 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001159 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001160 else
1161 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1162 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001163
1164 /*
Nadav Amit82653632010-04-01 13:24:40 +03001165 * In caching mode, changes of pages from non-present to present require
1166 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001167 */
Nadav Amit82653632010-04-01 13:24:40 +03001168 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001169 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001170}
1171
mark grossf8bab732008-02-08 04:18:38 -08001172static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1173{
1174 u32 pmen;
1175 unsigned long flags;
1176
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001177 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001178 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1179 pmen &= ~DMA_PMEN_EPM;
1180 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1181
1182 /* wait for the protected region status bit to clear */
1183 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1184 readl, !(pmen & DMA_PMEN_PRS), pmen);
1185
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001186 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001187}
1188
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001189static int iommu_enable_translation(struct intel_iommu *iommu)
1190{
1191 u32 sts;
1192 unsigned long flags;
1193
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001194 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001195 iommu->gcmd |= DMA_GCMD_TE;
1196 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001197
1198 /* Make sure hardware complete it */
1199 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001200 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001201
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001202 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001203 return 0;
1204}
1205
1206static int iommu_disable_translation(struct intel_iommu *iommu)
1207{
1208 u32 sts;
1209 unsigned long flag;
1210
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001211 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001212 iommu->gcmd &= ~DMA_GCMD_TE;
1213 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1214
1215 /* Make sure hardware complete it */
1216 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001217 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001218
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001219 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001220 return 0;
1221}
1222
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001223
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001224static int iommu_init_domains(struct intel_iommu *iommu)
1225{
1226 unsigned long ndomains;
1227 unsigned long nlongs;
1228
1229 ndomains = cap_ndoms(iommu->cap);
Jiang Liu852bdb02014-01-06 14:18:11 +08001230 pr_debug("IOMMU%d: Number of Domains supported <%ld>\n",
1231 iommu->seq_id, ndomains);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001232 nlongs = BITS_TO_LONGS(ndomains);
1233
Donald Dutile94a91b52009-08-20 16:51:34 -04001234 spin_lock_init(&iommu->lock);
1235
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001236 /* TBD: there might be 64K domains,
1237 * consider other allocation for future chip
1238 */
1239 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1240 if (!iommu->domain_ids) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001241 pr_err("IOMMU%d: allocating domain id array failed\n",
1242 iommu->seq_id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001243 return -ENOMEM;
1244 }
1245 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1246 GFP_KERNEL);
1247 if (!iommu->domains) {
Jiang Liu852bdb02014-01-06 14:18:11 +08001248 pr_err("IOMMU%d: allocating domain array failed\n",
1249 iommu->seq_id);
1250 kfree(iommu->domain_ids);
1251 iommu->domain_ids = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001252 return -ENOMEM;
1253 }
1254
1255 /*
1256 * if Caching mode is set, then invalid translations are tagged
1257 * with domainid 0. Hence we need to pre-allocate it.
1258 */
1259 if (cap_caching_mode(iommu->cap))
1260 set_bit(0, iommu->domain_ids);
1261 return 0;
1262}
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001263
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001264
1265static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001266static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001267
1268void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001269{
1270 struct dmar_domain *domain;
1271 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001272 unsigned long flags;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001273
Donald Dutile94a91b52009-08-20 16:51:34 -04001274 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001275 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Donald Dutile94a91b52009-08-20 16:51:34 -04001276 domain = iommu->domains[i];
1277 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001278
Donald Dutile94a91b52009-08-20 16:51:34 -04001279 spin_lock_irqsave(&domain->iommu_lock, flags);
1280 if (--domain->iommu_count == 0) {
1281 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1282 vm_domain_exit(domain);
1283 else
1284 domain_exit(domain);
1285 }
1286 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001287 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001288 }
1289
1290 if (iommu->gcmd & DMA_GCMD_TE)
1291 iommu_disable_translation(iommu);
1292
1293 if (iommu->irq) {
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001294 irq_set_handler_data(iommu->irq, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001295 /* This will mask the irq */
1296 free_irq(iommu->irq, iommu);
1297 destroy_irq(iommu->irq);
1298 }
1299
1300 kfree(iommu->domains);
1301 kfree(iommu->domain_ids);
1302
Weidong Hand9630fe2008-12-08 11:06:32 +08001303 g_iommus[iommu->seq_id] = NULL;
1304
1305 /* if all iommus are freed, free g_iommus */
1306 for (i = 0; i < g_num_of_iommus; i++) {
1307 if (g_iommus[i])
1308 break;
1309 }
1310
1311 if (i == g_num_of_iommus)
1312 kfree(g_iommus);
1313
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001314 /* free context mapping */
1315 free_context_table(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001316}
1317
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001318static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001319{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001320 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001321
1322 domain = alloc_domain_mem();
1323 if (!domain)
1324 return NULL;
1325
Suresh Siddha4c923d42009-10-02 11:01:24 -07001326 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08001327 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001328 domain->flags = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001329
1330 return domain;
1331}
1332
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001333static int iommu_attach_domain(struct dmar_domain *domain,
1334 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001335{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001336 int num;
1337 unsigned long ndomains;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001338 unsigned long flags;
1339
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001340 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001341
1342 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001343
1344 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1345 if (num >= ndomains) {
1346 spin_unlock_irqrestore(&iommu->lock, flags);
1347 printk(KERN_ERR "IOMMU: no free domain ids\n");
1348 return -ENOMEM;
1349 }
1350
1351 domain->id = num;
1352 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001353 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001354 iommu->domains[num] = domain;
1355 spin_unlock_irqrestore(&iommu->lock, flags);
1356
1357 return 0;
1358}
1359
1360static void iommu_detach_domain(struct dmar_domain *domain,
1361 struct intel_iommu *iommu)
1362{
1363 unsigned long flags;
1364 int num, ndomains;
1365 int found = 0;
1366
1367 spin_lock_irqsave(&iommu->lock, flags);
1368 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001369 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001370 if (iommu->domains[num] == domain) {
1371 found = 1;
1372 break;
1373 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001374 }
1375
1376 if (found) {
1377 clear_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001378 clear_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001379 iommu->domains[num] = NULL;
1380 }
Weidong Han8c11e792008-12-08 15:29:22 +08001381 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001382}
1383
1384static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001385static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001386
Joseph Cihula51a63e62011-03-21 11:04:24 -07001387static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001388{
1389 struct pci_dev *pdev = NULL;
1390 struct iova *iova;
1391 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001392
David Millerf6611972008-02-06 01:36:23 -08001393 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001394
Mark Gross8a443df2008-03-04 14:59:31 -08001395 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1396 &reserved_rbtree_key);
1397
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001398 /* IOAPIC ranges shouldn't be accessed by DMA */
1399 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1400 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001401 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001402 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001403 return -ENODEV;
1404 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001405
1406 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1407 for_each_pci_dev(pdev) {
1408 struct resource *r;
1409
1410 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1411 r = &pdev->resource[i];
1412 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1413 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001414 iova = reserve_iova(&reserved_iova_list,
1415 IOVA_PFN(r->start),
1416 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001417 if (!iova) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001418 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001419 return -ENODEV;
1420 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001421 }
1422 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001423 return 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001424}
1425
1426static void domain_reserve_special_ranges(struct dmar_domain *domain)
1427{
1428 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1429}
1430
1431static inline int guestwidth_to_adjustwidth(int gaw)
1432{
1433 int agaw;
1434 int r = (gaw - 12) % 9;
1435
1436 if (r == 0)
1437 agaw = gaw;
1438 else
1439 agaw = gaw + 9 - r;
1440 if (agaw > 64)
1441 agaw = 64;
1442 return agaw;
1443}
1444
1445static int domain_init(struct dmar_domain *domain, int guest_width)
1446{
1447 struct intel_iommu *iommu;
1448 int adjust_width, agaw;
1449 unsigned long sagaw;
1450
David Millerf6611972008-02-06 01:36:23 -08001451 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001452 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001453
1454 domain_reserve_special_ranges(domain);
1455
1456 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001457 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001458 if (guest_width > cap_mgaw(iommu->cap))
1459 guest_width = cap_mgaw(iommu->cap);
1460 domain->gaw = guest_width;
1461 adjust_width = guestwidth_to_adjustwidth(guest_width);
1462 agaw = width_to_agaw(adjust_width);
1463 sagaw = cap_sagaw(iommu->cap);
1464 if (!test_bit(agaw, &sagaw)) {
1465 /* hardware doesn't support it, choose a bigger one */
1466 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1467 agaw = find_next_bit(&sagaw, 5, agaw);
1468 if (agaw >= 5)
1469 return -ENODEV;
1470 }
1471 domain->agaw = agaw;
1472 INIT_LIST_HEAD(&domain->devices);
1473
Weidong Han8e6040972008-12-08 15:49:06 +08001474 if (ecap_coherent(iommu->ecap))
1475 domain->iommu_coherency = 1;
1476 else
1477 domain->iommu_coherency = 0;
1478
Sheng Yang58c610b2009-03-18 15:33:05 +08001479 if (ecap_sc_support(iommu->ecap))
1480 domain->iommu_snooping = 1;
1481 else
1482 domain->iommu_snooping = 0;
1483
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001484 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
Weidong Hanc7151a82008-12-08 22:51:37 +08001485 domain->iommu_count = 1;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001486 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001487
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001488 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001489 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001490 if (!domain->pgd)
1491 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001492 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001493 return 0;
1494}
1495
1496static void domain_exit(struct dmar_domain *domain)
1497{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001498 struct dmar_drhd_unit *drhd;
1499 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001500
1501 /* Domain 0 is reserved, so dont process it */
1502 if (!domain)
1503 return;
1504
Alex Williamson7b668352011-05-24 12:02:41 +01001505 /* Flush any lazy unmaps that may reference this domain */
1506 if (!intel_iommu_strict)
1507 flush_unmaps_timeout(0);
1508
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001509 domain_remove_dev_info(domain);
1510 /* destroy iovas */
1511 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001512
1513 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01001514 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001515
1516 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001517 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001518
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001519 for_each_active_iommu(iommu, drhd)
Mike Travis1b198bb2012-03-05 15:05:16 -08001520 if (test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001521 iommu_detach_domain(domain, iommu);
1522
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001523 free_domain_mem(domain);
1524}
1525
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001526static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1527 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001528{
1529 struct context_entry *context;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001530 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001531 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001532 struct dma_pte *pgd;
1533 unsigned long num;
1534 unsigned long ndomains;
1535 int id;
1536 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001537 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001538
1539 pr_debug("Set context mapping for %02x:%02x.%d\n",
1540 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001541
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001542 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001543 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1544 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001545
David Woodhouse276dbf992009-04-04 01:45:37 +01001546 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001547 if (!iommu)
1548 return -ENODEV;
1549
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001550 context = device_to_context_entry(iommu, bus, devfn);
1551 if (!context)
1552 return -ENOMEM;
1553 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001554 if (context_present(context)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001555 spin_unlock_irqrestore(&iommu->lock, flags);
1556 return 0;
1557 }
1558
Weidong Hanea6606b2008-12-08 23:08:15 +08001559 id = domain->id;
1560 pgd = domain->pgd;
1561
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001562 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1563 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001564 int found = 0;
1565
1566 /* find an available domain id for this device in iommu */
1567 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001568 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001569 if (iommu->domains[num] == domain) {
1570 id = num;
1571 found = 1;
1572 break;
1573 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001574 }
1575
1576 if (found == 0) {
1577 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1578 if (num >= ndomains) {
1579 spin_unlock_irqrestore(&iommu->lock, flags);
1580 printk(KERN_ERR "IOMMU: no free domain ids\n");
1581 return -EFAULT;
1582 }
1583
1584 set_bit(num, iommu->domain_ids);
1585 iommu->domains[num] = domain;
1586 id = num;
1587 }
1588
1589 /* Skip top levels of page tables for
1590 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001591 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001592 */
Chris Wright1672af12009-12-02 12:06:34 -08001593 if (translation != CONTEXT_TT_PASS_THROUGH) {
1594 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1595 pgd = phys_to_virt(dma_pte_addr(pgd));
1596 if (!dma_pte_present(pgd)) {
1597 spin_unlock_irqrestore(&iommu->lock, flags);
1598 return -ENOMEM;
1599 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001600 }
1601 }
1602 }
1603
1604 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001605
Yu Zhao93a23a72009-05-18 13:51:37 +08001606 if (translation != CONTEXT_TT_PASS_THROUGH) {
1607 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1608 translation = info ? CONTEXT_TT_DEV_IOTLB :
1609 CONTEXT_TT_MULTI_LEVEL;
1610 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001611 /*
1612 * In pass through mode, AW must be programmed to indicate the largest
1613 * AGAW value supported by hardware. And ASR is ignored by hardware.
1614 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001615 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001616 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001617 else {
1618 context_set_address_root(context, virt_to_phys(pgd));
1619 context_set_address_width(context, iommu->agaw);
1620 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001621
1622 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001623 context_set_fault_enable(context);
1624 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001625 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001626
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001627 /*
1628 * It's a non-present to present mapping. If hardware doesn't cache
1629 * non-present entry we only need to flush the write-buffer. If the
1630 * _does_ cache non-present entries, then it does so in the special
1631 * domain #0, which we have to flush:
1632 */
1633 if (cap_caching_mode(iommu->cap)) {
1634 iommu->flush.flush_context(iommu, 0,
1635 (((u16)bus) << 8) | devfn,
1636 DMA_CCMD_MASK_NOBIT,
1637 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001638 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001639 } else {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001640 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001641 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001642 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001643 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001644
1645 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001646 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001647 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001648 if (domain->iommu_count == 1)
1649 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001650 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001651 }
1652 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001653 return 0;
1654}
1655
1656static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001657domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1658 int translation)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001659{
1660 int ret;
1661 struct pci_dev *tmp, *parent;
1662
David Woodhouse276dbf992009-04-04 01:45:37 +01001663 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001664 pdev->bus->number, pdev->devfn,
1665 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001666 if (ret)
1667 return ret;
1668
1669 /* dependent device mapping */
1670 tmp = pci_find_upstream_pcie_bridge(pdev);
1671 if (!tmp)
1672 return 0;
1673 /* Secondary interface's bus number and devfn 0 */
1674 parent = pdev->bus->self;
1675 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001676 ret = domain_context_mapping_one(domain,
1677 pci_domain_nr(parent->bus),
1678 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001679 parent->devfn, translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001680 if (ret)
1681 return ret;
1682 parent = parent->bus->self;
1683 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001684 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001685 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001686 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001687 tmp->subordinate->number, 0,
1688 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001689 else /* this is a legacy PCI bridge */
1690 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001691 pci_domain_nr(tmp->bus),
1692 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001693 tmp->devfn,
1694 translation);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001695}
1696
Weidong Han5331fe62008-12-08 23:00:00 +08001697static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001698{
1699 int ret;
1700 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001701 struct intel_iommu *iommu;
1702
David Woodhouse276dbf992009-04-04 01:45:37 +01001703 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1704 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001705 if (!iommu)
1706 return -ENODEV;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001707
David Woodhouse276dbf992009-04-04 01:45:37 +01001708 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001709 if (!ret)
1710 return ret;
1711 /* dependent device mapping */
1712 tmp = pci_find_upstream_pcie_bridge(pdev);
1713 if (!tmp)
1714 return ret;
1715 /* Secondary interface's bus number and devfn 0 */
1716 parent = pdev->bus->self;
1717 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001718 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001719 parent->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001720 if (!ret)
1721 return ret;
1722 parent = parent->bus->self;
1723 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001724 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001725 return device_context_mapped(iommu, tmp->subordinate->number,
1726 0);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001727 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001728 return device_context_mapped(iommu, tmp->bus->number,
1729 tmp->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001730}
1731
Fenghua Yuf5329592009-08-04 15:09:37 -07001732/* Returns a number of VTD pages, but aligned to MM page size */
1733static inline unsigned long aligned_nrpages(unsigned long host_addr,
1734 size_t size)
1735{
1736 host_addr &= ~PAGE_MASK;
1737 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1738}
1739
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001740/* Return largest possible superpage level for a given mapping */
1741static inline int hardware_largepage_caps(struct dmar_domain *domain,
1742 unsigned long iov_pfn,
1743 unsigned long phy_pfn,
1744 unsigned long pages)
1745{
1746 int support, level = 1;
1747 unsigned long pfnmerge;
1748
1749 support = domain->iommu_superpage;
1750
1751 /* To use a large page, the virtual *and* physical addresses
1752 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1753 of them will mean we have to use smaller pages. So just
1754 merge them and check both at once. */
1755 pfnmerge = iov_pfn | phy_pfn;
1756
1757 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1758 pages >>= VTD_STRIDE_SHIFT;
1759 if (!pages)
1760 break;
1761 pfnmerge >>= VTD_STRIDE_SHIFT;
1762 level++;
1763 support--;
1764 }
1765 return level;
1766}
1767
David Woodhouse9051aa02009-06-29 12:30:54 +01001768static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1769 struct scatterlist *sg, unsigned long phys_pfn,
1770 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001771{
1772 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001773 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001774 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001775 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001776 unsigned int largepage_lvl = 0;
1777 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001778
1779 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1780
1781 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1782 return -EINVAL;
1783
1784 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1785
David Woodhouse9051aa02009-06-29 12:30:54 +01001786 if (sg)
1787 sg_res = 0;
1788 else {
1789 sg_res = nr_pages + 1;
1790 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1791 }
1792
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001793 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001794 uint64_t tmp;
1795
David Woodhousee1605492009-06-29 11:17:38 +01001796 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001797 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001798 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1799 sg->dma_length = sg->length;
1800 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001801 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001802 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001803
David Woodhousee1605492009-06-29 11:17:38 +01001804 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001805 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1806
1807 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001808 if (!pte)
1809 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001810 /* It is large page*/
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001811 if (largepage_lvl > 1) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001812 pteval |= DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001813 /* Ensure that old small page tables are removed to make room
1814 for superpage, if they exist. */
1815 dma_pte_clear_range(domain, iov_pfn,
1816 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1817 dma_pte_free_pagetable(domain, iov_pfn,
1818 iov_pfn + lvl_to_nr_pages(largepage_lvl) - 1);
1819 } else {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001820 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
Woodhouse, David6491d4d2012-12-19 13:25:35 +00001821 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001822
David Woodhousee1605492009-06-29 11:17:38 +01001823 }
1824 /* We don't need lock here, nobody else
1825 * touches the iova range
1826 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001827 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001828 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001829 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001830 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1831 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001832 if (dumps) {
1833 dumps--;
1834 debug_dma_dump_mappings(NULL);
1835 }
1836 WARN_ON(1);
1837 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001838
1839 lvl_pages = lvl_to_nr_pages(largepage_lvl);
1840
1841 BUG_ON(nr_pages < lvl_pages);
1842 BUG_ON(sg_res < lvl_pages);
1843
1844 nr_pages -= lvl_pages;
1845 iov_pfn += lvl_pages;
1846 phys_pfn += lvl_pages;
1847 pteval += lvl_pages * VTD_PAGE_SIZE;
1848 sg_res -= lvl_pages;
1849
1850 /* If the next PTE would be the first in a new page, then we
1851 need to flush the cache on the entries we've just written.
1852 And then we'll need to recalculate 'pte', so clear it and
1853 let it get set again in the if (!pte) block above.
1854
1855 If we're done (!nr_pages) we need to flush the cache too.
1856
1857 Also if we've been setting superpages, we may need to
1858 recalculate 'pte' and switch back to smaller pages for the
1859 end of the mapping, if the trailing size is not enough to
1860 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01001861 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001862 if (!nr_pages || first_pte_in_page(pte) ||
1863 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01001864 domain_flush_cache(domain, first_pte,
1865 (void *)pte - (void *)first_pte);
1866 pte = NULL;
1867 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001868
1869 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01001870 sg = sg_next(sg);
1871 }
1872 return 0;
1873}
1874
David Woodhouse9051aa02009-06-29 12:30:54 +01001875static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1876 struct scatterlist *sg, unsigned long nr_pages,
1877 int prot)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001878{
David Woodhouse9051aa02009-06-29 12:30:54 +01001879 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1880}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001881
David Woodhouse9051aa02009-06-29 12:30:54 +01001882static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1883 unsigned long phys_pfn, unsigned long nr_pages,
1884 int prot)
1885{
1886 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001887}
1888
Weidong Hanc7151a82008-12-08 22:51:37 +08001889static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001890{
Weidong Hanc7151a82008-12-08 22:51:37 +08001891 if (!iommu)
1892 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001893
1894 clear_context_table(iommu, bus, devfn);
1895 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001896 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001897 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001898}
1899
David Woodhouse109b9b02012-05-25 17:43:02 +01001900static inline void unlink_domain_info(struct device_domain_info *info)
1901{
1902 assert_spin_locked(&device_domain_lock);
1903 list_del(&info->link);
1904 list_del(&info->global);
1905 if (info->dev)
1906 info->dev->dev.archdata.iommu = NULL;
1907}
1908
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001909static void domain_remove_dev_info(struct dmar_domain *domain)
1910{
1911 struct device_domain_info *info;
1912 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001913 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001914
1915 spin_lock_irqsave(&device_domain_lock, flags);
1916 while (!list_empty(&domain->devices)) {
1917 info = list_entry(domain->devices.next,
1918 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01001919 unlink_domain_info(info);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001920 spin_unlock_irqrestore(&device_domain_lock, flags);
1921
Yu Zhao93a23a72009-05-18 13:51:37 +08001922 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001923 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001924 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001925 free_devinfo_mem(info);
1926
1927 spin_lock_irqsave(&device_domain_lock, flags);
1928 }
1929 spin_unlock_irqrestore(&device_domain_lock, flags);
1930}
1931
1932/*
1933 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001934 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001935 */
Kay, Allen M38717942008-09-09 18:37:29 +03001936static struct dmar_domain *
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001937find_domain(struct pci_dev *pdev)
1938{
1939 struct device_domain_info *info;
1940
1941 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001942 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001943 if (info)
1944 return info->domain;
1945 return NULL;
1946}
1947
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001948/* domain is initialized */
1949static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1950{
1951 struct dmar_domain *domain, *found = NULL;
1952 struct intel_iommu *iommu;
1953 struct dmar_drhd_unit *drhd;
1954 struct device_domain_info *info, *tmp;
1955 struct pci_dev *dev_tmp;
1956 unsigned long flags;
1957 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001958 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001959 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001960
1961 domain = find_domain(pdev);
1962 if (domain)
1963 return domain;
1964
David Woodhouse276dbf992009-04-04 01:45:37 +01001965 segment = pci_domain_nr(pdev->bus);
1966
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001967 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1968 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001969 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001970 bus = dev_tmp->subordinate->number;
1971 devfn = 0;
1972 } else {
1973 bus = dev_tmp->bus->number;
1974 devfn = dev_tmp->devfn;
1975 }
1976 spin_lock_irqsave(&device_domain_lock, flags);
1977 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001978 if (info->segment == segment &&
1979 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001980 found = info->domain;
1981 break;
1982 }
1983 }
1984 spin_unlock_irqrestore(&device_domain_lock, flags);
1985 /* pcie-pci bridge already has a domain, uses it */
1986 if (found) {
1987 domain = found;
1988 goto found_domain;
1989 }
1990 }
1991
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001992 domain = alloc_domain();
1993 if (!domain)
1994 goto error;
1995
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07001996 /* Allocate new domain for the device */
1997 drhd = dmar_find_matched_drhd_unit(pdev);
1998 if (!drhd) {
1999 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2000 pci_name(pdev));
Julia Lawalld2900bd2012-07-24 16:18:14 +02002001 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002002 return NULL;
2003 }
2004 iommu = drhd->iommu;
2005
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002006 ret = iommu_attach_domain(domain, iommu);
2007 if (ret) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002008 free_domain_mem(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002009 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002010 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002011
2012 if (domain_init(domain, gaw)) {
2013 domain_exit(domain);
2014 goto error;
2015 }
2016
2017 /* register pcie-to-pci device */
2018 if (dev_tmp) {
2019 info = alloc_devinfo_mem();
2020 if (!info) {
2021 domain_exit(domain);
2022 goto error;
2023 }
David Woodhouse276dbf992009-04-04 01:45:37 +01002024 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002025 info->bus = bus;
2026 info->devfn = devfn;
2027 info->dev = NULL;
2028 info->domain = domain;
2029 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08002030 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002031
2032 /* pcie-to-pci bridge already has a domain, uses it */
2033 found = NULL;
2034 spin_lock_irqsave(&device_domain_lock, flags);
2035 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01002036 if (tmp->segment == segment &&
2037 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002038 found = tmp->domain;
2039 break;
2040 }
2041 }
2042 if (found) {
Jiri Slaby00dfff72010-06-14 17:17:32 +02002043 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002044 free_devinfo_mem(info);
2045 domain_exit(domain);
2046 domain = found;
2047 } else {
2048 list_add(&info->link, &domain->devices);
2049 list_add(&info->global, &device_domain_list);
Jiri Slaby00dfff72010-06-14 17:17:32 +02002050 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002051 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002052 }
2053
2054found_domain:
2055 info = alloc_devinfo_mem();
2056 if (!info)
2057 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01002058 info->segment = segment;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002059 info->bus = pdev->bus->number;
2060 info->devfn = pdev->devfn;
2061 info->dev = pdev;
2062 info->domain = domain;
2063 spin_lock_irqsave(&device_domain_lock, flags);
2064 /* somebody is fast */
2065 found = find_domain(pdev);
2066 if (found != NULL) {
2067 spin_unlock_irqrestore(&device_domain_lock, flags);
2068 if (found != domain) {
2069 domain_exit(domain);
2070 domain = found;
2071 }
2072 free_devinfo_mem(info);
2073 return domain;
2074 }
2075 list_add(&info->link, &domain->devices);
2076 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002077 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002078 spin_unlock_irqrestore(&device_domain_lock, flags);
2079 return domain;
2080error:
2081 /* recheck it here, maybe others set it */
2082 return find_domain(pdev);
2083}
2084
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002085static int iommu_identity_mapping;
David Woodhousee0fc7e02009-09-30 09:12:17 -07002086#define IDENTMAP_ALL 1
2087#define IDENTMAP_GFX 2
2088#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002089
David Woodhouseb2132032009-06-26 18:50:28 +01002090static int iommu_domain_identity_map(struct dmar_domain *domain,
2091 unsigned long long start,
2092 unsigned long long end)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002093{
David Woodhousec5395d52009-06-28 16:35:56 +01002094 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2095 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002096
David Woodhousec5395d52009-06-28 16:35:56 +01002097 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2098 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002099 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002100 return -ENOMEM;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002101 }
2102
David Woodhousec5395d52009-06-28 16:35:56 +01002103 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2104 start, end, domain->id);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002105 /*
2106 * RMRR range might have overlap with physical memory range,
2107 * clear it first
2108 */
David Woodhousec5395d52009-06-28 16:35:56 +01002109 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002110
David Woodhousec5395d52009-06-28 16:35:56 +01002111 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2112 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002113 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002114}
2115
2116static int iommu_prepare_identity_map(struct pci_dev *pdev,
2117 unsigned long long start,
2118 unsigned long long end)
2119{
2120 struct dmar_domain *domain;
2121 int ret;
2122
David Woodhousec7ab48d2009-06-26 19:10:36 +01002123 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002124 if (!domain)
2125 return -ENOMEM;
2126
David Woodhouse19943b02009-08-04 16:19:20 +01002127 /* For _hardware_ passthrough, don't bother. But for software
2128 passthrough, we do it anyway -- it may indicate a memory
2129 range which is reserved in E820, so which didn't get set
2130 up to start with in si_domain */
2131 if (domain == si_domain && hw_pass_through) {
2132 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2133 pci_name(pdev), start, end);
2134 return 0;
2135 }
2136
2137 printk(KERN_INFO
2138 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2139 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002140
David Woodhouse5595b522009-12-02 09:21:55 +00002141 if (end < start) {
2142 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2143 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2144 dmi_get_system_info(DMI_BIOS_VENDOR),
2145 dmi_get_system_info(DMI_BIOS_VERSION),
2146 dmi_get_system_info(DMI_PRODUCT_VERSION));
2147 ret = -EIO;
2148 goto error;
2149 }
2150
David Woodhouse2ff729f2009-08-26 14:25:41 +01002151 if (end >> agaw_to_width(domain->agaw)) {
2152 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2153 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2154 agaw_to_width(domain->agaw),
2155 dmi_get_system_info(DMI_BIOS_VENDOR),
2156 dmi_get_system_info(DMI_BIOS_VERSION),
2157 dmi_get_system_info(DMI_PRODUCT_VERSION));
2158 ret = -EIO;
2159 goto error;
2160 }
David Woodhouse19943b02009-08-04 16:19:20 +01002161
David Woodhouseb2132032009-06-26 18:50:28 +01002162 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002163 if (ret)
2164 goto error;
2165
2166 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002167 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002168 if (ret)
2169 goto error;
2170
2171 return 0;
2172
2173 error:
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002174 domain_exit(domain);
2175 return ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002176}
2177
2178static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2179 struct pci_dev *pdev)
2180{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002181 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002182 return 0;
2183 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002184 rmrr->end_address);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002185}
2186
Suresh Siddhad3f13812011-08-23 17:05:25 -07002187#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002188static inline void iommu_prepare_isa(void)
2189{
2190 struct pci_dev *pdev;
2191 int ret;
2192
2193 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2194 if (!pdev)
2195 return;
2196
David Woodhousec7ab48d2009-06-26 19:10:36 +01002197 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002198 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002199
2200 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002201 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2202 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002203
2204}
2205#else
2206static inline void iommu_prepare_isa(void)
2207{
2208 return;
2209}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002210#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002211
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002212static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002213
Matt Kraai071e1372009-08-23 22:30:22 -07002214static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002215{
2216 struct dmar_drhd_unit *drhd;
2217 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002218 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002219
2220 si_domain = alloc_domain();
2221 if (!si_domain)
2222 return -EFAULT;
2223
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002224 for_each_active_iommu(iommu, drhd) {
2225 ret = iommu_attach_domain(si_domain, iommu);
2226 if (ret) {
2227 domain_exit(si_domain);
2228 return -EFAULT;
2229 }
2230 }
2231
2232 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2233 domain_exit(si_domain);
2234 return -EFAULT;
2235 }
2236
2237 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
Jiang Liu9544c002014-01-06 14:18:13 +08002238 pr_debug("IOMMU: identity mapping domain is domain %d\n",
2239 si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002240
David Woodhouse19943b02009-08-04 16:19:20 +01002241 if (hw)
2242 return 0;
2243
David Woodhousec7ab48d2009-06-26 19:10:36 +01002244 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002245 unsigned long start_pfn, end_pfn;
2246 int i;
2247
2248 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2249 ret = iommu_domain_identity_map(si_domain,
2250 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2251 if (ret)
2252 return ret;
2253 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002254 }
2255
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002256 return 0;
2257}
2258
2259static void domain_remove_one_dev_info(struct dmar_domain *domain,
2260 struct pci_dev *pdev);
2261static int identity_mapping(struct pci_dev *pdev)
2262{
2263 struct device_domain_info *info;
2264
2265 if (likely(!iommu_identity_mapping))
2266 return 0;
2267
Mike Traviscb452a42011-05-28 13:15:03 -05002268 info = pdev->dev.archdata.iommu;
2269 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2270 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002271
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002272 return 0;
2273}
2274
2275static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002276 struct pci_dev *pdev,
2277 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002278{
2279 struct device_domain_info *info;
2280 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002281 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002282
2283 info = alloc_devinfo_mem();
2284 if (!info)
2285 return -ENOMEM;
2286
2287 info->segment = pci_domain_nr(pdev->bus);
2288 info->bus = pdev->bus->number;
2289 info->devfn = pdev->devfn;
2290 info->dev = pdev;
2291 info->domain = domain;
2292
2293 spin_lock_irqsave(&device_domain_lock, flags);
2294 list_add(&info->link, &domain->devices);
2295 list_add(&info->global, &device_domain_list);
2296 pdev->dev.archdata.iommu = info;
2297 spin_unlock_irqrestore(&device_domain_lock, flags);
2298
David Woodhousee2ad23d2012-05-25 17:42:54 +01002299 ret = domain_context_mapping(domain, pdev, translation);
2300 if (ret) {
2301 spin_lock_irqsave(&device_domain_lock, flags);
David Woodhouse109b9b02012-05-25 17:43:02 +01002302 unlink_domain_info(info);
David Woodhousee2ad23d2012-05-25 17:42:54 +01002303 spin_unlock_irqrestore(&device_domain_lock, flags);
2304 free_devinfo_mem(info);
2305 return ret;
2306 }
2307
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002308 return 0;
2309}
2310
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002311static bool device_has_rmrr(struct pci_dev *dev)
2312{
2313 struct dmar_rmrr_unit *rmrr;
2314 int i;
2315
2316 for_each_rmrr_units(rmrr) {
2317 for (i = 0; i < rmrr->devices_cnt; i++) {
2318 /*
2319 * Return TRUE if this RMRR contains the device that
2320 * is passed in.
2321 */
2322 if (rmrr->devices[i] == dev)
2323 return true;
2324 }
2325 }
2326 return false;
2327}
2328
David Woodhouse6941af22009-07-04 18:24:27 +01002329static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2330{
Tom Mingarelliea2447f2012-11-20 19:43:17 +00002331
2332 /*
2333 * We want to prevent any device associated with an RMRR from
2334 * getting placed into the SI Domain. This is done because
2335 * problems exist when devices are moved in and out of domains
2336 * and their respective RMRR info is lost. We exempt USB devices
2337 * from this process due to their usage of RMRRs that are known
2338 * to not be needed after BIOS hand-off to OS.
2339 */
2340 if (device_has_rmrr(pdev) &&
2341 (pdev->class >> 8) != PCI_CLASS_SERIAL_USB)
2342 return 0;
2343
David Woodhousee0fc7e02009-09-30 09:12:17 -07002344 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2345 return 1;
2346
2347 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2348 return 1;
2349
2350 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2351 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002352
David Woodhouse3dfc8132009-07-04 19:11:08 +01002353 /*
2354 * We want to start off with all devices in the 1:1 domain, and
2355 * take them out later if we find they can't access all of memory.
2356 *
2357 * However, we can't do this for PCI devices behind bridges,
2358 * because all PCI devices behind the same bridge will end up
2359 * with the same source-id on their transactions.
2360 *
2361 * Practically speaking, we can't change things around for these
2362 * devices at run-time, because we can't be sure there'll be no
2363 * DMA transactions in flight for any of their siblings.
2364 *
2365 * So PCI devices (unless they're on the root bus) as well as
2366 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2367 * the 1:1 domain, just in _case_ one of their siblings turns out
2368 * not to be able to map all of memory.
2369 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002370 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002371 if (!pci_is_root_bus(pdev->bus))
2372 return 0;
2373 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2374 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08002375 } else if (pci_pcie_type(pdev) == PCI_EXP_TYPE_PCI_BRIDGE)
David Woodhouse3dfc8132009-07-04 19:11:08 +01002376 return 0;
2377
2378 /*
2379 * At boot time, we don't yet know if devices will be 64-bit capable.
2380 * Assume that they will -- if they turn out not to be, then we can
2381 * take them out of the 1:1 domain later.
2382 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002383 if (!startup) {
2384 /*
2385 * If the device's dma_mask is less than the system's memory
2386 * size then this is not a candidate for identity mapping.
2387 */
2388 u64 dma_mask = pdev->dma_mask;
2389
2390 if (pdev->dev.coherent_dma_mask &&
2391 pdev->dev.coherent_dma_mask < dma_mask)
2392 dma_mask = pdev->dev.coherent_dma_mask;
2393
2394 return dma_mask >= dma_get_required_mask(&pdev->dev);
2395 }
David Woodhouse6941af22009-07-04 18:24:27 +01002396
2397 return 1;
2398}
2399
Matt Kraai071e1372009-08-23 22:30:22 -07002400static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002401{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002402 struct pci_dev *pdev = NULL;
2403 int ret;
2404
David Woodhouse19943b02009-08-04 16:19:20 +01002405 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002406 if (ret)
2407 return -EFAULT;
2408
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002409 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002410 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002411 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002412 hw ? CONTEXT_TT_PASS_THROUGH :
2413 CONTEXT_TT_MULTI_LEVEL);
2414 if (ret) {
2415 /* device not associated with an iommu */
2416 if (ret == -ENODEV)
2417 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002418 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002419 }
2420 pr_info("IOMMU: %s identity mapping for device %s\n",
2421 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002422 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002423 }
2424
2425 return 0;
2426}
2427
Joseph Cihulab7792602011-05-03 00:08:37 -07002428static int __init init_dmars(void)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002429{
2430 struct dmar_drhd_unit *drhd;
2431 struct dmar_rmrr_unit *rmrr;
2432 struct pci_dev *pdev;
2433 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002434 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002435
2436 /*
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002437 * for each drhd
2438 * allocate root
2439 * initialize and program root entry to not present
2440 * endfor
2441 */
2442 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002443 /*
2444 * lock not needed as this is only incremented in the single
2445 * threaded kernel __init code path all other access are read
2446 * only
2447 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002448 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2449 g_num_of_iommus++;
2450 continue;
2451 }
2452 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2453 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002454 }
2455
Weidong Hand9630fe2008-12-08 11:06:32 +08002456 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2457 GFP_KERNEL);
2458 if (!g_iommus) {
2459 printk(KERN_ERR "Allocating global iommu array failed\n");
2460 ret = -ENOMEM;
2461 goto error;
2462 }
2463
mark gross80b20dd2008-04-18 13:53:58 -07002464 deferred_flush = kzalloc(g_num_of_iommus *
2465 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2466 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002467 ret = -ENOMEM;
2468 goto error;
2469 }
2470
Jiang Liu7c919772014-01-06 14:18:18 +08002471 for_each_active_iommu(iommu, drhd) {
Weidong Hand9630fe2008-12-08 11:06:32 +08002472 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002473
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002474 ret = iommu_init_domains(iommu);
2475 if (ret)
2476 goto error;
2477
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002478 /*
2479 * TBD:
2480 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002481 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002482 */
2483 ret = iommu_alloc_root_entry(iommu);
2484 if (ret) {
2485 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2486 goto error;
2487 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002488 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002489 hw_pass_through = 0;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002490 }
2491
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002492 /*
2493 * Start from the sane iommu hardware state.
2494 */
Jiang Liu7c919772014-01-06 14:18:18 +08002495 for_each_active_iommu(iommu, drhd) {
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002496 /*
2497 * If the queued invalidation is already initialized by us
2498 * (for example, while enabling interrupt-remapping) then
2499 * we got the things already rolling from a sane state.
2500 */
2501 if (iommu->qi)
2502 continue;
2503
2504 /*
2505 * Clear any previous faults.
2506 */
2507 dmar_fault(-1, iommu);
2508 /*
2509 * Disable queued invalidation if supported and already enabled
2510 * before OS handover.
2511 */
2512 dmar_disable_qi(iommu);
2513 }
2514
Jiang Liu7c919772014-01-06 14:18:18 +08002515 for_each_active_iommu(iommu, drhd) {
Youquan Songa77b67d2008-10-16 16:31:56 -07002516 if (dmar_enable_qi(iommu)) {
2517 /*
2518 * Queued Invalidate not enabled, use Register Based
2519 * Invalidate
2520 */
2521 iommu->flush.flush_context = __iommu_flush_context;
2522 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002523 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002524 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002525 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002526 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002527 } else {
2528 iommu->flush.flush_context = qi_flush_context;
2529 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002530 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002531 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002532 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002533 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002534 }
2535 }
2536
David Woodhouse19943b02009-08-04 16:19:20 +01002537 if (iommu_pass_through)
David Woodhousee0fc7e02009-09-30 09:12:17 -07002538 iommu_identity_mapping |= IDENTMAP_ALL;
2539
Suresh Siddhad3f13812011-08-23 17:05:25 -07002540#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e02009-09-30 09:12:17 -07002541 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002542#endif
David Woodhousee0fc7e02009-09-30 09:12:17 -07002543
2544 check_tylersburg_isoch();
2545
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002546 /*
2547 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002548 * identity mappings for rmrr, gfx, and isa and may fall back to static
2549 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002550 */
David Woodhouse19943b02009-08-04 16:19:20 +01002551 if (iommu_identity_mapping) {
2552 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2553 if (ret) {
2554 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2555 goto error;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002556 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002557 }
David Woodhouse19943b02009-08-04 16:19:20 +01002558 /*
2559 * For each rmrr
2560 * for each dev attached to rmrr
2561 * do
2562 * locate drhd for dev, alloc domain for dev
2563 * allocate free domain
2564 * allocate page table entries for rmrr
2565 * if context not allocated for bus
2566 * allocate and init context
2567 * set present in root table for this bus
2568 * init context with domain, translation etc
2569 * endfor
2570 * endfor
2571 */
2572 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2573 for_each_rmrr_units(rmrr) {
2574 for (i = 0; i < rmrr->devices_cnt; i++) {
2575 pdev = rmrr->devices[i];
2576 /*
2577 * some BIOS lists non-exist devices in DMAR
2578 * table.
2579 */
2580 if (!pdev)
2581 continue;
2582 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2583 if (ret)
2584 printk(KERN_ERR
2585 "IOMMU: mapping reserved region failed\n");
2586 }
2587 }
2588
2589 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002590
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002591 /*
2592 * for each drhd
2593 * enable fault log
2594 * global invalidate context cache
2595 * global invalidate iotlb
2596 * enable translation
2597 */
Jiang Liu7c919772014-01-06 14:18:18 +08002598 for_each_iommu(iommu, drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002599 if (drhd->ignored) {
2600 /*
2601 * we always have to disable PMRs or DMA may fail on
2602 * this device
2603 */
2604 if (force_on)
Jiang Liu7c919772014-01-06 14:18:18 +08002605 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002606 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002607 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002608
2609 iommu_flush_write_buffer(iommu);
2610
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002611 ret = dmar_set_interrupt(iommu);
2612 if (ret)
2613 goto error;
2614
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002615 iommu_set_root_entry(iommu);
2616
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002617 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002618 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002619
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002620 ret = iommu_enable_translation(iommu);
2621 if (ret)
2622 goto error;
David Woodhouseb94996c2009-09-19 15:28:12 -07002623
2624 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002625 }
2626
2627 return 0;
2628error:
Jiang Liu7c919772014-01-06 14:18:18 +08002629 for_each_active_iommu(iommu, drhd)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002630 free_iommu(iommu);
Weidong Hand9630fe2008-12-08 11:06:32 +08002631 kfree(g_iommus);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002632 return ret;
2633}
2634
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002635/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002636static struct iova *intel_alloc_iova(struct device *dev,
2637 struct dmar_domain *domain,
2638 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002639{
2640 struct pci_dev *pdev = to_pci_dev(dev);
2641 struct iova *iova = NULL;
2642
David Woodhouse875764d2009-06-28 21:20:51 +01002643 /* Restrict dma_mask to the width that the iommu can handle */
2644 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2645
2646 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002647 /*
2648 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002649 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002650 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002651 */
David Woodhouse875764d2009-06-28 21:20:51 +01002652 iova = alloc_iova(&domain->iovad, nrpages,
2653 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2654 if (iova)
2655 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002656 }
David Woodhouse875764d2009-06-28 21:20:51 +01002657 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2658 if (unlikely(!iova)) {
2659 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2660 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002661 return NULL;
2662 }
2663
2664 return iova;
2665}
2666
David Woodhouse147202a2009-07-07 19:43:20 +01002667static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002668{
2669 struct dmar_domain *domain;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002670 int ret;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002671
2672 domain = get_domain_for_dev(pdev,
2673 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2674 if (!domain) {
2675 printk(KERN_ERR
2676 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002677 return NULL;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002678 }
2679
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002680 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002681 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002682 ret = domain_context_mapping(domain, pdev,
2683 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002684 if (ret) {
2685 printk(KERN_ERR
2686 "Domain context map for %s failed",
2687 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002688 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002689 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002690 }
2691
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002692 return domain;
2693}
2694
David Woodhouse147202a2009-07-07 19:43:20 +01002695static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2696{
2697 struct device_domain_info *info;
2698
2699 /* No lock here, assumes no domain exit in normal case */
2700 info = dev->dev.archdata.iommu;
2701 if (likely(info))
2702 return info->domain;
2703
2704 return __get_valid_domain_for_dev(dev);
2705}
2706
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002707static int iommu_dummy(struct pci_dev *pdev)
2708{
2709 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2710}
2711
2712/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002713static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002714{
David Woodhouse73676832009-07-04 14:08:36 +01002715 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002716 int found;
2717
Yijing Wangdbad0862013-12-05 19:43:42 +08002718 if (unlikely(!dev_is_pci(dev)))
David Woodhouse73676832009-07-04 14:08:36 +01002719 return 1;
2720
2721 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002722 if (iommu_dummy(pdev))
2723 return 1;
2724
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002725 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002726 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002727
2728 found = identity_mapping(pdev);
2729 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002730 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002731 return 1;
2732 else {
2733 /*
2734 * 32 bit DMA is removed from si_domain and fall back
2735 * to non-identity mapping.
2736 */
2737 domain_remove_one_dev_info(si_domain, pdev);
2738 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2739 pci_name(pdev));
2740 return 0;
2741 }
2742 } else {
2743 /*
2744 * In case of a detached 64 bit DMA device from vm, the device
2745 * is put into si_domain for identity mapping.
2746 */
David Woodhouse6941af22009-07-04 18:24:27 +01002747 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002748 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002749 ret = domain_add_dev_info(si_domain, pdev,
2750 hw_pass_through ?
2751 CONTEXT_TT_PASS_THROUGH :
2752 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002753 if (!ret) {
2754 printk(KERN_INFO "64bit %s uses identity mapping\n",
2755 pci_name(pdev));
2756 return 1;
2757 }
2758 }
2759 }
2760
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002761 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002762}
2763
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002764static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2765 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002766{
2767 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002768 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002769 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002770 struct iova *iova;
2771 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002772 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002773 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002774 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002775
2776 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002777
David Woodhouse73676832009-07-04 14:08:36 +01002778 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002779 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002780
2781 domain = get_valid_domain_for_dev(pdev);
2782 if (!domain)
2783 return 0;
2784
Weidong Han8c11e792008-12-08 15:29:22 +08002785 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002786 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002787
Mike Travisc681d0b2011-05-28 13:15:05 -05002788 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002789 if (!iova)
2790 goto error;
2791
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002792 /*
2793 * Check if DMAR supports zero-length reads on write only
2794 * mappings..
2795 */
2796 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002797 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002798 prot |= DMA_PTE_READ;
2799 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2800 prot |= DMA_PTE_WRITE;
2801 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002802 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002803 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002804 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002805 * is not a big problem
2806 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002807 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002808 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002809 if (ret)
2810 goto error;
2811
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002812 /* it's a non-present to present mapping. Only flush if caching mode */
2813 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03002814 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002815 else
Weidong Han8c11e792008-12-08 15:29:22 +08002816 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002817
David Woodhouse03d6a242009-06-28 15:33:46 +01002818 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2819 start_paddr += paddr & ~PAGE_MASK;
2820 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002821
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002822error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002823 if (iova)
2824 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002825 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002826 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002827 return 0;
2828}
2829
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002830static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2831 unsigned long offset, size_t size,
2832 enum dma_data_direction dir,
2833 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002834{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002835 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2836 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002837}
2838
mark gross5e0d2a62008-03-04 15:22:08 -08002839static void flush_unmaps(void)
2840{
mark gross80b20dd2008-04-18 13:53:58 -07002841 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002842
mark gross5e0d2a62008-03-04 15:22:08 -08002843 timer_on = 0;
2844
2845 /* just flush them all */
2846 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002847 struct intel_iommu *iommu = g_iommus[i];
2848 if (!iommu)
2849 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002850
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002851 if (!deferred_flush[i].next)
2852 continue;
2853
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002854 /* In caching mode, global flushes turn emulation expensive */
2855 if (!cap_caching_mode(iommu->cap))
2856 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002857 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002858 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002859 unsigned long mask;
2860 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002861 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08002862
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002863 /* On real hardware multiple invalidations are expensive */
2864 if (cap_caching_mode(iommu->cap))
2865 iommu_flush_iotlb_psi(iommu, domain->id,
2866 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
2867 else {
2868 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
2869 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2870 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
2871 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002872 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002873 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002874 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002875 }
2876
mark gross5e0d2a62008-03-04 15:22:08 -08002877 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002878}
2879
2880static void flush_unmaps_timeout(unsigned long data)
2881{
mark gross80b20dd2008-04-18 13:53:58 -07002882 unsigned long flags;
2883
2884 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002885 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002886 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002887}
2888
2889static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2890{
2891 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002892 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002893 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002894
2895 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002896 if (list_size == HIGH_WATER_MARK)
2897 flush_unmaps();
2898
Weidong Han8c11e792008-12-08 15:29:22 +08002899 iommu = domain_get_iommu(dom);
2900 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002901
mark gross80b20dd2008-04-18 13:53:58 -07002902 next = deferred_flush[iommu_id].next;
2903 deferred_flush[iommu_id].domain[next] = dom;
2904 deferred_flush[iommu_id].iova[next] = iova;
2905 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002906
2907 if (!timer_on) {
2908 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2909 timer_on = 1;
2910 }
2911 list_size++;
2912 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2913}
2914
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002915static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2916 size_t size, enum dma_data_direction dir,
2917 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002918{
2919 struct pci_dev *pdev = to_pci_dev(dev);
2920 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002921 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002922 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002923 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002924
David Woodhouse73676832009-07-04 14:08:36 +01002925 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002926 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002927
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002928 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002929 BUG_ON(!domain);
2930
Weidong Han8c11e792008-12-08 15:29:22 +08002931 iommu = domain_get_iommu(domain);
2932
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002933 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002934 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2935 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002936 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002937
David Woodhoused794dc92009-06-28 00:27:49 +01002938 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2939 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002940
David Woodhoused794dc92009-06-28 00:27:49 +01002941 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2942 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002943
2944 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002945 dma_pte_clear_range(domain, start_pfn, last_pfn);
2946
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002947 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002948 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2949
mark gross5e0d2a62008-03-04 15:22:08 -08002950 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002951 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03002952 last_pfn - start_pfn + 1, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08002953 /* free iova */
2954 __free_iova(&domain->iovad, iova);
2955 } else {
2956 add_unmap(domain, iova);
2957 /*
2958 * queue up the release of the unmap to save the 1/6th of the
2959 * cpu used up by the iotlb flush operation...
2960 */
mark gross5e0d2a62008-03-04 15:22:08 -08002961 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002962}
2963
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002964static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002965 dma_addr_t *dma_handle, gfp_t flags,
2966 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002967{
2968 void *vaddr;
2969 int order;
2970
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002971 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002972 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07002973
2974 if (!iommu_no_mapping(hwdev))
2975 flags &= ~(GFP_DMA | GFP_DMA32);
2976 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
2977 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
2978 flags |= GFP_DMA;
2979 else
2980 flags |= GFP_DMA32;
2981 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002982
2983 vaddr = (void *)__get_free_pages(flags, order);
2984 if (!vaddr)
2985 return NULL;
2986 memset(vaddr, 0, size);
2987
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002988 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2989 DMA_BIDIRECTIONAL,
2990 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002991 if (*dma_handle)
2992 return vaddr;
2993 free_pages((unsigned long)vaddr, order);
2994 return NULL;
2995}
2996
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002997static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002998 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07002999{
3000 int order;
3001
Fenghua Yu5b6985c2008-10-16 18:02:32 -07003002 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003003 order = get_order(size);
3004
David Woodhouse0db9b7a2009-07-14 02:01:57 +01003005 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003006 free_pages((unsigned long)vaddr, order);
3007}
3008
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003009static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
3010 int nelems, enum dma_data_direction dir,
3011 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003012{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003013 struct pci_dev *pdev = to_pci_dev(hwdev);
3014 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003015 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003016 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003017 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003018
David Woodhouse73676832009-07-04 14:08:36 +01003019 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003020 return;
3021
3022 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003023 BUG_ON(!domain);
3024
3025 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003026
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003027 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003028 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3029 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003030 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003031
David Woodhoused794dc92009-06-28 00:27:49 +01003032 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3033 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003034
3035 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01003036 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003037
David Woodhoused794dc92009-06-28 00:27:49 +01003038 /* free page tables */
3039 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3040
David Woodhouseacea0012009-07-14 01:55:11 +01003041 if (intel_iommu_strict) {
3042 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03003043 last_pfn - start_pfn + 1, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003044 /* free iova */
3045 __free_iova(&domain->iovad, iova);
3046 } else {
3047 add_unmap(domain, iova);
3048 /*
3049 * queue up the release of the unmap to save the 1/6th of the
3050 * cpu used up by the iotlb flush operation...
3051 */
3052 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003053}
3054
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003055static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003056 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003057{
3058 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003059 struct scatterlist *sg;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003060
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003061 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003062 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003063 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003064 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003065 }
3066 return nelems;
3067}
3068
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003069static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3070 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003071{
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003072 int i;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003073 struct pci_dev *pdev = to_pci_dev(hwdev);
3074 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003075 size_t size = 0;
3076 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003077 struct iova *iova = NULL;
3078 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003079 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003080 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003081 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003082
3083 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003084 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003085 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003086
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003087 domain = get_valid_domain_for_dev(pdev);
3088 if (!domain)
3089 return 0;
3090
Weidong Han8c11e792008-12-08 15:29:22 +08003091 iommu = domain_get_iommu(domain);
3092
David Woodhouseb536d242009-06-28 14:49:31 +01003093 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003094 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003095
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003096 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3097 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003098 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003099 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003100 return 0;
3101 }
3102
3103 /*
3104 * Check if DMAR supports zero-length reads on write only
3105 * mappings..
3106 */
3107 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003108 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003109 prot |= DMA_PTE_READ;
3110 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3111 prot |= DMA_PTE_WRITE;
3112
David Woodhouseb536d242009-06-28 14:49:31 +01003113 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003114
Fenghua Yuf5329592009-08-04 15:09:37 -07003115 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003116 if (unlikely(ret)) {
3117 /* clear the page */
3118 dma_pte_clear_range(domain, start_vpfn,
3119 start_vpfn + size - 1);
3120 /* free page tables */
3121 dma_pte_free_pagetable(domain, start_vpfn,
3122 start_vpfn + size - 1);
3123 /* free iova */
3124 __free_iova(&domain->iovad, iova);
3125 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003126 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003127
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003128 /* it's a non-present to present mapping. Only flush if caching mode */
3129 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03003130 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003131 else
Weidong Han8c11e792008-12-08 15:29:22 +08003132 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003133
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003134 return nelems;
3135}
3136
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003137static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3138{
3139 return !dma_addr;
3140}
3141
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003142struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003143 .alloc = intel_alloc_coherent,
3144 .free = intel_free_coherent,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003145 .map_sg = intel_map_sg,
3146 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003147 .map_page = intel_map_page,
3148 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003149 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003150};
3151
3152static inline int iommu_domain_cache_init(void)
3153{
3154 int ret = 0;
3155
3156 iommu_domain_cache = kmem_cache_create("iommu_domain",
3157 sizeof(struct dmar_domain),
3158 0,
3159 SLAB_HWCACHE_ALIGN,
3160
3161 NULL);
3162 if (!iommu_domain_cache) {
3163 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3164 ret = -ENOMEM;
3165 }
3166
3167 return ret;
3168}
3169
3170static inline int iommu_devinfo_cache_init(void)
3171{
3172 int ret = 0;
3173
3174 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3175 sizeof(struct device_domain_info),
3176 0,
3177 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003178 NULL);
3179 if (!iommu_devinfo_cache) {
3180 printk(KERN_ERR "Couldn't create devinfo cache\n");
3181 ret = -ENOMEM;
3182 }
3183
3184 return ret;
3185}
3186
3187static inline int iommu_iova_cache_init(void)
3188{
3189 int ret = 0;
3190
3191 iommu_iova_cache = kmem_cache_create("iommu_iova",
3192 sizeof(struct iova),
3193 0,
3194 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003195 NULL);
3196 if (!iommu_iova_cache) {
3197 printk(KERN_ERR "Couldn't create iova cache\n");
3198 ret = -ENOMEM;
3199 }
3200
3201 return ret;
3202}
3203
3204static int __init iommu_init_mempool(void)
3205{
3206 int ret;
3207 ret = iommu_iova_cache_init();
3208 if (ret)
3209 return ret;
3210
3211 ret = iommu_domain_cache_init();
3212 if (ret)
3213 goto domain_error;
3214
3215 ret = iommu_devinfo_cache_init();
3216 if (!ret)
3217 return ret;
3218
3219 kmem_cache_destroy(iommu_domain_cache);
3220domain_error:
3221 kmem_cache_destroy(iommu_iova_cache);
3222
3223 return -ENOMEM;
3224}
3225
3226static void __init iommu_exit_mempool(void)
3227{
3228 kmem_cache_destroy(iommu_devinfo_cache);
3229 kmem_cache_destroy(iommu_domain_cache);
3230 kmem_cache_destroy(iommu_iova_cache);
3231
3232}
3233
Dan Williams556ab452010-07-23 15:47:56 -07003234static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3235{
3236 struct dmar_drhd_unit *drhd;
3237 u32 vtbar;
3238 int rc;
3239
3240 /* We know that this device on this chipset has its own IOMMU.
3241 * If we find it under a different IOMMU, then the BIOS is lying
3242 * to us. Hope that the IOMMU for this device is actually
3243 * disabled, and it needs no translation...
3244 */
3245 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3246 if (rc) {
3247 /* "can't" happen */
3248 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3249 return;
3250 }
3251 vtbar &= 0xffff0000;
3252
3253 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3254 drhd = dmar_find_matched_drhd_unit(pdev);
3255 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3256 TAINT_FIRMWARE_WORKAROUND,
3257 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3258 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3259}
3260DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3261
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003262static void __init init_no_remapping_devices(void)
3263{
3264 struct dmar_drhd_unit *drhd;
3265
3266 for_each_drhd_unit(drhd) {
3267 if (!drhd->include_all) {
3268 int i;
3269 for (i = 0; i < drhd->devices_cnt; i++)
3270 if (drhd->devices[i] != NULL)
3271 break;
3272 /* ignore DMAR unit if no pci devices exist */
3273 if (i == drhd->devices_cnt)
3274 drhd->ignored = 1;
3275 }
3276 }
3277
Jiang Liu7c919772014-01-06 14:18:18 +08003278 for_each_active_drhd_unit(drhd) {
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003279 int i;
Jiang Liu7c919772014-01-06 14:18:18 +08003280 if (drhd->include_all)
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003281 continue;
3282
3283 for (i = 0; i < drhd->devices_cnt; i++)
3284 if (drhd->devices[i] &&
David Woodhousec0771df2011-10-14 20:59:46 +01003285 !IS_GFX_DEVICE(drhd->devices[i]))
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003286 break;
3287
3288 if (i < drhd->devices_cnt)
3289 continue;
3290
David Woodhousec0771df2011-10-14 20:59:46 +01003291 /* This IOMMU has *only* gfx devices. Either bypass it or
3292 set the gfx_mapped flag, as appropriate */
3293 if (dmar_map_gfx) {
3294 intel_iommu_gfx_mapped = 1;
3295 } else {
3296 drhd->ignored = 1;
3297 for (i = 0; i < drhd->devices_cnt; i++) {
3298 if (!drhd->devices[i])
3299 continue;
3300 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3301 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003302 }
3303 }
3304}
3305
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003306#ifdef CONFIG_SUSPEND
3307static int init_iommu_hw(void)
3308{
3309 struct dmar_drhd_unit *drhd;
3310 struct intel_iommu *iommu = NULL;
3311
3312 for_each_active_iommu(iommu, drhd)
3313 if (iommu->qi)
3314 dmar_reenable_qi(iommu);
3315
Joseph Cihulab7792602011-05-03 00:08:37 -07003316 for_each_iommu(iommu, drhd) {
3317 if (drhd->ignored) {
3318 /*
3319 * we always have to disable PMRs or DMA may fail on
3320 * this device
3321 */
3322 if (force_on)
3323 iommu_disable_protect_mem_regions(iommu);
3324 continue;
3325 }
3326
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003327 iommu_flush_write_buffer(iommu);
3328
3329 iommu_set_root_entry(iommu);
3330
3331 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003332 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003333 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003334 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003335 if (iommu_enable_translation(iommu))
3336 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003337 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003338 }
3339
3340 return 0;
3341}
3342
3343static void iommu_flush_all(void)
3344{
3345 struct dmar_drhd_unit *drhd;
3346 struct intel_iommu *iommu;
3347
3348 for_each_active_iommu(iommu, drhd) {
3349 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003350 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003351 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003352 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003353 }
3354}
3355
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003356static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003357{
3358 struct dmar_drhd_unit *drhd;
3359 struct intel_iommu *iommu = NULL;
3360 unsigned long flag;
3361
3362 for_each_active_iommu(iommu, drhd) {
3363 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3364 GFP_ATOMIC);
3365 if (!iommu->iommu_state)
3366 goto nomem;
3367 }
3368
3369 iommu_flush_all();
3370
3371 for_each_active_iommu(iommu, drhd) {
3372 iommu_disable_translation(iommu);
3373
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003374 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003375
3376 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3377 readl(iommu->reg + DMAR_FECTL_REG);
3378 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3379 readl(iommu->reg + DMAR_FEDATA_REG);
3380 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3381 readl(iommu->reg + DMAR_FEADDR_REG);
3382 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3383 readl(iommu->reg + DMAR_FEUADDR_REG);
3384
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003385 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003386 }
3387 return 0;
3388
3389nomem:
3390 for_each_active_iommu(iommu, drhd)
3391 kfree(iommu->iommu_state);
3392
3393 return -ENOMEM;
3394}
3395
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003396static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003397{
3398 struct dmar_drhd_unit *drhd;
3399 struct intel_iommu *iommu = NULL;
3400 unsigned long flag;
3401
3402 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003403 if (force_on)
3404 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3405 else
3406 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003407 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003408 }
3409
3410 for_each_active_iommu(iommu, drhd) {
3411
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003412 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003413
3414 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3415 iommu->reg + DMAR_FECTL_REG);
3416 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3417 iommu->reg + DMAR_FEDATA_REG);
3418 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3419 iommu->reg + DMAR_FEADDR_REG);
3420 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3421 iommu->reg + DMAR_FEUADDR_REG);
3422
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003423 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003424 }
3425
3426 for_each_active_iommu(iommu, drhd)
3427 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003428}
3429
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003430static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003431 .resume = iommu_resume,
3432 .suspend = iommu_suspend,
3433};
3434
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003435static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003436{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003437 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003438}
3439
3440#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003441static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003442#endif /* CONFIG_PM */
3443
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003444LIST_HEAD(dmar_rmrr_units);
3445
3446static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
3447{
3448 list_add(&rmrr->list, &dmar_rmrr_units);
3449}
3450
3451
3452int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3453{
3454 struct acpi_dmar_reserved_memory *rmrr;
3455 struct dmar_rmrr_unit *rmrru;
3456
3457 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3458 if (!rmrru)
3459 return -ENOMEM;
3460
3461 rmrru->hdr = header;
3462 rmrr = (struct acpi_dmar_reserved_memory *)header;
3463 rmrru->base_address = rmrr->base_address;
3464 rmrru->end_address = rmrr->end_address;
3465
3466 dmar_register_rmrr_unit(rmrru);
3467 return 0;
3468}
3469
3470static int __init
3471rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
3472{
3473 struct acpi_dmar_reserved_memory *rmrr;
3474 int ret;
3475
3476 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
3477 ret = dmar_parse_dev_scope((void *)(rmrr + 1),
3478 ((void *)rmrr) + rmrr->header.length,
3479 &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
3480
3481 if (ret || (rmrru->devices_cnt == 0)) {
3482 list_del(&rmrru->list);
3483 kfree(rmrru);
3484 }
3485 return ret;
3486}
3487
3488static LIST_HEAD(dmar_atsr_units);
3489
3490int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3491{
3492 struct acpi_dmar_atsr *atsr;
3493 struct dmar_atsr_unit *atsru;
3494
3495 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3496 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3497 if (!atsru)
3498 return -ENOMEM;
3499
3500 atsru->hdr = hdr;
3501 atsru->include_all = atsr->flags & 0x1;
3502
3503 list_add(&atsru->list, &dmar_atsr_units);
3504
3505 return 0;
3506}
3507
3508static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
3509{
3510 int rc;
3511 struct acpi_dmar_atsr *atsr;
3512
3513 if (atsru->include_all)
3514 return 0;
3515
3516 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3517 rc = dmar_parse_dev_scope((void *)(atsr + 1),
3518 (void *)atsr + atsr->header.length,
3519 &atsru->devices_cnt, &atsru->devices,
3520 atsr->segment);
3521 if (rc || !atsru->devices_cnt) {
3522 list_del(&atsru->list);
3523 kfree(atsru);
3524 }
3525
3526 return rc;
3527}
3528
3529int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3530{
3531 int i;
3532 struct pci_bus *bus;
3533 struct acpi_dmar_atsr *atsr;
3534 struct dmar_atsr_unit *atsru;
3535
3536 dev = pci_physfn(dev);
3537
3538 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3539 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3540 if (atsr->segment == pci_domain_nr(dev->bus))
3541 goto found;
3542 }
3543
3544 return 0;
3545
3546found:
3547 for (bus = dev->bus; bus; bus = bus->parent) {
3548 struct pci_dev *bridge = bus->self;
3549
3550 if (!bridge || !pci_is_pcie(bridge) ||
Yijing Wang62f87c02012-07-24 17:20:03 +08003551 pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003552 return 0;
3553
Yijing Wang62f87c02012-07-24 17:20:03 +08003554 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_ROOT_PORT) {
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003555 for (i = 0; i < atsru->devices_cnt; i++)
3556 if (atsru->devices[i] == bridge)
3557 return 1;
3558 break;
3559 }
3560 }
3561
3562 if (atsru->include_all)
3563 return 1;
3564
3565 return 0;
3566}
3567
Sergey Senozhatskyc8f369a2011-10-26 18:45:39 +03003568int __init dmar_parse_rmrr_atsr_dev(void)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003569{
3570 struct dmar_rmrr_unit *rmrr, *rmrr_n;
3571 struct dmar_atsr_unit *atsr, *atsr_n;
3572 int ret = 0;
3573
3574 list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
3575 ret = rmrr_parse_dev(rmrr);
3576 if (ret)
3577 return ret;
3578 }
3579
3580 list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
3581 ret = atsr_parse_dev(atsr);
3582 if (ret)
3583 return ret;
3584 }
3585
3586 return ret;
3587}
3588
Fenghua Yu99dcade2009-11-11 07:23:06 -08003589/*
3590 * Here we only respond to action of unbound device from driver.
3591 *
3592 * Added device is not attached to its DMAR domain here yet. That will happen
3593 * when mapping the device to iova.
3594 */
3595static int device_notifier(struct notifier_block *nb,
3596 unsigned long action, void *data)
3597{
3598 struct device *dev = data;
3599 struct pci_dev *pdev = to_pci_dev(dev);
3600 struct dmar_domain *domain;
3601
David Woodhouse44cd6132009-12-02 10:18:30 +00003602 if (iommu_no_mapping(dev))
3603 return 0;
3604
Fenghua Yu99dcade2009-11-11 07:23:06 -08003605 domain = find_domain(pdev);
3606 if (!domain)
3607 return 0;
3608
Alex Williamsona97590e2011-03-04 14:52:16 -07003609 if (action == BUS_NOTIFY_UNBOUND_DRIVER && !iommu_pass_through) {
Fenghua Yu99dcade2009-11-11 07:23:06 -08003610 domain_remove_one_dev_info(domain, pdev);
3611
Alex Williamsona97590e2011-03-04 14:52:16 -07003612 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3613 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3614 list_empty(&domain->devices))
3615 domain_exit(domain);
3616 }
3617
Fenghua Yu99dcade2009-11-11 07:23:06 -08003618 return 0;
3619}
3620
3621static struct notifier_block device_nb = {
3622 .notifier_call = device_notifier,
3623};
3624
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003625int __init intel_iommu_init(void)
3626{
3627 int ret = 0;
Takao Indoh3a93c842013-04-23 17:35:03 +09003628 struct dmar_drhd_unit *drhd;
Jiang Liu7c919772014-01-06 14:18:18 +08003629 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003630
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003631 /* VT-d is required for a TXT/tboot launch, so enforce that */
3632 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003633
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003634 if (dmar_table_init()) {
3635 if (force_on)
3636 panic("tboot: Failed to initialize DMAR table\n");
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003637 return -ENODEV;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003638 }
3639
Takao Indoh3a93c842013-04-23 17:35:03 +09003640 /*
3641 * Disable translation if already enabled prior to OS handover.
3642 */
Jiang Liu7c919772014-01-06 14:18:18 +08003643 for_each_active_iommu(iommu, drhd)
Takao Indoh3a93c842013-04-23 17:35:03 +09003644 if (iommu->gcmd & DMA_GCMD_TE)
3645 iommu_disable_translation(iommu);
Takao Indoh3a93c842013-04-23 17:35:03 +09003646
Suresh Siddhac2c72862011-08-23 17:05:19 -07003647 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003648 if (force_on)
3649 panic("tboot: Failed to initialize DMAR device scope\n");
3650 return -ENODEV;
3651 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003652
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003653 if (no_iommu || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003654 return -ENODEV;
3655
Joseph Cihula51a63e62011-03-21 11:04:24 -07003656 if (iommu_init_mempool()) {
3657 if (force_on)
3658 panic("tboot: Failed to initialize iommu memory\n");
3659 return -ENODEV;
3660 }
3661
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003662 if (list_empty(&dmar_rmrr_units))
3663 printk(KERN_INFO "DMAR: No RMRR found\n");
3664
3665 if (list_empty(&dmar_atsr_units))
3666 printk(KERN_INFO "DMAR: No ATSR found\n");
3667
Joseph Cihula51a63e62011-03-21 11:04:24 -07003668 if (dmar_init_reserved_ranges()) {
3669 if (force_on)
3670 panic("tboot: Failed to reserve iommu ranges\n");
3671 return -ENODEV;
3672 }
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003673
3674 init_no_remapping_devices();
3675
Joseph Cihulab7792602011-05-03 00:08:37 -07003676 ret = init_dmars();
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003677 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003678 if (force_on)
3679 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003680 printk(KERN_ERR "IOMMU: dmar init failed\n");
3681 put_iova_domain(&reserved_iova_list);
3682 iommu_exit_mempool();
3683 return ret;
3684 }
3685 printk(KERN_INFO
3686 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3687
mark gross5e0d2a62008-03-04 15:22:08 -08003688 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003689#ifdef CONFIG_SWIOTLB
3690 swiotlb = 0;
3691#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003692 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003693
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003694 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003695
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003696 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003697
Fenghua Yu99dcade2009-11-11 07:23:06 -08003698 bus_register_notifier(&pci_bus_type, &device_nb);
3699
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003700 intel_iommu_enabled = 1;
3701
Keshavamurthy, Anil Sba395922007-10-21 16:41:49 -07003702 return 0;
3703}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003704
Han, Weidong3199aa62009-02-26 17:31:12 +08003705static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3706 struct pci_dev *pdev)
3707{
3708 struct pci_dev *tmp, *parent;
3709
3710 if (!iommu || !pdev)
3711 return;
3712
3713 /* dependent device detach */
3714 tmp = pci_find_upstream_pcie_bridge(pdev);
3715 /* Secondary interface's bus number and devfn 0 */
3716 if (tmp) {
3717 parent = pdev->bus->self;
3718 while (parent != tmp) {
3719 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003720 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003721 parent = parent->bus->self;
3722 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003723 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08003724 iommu_detach_dev(iommu,
3725 tmp->subordinate->number, 0);
3726 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003727 iommu_detach_dev(iommu, tmp->bus->number,
3728 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003729 }
3730}
3731
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003732static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003733 struct pci_dev *pdev)
3734{
Yijing Wangbca2b912013-10-31 17:26:04 +08003735 struct device_domain_info *info, *tmp;
Weidong Hanc7151a82008-12-08 22:51:37 +08003736 struct intel_iommu *iommu;
3737 unsigned long flags;
3738 int found = 0;
Weidong Hanc7151a82008-12-08 22:51:37 +08003739
David Woodhouse276dbf992009-04-04 01:45:37 +01003740 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3741 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003742 if (!iommu)
3743 return;
3744
3745 spin_lock_irqsave(&device_domain_lock, flags);
Yijing Wangbca2b912013-10-31 17:26:04 +08003746 list_for_each_entry_safe(info, tmp, &domain->devices, link) {
Mike Habeck8519dc42011-05-28 13:15:07 -05003747 if (info->segment == pci_domain_nr(pdev->bus) &&
3748 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08003749 info->devfn == pdev->devfn) {
David Woodhouse109b9b02012-05-25 17:43:02 +01003750 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003751 spin_unlock_irqrestore(&device_domain_lock, flags);
3752
Yu Zhao93a23a72009-05-18 13:51:37 +08003753 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003754 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003755 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003756 free_devinfo_mem(info);
3757
3758 spin_lock_irqsave(&device_domain_lock, flags);
3759
3760 if (found)
3761 break;
3762 else
3763 continue;
3764 }
3765
3766 /* if there is no other devices under the same iommu
3767 * owned by this domain, clear this iommu in iommu_bmp
3768 * update iommu count and coherency
3769 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003770 if (iommu == device_to_iommu(info->segment, info->bus,
3771 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003772 found = 1;
3773 }
3774
Roland Dreier3e7abe22011-07-20 06:22:21 -07003775 spin_unlock_irqrestore(&device_domain_lock, flags);
3776
Weidong Hanc7151a82008-12-08 22:51:37 +08003777 if (found == 0) {
3778 unsigned long tmp_flags;
3779 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08003780 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08003781 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003782 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003783 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07003784
Alex Williamson9b4554b2011-05-24 12:19:04 -04003785 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3786 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
3787 spin_lock_irqsave(&iommu->lock, tmp_flags);
3788 clear_bit(domain->id, iommu->domain_ids);
3789 iommu->domains[domain->id] = NULL;
3790 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
3791 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003792 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003793}
3794
3795static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3796{
3797 struct device_domain_info *info;
3798 struct intel_iommu *iommu;
3799 unsigned long flags1, flags2;
3800
3801 spin_lock_irqsave(&device_domain_lock, flags1);
3802 while (!list_empty(&domain->devices)) {
3803 info = list_entry(domain->devices.next,
3804 struct device_domain_info, link);
David Woodhouse109b9b02012-05-25 17:43:02 +01003805 unlink_domain_info(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003806 spin_unlock_irqrestore(&device_domain_lock, flags1);
3807
Yu Zhao93a23a72009-05-18 13:51:37 +08003808 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003809 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003810 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003811 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003812
3813 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003814 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003815 */
3816 spin_lock_irqsave(&domain->iommu_lock, flags2);
3817 if (test_and_clear_bit(iommu->seq_id,
Mike Travis1b198bb2012-03-05 15:05:16 -08003818 domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08003819 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003820 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003821 }
3822 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3823
3824 free_devinfo_mem(info);
3825 spin_lock_irqsave(&device_domain_lock, flags1);
3826 }
3827 spin_unlock_irqrestore(&device_domain_lock, flags1);
3828}
3829
Weidong Han5e98c4b2008-12-08 23:03:27 +08003830/* domain id for virtual machine, it won't be set in context */
Jiang Liu18d99162014-01-06 14:18:10 +08003831static atomic_t vm_domid = ATOMIC_INIT(0);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003832
3833static struct dmar_domain *iommu_alloc_vm_domain(void)
3834{
3835 struct dmar_domain *domain;
3836
3837 domain = alloc_domain_mem();
3838 if (!domain)
3839 return NULL;
3840
Jiang Liu18d99162014-01-06 14:18:10 +08003841 domain->id = atomic_inc_return(&vm_domid);
Suresh Siddha4c923d42009-10-02 11:01:24 -07003842 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08003843 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003844 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3845
3846 return domain;
3847}
3848
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003849static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003850{
3851 int adjust_width;
3852
3853 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003854 spin_lock_init(&domain->iommu_lock);
3855
3856 domain_reserve_special_ranges(domain);
3857
3858 /* calculate AGAW */
3859 domain->gaw = guest_width;
3860 adjust_width = guestwidth_to_adjustwidth(guest_width);
3861 domain->agaw = width_to_agaw(adjust_width);
3862
3863 INIT_LIST_HEAD(&domain->devices);
3864
3865 domain->iommu_count = 0;
3866 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003867 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01003868 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003869 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07003870 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003871
3872 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07003873 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003874 if (!domain->pgd)
3875 return -ENOMEM;
3876 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3877 return 0;
3878}
3879
3880static void iommu_free_vm_domain(struct dmar_domain *domain)
3881{
3882 unsigned long flags;
3883 struct dmar_drhd_unit *drhd;
3884 struct intel_iommu *iommu;
3885 unsigned long i;
3886 unsigned long ndomains;
3887
Jiang Liu7c919772014-01-06 14:18:18 +08003888 for_each_active_iommu(iommu, drhd) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003889 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08003890 for_each_set_bit(i, iommu->domain_ids, ndomains) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003891 if (iommu->domains[i] == domain) {
3892 spin_lock_irqsave(&iommu->lock, flags);
3893 clear_bit(i, iommu->domain_ids);
3894 iommu->domains[i] = NULL;
3895 spin_unlock_irqrestore(&iommu->lock, flags);
3896 break;
3897 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08003898 }
3899 }
3900}
3901
3902static void vm_domain_exit(struct dmar_domain *domain)
3903{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003904 /* Domain 0 is reserved, so dont process it */
3905 if (!domain)
3906 return;
3907
3908 vm_domain_remove_all_dev_info(domain);
3909 /* destroy iovas */
3910 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003911
3912 /* clear ptes */
David Woodhouse595badf2009-06-27 22:09:11 +01003913 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003914
3915 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003916 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003917
3918 iommu_free_vm_domain(domain);
3919 free_domain_mem(domain);
3920}
3921
Joerg Roedel5d450802008-12-03 14:52:32 +01003922static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003923{
Joerg Roedel5d450802008-12-03 14:52:32 +01003924 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003925
Joerg Roedel5d450802008-12-03 14:52:32 +01003926 dmar_domain = iommu_alloc_vm_domain();
3927 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003928 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003929 "intel_iommu_domain_init: dmar_domain == NULL\n");
3930 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003931 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003932 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003933 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003934 "intel_iommu_domain_init() failed\n");
3935 vm_domain_exit(dmar_domain);
3936 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003937 }
Allen Kay8140a952011-10-14 12:32:17 -07003938 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01003939 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003940
Joerg Roedel8a0e7152012-01-26 19:40:54 +01003941 domain->geometry.aperture_start = 0;
3942 domain->geometry.aperture_end = __DOMAIN_MAX_ADDR(dmar_domain->gaw);
3943 domain->geometry.force_aperture = true;
3944
Joerg Roedel5d450802008-12-03 14:52:32 +01003945 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003946}
Kay, Allen M38717942008-09-09 18:37:29 +03003947
Joerg Roedel5d450802008-12-03 14:52:32 +01003948static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003949{
Joerg Roedel5d450802008-12-03 14:52:32 +01003950 struct dmar_domain *dmar_domain = domain->priv;
3951
3952 domain->priv = NULL;
3953 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003954}
Kay, Allen M38717942008-09-09 18:37:29 +03003955
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003956static int intel_iommu_attach_device(struct iommu_domain *domain,
3957 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003958{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003959 struct dmar_domain *dmar_domain = domain->priv;
3960 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003961 struct intel_iommu *iommu;
3962 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03003963
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003964 /* normally pdev is not mapped */
3965 if (unlikely(domain_context_mapped(pdev))) {
3966 struct dmar_domain *old_domain;
3967
3968 old_domain = find_domain(pdev);
3969 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003970 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3971 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3972 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003973 else
3974 domain_remove_dev_info(old_domain);
3975 }
3976 }
3977
David Woodhouse276dbf992009-04-04 01:45:37 +01003978 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3979 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003980 if (!iommu)
3981 return -ENODEV;
3982
3983 /* check if this iommu agaw is sufficient for max mapped address */
3984 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01003985 if (addr_width > cap_mgaw(iommu->cap))
3986 addr_width = cap_mgaw(iommu->cap);
3987
3988 if (dmar_domain->max_addr > (1LL << addr_width)) {
3989 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003990 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01003991 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003992 return -EFAULT;
3993 }
Tom Lyona99c47a2010-05-17 08:20:45 +01003994 dmar_domain->gaw = addr_width;
3995
3996 /*
3997 * Knock out extra levels of page tables if necessary
3998 */
3999 while (iommu->agaw < dmar_domain->agaw) {
4000 struct dma_pte *pte;
4001
4002 pte = dmar_domain->pgd;
4003 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08004004 dmar_domain->pgd = (struct dma_pte *)
4005 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01004006 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01004007 }
4008 dmar_domain->agaw--;
4009 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004010
David Woodhouse5fe60f42009-08-09 10:53:41 +01004011 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004012}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004013
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004014static void intel_iommu_detach_device(struct iommu_domain *domain,
4015 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004016{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004017 struct dmar_domain *dmar_domain = domain->priv;
4018 struct pci_dev *pdev = to_pci_dev(dev);
4019
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004020 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004021}
Kay, Allen M38717942008-09-09 18:37:29 +03004022
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004023static int intel_iommu_map(struct iommu_domain *domain,
4024 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004025 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004026{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004027 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004028 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004029 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004030 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004031
Joerg Roedeldde57a22008-12-03 15:04:09 +01004032 if (iommu_prot & IOMMU_READ)
4033 prot |= DMA_PTE_READ;
4034 if (iommu_prot & IOMMU_WRITE)
4035 prot |= DMA_PTE_WRITE;
Sheng Yang9cf06692009-03-18 15:33:07 +08004036 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4037 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004038
David Woodhouse163cc522009-06-28 00:51:17 +01004039 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004040 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004041 u64 end;
4042
4043 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004044 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004045 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004046 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004047 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004048 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004049 return -EFAULT;
4050 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004051 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004052 }
David Woodhousead051222009-06-28 14:22:28 +01004053 /* Round up size to next multiple of PAGE_SIZE, if it and
4054 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004055 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004056 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4057 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004058 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004059}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004060
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004061static size_t intel_iommu_unmap(struct iommu_domain *domain,
4062 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004063{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004064 struct dmar_domain *dmar_domain = domain->priv;
Allen Kay292827c2011-10-14 12:31:54 -07004065 int order;
Sheng Yang4b99d352009-07-08 11:52:52 +01004066
Allen Kay292827c2011-10-14 12:31:54 -07004067 order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
David Woodhouse163cc522009-06-28 00:51:17 +01004068 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004069
David Woodhouse163cc522009-06-28 00:51:17 +01004070 if (dmar_domain->max_addr == iova + size)
4071 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004072
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004073 return PAGE_SIZE << order;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004074}
Kay, Allen M38717942008-09-09 18:37:29 +03004075
Joerg Roedeld14d6572008-12-03 15:06:57 +01004076static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05304077 dma_addr_t iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004078{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004079 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004080 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004081 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004082
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004083 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
Kay, Allen M38717942008-09-09 18:37:29 +03004084 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004085 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004086
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004087 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004088}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004089
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004090static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4091 unsigned long cap)
4092{
4093 struct dmar_domain *dmar_domain = domain->priv;
4094
4095 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4096 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004097 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004098 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004099
4100 return 0;
4101}
4102
Alex Williamson783f1572012-05-30 14:19:43 -06004103#define REQ_ACS_FLAGS (PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF)
4104
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004105static int intel_iommu_add_device(struct device *dev)
Alex Williamson70ae6f02011-10-21 15:56:11 -04004106{
4107 struct pci_dev *pdev = to_pci_dev(dev);
Alex Williamson3da4af02012-11-13 10:22:03 -07004108 struct pci_dev *bridge, *dma_pdev = NULL;
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004109 struct iommu_group *group;
4110 int ret;
Alex Williamson70ae6f02011-10-21 15:56:11 -04004111
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004112 if (!device_to_iommu(pci_domain_nr(pdev->bus),
4113 pdev->bus->number, pdev->devfn))
Alex Williamson70ae6f02011-10-21 15:56:11 -04004114 return -ENODEV;
4115
4116 bridge = pci_find_upstream_pcie_bridge(pdev);
4117 if (bridge) {
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004118 if (pci_is_pcie(bridge))
4119 dma_pdev = pci_get_domain_bus_and_slot(
4120 pci_domain_nr(pdev->bus),
4121 bridge->subordinate->number, 0);
Alex Williamson3da4af02012-11-13 10:22:03 -07004122 if (!dma_pdev)
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004123 dma_pdev = pci_dev_get(bridge);
4124 } else
4125 dma_pdev = pci_dev_get(pdev);
4126
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004127 /* Account for quirked devices */
Alex Williamson783f1572012-05-30 14:19:43 -06004128 swap_pci_ref(&dma_pdev, pci_get_dma_source(dma_pdev));
4129
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004130 /*
4131 * If it's a multifunction device that does not support our
Alex Williamsonc14d2692013-05-30 12:39:18 -06004132 * required ACS flags, add to the same group as lowest numbered
4133 * function that also does not suport the required ACS flags.
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004134 */
Alex Williamson783f1572012-05-30 14:19:43 -06004135 if (dma_pdev->multifunction &&
Alex Williamsonc14d2692013-05-30 12:39:18 -06004136 !pci_acs_enabled(dma_pdev, REQ_ACS_FLAGS)) {
4137 u8 i, slot = PCI_SLOT(dma_pdev->devfn);
4138
4139 for (i = 0; i < 8; i++) {
4140 struct pci_dev *tmp;
4141
4142 tmp = pci_get_slot(dma_pdev->bus, PCI_DEVFN(slot, i));
4143 if (!tmp)
4144 continue;
4145
4146 if (!pci_acs_enabled(tmp, REQ_ACS_FLAGS)) {
4147 swap_pci_ref(&dma_pdev, tmp);
4148 break;
4149 }
4150 pci_dev_put(tmp);
4151 }
4152 }
Alex Williamson783f1572012-05-30 14:19:43 -06004153
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004154 /*
4155 * Devices on the root bus go through the iommu. If that's not us,
4156 * find the next upstream device and test ACS up to the root bus.
4157 * Finding the next device may require skipping virtual buses.
4158 */
Alex Williamson783f1572012-05-30 14:19:43 -06004159 while (!pci_is_root_bus(dma_pdev->bus)) {
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004160 struct pci_bus *bus = dma_pdev->bus;
4161
4162 while (!bus->self) {
4163 if (!pci_is_root_bus(bus))
4164 bus = bus->parent;
4165 else
4166 goto root_bus;
4167 }
4168
4169 if (pci_acs_path_enabled(bus->self, NULL, REQ_ACS_FLAGS))
Alex Williamson783f1572012-05-30 14:19:43 -06004170 break;
4171
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004172 swap_pci_ref(&dma_pdev, pci_dev_get(bus->self));
Alex Williamson70ae6f02011-10-21 15:56:11 -04004173 }
4174
Alex Williamsona4ff1fc2012-08-04 12:08:55 -06004175root_bus:
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004176 group = iommu_group_get(&dma_pdev->dev);
4177 pci_dev_put(dma_pdev);
4178 if (!group) {
4179 group = iommu_group_alloc();
4180 if (IS_ERR(group))
4181 return PTR_ERR(group);
4182 }
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004183
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004184 ret = iommu_group_add_device(group, dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004185
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004186 iommu_group_put(group);
4187 return ret;
4188}
4189
4190static void intel_iommu_remove_device(struct device *dev)
4191{
4192 iommu_group_remove_device(dev);
Alex Williamson70ae6f02011-10-21 15:56:11 -04004193}
4194
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004195static struct iommu_ops intel_iommu_ops = {
4196 .domain_init = intel_iommu_domain_init,
4197 .domain_destroy = intel_iommu_domain_destroy,
4198 .attach_dev = intel_iommu_attach_device,
4199 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004200 .map = intel_iommu_map,
4201 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004202 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004203 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamsonabdfdde2012-05-30 14:19:19 -06004204 .add_device = intel_iommu_add_device,
4205 .remove_device = intel_iommu_remove_device,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004206 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004207};
David Woodhouse9af88142009-02-13 23:18:03 +00004208
Daniel Vetter94526182013-01-20 23:50:13 +01004209static void quirk_iommu_g4x_gfx(struct pci_dev *dev)
4210{
4211 /* G4x/GM45 integrated gfx dmar support is totally busted. */
4212 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4213 dmar_map_gfx = 0;
4214}
4215
4216DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_g4x_gfx);
4217DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_g4x_gfx);
4218DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_g4x_gfx);
4219DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_g4x_gfx);
4220DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_g4x_gfx);
4221DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_g4x_gfx);
4222DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_g4x_gfx);
4223
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004224static void quirk_iommu_rwbf(struct pci_dev *dev)
David Woodhouse9af88142009-02-13 23:18:03 +00004225{
4226 /*
4227 * Mobile 4 Series Chipset neglects to set RWBF capability,
Daniel Vetter210561f2013-01-21 19:48:59 +01004228 * but needs it. Same seems to hold for the desktop versions.
David Woodhouse9af88142009-02-13 23:18:03 +00004229 */
4230 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4231 rwbf_quirk = 1;
4232}
4233
4234DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
Daniel Vetter210561f2013-01-21 19:48:59 +01004235DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e00, quirk_iommu_rwbf);
4236DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e10, quirk_iommu_rwbf);
4237DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e20, quirk_iommu_rwbf);
4238DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e30, quirk_iommu_rwbf);
4239DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e40, quirk_iommu_rwbf);
4240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2e90, quirk_iommu_rwbf);
David Woodhousee0fc7e02009-09-30 09:12:17 -07004241
Adam Jacksoneecfd572010-08-25 21:17:34 +01004242#define GGC 0x52
4243#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4244#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4245#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4246#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4247#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4248#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4249#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4250#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4251
Greg Kroah-Hartmand34d6512012-12-21 15:05:21 -08004252static void quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
David Woodhouse9eecabc2010-09-21 22:28:23 +01004253{
4254 unsigned short ggc;
4255
Adam Jacksoneecfd572010-08-25 21:17:34 +01004256 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004257 return;
4258
Adam Jacksoneecfd572010-08-25 21:17:34 +01004259 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004260 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4261 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004262 } else if (dmar_map_gfx) {
4263 /* we have to ensure the gfx device is idle before we flush */
4264 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4265 intel_iommu_strict = 1;
4266 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004267}
4268DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4269DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4270DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4271DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4272
David Woodhousee0fc7e02009-09-30 09:12:17 -07004273/* On Tylersburg chipsets, some BIOSes have been known to enable the
4274 ISOCH DMAR unit for the Azalia sound device, but not give it any
4275 TLB entries, which causes it to deadlock. Check for that. We do
4276 this in a function called from init_dmars(), instead of in a PCI
4277 quirk, because we don't want to print the obnoxious "BIOS broken"
4278 message if VT-d is actually disabled.
4279*/
4280static void __init check_tylersburg_isoch(void)
4281{
4282 struct pci_dev *pdev;
4283 uint32_t vtisochctrl;
4284
4285 /* If there's no Azalia in the system anyway, forget it. */
4286 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4287 if (!pdev)
4288 return;
4289 pci_dev_put(pdev);
4290
4291 /* System Management Registers. Might be hidden, in which case
4292 we can't do the sanity check. But that's OK, because the
4293 known-broken BIOSes _don't_ actually hide it, so far. */
4294 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4295 if (!pdev)
4296 return;
4297
4298 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4299 pci_dev_put(pdev);
4300 return;
4301 }
4302
4303 pci_dev_put(pdev);
4304
4305 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4306 if (vtisochctrl & 1)
4307 return;
4308
4309 /* Drop all bits other than the number of TLB entries */
4310 vtisochctrl &= 0x1c;
4311
4312 /* If we have the recommended number of TLB entries (16), fine. */
4313 if (vtisochctrl == 0x10)
4314 return;
4315
4316 /* Zero TLB entries? You get to ride the short bus to school. */
4317 if (!vtisochctrl) {
4318 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4319 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4320 dmi_get_system_info(DMI_BIOS_VENDOR),
4321 dmi_get_system_info(DMI_BIOS_VERSION),
4322 dmi_get_system_info(DMI_PRODUCT_VERSION));
4323 iommu_identity_mapping |= IDENTMAP_AZALIA;
4324 return;
4325 }
4326
4327 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4328 vtisochctrl);
4329}