blob: b7b2e811d547192b232f27399d82b568be9ecc85 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2** ccio-dma.c:
3** DMA management routines for first generation cache-coherent machines.
4** Program U2/Uturn in "Virtual Mode" and use the I/O MMU.
5**
6** (c) Copyright 2000 Grant Grundler
7** (c) Copyright 2000 Ryan Bradetich
8** (c) Copyright 2000 Hewlett-Packard Company
9**
10** This program is free software; you can redistribute it and/or modify
11** it under the terms of the GNU General Public License as published by
12** the Free Software Foundation; either version 2 of the License, or
13** (at your option) any later version.
14**
15**
16** "Real Mode" operation refers to U2/Uturn chip operation.
17** U2/Uturn were designed to perform coherency checks w/o using
18** the I/O MMU - basically what x86 does.
19**
20** Philipp Rumpf has a "Real Mode" driver for PCX-W machines at:
21** CVSROOT=:pserver:anonymous@198.186.203.37:/cvsroot/linux-parisc
22** cvs -z3 co linux/arch/parisc/kernel/dma-rm.c
23**
24** I've rewritten his code to work under TPG's tree. See ccio-rm-dma.c.
25**
26** Drawbacks of using Real Mode are:
27** o outbound DMA is slower - U2 won't prefetch data (GSC+ XQL signal).
28** o Inbound DMA less efficient - U2 can't use DMA_FAST attribute.
29** o Ability to do scatter/gather in HW is lost.
30** o Doesn't work under PCX-U/U+ machines since they didn't follow
31** the coherency design originally worked out. Only PCX-W does.
32*/
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/types.h>
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -080035#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <linux/init.h>
37#include <linux/mm.h>
38#include <linux/spinlock.h>
39#include <linux/slab.h>
40#include <linux/string.h>
41#include <linux/pci.h>
42#include <linux/reboot.h>
Kyle McMartinf823bca2006-02-05 20:37:53 -070043#include <linux/proc_fs.h>
44#include <linux/seq_file.h>
FUJITA Tomonorib61e8f42007-10-23 09:30:28 +020045#include <linux/scatterlist.h>
FUJITA Tomonori46663442008-03-04 14:29:28 -080046#include <linux/iommu-helper.h>
Paul Gortmakera87df542011-08-01 13:12:26 -040047#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#include <asm/byteorder.h>
50#include <asm/cache.h> /* for L1_CACHE_BYTES */
Linus Torvalds7c0f6ba2016-12-24 11:46:01 -080051#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052#include <asm/page.h>
53#include <asm/dma.h>
54#include <asm/io.h>
55#include <asm/hardware.h> /* for register_module() */
56#include <asm/parisc-device.h>
57
58/*
59** Choose "ccio" since that's what HP-UX calls it.
60** Make it easier for folks to migrate from one to the other :^)
61*/
62#define MODULE_NAME "ccio"
63
64#undef DEBUG_CCIO_RES
65#undef DEBUG_CCIO_RUN
66#undef DEBUG_CCIO_INIT
67#undef DEBUG_CCIO_RUN_SG
68
69#ifdef CONFIG_PROC_FS
Kyle McMartin1e221662008-07-28 21:17:23 -040070/* depends on proc fs support. But costs CPU performance. */
71#undef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#endif
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#include <asm/runway.h> /* for proc_runway_root */
75
76#ifdef DEBUG_CCIO_INIT
77#define DBG_INIT(x...) printk(x)
78#else
79#define DBG_INIT(x...)
80#endif
81
82#ifdef DEBUG_CCIO_RUN
83#define DBG_RUN(x...) printk(x)
84#else
85#define DBG_RUN(x...)
86#endif
87
88#ifdef DEBUG_CCIO_RES
89#define DBG_RES(x...) printk(x)
90#else
91#define DBG_RES(x...)
92#endif
93
94#ifdef DEBUG_CCIO_RUN_SG
95#define DBG_RUN_SG(x...) printk(x)
96#else
97#define DBG_RUN_SG(x...)
98#endif
99
Grant Grundler86a61ee2005-10-21 22:37:43 -0400100#define CCIO_INLINE inline
101#define WRITE_U32(value, addr) __raw_writel(value, addr)
102#define READ_U32(addr) __raw_readl(addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104#define U2_IOA_RUNWAY 0x580
105#define U2_BC_GSC 0x501
106#define UTURN_IOA_RUNWAY 0x581
107#define UTURN_BC_GSC 0x502
108
109#define IOA_NORMAL_MODE 0x00020080 /* IO_CONTROL to turn on CCIO */
110#define CMD_TLB_DIRECT_WRITE 35 /* IO_COMMAND for I/O TLB Writes */
111#define CMD_TLB_PURGE 33 /* IO_COMMAND to Purge I/O TLB entry */
112
Christoph Hellwig227145e2017-07-04 19:55:06 -0700113#define CCIO_MAPPING_ERROR (~(dma_addr_t)0)
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115struct ioa_registers {
116 /* Runway Supervisory Set */
Grant Grundler86a61ee2005-10-21 22:37:43 -0400117 int32_t unused1[12];
118 uint32_t io_command; /* Offset 12 */
119 uint32_t io_status; /* Offset 13 */
120 uint32_t io_control; /* Offset 14 */
121 int32_t unused2[1];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /* Runway Auxiliary Register Set */
Grant Grundler86a61ee2005-10-21 22:37:43 -0400124 uint32_t io_err_resp; /* Offset 0 */
125 uint32_t io_err_info; /* Offset 1 */
126 uint32_t io_err_req; /* Offset 2 */
127 uint32_t io_err_resp_hi; /* Offset 3 */
128 uint32_t io_tlb_entry_m; /* Offset 4 */
129 uint32_t io_tlb_entry_l; /* Offset 5 */
130 uint32_t unused3[1];
131 uint32_t io_pdir_base; /* Offset 7 */
132 uint32_t io_io_low_hv; /* Offset 8 */
133 uint32_t io_io_high_hv; /* Offset 9 */
134 uint32_t unused4[1];
135 uint32_t io_chain_id_mask; /* Offset 11 */
136 uint32_t unused5[2];
137 uint32_t io_io_low; /* Offset 14 */
138 uint32_t io_io_high; /* Offset 15 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
141/*
142** IOA Registers
143** -------------
144**
145** Runway IO_CONTROL Register (+0x38)
146**
147** The Runway IO_CONTROL register controls the forwarding of transactions.
148**
149** | 0 ... 13 | 14 15 | 16 ... 21 | 22 | 23 24 | 25 ... 31 |
150** | HV | TLB | reserved | HV | mode | reserved |
151**
152** o mode field indicates the address translation of transactions
153** forwarded from Runway to GSC+:
154** Mode Name Value Definition
155** Off (default) 0 Opaque to matching addresses.
156** Include 1 Transparent for matching addresses.
157** Peek 3 Map matching addresses.
158**
159** + "Off" mode: Runway transactions which match the I/O range
160** specified by the IO_IO_LOW/IO_IO_HIGH registers will be ignored.
161** + "Include" mode: all addresses within the I/O range specified
162** by the IO_IO_LOW and IO_IO_HIGH registers are transparently
163** forwarded. This is the I/O Adapter's normal operating mode.
164** + "Peek" mode: used during system configuration to initialize the
165** GSC+ bus. Runway Write_Shorts in the address range specified by
166** IO_IO_LOW and IO_IO_HIGH are forwarded through the I/O Adapter
167** *AND* the GSC+ address is remapped to the Broadcast Physical
168** Address space by setting the 14 high order address bits of the
169** 32 bit GSC+ address to ones.
170**
171** o TLB field affects transactions which are forwarded from GSC+ to Runway.
172** "Real" mode is the poweron default.
173**
174** TLB Mode Value Description
175** Real 0 No TLB translation. Address is directly mapped and the
176** virtual address is composed of selected physical bits.
177** Error 1 Software fills the TLB manually.
178** Normal 2 IOA fetches IO TLB misses from IO PDIR (in host memory).
179**
180**
181** IO_IO_LOW_HV +0x60 (HV dependent)
182** IO_IO_HIGH_HV +0x64 (HV dependent)
183** IO_IO_LOW +0x78 (Architected register)
184** IO_IO_HIGH +0x7c (Architected register)
185**
186** IO_IO_LOW and IO_IO_HIGH set the lower and upper bounds of the
187** I/O Adapter address space, respectively.
188**
189** 0 ... 7 | 8 ... 15 | 16 ... 31 |
190** 11111111 | 11111111 | address |
191**
192** Each LOW/HIGH pair describes a disjoint address space region.
193** (2 per GSC+ port). Each incoming Runway transaction address is compared
194** with both sets of LOW/HIGH registers. If the address is in the range
195** greater than or equal to IO_IO_LOW and less than IO_IO_HIGH the transaction
196** for forwarded to the respective GSC+ bus.
197** Specify IO_IO_LOW equal to or greater than IO_IO_HIGH to avoid specifying
198** an address space region.
199**
200** In order for a Runway address to reside within GSC+ extended address space:
201** Runway Address [0:7] must identically compare to 8'b11111111
202** Runway Address [8:11] must be equal to IO_IO_LOW(_HV)[16:19]
203** Runway Address [12:23] must be greater than or equal to
204** IO_IO_LOW(_HV)[20:31] and less than IO_IO_HIGH(_HV)[20:31].
205** Runway Address [24:39] is not used in the comparison.
206**
207** When the Runway transaction is forwarded to GSC+, the GSC+ address is
208** as follows:
209** GSC+ Address[0:3] 4'b1111
210** GSC+ Address[4:29] Runway Address[12:37]
211** GSC+ Address[30:31] 2'b00
212**
213** All 4 Low/High registers must be initialized (by PDC) once the lower bus
214** is interrogated and address space is defined. The operating system will
215** modify the architectural IO_IO_LOW and IO_IO_HIGH registers following
216** the PDC initialization. However, the hardware version dependent IO_IO_LOW
217** and IO_IO_HIGH registers should not be subsequently altered by the OS.
218**
219** Writes to both sets of registers will take effect immediately, bypassing
220** the queues, which ensures that subsequent Runway transactions are checked
221** against the updated bounds values. However reads are queued, introducing
222** the possibility of a read being bypassed by a subsequent write to the same
223** register. This sequence can be avoided by having software wait for read
224** returns before issuing subsequent writes.
225*/
226
227struct ioc {
Grant Grundler86a61ee2005-10-21 22:37:43 -0400228 struct ioa_registers __iomem *ioc_regs; /* I/O MMU base address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 u8 *res_map; /* resource map, bit == pdir entry */
230 u64 *pdir_base; /* physical base address */
231 u32 pdir_size; /* bytes, function of IOV Space size */
232 u32 res_hint; /* next available IOVP -
233 circular search */
234 u32 res_size; /* size of resource map in bytes */
235 spinlock_t res_lock;
236
Kyle McMartin1e221662008-07-28 21:17:23 -0400237#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define CCIO_SEARCH_SAMPLE 0x100
239 unsigned long avg_search[CCIO_SEARCH_SAMPLE];
240 unsigned long avg_idx; /* current index into avg_search */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 unsigned long used_pages;
242 unsigned long msingle_calls;
243 unsigned long msingle_pages;
244 unsigned long msg_calls;
245 unsigned long msg_pages;
246 unsigned long usingle_calls;
247 unsigned long usingle_pages;
248 unsigned long usg_calls;
249 unsigned long usg_pages;
250#endif
251 unsigned short cujo20_bug;
252
253 /* STUFF We don't need in performance path */
254 u32 chainid_shift; /* specify bit location of chain_id */
255 struct ioc *next; /* Linked list of discovered iocs */
256 const char *name; /* device name from firmware */
257 unsigned int hw_path; /* the hardware path this ioc is associatd with */
258 struct pci_dev *fake_pci_dev; /* the fake pci_dev for non-pci devs */
259 struct resource mmio_region[2]; /* The "routed" MMIO regions */
260};
261
262static struct ioc *ioc_list;
263static int ioc_count;
264
265/**************************************************************
266*
267* I/O Pdir Resource Management
268*
269* Bits set in the resource map are in use.
270* Each bit can represent a number of pages.
271* LSbs represent lower addresses (IOVA's).
272*
273* This was was copied from sba_iommu.c. Don't try to unify
274* the two resource managers unless a way to have different
275* allocation policies is also adjusted. We'd like to avoid
276* I/O TLB thrashing by having resource allocation policy
277* match the I/O TLB replacement policy.
278*
279***************************************************************/
280#define IOVP_SIZE PAGE_SIZE
281#define IOVP_SHIFT PAGE_SHIFT
282#define IOVP_MASK PAGE_MASK
283
284/* Convert from IOVP to IOVA and vice versa. */
285#define CCIO_IOVA(iovp,offset) ((iovp) | (offset))
286#define CCIO_IOVP(iova) ((iova) & IOVP_MASK)
287
288#define PDIR_INDEX(iovp) ((iovp)>>IOVP_SHIFT)
289#define MKIOVP(pdir_idx) ((long)(pdir_idx) << IOVP_SHIFT)
290#define MKIOVA(iovp,offset) (dma_addr_t)((long)iovp | (long)offset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
292/*
293** Don't worry about the 150% average search length on a miss.
294** If the search wraps around, and passes the res_hint, it will
295** cause the kernel to panic anyhow.
296*/
297#define CCIO_SEARCH_LOOP(ioc, res_idx, mask, size) \
298 for(; res_ptr < res_end; ++res_ptr) { \
FUJITA Tomonori46663442008-03-04 14:29:28 -0800299 int ret;\
300 unsigned int idx;\
301 idx = (unsigned int)((unsigned long)res_ptr - (unsigned long)ioc->res_map); \
302 ret = iommu_is_span_boundary(idx << 3, pages_needed, 0, boundary_size);\
303 if ((0 == (*res_ptr & mask)) && !ret) { \
304 *res_ptr |= mask; \
305 res_idx = idx;\
306 ioc->res_hint = res_idx + (size >> 3); \
307 goto resource_found; \
308 } \
309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311#define CCIO_FIND_FREE_MAPPING(ioa, res_idx, mask, size) \
312 u##size *res_ptr = (u##size *)&((ioc)->res_map[ioa->res_hint & ~((size >> 3) - 1)]); \
313 u##size *res_end = (u##size *)&(ioc)->res_map[ioa->res_size]; \
314 CCIO_SEARCH_LOOP(ioc, res_idx, mask, size); \
315 res_ptr = (u##size *)&(ioc)->res_map[0]; \
316 CCIO_SEARCH_LOOP(ioa, res_idx, mask, size);
317
318/*
319** Find available bit in this ioa's resource map.
320** Use a "circular" search:
321** o Most IOVA's are "temporary" - avg search time should be small.
322** o keep a history of what happened for debugging
323** o KISS.
324**
325** Perf optimizations:
326** o search for log2(size) bits at a time.
327** o search for available resource bits using byte/word/whatever.
328** o use different search for "large" (eg > 4 pages) or "very large"
329** (eg > 16 pages) mappings.
330*/
331
332/**
333 * ccio_alloc_range - Allocate pages in the ioc's resource map.
334 * @ioc: The I/O Controller.
335 * @pages_needed: The requested number of pages to be mapped into the
336 * I/O Pdir...
337 *
338 * This function searches the resource map of the ioc to locate a range
339 * of available pages for the requested size.
340 */
341static int
FUJITA Tomonori7c8cda62008-03-04 14:29:28 -0800342ccio_alloc_range(struct ioc *ioc, struct device *dev, size_t size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343{
344 unsigned int pages_needed = size >> IOVP_SHIFT;
345 unsigned int res_idx;
FUJITA Tomonori46663442008-03-04 14:29:28 -0800346 unsigned long boundary_size;
Kyle McMartin1e221662008-07-28 21:17:23 -0400347#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 unsigned long cr_start = mfctl(16);
349#endif
350
351 BUG_ON(pages_needed == 0);
352 BUG_ON((pages_needed * IOVP_SIZE) > DMA_CHUNK_SIZE);
353
354 DBG_RES("%s() size: %d pages_needed %d\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700355 __func__, size, pages_needed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 /*
358 ** "seek and ye shall find"...praying never hurts either...
359 ** ggg sacrifices another 710 to the computer gods.
360 */
361
FUJITA Tomonori4a0d3f32008-03-05 17:09:30 +0900362 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
363 1ULL << IOVP_SHIFT) >> IOVP_SHIFT;
FUJITA Tomonori46663442008-03-04 14:29:28 -0800364
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 if (pages_needed <= 8) {
366 /*
367 * LAN traffic will not thrash the TLB IFF the same NIC
Joe Perches4f63ba12008-02-03 17:24:37 +0200368 * uses 8 adjacent pages to map separate payload data.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 * ie the same byte in the resource bit map.
370 */
371#if 0
372 /* FIXME: bit search should shift it's way through
373 * an unsigned long - not byte at a time. As it is now,
374 * we effectively allocate this byte to this mapping.
375 */
376 unsigned long mask = ~(~0UL >> pages_needed);
377 CCIO_FIND_FREE_MAPPING(ioc, res_idx, mask, 8);
378#else
379 CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xff, 8);
380#endif
381 } else if (pages_needed <= 16) {
382 CCIO_FIND_FREE_MAPPING(ioc, res_idx, 0xffff, 16);
383 } else if (pages_needed <= 32) {
384 CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~(unsigned int)0, 32);
385#ifdef __LP64__
386 } else if (pages_needed <= 64) {
387 CCIO_FIND_FREE_MAPPING(ioc, res_idx, ~0UL, 64);
388#endif
389 } else {
390 panic("%s: %s() Too many pages to map. pages_needed: %u\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700391 __FILE__, __func__, pages_needed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 }
393
394 panic("%s: %s() I/O MMU is out of mapping resources.\n", __FILE__,
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700395 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397resource_found:
398
399 DBG_RES("%s() res_idx %d res_hint: %d\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700400 __func__, res_idx, ioc->res_hint);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Kyle McMartin1e221662008-07-28 21:17:23 -0400402#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 {
404 unsigned long cr_end = mfctl(16);
405 unsigned long tmp = cr_end - cr_start;
406 /* check for roll over */
407 cr_start = (cr_end < cr_start) ? -(tmp) : (tmp);
408 }
409 ioc->avg_search[ioc->avg_idx++] = cr_start;
410 ioc->avg_idx &= CCIO_SEARCH_SAMPLE - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 ioc->used_pages += pages_needed;
412#endif
413 /*
414 ** return the bit address.
415 */
416 return res_idx << 3;
417}
418
419#define CCIO_FREE_MAPPINGS(ioc, res_idx, mask, size) \
420 u##size *res_ptr = (u##size *)&((ioc)->res_map[res_idx]); \
421 BUG_ON((*res_ptr & mask) != mask); \
422 *res_ptr &= ~(mask);
423
424/**
425 * ccio_free_range - Free pages from the ioc's resource map.
426 * @ioc: The I/O Controller.
427 * @iova: The I/O Virtual Address.
428 * @pages_mapped: The requested number of pages to be freed from the
429 * I/O Pdir.
430 *
431 * This function frees the resouces allocated for the iova.
432 */
433static void
434ccio_free_range(struct ioc *ioc, dma_addr_t iova, unsigned long pages_mapped)
435{
436 unsigned long iovp = CCIO_IOVP(iova);
437 unsigned int res_idx = PDIR_INDEX(iovp) >> 3;
438
439 BUG_ON(pages_mapped == 0);
440 BUG_ON((pages_mapped * IOVP_SIZE) > DMA_CHUNK_SIZE);
441 BUG_ON(pages_mapped > BITS_PER_LONG);
442
443 DBG_RES("%s(): res_idx: %d pages_mapped %d\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700444 __func__, res_idx, pages_mapped);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Kyle McMartin1e221662008-07-28 21:17:23 -0400446#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 ioc->used_pages -= pages_mapped;
448#endif
449
450 if(pages_mapped <= 8) {
451#if 0
452 /* see matching comments in alloc_range */
453 unsigned long mask = ~(~0UL >> pages_mapped);
454 CCIO_FREE_MAPPINGS(ioc, res_idx, mask, 8);
455#else
Alexander Beregalovc18b4602009-03-19 10:54:07 +0000456 CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffUL, 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457#endif
458 } else if(pages_mapped <= 16) {
Alexander Beregalovc18b4602009-03-19 10:54:07 +0000459 CCIO_FREE_MAPPINGS(ioc, res_idx, 0xffffUL, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 } else if(pages_mapped <= 32) {
461 CCIO_FREE_MAPPINGS(ioc, res_idx, ~(unsigned int)0, 32);
462#ifdef __LP64__
463 } else if(pages_mapped <= 64) {
464 CCIO_FREE_MAPPINGS(ioc, res_idx, ~0UL, 64);
465#endif
466 } else {
467 panic("%s:%s() Too many pages to unmap.\n", __FILE__,
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700468 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 }
470}
471
472/****************************************************************
473**
474** CCIO dma_ops support routines
475**
476*****************************************************************/
477
478typedef unsigned long space_t;
479#define KERNEL_SPACE 0
480
481/*
482** DMA "Page Type" and Hints
483** o if SAFE_DMA isn't set, mapping is for FAST_DMA. SAFE_DMA should be
484** set for subcacheline DMA transfers since we don't want to damage the
485** other part of a cacheline.
486** o SAFE_DMA must be set for "memory" allocated via pci_alloc_consistent().
487** This bit tells U2 to do R/M/W for partial cachelines. "Streaming"
488** data can avoid this if the mapping covers full cache lines.
489** o STOP_MOST is needed for atomicity across cachelines.
Matt LaPlante0779bf22006-11-30 05:24:39 +0100490** Apparently only "some EISA devices" need this.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491** Using CONFIG_ISA is hack. Only the IOA with EISA under it needs
492** to use this hint iff the EISA devices needs this feature.
493** According to the U2 ERS, STOP_MOST enabled pages hurt performance.
494** o PREFETCH should *not* be set for cases like Multiple PCI devices
495** behind GSCtoPCI (dino) bus converter. Only one cacheline per GSC
496** device can be fetched and multiply DMA streams will thrash the
497** prefetch buffer and burn memory bandwidth. See 6.7.3 "Prefetch Rules
498** and Invalidation of Prefetch Entries".
499**
500** FIXME: the default hints need to be per GSC device - not global.
501**
502** HP-UX dorks: linux device driver programming model is totally different
503** than HP-UX's. HP-UX always sets HINT_PREFETCH since it's drivers
504** do special things to work on non-coherent platforms...linux has to
505** be much more careful with this.
506*/
507#define IOPDIR_VALID 0x01UL
508#define HINT_SAFE_DMA 0x02UL /* used for pci_alloc_consistent() pages */
509#ifdef CONFIG_EISA
510#define HINT_STOP_MOST 0x04UL /* LSL support */
511#else
512#define HINT_STOP_MOST 0x00UL /* only needed for "some EISA devices" */
513#endif
514#define HINT_UDPATE_ENB 0x08UL /* not used/supported by U2 */
515#define HINT_PREFETCH 0x10UL /* for outbound pages which are not SAFE */
516
517
518/*
519** Use direction (ie PCI_DMA_TODEVICE) to pick hint.
520** ccio_alloc_consistent() depends on this to get SAFE_DMA
521** when it passes in BIDIRECTIONAL flag.
522*/
523static u32 hint_lookup[] = {
524 [PCI_DMA_BIDIRECTIONAL] = HINT_STOP_MOST | HINT_SAFE_DMA | IOPDIR_VALID,
525 [PCI_DMA_TODEVICE] = HINT_STOP_MOST | HINT_PREFETCH | IOPDIR_VALID,
526 [PCI_DMA_FROMDEVICE] = HINT_STOP_MOST | IOPDIR_VALID,
527};
528
529/**
530 * ccio_io_pdir_entry - Initialize an I/O Pdir.
531 * @pdir_ptr: A pointer into I/O Pdir.
532 * @sid: The Space Identifier.
533 * @vba: The virtual address.
534 * @hints: The DMA Hint.
535 *
536 * Given a virtual address (vba, arg2) and space id, (sid, arg1),
537 * load the I/O PDIR entry pointed to by pdir_ptr (arg0). Each IO Pdir
538 * entry consists of 8 bytes as shown below (MSB == bit 0):
539 *
540 *
541 * WORD 0:
542 * +------+----------------+-----------------------------------------------+
543 * | Phys | Virtual Index | Phys |
544 * | 0:3 | 0:11 | 4:19 |
545 * |4 bits| 12 bits | 16 bits |
546 * +------+----------------+-----------------------------------------------+
547 * WORD 1:
548 * +-----------------------+-----------------------------------------------+
549 * | Phys | Rsvd | Prefetch |Update |Rsvd |Lock |Safe |Valid |
550 * | 20:39 | | Enable |Enable | |Enable|DMA | |
551 * | 20 bits | 5 bits | 1 bit |1 bit |2 bits|1 bit |1 bit |1 bit |
552 * +-----------------------+-----------------------------------------------+
553 *
554 * The virtual index field is filled with the results of the LCI
555 * (Load Coherence Index) instruction. The 8 bits used for the virtual
556 * index are bits 12:19 of the value returned by LCI.
557 */
Adrian Bunkdf8e5bc2008-12-02 03:28:16 +0000558static void CCIO_INLINE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559ccio_io_pdir_entry(u64 *pdir_ptr, space_t sid, unsigned long vba,
560 unsigned long hints)
561{
562 register unsigned long pa;
563 register unsigned long ci; /* coherent index */
564
565 /* We currently only support kernel addresses */
566 BUG_ON(sid != KERNEL_SPACE);
567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 /*
569 ** WORD 1 - low order word
570 ** "hints" parm includes the VALID bit!
571 ** "dep" clobbers the physical address offset bits as well.
572 */
573 pa = virt_to_phys(vba);
574 asm volatile("depw %1,31,12,%0" : "+r" (pa) : "r" (hints));
575 ((u32 *)pdir_ptr)[1] = (u32) pa;
576
577 /*
578 ** WORD 0 - high order word
579 */
580
581#ifdef __LP64__
582 /*
583 ** get bits 12:15 of physical address
584 ** shift bits 16:31 of physical address
585 ** and deposit them
586 */
587 asm volatile ("extrd,u %1,15,4,%0" : "=r" (ci) : "r" (pa));
588 asm volatile ("extrd,u %1,31,16,%0" : "+r" (pa) : "r" (pa));
589 asm volatile ("depd %1,35,4,%0" : "+r" (pa) : "r" (ci));
590#else
591 pa = 0;
592#endif
593 /*
594 ** get CPU coherency index bits
595 ** Grab virtual index [0:11]
596 ** Deposit virt_idx bits into I/O PDIR word
597 */
John David Anglin384c1d92019-05-27 20:15:14 -0400598 asm volatile ("lci %%r0(%1), %0" : "=r" (ci) : "r" (vba));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 asm volatile ("extru %1,19,12,%0" : "+r" (ci) : "r" (ci));
600 asm volatile ("depw %1,15,12,%0" : "+r" (pa) : "r" (ci));
601
602 ((u32 *)pdir_ptr)[0] = (u32) pa;
603
604
605 /* FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
606 ** PCX-U/U+ do. (eg C200/C240)
607 ** PCX-T'? Don't know. (eg C110 or similar K-class)
608 **
609 ** See PDC_MODEL/option 0/SW_CAP word for "Non-coherent IO-PDIR bit".
610 ** Hopefully we can patch (NOP) these out at boot time somehow.
611 **
612 ** "Since PCX-U employs an offset hash that is incompatible with
613 ** the real mode coherence index generation of U2, the PDIR entry
614 ** must be flushed to memory to retain coherence."
615 */
Grant Grundler86a61ee2005-10-21 22:37:43 -0400616 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 asm volatile("sync");
618}
619
620/**
621 * ccio_clear_io_tlb - Remove stale entries from the I/O TLB.
622 * @ioc: The I/O Controller.
623 * @iovp: The I/O Virtual Page.
624 * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
625 *
626 * Purge invalid I/O PDIR entries from the I/O TLB.
627 *
628 * FIXME: Can we change the byte_cnt to pages_mapped?
629 */
630static CCIO_INLINE void
631ccio_clear_io_tlb(struct ioc *ioc, dma_addr_t iovp, size_t byte_cnt)
632{
633 u32 chain_size = 1 << ioc->chainid_shift;
634
635 iovp &= IOVP_MASK; /* clear offset bits, just want pagenum */
636 byte_cnt += chain_size;
637
638 while(byte_cnt > chain_size) {
Grant Grundler86a61ee2005-10-21 22:37:43 -0400639 WRITE_U32(CMD_TLB_PURGE | iovp, &ioc->ioc_regs->io_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 iovp += chain_size;
641 byte_cnt -= chain_size;
642 }
643}
644
645/**
646 * ccio_mark_invalid - Mark the I/O Pdir entries invalid.
647 * @ioc: The I/O Controller.
648 * @iova: The I/O Virtual Address.
649 * @byte_cnt: The requested number of bytes to be freed from the I/O Pdir.
650 *
651 * Mark the I/O Pdir entries invalid and blow away the corresponding I/O
652 * TLB entries.
653 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200654 * FIXME: at some threshold it might be "cheaper" to just blow
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 * away the entire I/O TLB instead of individual entries.
656 *
657 * FIXME: Uturn has 256 TLB entries. We don't need to purge every
658 * PDIR entry - just once for each possible TLB entry.
659 * (We do need to maker I/O PDIR entries invalid regardless).
660 *
661 * FIXME: Can we change byte_cnt to pages_mapped?
662 */
663static CCIO_INLINE void
664ccio_mark_invalid(struct ioc *ioc, dma_addr_t iova, size_t byte_cnt)
665{
666 u32 iovp = (u32)CCIO_IOVP(iova);
667 size_t saved_byte_cnt;
668
669 /* round up to nearest page size */
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -0800670 saved_byte_cnt = byte_cnt = ALIGN(byte_cnt, IOVP_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 while(byte_cnt > 0) {
673 /* invalidate one page at a time */
674 unsigned int idx = PDIR_INDEX(iovp);
675 char *pdir_ptr = (char *) &(ioc->pdir_base[idx]);
676
677 BUG_ON(idx >= (ioc->pdir_size / sizeof(u64)));
678 pdir_ptr[7] = 0; /* clear only VALID bit */
679 /*
680 ** FIXME: PCX_W platforms don't need FDC/SYNC. (eg C360)
681 ** PCX-U/U+ do. (eg C200/C240)
682 ** See PDC_MODEL/option 0/SW_CAP for "Non-coherent IO-PDIR bit".
683 **
684 ** Hopefully someone figures out how to patch (NOP) the
685 ** FDC/SYNC out at boot time.
686 */
Grant Grundler86a61ee2005-10-21 22:37:43 -0400687 asm volatile("fdc %%r0(%0)" : : "r" (pdir_ptr[7]));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 iovp += IOVP_SIZE;
690 byte_cnt -= IOVP_SIZE;
691 }
692
693 asm volatile("sync");
694 ccio_clear_io_tlb(ioc, CCIO_IOVP(iova), saved_byte_cnt);
695}
696
697/****************************************************************
698**
699** CCIO dma_ops
700**
701*****************************************************************/
702
703/**
704 * ccio_dma_supported - Verify the IOMMU supports the DMA address range.
705 * @dev: The PCI device.
706 * @mask: A bit mask describing the DMA address range of the device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 */
708static int
709ccio_dma_supported(struct device *dev, u64 mask)
710{
711 if(dev == NULL) {
712 printk(KERN_ERR MODULE_NAME ": EISA/ISA/et al not supported\n");
713 BUG();
714 return 0;
715 }
716
717 /* only support 32-bit devices (ie PCI/GSC) */
718 return (int)(mask == 0xffffffffUL);
719}
720
721/**
722 * ccio_map_single - Map an address range into the IOMMU.
723 * @dev: The PCI device.
724 * @addr: The start address of the DMA region.
725 * @size: The length of the DMA region.
726 * @direction: The direction of the DMA transaction (to/from device).
727 *
728 * This function implements the pci_map_single function.
729 */
730static dma_addr_t
731ccio_map_single(struct device *dev, void *addr, size_t size,
732 enum dma_data_direction direction)
733{
734 int idx;
735 struct ioc *ioc;
736 unsigned long flags;
737 dma_addr_t iovp;
738 dma_addr_t offset;
739 u64 *pdir_start;
740 unsigned long hint = hint_lookup[(int)direction];
741
742 BUG_ON(!dev);
743 ioc = GET_IOC(dev);
Thomas Bogendoerfer33f9e022017-07-03 10:38:05 +0200744 if (!ioc)
Christoph Hellwig227145e2017-07-04 19:55:06 -0700745 return CCIO_MAPPING_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
747 BUG_ON(size <= 0);
748
749 /* save offset bits */
750 offset = ((unsigned long) addr) & ~IOVP_MASK;
751
752 /* round up to nearest IOVP_SIZE */
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -0800753 size = ALIGN(size + offset, IOVP_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 spin_lock_irqsave(&ioc->res_lock, flags);
755
Kyle McMartin1e221662008-07-28 21:17:23 -0400756#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 ioc->msingle_calls++;
758 ioc->msingle_pages += size >> IOVP_SHIFT;
759#endif
760
FUJITA Tomonori7c8cda62008-03-04 14:29:28 -0800761 idx = ccio_alloc_range(ioc, dev, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 iovp = (dma_addr_t)MKIOVP(idx);
763
764 pdir_start = &(ioc->pdir_base[idx]);
765
766 DBG_RUN("%s() 0x%p -> 0x%lx size: %0x%x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700767 __func__, addr, (long)iovp | offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /* If not cacheline aligned, force SAFE_DMA on the whole mess */
770 if((size % L1_CACHE_BYTES) || ((unsigned long)addr % L1_CACHE_BYTES))
771 hint |= HINT_SAFE_DMA;
772
773 while(size > 0) {
774 ccio_io_pdir_entry(pdir_start, KERNEL_SPACE, (unsigned long)addr, hint);
775
776 DBG_RUN(" pdir %p %08x%08x\n",
777 pdir_start,
778 (u32) (((u32 *) pdir_start)[0]),
779 (u32) (((u32 *) pdir_start)[1]));
780 ++pdir_start;
781 addr += IOVP_SIZE;
782 size -= IOVP_SIZE;
783 }
784
785 spin_unlock_irqrestore(&ioc->res_lock, flags);
786
787 /* form complete address */
788 return CCIO_IOVA(iovp, offset);
789}
790
Christoph Hellwig79387172016-01-20 15:01:47 -0800791
792static dma_addr_t
793ccio_map_page(struct device *dev, struct page *page, unsigned long offset,
794 size_t size, enum dma_data_direction direction,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700795 unsigned long attrs)
Christoph Hellwig79387172016-01-20 15:01:47 -0800796{
797 return ccio_map_single(dev, page_address(page) + offset, size,
798 direction);
799}
800
801
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800803 * ccio_unmap_page - Unmap an address range from the IOMMU.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 * @dev: The PCI device.
805 * @addr: The start address of the DMA region.
806 * @size: The length of the DMA region.
807 * @direction: The direction of the DMA transaction (to/from device).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 */
809static void
Christoph Hellwig79387172016-01-20 15:01:47 -0800810ccio_unmap_page(struct device *dev, dma_addr_t iova, size_t size,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700811 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812{
813 struct ioc *ioc;
814 unsigned long flags;
815 dma_addr_t offset = iova & ~IOVP_MASK;
816
817 BUG_ON(!dev);
818 ioc = GET_IOC(dev);
Thomas Bogendoerfer33f9e022017-07-03 10:38:05 +0200819 if (!ioc) {
820 WARN_ON(!ioc);
821 return;
822 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
824 DBG_RUN("%s() iovp 0x%lx/%x\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700825 __func__, (long)iova, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 iova ^= offset; /* clear offset bits */
828 size += offset;
Milind Arun Choudhary3cb1d952007-03-06 02:44:13 -0800829 size = ALIGN(size, IOVP_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830
831 spin_lock_irqsave(&ioc->res_lock, flags);
832
Kyle McMartin1e221662008-07-28 21:17:23 -0400833#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 ioc->usingle_calls++;
835 ioc->usingle_pages += size >> IOVP_SHIFT;
836#endif
837
838 ccio_mark_invalid(ioc, iova, size);
839 ccio_free_range(ioc, iova, (size >> IOVP_SHIFT));
840 spin_unlock_irqrestore(&ioc->res_lock, flags);
841}
842
843/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800844 * ccio_alloc - Allocate a consistent DMA mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 * @dev: The PCI device.
846 * @size: The length of the DMA region.
847 * @dma_handle: The DMA address handed back to the device (not the cpu).
848 *
849 * This function implements the pci_alloc_consistent function.
850 */
851static void *
Christoph Hellwig79387172016-01-20 15:01:47 -0800852ccio_alloc(struct device *dev, size_t size, dma_addr_t *dma_handle, gfp_t flag,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700853 unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854{
855 void *ret;
856#if 0
857/* GRANT Need to establish hierarchy for non-PCI devs as well
858** and then provide matching gsc_map_xxx() functions for them as well.
859*/
860 if(!hwdev) {
861 /* only support PCI */
862 *dma_handle = 0;
863 return 0;
864 }
865#endif
866 ret = (void *) __get_free_pages(flag, get_order(size));
867
868 if (ret) {
869 memset(ret, 0, size);
870 *dma_handle = ccio_map_single(dev, ret, size, PCI_DMA_BIDIRECTIONAL);
871 }
872
873 return ret;
874}
875
876/**
Christoph Hellwig79387172016-01-20 15:01:47 -0800877 * ccio_free - Free a consistent DMA mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 * @dev: The PCI device.
879 * @size: The length of the DMA region.
880 * @cpu_addr: The cpu address returned from the ccio_alloc_consistent.
881 * @dma_handle: The device address returned from the ccio_alloc_consistent.
882 *
883 * This function implements the pci_free_consistent function.
884 */
885static void
Christoph Hellwig79387172016-01-20 15:01:47 -0800886ccio_free(struct device *dev, size_t size, void *cpu_addr,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700887 dma_addr_t dma_handle, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888{
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700889 ccio_unmap_page(dev, dma_handle, size, 0, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 free_pages((unsigned long)cpu_addr, get_order(size));
891}
892
893/*
894** Since 0 is a valid pdir_base index value, can't use that
895** to determine if a value is valid or not. Use a flag to indicate
896** the SG list entry contains a valid pdir index.
897*/
898#define PIDE_FLAG 0x80000000UL
899
Kyle McMartin1e221662008-07-28 21:17:23 -0400900#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901#define IOMMU_MAP_STATS
902#endif
903#include "iommu-helpers.h"
904
905/**
906 * ccio_map_sg - Map the scatter/gather list into the IOMMU.
907 * @dev: The PCI device.
908 * @sglist: The scatter/gather list to be mapped in the IOMMU.
909 * @nents: The number of entries in the scatter/gather list.
910 * @direction: The direction of the DMA transaction (to/from device).
911 *
912 * This function implements the pci_map_sg function.
913 */
914static int
915ccio_map_sg(struct device *dev, struct scatterlist *sglist, int nents,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700916 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917{
918 struct ioc *ioc;
919 int coalesced, filled = 0;
920 unsigned long flags;
921 unsigned long hint = hint_lookup[(int)direction];
922 unsigned long prev_len = 0, current_len = 0;
923 int i;
924
925 BUG_ON(!dev);
926 ioc = GET_IOC(dev);
Thomas Bogendoerfer33f9e022017-07-03 10:38:05 +0200927 if (!ioc)
928 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700930 DBG_RUN_SG("%s() START %d entries\n", __func__, nents);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
932 /* Fast path single entry scatterlists. */
933 if (nents == 1) {
934 sg_dma_address(sglist) = ccio_map_single(dev,
Matthew Wilcox8bf8a1d2015-03-20 13:37:59 -0400935 sg_virt(sglist), sglist->length,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936 direction);
937 sg_dma_len(sglist) = sglist->length;
938 return 1;
939 }
940
941 for(i = 0; i < nents; i++)
942 prev_len += sglist[i].length;
943
944 spin_lock_irqsave(&ioc->res_lock, flags);
945
Kyle McMartin1e221662008-07-28 21:17:23 -0400946#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 ioc->msg_calls++;
948#endif
949
950 /*
951 ** First coalesce the chunks and allocate I/O pdir space
952 **
953 ** If this is one DMA stream, we can properly map using the
954 ** correct virtual address associated with each DMA page.
955 ** w/o this association, we wouldn't have coherent DMA!
956 ** Access to the virtual address is what forces a two pass algorithm.
957 */
FUJITA Tomonorid1b51632008-02-04 22:28:03 -0800958 coalesced = iommu_coalesce_chunks(ioc, dev, sglist, nents, ccio_alloc_range);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
960 /*
961 ** Program the I/O Pdir
962 **
963 ** map the virtual addresses to the I/O Pdir
964 ** o dma_address will contain the pdir index
965 ** o dma_len will contain the number of bytes to map
966 ** o page/offset contain the virtual address.
967 */
968 filled = iommu_fill_pdir(ioc, sglist, nents, hint, ccio_io_pdir_entry);
969
970 spin_unlock_irqrestore(&ioc->res_lock, flags);
971
972 BUG_ON(coalesced != filled);
973
Harvey Harrisona8043ec2008-05-14 16:21:56 -0700974 DBG_RUN_SG("%s() DONE %d mappings\n", __func__, filled);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
976 for (i = 0; i < filled; i++)
977 current_len += sg_dma_len(sglist + i);
978
979 BUG_ON(current_len != prev_len);
980
981 return filled;
982}
983
984/**
985 * ccio_unmap_sg - Unmap the scatter/gather list from the IOMMU.
986 * @dev: The PCI device.
987 * @sglist: The scatter/gather list to be unmapped from the IOMMU.
988 * @nents: The number of entries in the scatter/gather list.
989 * @direction: The direction of the DMA transaction (to/from device).
990 *
991 * This function implements the pci_unmap_sg function.
992 */
993static void
994ccio_unmap_sg(struct device *dev, struct scatterlist *sglist, int nents,
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -0700995 enum dma_data_direction direction, unsigned long attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996{
997 struct ioc *ioc;
998
999 BUG_ON(!dev);
1000 ioc = GET_IOC(dev);
Thomas Bogendoerfer33f9e022017-07-03 10:38:05 +02001001 if (!ioc) {
1002 WARN_ON(!ioc);
1003 return;
1004 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Matthew Wilcox8bf8a1d2015-03-20 13:37:59 -04001006 DBG_RUN_SG("%s() START %d entries, %p,%x\n",
1007 __func__, nents, sg_virt(sglist), sglist->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
Kyle McMartin1e221662008-07-28 21:17:23 -04001009#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 ioc->usg_calls++;
1011#endif
1012
1013 while(sg_dma_len(sglist) && nents--) {
1014
Kyle McMartin1e221662008-07-28 21:17:23 -04001015#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 ioc->usg_pages += sg_dma_len(sglist) >> PAGE_SHIFT;
1017#endif
Christoph Hellwig79387172016-01-20 15:01:47 -08001018 ccio_unmap_page(dev, sg_dma_address(sglist),
Krzysztof Kozlowski00085f12016-08-03 13:46:00 -07001019 sg_dma_len(sglist), direction, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 ++sglist;
1021 }
1022
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001023 DBG_RUN_SG("%s() DONE (nents %d)\n", __func__, nents);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024}
1025
Christoph Hellwig227145e2017-07-04 19:55:06 -07001026static int ccio_mapping_error(struct device *dev, dma_addr_t dma_addr)
1027{
1028 return dma_addr == CCIO_MAPPING_ERROR;
1029}
1030
Bart Van Assche52997092017-01-20 13:04:01 -08001031static const struct dma_map_ops ccio_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 .dma_supported = ccio_dma_supported,
Christoph Hellwig79387172016-01-20 15:01:47 -08001033 .alloc = ccio_alloc,
1034 .free = ccio_free,
1035 .map_page = ccio_map_page,
1036 .unmap_page = ccio_unmap_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 .map_sg = ccio_map_sg,
1038 .unmap_sg = ccio_unmap_sg,
Christoph Hellwig227145e2017-07-04 19:55:06 -07001039 .mapping_error = ccio_mapping_error,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040};
1041
1042#ifdef CONFIG_PROC_FS
Kyle McMartinf823bca2006-02-05 20:37:53 -07001043static int ccio_proc_info(struct seq_file *m, void *p)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045 struct ioc *ioc = ioc_list;
1046
1047 while (ioc != NULL) {
1048 unsigned int total_pages = ioc->res_size << 3;
Alexander Beregalovc18b4602009-03-19 10:54:07 +00001049#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050 unsigned long avg = 0, min, max;
Kyle McMartinf823bca2006-02-05 20:37:53 -07001051 int j;
Alexander Beregalovc18b4602009-03-19 10:54:07 +00001052#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053
Joe Perchese693d732015-04-15 16:18:28 -07001054 seq_printf(m, "%s\n", ioc->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Joe Perchese693d732015-04-15 16:18:28 -07001056 seq_printf(m, "Cujo 2.0 bug : %s\n",
1057 (ioc->cujo20_bug ? "yes" : "no"));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058
Joe Perchese693d732015-04-15 16:18:28 -07001059 seq_printf(m, "IO PDIR size : %d bytes (%d entries)\n",
1060 total_pages * 8, total_pages);
Kyle McMartinf823bca2006-02-05 20:37:53 -07001061
Kyle McMartin1e221662008-07-28 21:17:23 -04001062#ifdef CCIO_COLLECT_STATS
Joe Perchese693d732015-04-15 16:18:28 -07001063 seq_printf(m, "IO PDIR entries : %ld free %ld used (%d%%)\n",
1064 total_pages - ioc->used_pages, ioc->used_pages,
1065 (int)(ioc->used_pages * 100 / total_pages));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066#endif
Kyle McMartinf823bca2006-02-05 20:37:53 -07001067
Joe Perchese693d732015-04-15 16:18:28 -07001068 seq_printf(m, "Resource bitmap : %d bytes (%d pages)\n",
1069 ioc->res_size, total_pages);
Kyle McMartinf823bca2006-02-05 20:37:53 -07001070
Kyle McMartin1e221662008-07-28 21:17:23 -04001071#ifdef CCIO_COLLECT_STATS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 min = max = ioc->avg_search[0];
1073 for(j = 0; j < CCIO_SEARCH_SAMPLE; ++j) {
1074 avg += ioc->avg_search[j];
1075 if(ioc->avg_search[j] > max)
1076 max = ioc->avg_search[j];
1077 if(ioc->avg_search[j] < min)
1078 min = ioc->avg_search[j];
1079 }
1080 avg /= CCIO_SEARCH_SAMPLE;
Joe Perchese693d732015-04-15 16:18:28 -07001081 seq_printf(m, " Bitmap search : %ld/%ld/%ld (min/avg/max CPU Cycles)\n",
1082 min, avg, max);
Alexander Beregalovc18b4602009-03-19 10:54:07 +00001083
Joe Perchese693d732015-04-15 16:18:28 -07001084 seq_printf(m, "pci_map_single(): %8ld calls %8ld pages (avg %d/1000)\n",
1085 ioc->msingle_calls, ioc->msingle_pages,
1086 (int)((ioc->msingle_pages * 1000)/ioc->msingle_calls));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Christoph Hellwig79387172016-01-20 15:01:47 -08001088 /* KLUGE - unmap_sg calls unmap_page for each mapped page */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 min = ioc->usingle_calls - ioc->usg_calls;
1090 max = ioc->usingle_pages - ioc->usg_pages;
Joe Perchese693d732015-04-15 16:18:28 -07001091 seq_printf(m, "pci_unmap_single: %8ld calls %8ld pages (avg %d/1000)\n",
1092 min, max, (int)((max * 1000)/min));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
Joe Perchese693d732015-04-15 16:18:28 -07001094 seq_printf(m, "pci_map_sg() : %8ld calls %8ld pages (avg %d/1000)\n",
1095 ioc->msg_calls, ioc->msg_pages,
1096 (int)((ioc->msg_pages * 1000)/ioc->msg_calls));
Kyle McMartinf823bca2006-02-05 20:37:53 -07001097
Joe Perchese693d732015-04-15 16:18:28 -07001098 seq_printf(m, "pci_unmap_sg() : %8ld calls %8ld pages (avg %d/1000)\n\n\n",
1099 ioc->usg_calls, ioc->usg_pages,
1100 (int)((ioc->usg_pages * 1000)/ioc->usg_calls));
Kyle McMartin1e221662008-07-28 21:17:23 -04001101#endif /* CCIO_COLLECT_STATS */
Kyle McMartinf823bca2006-02-05 20:37:53 -07001102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 ioc = ioc->next;
1104 }
1105
Kyle McMartinf823bca2006-02-05 20:37:53 -07001106 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107}
1108
Kyle McMartinf823bca2006-02-05 20:37:53 -07001109static int ccio_proc_bitmap_info(struct seq_file *m, void *p)
1110{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 struct ioc *ioc = ioc_list;
1112
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 while (ioc != NULL) {
Andy Shevchenkob342a652015-09-09 15:38:39 -07001114 seq_hex_dump(m, " ", DUMP_PREFIX_NONE, 32, 4, ioc->res_map,
1115 ioc->res_size, false);
1116 seq_putc(m, '\n');
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 ioc = ioc->next;
1118 break; /* XXX - remove me */
1119 }
1120
Kyle McMartinf823bca2006-02-05 20:37:53 -07001121 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122}
Alexander Beregalov8d2d00d2009-04-03 12:08:54 +00001123#endif /* CONFIG_PROC_FS */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124
1125/**
1126 * ccio_find_ioc - Find the ioc in the ioc_list
1127 * @hw_path: The hardware path of the ioc.
1128 *
1129 * This function searches the ioc_list for an ioc that matches
1130 * the provide hardware path.
1131 */
1132static struct ioc * ccio_find_ioc(int hw_path)
1133{
1134 int i;
1135 struct ioc *ioc;
1136
1137 ioc = ioc_list;
1138 for (i = 0; i < ioc_count; i++) {
1139 if (ioc->hw_path == hw_path)
1140 return ioc;
1141
1142 ioc = ioc->next;
1143 }
1144
1145 return NULL;
1146}
1147
1148/**
1149 * ccio_get_iommu - Find the iommu which controls this device
1150 * @dev: The parisc device.
1151 *
1152 * This function searches through the registered IOMMU's and returns
1153 * the appropriate IOMMU for the device based on its hardware path.
1154 */
1155void * ccio_get_iommu(const struct parisc_device *dev)
1156{
1157 dev = find_pa_parent_type(dev, HPHW_IOA);
1158 if (!dev)
1159 return NULL;
1160
1161 return ccio_find_ioc(dev->hw_path);
1162}
1163
1164#define CUJO_20_STEP 0x10000000 /* inc upper nibble */
1165
1166/* Cujo 2.0 has a bug which will silently corrupt data being transferred
1167 * to/from certain pages. To avoid this happening, we mark these pages
1168 * as `used', and ensure that nothing will try to allocate from them.
1169 */
Helge Deller8a922812018-05-18 16:16:34 +02001170void __init ccio_cujo20_fixup(struct parisc_device *cujo, u32 iovp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171{
1172 unsigned int idx;
1173 struct parisc_device *dev = parisc_parent(cujo);
1174 struct ioc *ioc = ccio_get_iommu(dev);
1175 u8 *res_ptr;
1176
1177 ioc->cujo20_bug = 1;
1178 res_ptr = ioc->res_map;
1179 idx = PDIR_INDEX(iovp) >> 3;
1180
1181 while (idx < ioc->res_size) {
1182 res_ptr[idx] |= 0xff;
1183 idx += PDIR_INDEX(CUJO_20_STEP) >> 3;
1184 }
1185}
1186
1187#if 0
1188/* GRANT - is this needed for U2 or not? */
1189
1190/*
1191** Get the size of the I/O TLB for this I/O MMU.
1192**
1193** If spa_shift is non-zero (ie probably U2),
1194** then calculate the I/O TLB size using spa_shift.
1195**
1196** Otherwise we are supposed to get the IODC entry point ENTRY TLB
1197** and execute it. However, both U2 and Uturn firmware supplies spa_shift.
1198** I think only Java (K/D/R-class too?) systems don't do this.
1199*/
1200static int
1201ccio_get_iotlb_size(struct parisc_device *dev)
1202{
1203 if (dev->spa_shift == 0) {
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001204 panic("%s() : Can't determine I/O TLB size.\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 }
1206 return (1 << dev->spa_shift);
1207}
1208#else
1209
1210/* Uturn supports 256 TLB entries */
1211#define CCIO_CHAINID_SHIFT 8
1212#define CCIO_CHAINID_MASK 0xff
1213#endif /* 0 */
1214
1215/* We *can't* support JAVA (T600). Venture there at your own risk. */
Helge Dellercfe4fbf2017-08-21 22:02:19 +02001216static const struct parisc_device_id ccio_tbl[] __initconst = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217 { HPHW_IOA, HVERSION_REV_ANY_ID, U2_IOA_RUNWAY, 0xb }, /* U2 */
1218 { HPHW_IOA, HVERSION_REV_ANY_ID, UTURN_IOA_RUNWAY, 0xb }, /* UTurn */
1219 { 0, }
1220};
1221
1222static int ccio_probe(struct parisc_device *dev);
1223
Helge Dellercfe4fbf2017-08-21 22:02:19 +02001224static struct parisc_driver ccio_driver __refdata = {
Matthew Wilcoxbdad1f82005-10-21 22:36:23 -04001225 .name = "ccio",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 .id_table = ccio_tbl,
1227 .probe = ccio_probe,
1228};
1229
1230/**
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001231 * ccio_ioc_init - Initialize the I/O Controller
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 * @ioc: The I/O Controller.
1233 *
Uwe Kleine-König421f91d2010-06-11 12:17:00 +02001234 * Initialize the I/O Controller which includes setting up the
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 * I/O Page Directory, the resource map, and initalizing the
1236 * U2/Uturn chip into virtual mode.
1237 */
Helge Deller8d73b182018-04-20 23:23:37 +02001238static void __init
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239ccio_ioc_init(struct ioc *ioc)
1240{
1241 int i;
1242 unsigned int iov_order;
1243 u32 iova_space_size;
1244
1245 /*
1246 ** Determine IOVA Space size from memory size.
1247 **
1248 ** Ideally, PCI drivers would register the maximum number
1249 ** of DMA they can have outstanding for each device they
1250 ** own. Next best thing would be to guess how much DMA
1251 ** can be outstanding based on PCI Class/sub-class. Both
1252 ** methods still require some "extra" to support PCI
1253 ** Hot-Plug/Removal of PCI cards. (aka PCI OLARD).
1254 */
1255
Jan Beulich44813742009-09-21 17:03:05 -07001256 iova_space_size = (u32) (totalram_pages / count_parisc_driver(&ccio_driver));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 /* limit IOVA space size to 1MB-1GB */
1259
1260 if (iova_space_size < (1 << (20 - PAGE_SHIFT))) {
1261 iova_space_size = 1 << (20 - PAGE_SHIFT);
1262#ifdef __LP64__
1263 } else if (iova_space_size > (1 << (30 - PAGE_SHIFT))) {
1264 iova_space_size = 1 << (30 - PAGE_SHIFT);
1265#endif
1266 }
1267
1268 /*
1269 ** iova space must be log2() in size.
1270 ** thus, pdir/res_map will also be log2().
1271 */
1272
1273 /* We could use larger page sizes in order to *decrease* the number
1274 ** of mappings needed. (ie 8k pages means 1/2 the mappings).
1275 **
1276 ** Note: Grant Grunder says "Using 8k I/O pages isn't trivial either
1277 ** since the pages must also be physically contiguous - typically
1278 ** this is the case under linux."
1279 */
1280
1281 iov_order = get_order(iova_space_size << PAGE_SHIFT);
1282
1283 /* iova_space_size is now bytes, not pages */
1284 iova_space_size = 1 << (iov_order + PAGE_SHIFT);
1285
1286 ioc->pdir_size = (iova_space_size / IOVP_SIZE) * sizeof(u64);
1287
Grant Grundler86a61ee2005-10-21 22:37:43 -04001288 BUG_ON(ioc->pdir_size > 8 * 1024 * 1024); /* max pdir size <= 8MB */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001289
1290 /* Verify it's a power of two */
1291 BUG_ON((1 << get_order(ioc->pdir_size)) != (ioc->pdir_size >> PAGE_SHIFT));
1292
Grant Grundler86a61ee2005-10-21 22:37:43 -04001293 DBG_INIT("%s() hpa 0x%p mem %luMB IOV %dMB (%d bits)\n",
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001294 __func__, ioc->ioc_regs,
Jan Beulich44813742009-09-21 17:03:05 -07001295 (unsigned long) totalram_pages >> (20 - PAGE_SHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 iova_space_size>>20,
1297 iov_order + PAGE_SHIFT);
1298
1299 ioc->pdir_base = (u64 *)__get_free_pages(GFP_KERNEL,
1300 get_order(ioc->pdir_size));
1301 if(NULL == ioc->pdir_base) {
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001302 panic("%s() could not allocate I/O Page Table\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303 }
1304 memset(ioc->pdir_base, 0, ioc->pdir_size);
1305
1306 BUG_ON((((unsigned long)ioc->pdir_base) & PAGE_MASK) != (unsigned long)ioc->pdir_base);
Grant Grundler86a61ee2005-10-21 22:37:43 -04001307 DBG_INIT(" base %p\n", ioc->pdir_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
1309 /* resource map size dictated by pdir_size */
1310 ioc->res_size = (ioc->pdir_size / sizeof(u64)) >> 3;
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001311 DBG_INIT("%s() res_size 0x%x\n", __func__, ioc->res_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312
1313 ioc->res_map = (u8 *)__get_free_pages(GFP_KERNEL,
1314 get_order(ioc->res_size));
1315 if(NULL == ioc->res_map) {
Harvey Harrisona8043ec2008-05-14 16:21:56 -07001316 panic("%s() could not allocate resource map\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 }
1318 memset(ioc->res_map, 0, ioc->res_size);
1319
1320 /* Initialize the res_hint to 16 */
1321 ioc->res_hint = 16;
1322
1323 /* Initialize the spinlock */
1324 spin_lock_init(&ioc->res_lock);
1325
1326 /*
1327 ** Chainid is the upper most bits of an IOVP used to determine
1328 ** which TLB entry an IOVP will use.
1329 */
1330 ioc->chainid_shift = get_order(iova_space_size) + PAGE_SHIFT - CCIO_CHAINID_SHIFT;
1331 DBG_INIT(" chainid_shift 0x%x\n", ioc->chainid_shift);
1332
1333 /*
1334 ** Initialize IOA hardware
1335 */
1336 WRITE_U32(CCIO_CHAINID_MASK << ioc->chainid_shift,
Grant Grundler86a61ee2005-10-21 22:37:43 -04001337 &ioc->ioc_regs->io_chain_id_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338
1339 WRITE_U32(virt_to_phys(ioc->pdir_base),
Grant Grundler86a61ee2005-10-21 22:37:43 -04001340 &ioc->ioc_regs->io_pdir_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 /*
1343 ** Go to "Virtual Mode"
1344 */
Grant Grundler86a61ee2005-10-21 22:37:43 -04001345 WRITE_U32(IOA_NORMAL_MODE, &ioc->ioc_regs->io_control);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
1347 /*
1348 ** Initialize all I/O TLB entries to 0 (Valid bit off).
1349 */
Grant Grundler86a61ee2005-10-21 22:37:43 -04001350 WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_m);
1351 WRITE_U32(0, &ioc->ioc_regs->io_tlb_entry_l);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352
1353 for(i = 1 << CCIO_CHAINID_SHIFT; i ; i--) {
1354 WRITE_U32((CMD_TLB_DIRECT_WRITE | (i << ioc->chainid_shift)),
Grant Grundler86a61ee2005-10-21 22:37:43 -04001355 &ioc->ioc_regs->io_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 }
1357}
1358
Helge Deller25971f62007-05-27 18:20:47 +02001359static void __init
Grant Grundler86a61ee2005-10-21 22:37:43 -04001360ccio_init_resource(struct resource *res, char *name, void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361{
1362 int result;
1363
1364 res->parent = NULL;
1365 res->flags = IORESOURCE_MEM;
Grant Grundler86a61ee2005-10-21 22:37:43 -04001366 /*
1367 * bracing ((signed) ...) are required for 64bit kernel because
1368 * we only want to sign extend the lower 16 bits of the register.
1369 * The upper 16-bits of range registers are hardcoded to 0xffff.
1370 */
1371 res->start = (unsigned long)((signed) READ_U32(ioaddr) << 16);
1372 res->end = (unsigned long)((signed) (READ_U32(ioaddr + 4) << 16) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 res->name = name;
Grant Grundler86a61ee2005-10-21 22:37:43 -04001374 /*
1375 * Check if this MMIO range is disable
1376 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001377 if (res->end + 1 == res->start)
1378 return;
Grant Grundler86a61ee2005-10-21 22:37:43 -04001379
1380 /* On some platforms (e.g. K-Class), we have already registered
1381 * resources for devices reported by firmware. Some are children
1382 * of ccio.
1383 * "insert" ccio ranges in the mmio hierarchy (/proc/iomem).
1384 */
1385 result = insert_resource(&iomem_resource, res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 if (result < 0) {
Grant Grundler86a61ee2005-10-21 22:37:43 -04001387 printk(KERN_ERR "%s() failed to claim CCIO bus address space (%08lx,%08lx)\n",
Alexander Beregalovc18b4602009-03-19 10:54:07 +00001388 __func__, (unsigned long)res->start, (unsigned long)res->end);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 }
1390}
1391
1392static void __init ccio_init_resources(struct ioc *ioc)
1393{
1394 struct resource *res = ioc->mmio_region;
1395 char *name = kmalloc(14, GFP_KERNEL);
1396
Helge Dellercb6fc182006-01-17 12:40:40 -07001397 snprintf(name, 14, "GSC Bus [%d/]", ioc->hw_path);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398
Grant Grundler86a61ee2005-10-21 22:37:43 -04001399 ccio_init_resource(res, name, &ioc->ioc_regs->io_io_low);
1400 ccio_init_resource(res + 1, name, &ioc->ioc_regs->io_io_low_hv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401}
1402
1403static int new_ioc_area(struct resource *res, unsigned long size,
1404 unsigned long min, unsigned long max, unsigned long align)
1405{
1406 if (max <= min)
1407 return -EBUSY;
1408
1409 res->start = (max - size + 1) &~ (align - 1);
1410 res->end = res->start + size;
Grant Grundler86a61ee2005-10-21 22:37:43 -04001411
1412 /* We might be trying to expand the MMIO range to include
1413 * a child device that has already registered it's MMIO space.
1414 * Use "insert" instead of request_resource().
1415 */
1416 if (!insert_resource(&iomem_resource, res))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 return 0;
1418
1419 return new_ioc_area(res, size, min, max - size, align);
1420}
1421
1422static int expand_ioc_area(struct resource *res, unsigned long size,
1423 unsigned long min, unsigned long max, unsigned long align)
1424{
1425 unsigned long start, len;
1426
1427 if (!res->parent)
1428 return new_ioc_area(res, size, min, max, align);
1429
1430 start = (res->start - size) &~ (align - 1);
1431 len = res->end - start + 1;
1432 if (start >= min) {
1433 if (!adjust_resource(res, start, len))
1434 return 0;
1435 }
1436
1437 start = res->start;
1438 len = ((size + res->end + align) &~ (align - 1)) - start;
1439 if (start + len <= max) {
1440 if (!adjust_resource(res, start, len))
1441 return 0;
1442 }
1443
1444 return -EBUSY;
1445}
1446
1447/*
1448 * Dino calls this function. Beware that we may get called on systems
1449 * which have no IOC (725, B180, C160L, etc) but do have a Dino.
1450 * So it's legal to find no parent IOC.
1451 *
1452 * Some other issues: one of the resources in the ioc may be unassigned.
1453 */
1454int ccio_allocate_resource(const struct parisc_device *dev,
1455 struct resource *res, unsigned long size,
1456 unsigned long min, unsigned long max, unsigned long align)
1457{
1458 struct resource *parent = &iomem_resource;
1459 struct ioc *ioc = ccio_get_iommu(dev);
1460 if (!ioc)
1461 goto out;
1462
1463 parent = ioc->mmio_region;
1464 if (parent->parent &&
1465 !allocate_resource(parent, res, size, min, max, align, NULL, NULL))
1466 return 0;
1467
1468 if ((parent + 1)->parent &&
1469 !allocate_resource(parent + 1, res, size, min, max, align,
1470 NULL, NULL))
1471 return 0;
1472
1473 if (!expand_ioc_area(parent, size, min, max, align)) {
1474 __raw_writel(((parent->start)>>16) | 0xffff0000,
Grant Grundler86a61ee2005-10-21 22:37:43 -04001475 &ioc->ioc_regs->io_io_low);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476 __raw_writel(((parent->end)>>16) | 0xffff0000,
Grant Grundler86a61ee2005-10-21 22:37:43 -04001477 &ioc->ioc_regs->io_io_high);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 } else if (!expand_ioc_area(parent + 1, size, min, max, align)) {
1479 parent++;
1480 __raw_writel(((parent->start)>>16) | 0xffff0000,
Grant Grundler86a61ee2005-10-21 22:37:43 -04001481 &ioc->ioc_regs->io_io_low_hv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482 __raw_writel(((parent->end)>>16) | 0xffff0000,
Grant Grundler86a61ee2005-10-21 22:37:43 -04001483 &ioc->ioc_regs->io_io_high_hv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484 } else {
1485 return -EBUSY;
1486 }
1487
1488 out:
1489 return allocate_resource(parent, res, size, min, max, align, NULL,NULL);
1490}
1491
1492int ccio_request_resource(const struct parisc_device *dev,
1493 struct resource *res)
1494{
1495 struct resource *parent;
1496 struct ioc *ioc = ccio_get_iommu(dev);
1497
1498 if (!ioc) {
1499 parent = &iomem_resource;
1500 } else if ((ioc->mmio_region->start <= res->start) &&
1501 (res->end <= ioc->mmio_region->end)) {
1502 parent = ioc->mmio_region;
1503 } else if (((ioc->mmio_region + 1)->start <= res->start) &&
1504 (res->end <= (ioc->mmio_region + 1)->end)) {
1505 parent = ioc->mmio_region + 1;
1506 } else {
1507 return -EBUSY;
1508 }
1509
Grant Grundler86a61ee2005-10-21 22:37:43 -04001510 /* "transparent" bus bridges need to register MMIO resources
1511 * firmware assigned them. e.g. children of hppb.c (e.g. K-class)
1512 * registered their resources in the PDC "bus walk" (See
1513 * arch/parisc/kernel/inventory.c).
1514 */
1515 return insert_resource(parent, res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516}
1517
1518/**
1519 * ccio_probe - Determine if ccio should claim this device.
1520 * @dev: The device which has been found
1521 *
1522 * Determine if ccio should claim this chip (return 0) or not (return 1).
1523 * If so, initialize the chip and tell other partners in crime they
1524 * have work to do.
1525 */
Helge Deller25971f62007-05-27 18:20:47 +02001526static int __init ccio_probe(struct parisc_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527{
1528 int i;
1529 struct ioc *ioc, **ioc_p = &ioc_list;
Denis V. Lunev0fd68942008-04-29 01:02:32 -07001530
Helge Dellercb6fc182006-01-17 12:40:40 -07001531 ioc = kzalloc(sizeof(struct ioc), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 if (ioc == NULL) {
1533 printk(KERN_ERR MODULE_NAME ": memory allocation failure\n");
Arvind Yadave28f7012017-02-02 18:52:34 +05301534 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
1537 ioc->name = dev->id.hversion == U2_IOA_RUNWAY ? "U2" : "UTurn";
1538
Alexander Beregalovc18b4602009-03-19 10:54:07 +00001539 printk(KERN_INFO "Found %s at 0x%lx\n", ioc->name,
1540 (unsigned long)dev->hpa.start);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
1542 for (i = 0; i < ioc_count; i++) {
1543 ioc_p = &(*ioc_p)->next;
1544 }
1545 *ioc_p = ioc;
1546
1547 ioc->hw_path = dev->hw_path;
Helge Deller5076c152006-03-27 12:52:15 -07001548 ioc->ioc_regs = ioremap_nocache(dev->hpa.start, 4096);
Arvind Yadave28f7012017-02-02 18:52:34 +05301549 if (!ioc->ioc_regs) {
1550 kfree(ioc);
1551 return -ENOMEM;
1552 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553 ccio_ioc_init(ioc);
1554 ccio_init_resources(ioc);
1555 hppa_dma_ops = &ccio_ops;
Helge Dellercb6fc182006-01-17 12:40:40 -07001556 dev->dev.platform_data = kzalloc(sizeof(struct pci_hba_data), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557
1558 /* if this fails, no I/O cards will work, so may as well bug */
1559 BUG_ON(dev->dev.platform_data == NULL);
1560 HBA_DATA(dev->dev.platform_data)->iommu = ioc;
Alexander Beregalov8d2d00d2009-04-03 12:08:54 +00001561
1562#ifdef CONFIG_PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563 if (ioc_count == 0) {
Christoph Hellwig3f3942a2018-05-15 15:57:23 +02001564 proc_create_single(MODULE_NAME, 0, proc_runway_root,
1565 ccio_proc_info);
1566 proc_create_single(MODULE_NAME"-bitmap", 0, proc_runway_root,
1567 ccio_proc_bitmap_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001568 }
Alexander Beregalov8d2d00d2009-04-03 12:08:54 +00001569#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 ioc_count++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571 return 0;
1572}
1573
1574/**
Joe Perches4f63ba12008-02-03 17:24:37 +02001575 * ccio_init - ccio initialization procedure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 *
1577 * Register this driver.
1578 */
1579void __init ccio_init(void)
1580{
1581 register_parisc_driver(&ccio_driver);
1582}
1583