blob: f7680999e28ab018fd3965fe8724854ecc8bc28e [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
James Hogan258f3a22016-06-15 19:29:47 +010022#include <asm/inst.h>
James Hogane6207bb2016-06-09 14:19:19 +010023#include <asm/mipsregs.h>
24
James Hogan48a3c4e2014-05-29 10:16:28 +010025/* MIPS KVM register ids */
26#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000027 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010028
29#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000030 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010031
32#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
33#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
34#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
35#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
36#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
37#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
38#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
39#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
40#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
41#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
42#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
43#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
44#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
45#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
46#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
47#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010048#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010049#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
50#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
51#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
52#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
53#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010054#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
55#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010056#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
57#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
58#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
James Hogan05108702016-06-15 19:29:56 +010059#define KVM_REG_MIPS_CP0_KSCRATCH1 MIPS_CP0_64(31, 2)
60#define KVM_REG_MIPS_CP0_KSCRATCH2 MIPS_CP0_64(31, 3)
61#define KVM_REG_MIPS_CP0_KSCRATCH3 MIPS_CP0_64(31, 4)
62#define KVM_REG_MIPS_CP0_KSCRATCH4 MIPS_CP0_64(31, 5)
63#define KVM_REG_MIPS_CP0_KSCRATCH5 MIPS_CP0_64(31, 6)
64#define KVM_REG_MIPS_CP0_KSCRATCH6 MIPS_CP0_64(31, 7)
James Hogan48a3c4e2014-05-29 10:16:28 +010065
Sanjay Lal740765c2012-11-21 18:34:00 -080066
67#define KVM_MAX_VCPUS 1
68#define KVM_USER_MEM_SLOTS 8
69/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000070#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080071
72#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
David Hildenbrand920552b2015-09-18 12:34:53 +020073#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080074
Sanjay Lal740765c2012-11-21 18:34:00 -080075
76
James Hogan42aa12e2016-06-15 19:29:57 +010077/*
78 * Special address that contains the comm page, used for reducing # of traps
79 * This needs to be within 32Kb of 0x0 (so the zero register can be used), but
80 * preferably not at 0x0 so that most kernel NULL pointer dereferences can be
81 * caught.
82 */
83#define KVM_GUEST_COMMPAGE_ADDR ((PAGE_SIZE > 0x8000) ? 0 : \
84 (0x8000 - PAGE_SIZE))
Sanjay Lal740765c2012-11-21 18:34:00 -080085
86#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
87 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
88
James Hogan22027942014-03-14 13:06:08 +000089#define KVM_GUEST_KUSEG 0x00000000UL
90#define KVM_GUEST_KSEG0 0x40000000UL
91#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +010092#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +000093#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -080094
95#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
96#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
97#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
98
99/*
100 * Map an address to a certain kernel segment
101 */
102#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
103#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
104#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
105
James Hogan22027942014-03-14 13:06:08 +0000106#define KVM_INVALID_PAGE 0xdeadbeef
107#define KVM_INVALID_INST 0xdeadbeef
108#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -0800109
James Hoganf6f70172016-08-01 09:07:52 +0100110/*
111 * EVA has overlapping user & kernel address spaces, so user VAs may be >
112 * PAGE_OFFSET. For this reason we can't use the default KVM_HVA_ERR_BAD of
113 * PAGE_OFFSET.
114 */
115
116#define KVM_HVA_ERR_BAD (-1UL)
117#define KVM_HVA_ERR_RO_BAD (-2UL)
118
119static inline bool kvm_is_error_hva(unsigned long addr)
120{
121 return IS_ERR_VALUE(addr);
122}
123
Sanjay Lal740765c2012-11-21 18:34:00 -0800124extern atomic_t kvm_mips_instance;
Sanjay Lal740765c2012-11-21 18:34:00 -0800125
126struct kvm_vm_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000127 ulong remote_tlb_flush;
Sanjay Lal740765c2012-11-21 18:34:00 -0800128};
129
130struct kvm_vcpu_stat {
Suraj Jitindar Singh8a7e75d2016-08-02 14:03:22 +1000131 u64 wait_exits;
132 u64 cache_exits;
133 u64 signal_exits;
134 u64 int_exits;
135 u64 cop_unusable_exits;
136 u64 tlbmod_exits;
137 u64 tlbmiss_ld_exits;
138 u64 tlbmiss_st_exits;
139 u64 addrerr_st_exits;
140 u64 addrerr_ld_exits;
141 u64 syscall_exits;
142 u64 resvd_inst_exits;
143 u64 break_inst_exits;
144 u64 trap_inst_exits;
145 u64 msa_fpe_exits;
146 u64 fpe_exits;
147 u64 msa_disabled_exits;
148 u64 flush_dcache_exits;
149 u64 halt_successful_poll;
150 u64 halt_attempted_poll;
151 u64 halt_poll_invalid;
152 u64 halt_wakeup;
Sanjay Lal740765c2012-11-21 18:34:00 -0800153};
154
Sanjay Lal740765c2012-11-21 18:34:00 -0800155struct kvm_arch_memory_slot {
156};
157
158struct kvm_arch {
159 /* Guest GVA->HPA page table */
160 unsigned long *guest_pmap;
161 unsigned long guest_pmap_npages;
162
163 /* Wired host TLB used for the commpage */
164 int commpage_tlb;
165};
166
James Hogan22027942014-03-14 13:06:08 +0000167#define N_MIPS_COPROC_REGS 32
168#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800169
170struct mips_coproc {
171 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
172#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
173 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
174#endif
175};
176
177/*
178 * Coprocessor 0 register names
179 */
James Hogan22027942014-03-14 13:06:08 +0000180#define MIPS_CP0_TLB_INDEX 0
181#define MIPS_CP0_TLB_RANDOM 1
182#define MIPS_CP0_TLB_LOW 2
183#define MIPS_CP0_TLB_LO0 2
184#define MIPS_CP0_TLB_LO1 3
185#define MIPS_CP0_TLB_CONTEXT 4
186#define MIPS_CP0_TLB_PG_MASK 5
187#define MIPS_CP0_TLB_WIRED 6
188#define MIPS_CP0_HWRENA 7
189#define MIPS_CP0_BAD_VADDR 8
190#define MIPS_CP0_COUNT 9
191#define MIPS_CP0_TLB_HI 10
192#define MIPS_CP0_COMPARE 11
193#define MIPS_CP0_STATUS 12
194#define MIPS_CP0_CAUSE 13
195#define MIPS_CP0_EXC_PC 14
196#define MIPS_CP0_PRID 15
197#define MIPS_CP0_CONFIG 16
198#define MIPS_CP0_LLADDR 17
199#define MIPS_CP0_WATCH_LO 18
200#define MIPS_CP0_WATCH_HI 19
201#define MIPS_CP0_TLB_XCONTEXT 20
202#define MIPS_CP0_ECC 26
203#define MIPS_CP0_CACHE_ERR 27
204#define MIPS_CP0_TAG_LO 28
205#define MIPS_CP0_TAG_HI 29
206#define MIPS_CP0_ERROR_PC 30
207#define MIPS_CP0_DEBUG 23
208#define MIPS_CP0_DEPC 24
209#define MIPS_CP0_PERFCNT 25
210#define MIPS_CP0_ERRCTL 26
211#define MIPS_CP0_DATA_LO 28
212#define MIPS_CP0_DATA_HI 29
213#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800214
James Hogan22027942014-03-14 13:06:08 +0000215#define MIPS_CP0_CONFIG_SEL 0
216#define MIPS_CP0_CONFIG1_SEL 1
217#define MIPS_CP0_CONFIG2_SEL 2
218#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100219#define MIPS_CP0_CONFIG4_SEL 4
220#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800221
Sanjay Lal740765c2012-11-21 18:34:00 -0800222/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000223#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
224#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800225
James Hogan22027942014-03-14 13:06:08 +0000226#define RESUME_GUEST 0
227#define RESUME_GUEST_DR RESUME_FLAG_DR
228#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800229
230enum emulation_result {
231 EMULATE_DONE, /* no further processing */
232 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
233 EMULATE_FAIL, /* can't emulate this instruction */
234 EMULATE_WAIT, /* WAIT instruction */
235 EMULATE_PRIV_FAIL,
236};
237
Sanjay Lal740765c2012-11-21 18:34:00 -0800238#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000239 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800240#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000241 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800242
James Hogan22027942014-03-14 13:06:08 +0000243#define MIPS3_PG_SHIFT 6
244#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800245
James Hogan22027942014-03-14 13:06:08 +0000246#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100247#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
James Hogane6207bb2016-06-09 14:19:19 +0100248#define TLB_IS_GLOBAL(x) ((x).tlb_lo[0] & (x).tlb_lo[1] & ENTRYLO_G)
James Hogan22027942014-03-14 13:06:08 +0000249#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100250#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
James Hogan19d194c2016-06-09 14:19:18 +0100251#define TLB_LO_IDX(x, va) (((va) >> PAGE_SHIFT) & 1)
James Hogane6207bb2016-06-09 14:19:19 +0100252#define TLB_IS_VALID(x, va) ((x).tlb_lo[TLB_LO_IDX(x, va)] & ENTRYLO_V)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700253#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
254 ((y) & VPN2_MASK & ~(x).tlb_mask))
255#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100256 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800257
258struct kvm_mips_tlb {
259 long tlb_mask;
260 long tlb_hi;
James Hogan9fbfb062016-06-09 14:19:17 +0100261 long tlb_lo[2];
Sanjay Lal740765c2012-11-21 18:34:00 -0800262};
263
James Hoganaba859292016-12-16 15:57:00 +0000264#define KVM_NR_MEM_OBJS 4
265
266/*
267 * We don't want allocation failures within the mmu code, so we preallocate
268 * enough memory for a single page fault in a cache.
269 */
270struct kvm_mmu_memory_cache {
271 int nobjs;
272 void *objects[KVM_NR_MEM_OBJS];
273};
274
James Hoganf9431762016-06-14 09:40:10 +0100275#define KVM_MIPS_AUX_FPU 0x1
276#define KVM_MIPS_AUX_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000277
James Hogan22027942014-03-14 13:06:08 +0000278#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800279struct kvm_vcpu_arch {
James Hogan878edf02016-06-09 14:19:14 +0100280 void *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100281 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800282 unsigned long host_stack;
283 unsigned long host_gp;
284
285 /* Host CP0 registers used when handling exits from guest */
286 unsigned long host_cp0_badvaddr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800287 unsigned long host_cp0_epc;
James Hogan31cf7492016-06-09 14:19:09 +0100288 u32 host_cp0_cause;
Sanjay Lal740765c2012-11-21 18:34:00 -0800289
290 /* GPRS */
291 unsigned long gprs[32];
292 unsigned long hi;
293 unsigned long lo;
294 unsigned long pc;
295
296 /* FPU State */
297 struct mips_fpu_struct fpu;
James Hoganf9431762016-06-14 09:40:10 +0100298 /* Which auxiliary state is loaded (KVM_MIPS_AUX_*) */
299 unsigned int aux_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800300
301 /* COP0 State */
302 struct mips_coproc *cop0;
303
304 /* Host KSEG0 address of the EI/DI offset */
305 void *kseg0_commpage;
306
James Hogane1e575f62016-10-25 16:11:12 +0100307 /* Resume PC after MMIO completion */
308 unsigned long io_pc;
309 /* GPR used as IO source/target */
310 u32 io_gpr;
Sanjay Lal740765c2012-11-21 18:34:00 -0800311
James Hogane30492b2014-05-29 10:16:35 +0100312 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100313 /* Count timer control KVM register */
James Hoganbdb7ed82016-06-09 14:19:07 +0100314 u32 count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100315 /* Count bias from the raw time */
James Hoganbdb7ed82016-06-09 14:19:07 +0100316 u32 count_bias;
James Hogane30492b2014-05-29 10:16:35 +0100317 /* Frequency of timer in Hz */
James Hoganbdb7ed82016-06-09 14:19:07 +0100318 u32 count_hz;
James Hogane30492b2014-05-29 10:16:35 +0100319 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
320 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100321 /* Resume time */
322 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100323 /* Period of timer tick in ns */
324 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800325
326 /* Bitmask of exceptions that are pending */
327 unsigned long pending_exceptions;
328
329 /* Bitmask of pending exceptions to be cleared */
330 unsigned long pending_exceptions_clr;
331
Sanjay Lal740765c2012-11-21 18:34:00 -0800332 /* S/W Based TLB for guest */
333 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
334
James Hoganc550d532016-10-11 23:14:39 +0100335 /* Guest kernel/user [partial] mm */
Sanjay Lal740765c2012-11-21 18:34:00 -0800336 struct mm_struct guest_kernel_mm, guest_user_mm;
337
James Hogan25b08c72016-09-16 00:06:43 +0100338 /* Guest ASID of last user mode execution */
339 unsigned int last_user_gasid;
340
James Hoganaba859292016-12-16 15:57:00 +0000341 /* Cache some mmu pages needed inside spinlock regions */
342 struct kvm_mmu_memory_cache mmu_page_cache;
343
Sanjay Lal740765c2012-11-21 18:34:00 -0800344 int last_sched_cpu;
345
346 /* WAIT executed */
347 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000348
349 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000350 u8 msa_enabled;
James Hogan05108702016-06-15 19:29:56 +0100351 u8 kscratch_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800352};
353
354
James Hogan22027942014-03-14 13:06:08 +0000355#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
356#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
357#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
358#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
359#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
360#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
361#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
James Hogan7767b7d2014-05-29 10:16:30 +0100362#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
James Hogan22027942014-03-14 13:06:08 +0000363#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
364#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
365#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
366#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
James Hogan26f4f3b2014-03-14 13:06:09 +0000367#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
368#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000369#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
370#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
371#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
372#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
373#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
374#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
375#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
376#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
377#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
378#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
379#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
380#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
381#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
382#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
383#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
384#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
385#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
386#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
387#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
388#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
389#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
390#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
391#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
392#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
James Hoganc7716072014-06-26 15:11:29 +0100393#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
394#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
James Hogan22027942014-03-14 13:06:08 +0000395#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
396#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
397#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
398#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
399#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
James Hoganc7716072014-06-26 15:11:29 +0100400#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
401#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
James Hogan22027942014-03-14 13:06:08 +0000402#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
403#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
404#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
James Hogan05108702016-06-15 19:29:56 +0100405#define kvm_read_c0_guest_kscratch1(cop0) (cop0->reg[MIPS_CP0_DESAVE][2])
406#define kvm_read_c0_guest_kscratch2(cop0) (cop0->reg[MIPS_CP0_DESAVE][3])
407#define kvm_read_c0_guest_kscratch3(cop0) (cop0->reg[MIPS_CP0_DESAVE][4])
408#define kvm_read_c0_guest_kscratch4(cop0) (cop0->reg[MIPS_CP0_DESAVE][5])
409#define kvm_read_c0_guest_kscratch5(cop0) (cop0->reg[MIPS_CP0_DESAVE][6])
410#define kvm_read_c0_guest_kscratch6(cop0) (cop0->reg[MIPS_CP0_DESAVE][7])
411#define kvm_write_c0_guest_kscratch1(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][2] = (val))
412#define kvm_write_c0_guest_kscratch2(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][3] = (val))
413#define kvm_write_c0_guest_kscratch3(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][4] = (val))
414#define kvm_write_c0_guest_kscratch4(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][5] = (val))
415#define kvm_write_c0_guest_kscratch5(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][6] = (val))
416#define kvm_write_c0_guest_kscratch6(cop0, val) (cop0->reg[MIPS_CP0_DESAVE][7] = (val))
Sanjay Lal740765c2012-11-21 18:34:00 -0800417
James Hoganc73c99b2014-05-29 10:16:33 +0100418/*
419 * Some of the guest registers may be modified asynchronously (e.g. from a
420 * hrtimer callback in hard irq context) and therefore need stronger atomicity
421 * guarantees than other registers.
422 */
423
424static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
425 unsigned long val)
426{
427 unsigned long temp;
428 do {
429 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100430 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100431 " " __LL "%0, %1 \n"
432 " or %0, %2 \n"
433 " " __SC "%0, %1 \n"
434 " .set mips0 \n"
435 : "=&r" (temp), "+m" (*reg)
436 : "r" (val));
437 } while (unlikely(!temp));
438}
439
440static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
441 unsigned long val)
442{
443 unsigned long temp;
444 do {
445 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100446 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100447 " " __LL "%0, %1 \n"
448 " and %0, %2 \n"
449 " " __SC "%0, %1 \n"
450 " .set mips0 \n"
451 : "=&r" (temp), "+m" (*reg)
452 : "r" (~val));
453 } while (unlikely(!temp));
454}
455
456static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
457 unsigned long change,
458 unsigned long val)
459{
460 unsigned long temp;
461 do {
462 __asm__ __volatile__(
James Hogand85ebff2016-07-04 19:35:10 +0100463 " .set "MIPS_ISA_ARCH_LEVEL" \n"
James Hoganc73c99b2014-05-29 10:16:33 +0100464 " " __LL "%0, %1 \n"
465 " and %0, %2 \n"
466 " or %0, %3 \n"
467 " " __SC "%0, %1 \n"
468 " .set mips0 \n"
469 : "=&r" (temp), "+m" (*reg)
470 : "r" (~change), "r" (val & change));
471 } while (unlikely(!temp));
472}
473
James Hogan22027942014-03-14 13:06:08 +0000474#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
475#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
James Hoganc73c99b2014-05-29 10:16:33 +0100476
477/* Cause can be modified asynchronously from hardirq hrtimer callback */
478#define kvm_set_c0_guest_cause(cop0, val) \
479 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
480#define kvm_clear_c0_guest_cause(cop0, val) \
481 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
James Hogan22027942014-03-14 13:06:08 +0000482#define kvm_change_c0_guest_cause(cop0, change, val) \
James Hoganc73c99b2014-05-29 10:16:33 +0100483 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
484 change, val)
485
James Hogan22027942014-03-14 13:06:08 +0000486#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
487#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
488#define kvm_change_c0_guest_ebase(cop0, change, val) \
489{ \
490 kvm_clear_c0_guest_ebase(cop0, change); \
491 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
Sanjay Lal740765c2012-11-21 18:34:00 -0800492}
493
James Hogan98e91b82014-11-18 14:09:12 +0000494/* Helpers */
495
496static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
497{
James Hogan19451e52016-06-15 19:29:50 +0100498 return (!__builtin_constant_p(raw_cpu_has_fpu) || raw_cpu_has_fpu) &&
James Hogan98e91b82014-11-18 14:09:12 +0000499 vcpu->fpu_enabled;
500}
501
502static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
503{
504 return kvm_mips_guest_can_have_fpu(vcpu) &&
505 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
506}
Sanjay Lal740765c2012-11-21 18:34:00 -0800507
James Hogan539cb89fb2015-03-05 11:43:36 +0000508static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
509{
510 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
511 vcpu->msa_enabled;
512}
513
514static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
515{
516 return kvm_mips_guest_can_have_msa(vcpu) &&
517 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
518}
519
Sanjay Lal740765c2012-11-21 18:34:00 -0800520struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100521 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
522 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
523 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
524 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
525 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
526 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
527 int (*handle_syscall)(struct kvm_vcpu *vcpu);
528 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
529 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000530 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000531 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000532 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000533 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100534 int (*vm_init)(struct kvm *kvm);
535 int (*vcpu_init)(struct kvm_vcpu *vcpu);
James Hogan630766b2016-09-08 23:00:24 +0100536 void (*vcpu_uninit)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100537 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
538 gpa_t (*gva_to_gpa)(gva_t gva);
539 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
540 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
541 void (*queue_io_int)(struct kvm_vcpu *vcpu,
542 struct kvm_mips_interrupt *irq);
543 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
544 struct kvm_mips_interrupt *irq);
545 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100546 u32 cause);
James Hogan2dca3722014-05-29 10:16:40 +0100547 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
James Hoganbdb7ed82016-06-09 14:19:07 +0100548 u32 cause);
James Hoganf5c43bd2016-06-15 19:29:49 +0100549 unsigned long (*num_regs)(struct kvm_vcpu *vcpu);
550 int (*copy_reg_indices)(struct kvm_vcpu *vcpu, u64 __user *indices);
James Hoganf8be02d2014-05-29 10:16:29 +0100551 int (*get_one_reg)(struct kvm_vcpu *vcpu,
552 const struct kvm_one_reg *reg, s64 *v);
553 int (*set_one_reg)(struct kvm_vcpu *vcpu,
554 const struct kvm_one_reg *reg, s64 v);
James Hogana60b8432016-11-12 00:00:13 +0000555 int (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
556 int (*vcpu_put)(struct kvm_vcpu *vcpu, int cpu);
James Hogana2c046e2016-11-18 13:14:37 +0000557 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
558 void (*vcpu_reenter)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800559};
560extern struct kvm_mips_callbacks *kvm_mips_callbacks;
561int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
562
563/* Debug: dump vcpu state */
564int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
565
James Hogan90e93112016-06-23 17:34:39 +0100566extern int kvm_mips_handle_exit(struct kvm_run *run, struct kvm_vcpu *vcpu);
567
568/* Building of entry/exception code */
James Hogan1e5217f52016-06-23 17:34:45 +0100569int kvm_mips_entry_setup(void);
James Hogan90e93112016-06-23 17:34:39 +0100570void *kvm_mips_build_vcpu_run(void *addr);
James Hogana7cfa7a2016-09-10 23:56:46 +0100571void *kvm_mips_build_tlb_refill_exception(void *addr, void *handler);
James Hogan1f9ca622016-06-23 17:34:46 +0100572void *kvm_mips_build_exception(void *addr, void *handler);
James Hogan90e93112016-06-23 17:34:39 +0100573void *kvm_mips_build_exit(void *addr);
Sanjay Lal740765c2012-11-21 18:34:00 -0800574
James Hogan539cb89fb2015-03-05 11:43:36 +0000575/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000576void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
577void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
578void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000579void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
580void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
581void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
582void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000583void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000584void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000585void kvm_drop_fpu(struct kvm_vcpu *vcpu);
586void kvm_lose_fpu(struct kvm_vcpu *vcpu);
587
Sanjay Lal740765c2012-11-21 18:34:00 -0800588/* TLB handling */
James Hoganbdb7ed82016-06-09 14:19:07 +0100589u32 kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800590
James Hoganbdb7ed82016-06-09 14:19:07 +0100591u32 kvm_get_user_asid(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800592
James Hoganbdb7ed82016-06-09 14:19:07 +0100593u32 kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800594
595extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
596 struct kvm_vcpu *vcpu);
597
598extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
599 struct kvm_vcpu *vcpu);
600
601extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
James Hogan7e3d2a72016-10-08 01:15:19 +0100602 struct kvm_mips_tlb *tlb,
603 unsigned long gva);
Sanjay Lal740765c2012-11-21 18:34:00 -0800604
James Hogan31cf7492016-06-09 14:19:09 +0100605extern enum emulation_result kvm_mips_handle_tlbmiss(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100606 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800607 struct kvm_run *run,
608 struct kvm_vcpu *vcpu);
609
James Hogan31cf7492016-06-09 14:19:09 +0100610extern enum emulation_result kvm_mips_handle_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100611 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800612 struct kvm_run *run,
613 struct kvm_vcpu *vcpu);
614
615extern void kvm_mips_dump_host_tlbs(void);
616extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800617extern void kvm_mips_flush_host_tlb(int skip_kseg0);
James Hogan57e38692016-10-08 00:15:52 +0100618extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi,
619 bool user, bool kernel);
Sanjay Lal740765c2012-11-21 18:34:00 -0800620
621extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
622 unsigned long entryhi);
623extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
James Hogana7ebb2e2016-11-15 00:06:05 +0000624
625void kvm_mips_suspend_mm(int cpu);
626void kvm_mips_resume_mm(int cpu);
627
James Hogana31b50d2016-12-16 15:57:00 +0000628/* MMU handling */
629
630/**
631 * enum kvm_mips_flush - Types of MMU flushes.
632 * @KMF_USER: Flush guest user virtual memory mappings.
633 * Guest USeg only.
634 * @KMF_KERN: Flush guest kernel virtual memory mappings.
635 * Guest USeg and KSeg2/3.
636 * @KMF_GPA: Flush guest physical memory mappings.
637 * Also includes KSeg0 if KMF_KERN is set.
638 */
639enum kvm_mips_flush {
640 KMF_USER = 0x0,
641 KMF_KERN = 0x1,
642 KMF_GPA = 0x2,
643};
644void kvm_mips_flush_gva_pt(pgd_t *pgd, enum kvm_mips_flush flags);
James Hoganaba859292016-12-16 15:57:00 +0000645void kvm_mmu_free_memory_caches(struct kvm_vcpu *vcpu);
646void kvm_trap_emul_invalidate_gva(struct kvm_vcpu *vcpu, unsigned long addr,
647 bool user);
Sanjay Lal740765c2012-11-21 18:34:00 -0800648extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
649 unsigned long gva);
650extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
651 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800652extern void kvm_local_flush_tlb_all(void);
Sanjay Lal740765c2012-11-21 18:34:00 -0800653extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
654extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
655extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
656
657/* Emulation */
James Hoganbdb7ed82016-06-09 14:19:07 +0100658u32 kvm_get_inst(u32 *opc, struct kvm_vcpu *vcpu);
659enum emulation_result update_pc(struct kvm_vcpu *vcpu, u32 cause);
Sanjay Lal740765c2012-11-21 18:34:00 -0800660
James Hogan31cf7492016-06-09 14:19:09 +0100661extern enum emulation_result kvm_mips_emulate_inst(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100662 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800663 struct kvm_run *run,
664 struct kvm_vcpu *vcpu);
665
James Hogan31cf7492016-06-09 14:19:09 +0100666extern enum emulation_result kvm_mips_emulate_syscall(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100667 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800668 struct kvm_run *run,
669 struct kvm_vcpu *vcpu);
670
James Hogan31cf7492016-06-09 14:19:09 +0100671extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100672 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800673 struct kvm_run *run,
674 struct kvm_vcpu *vcpu);
675
James Hogan31cf7492016-06-09 14:19:09 +0100676extern enum emulation_result kvm_mips_emulate_tlbinv_ld(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100677 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800678 struct kvm_run *run,
679 struct kvm_vcpu *vcpu);
680
James Hogan31cf7492016-06-09 14:19:09 +0100681extern enum emulation_result kvm_mips_emulate_tlbmiss_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100682 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800683 struct kvm_run *run,
684 struct kvm_vcpu *vcpu);
685
James Hogan31cf7492016-06-09 14:19:09 +0100686extern enum emulation_result kvm_mips_emulate_tlbinv_st(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100687 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800688 struct kvm_run *run,
689 struct kvm_vcpu *vcpu);
690
James Hogan31cf7492016-06-09 14:19:09 +0100691extern enum emulation_result kvm_mips_emulate_tlbmod(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100692 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800693 struct kvm_run *run,
694 struct kvm_vcpu *vcpu);
695
James Hogan31cf7492016-06-09 14:19:09 +0100696extern enum emulation_result kvm_mips_emulate_fpu_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100697 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800698 struct kvm_run *run,
699 struct kvm_vcpu *vcpu);
700
James Hogan31cf7492016-06-09 14:19:09 +0100701extern enum emulation_result kvm_mips_handle_ri(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100702 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800703 struct kvm_run *run,
704 struct kvm_vcpu *vcpu);
705
James Hogan31cf7492016-06-09 14:19:09 +0100706extern enum emulation_result kvm_mips_emulate_ri_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100707 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800708 struct kvm_run *run,
709 struct kvm_vcpu *vcpu);
710
James Hogan31cf7492016-06-09 14:19:09 +0100711extern enum emulation_result kvm_mips_emulate_bp_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100712 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800713 struct kvm_run *run,
714 struct kvm_vcpu *vcpu);
715
James Hogan31cf7492016-06-09 14:19:09 +0100716extern enum emulation_result kvm_mips_emulate_trap_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100717 u32 *opc,
James Hogan0a560422015-02-06 16:03:57 +0000718 struct kvm_run *run,
719 struct kvm_vcpu *vcpu);
720
James Hogan31cf7492016-06-09 14:19:09 +0100721extern enum emulation_result kvm_mips_emulate_msafpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100722 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000723 struct kvm_run *run,
724 struct kvm_vcpu *vcpu);
725
James Hogan31cf7492016-06-09 14:19:09 +0100726extern enum emulation_result kvm_mips_emulate_fpe_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100727 u32 *opc,
James Hogan1c0cd662015-02-06 10:56:27 +0000728 struct kvm_run *run,
729 struct kvm_vcpu *vcpu);
730
James Hogan31cf7492016-06-09 14:19:09 +0100731extern enum emulation_result kvm_mips_emulate_msadis_exc(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100732 u32 *opc,
James Hoganc2537ed2015-02-06 10:56:27 +0000733 struct kvm_run *run,
734 struct kvm_vcpu *vcpu);
735
Sanjay Lal740765c2012-11-21 18:34:00 -0800736extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
737 struct kvm_run *run);
738
James Hoganbdb7ed82016-06-09 14:19:07 +0100739u32 kvm_mips_read_count(struct kvm_vcpu *vcpu);
740void kvm_mips_write_count(struct kvm_vcpu *vcpu, u32 count);
741void kvm_mips_write_compare(struct kvm_vcpu *vcpu, u32 compare, bool ack);
James Hogane30492b2014-05-29 10:16:35 +0100742void kvm_mips_init_count(struct kvm_vcpu *vcpu);
James Hoganf8239342014-05-29 10:16:37 +0100743int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
744int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +0100745int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +0100746void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
747void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
748enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800749
James Hogan31cf7492016-06-09 14:19:09 +0100750enum emulation_result kvm_mips_check_privilege(u32 cause,
James Hoganbdb7ed82016-06-09 14:19:07 +0100751 u32 *opc,
Sanjay Lal740765c2012-11-21 18:34:00 -0800752 struct kvm_run *run,
753 struct kvm_vcpu *vcpu);
754
James Hogan258f3a22016-06-15 19:29:47 +0100755enum emulation_result kvm_mips_emulate_cache(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100756 u32 *opc,
757 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800758 struct kvm_run *run,
759 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100760enum emulation_result kvm_mips_emulate_CP0(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100761 u32 *opc,
762 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800763 struct kvm_run *run,
764 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100765enum emulation_result kvm_mips_emulate_store(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100766 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800767 struct kvm_run *run,
768 struct kvm_vcpu *vcpu);
James Hogan258f3a22016-06-15 19:29:47 +0100769enum emulation_result kvm_mips_emulate_load(union mips_instruction inst,
James Hoganbdb7ed82016-06-09 14:19:07 +0100770 u32 cause,
Sanjay Lal740765c2012-11-21 18:34:00 -0800771 struct kvm_run *run,
772 struct kvm_vcpu *vcpu);
773
James Hoganc7716072014-06-26 15:11:29 +0100774unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
775unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
776unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
777unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
778
Sanjay Lal740765c2012-11-21 18:34:00 -0800779/* Dynamic binary translation */
James Hogan258f3a22016-06-15 19:29:47 +0100780extern int kvm_mips_trans_cache_index(union mips_instruction inst,
781 u32 *opc, struct kvm_vcpu *vcpu);
782extern int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
783 struct kvm_vcpu *vcpu);
784extern int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
785 struct kvm_vcpu *vcpu);
786extern int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
787 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800788
789/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700790extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800791extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
792
Radim Krčmář13a34e02014-08-28 15:13:03 +0200793static inline void kvm_arch_hardware_disable(void) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200794static inline void kvm_arch_hardware_unsetup(void) {}
795static inline void kvm_arch_sync_events(struct kvm *kvm) {}
796static inline void kvm_arch_free_memslot(struct kvm *kvm,
797 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +0200798static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200799static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
800static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
801 struct kvm_memory_slot *slot) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200802static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +0200803static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
804static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200805static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -0800806
807#endif /* __MIPS_KVM_HOST_H__ */