blob: 4532172c9fd6133d3c9322fc85fe2752ce8f38d6 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_reg.h: Broadcom Everest network driver.
2 *
Ariel Elior85b26ea2012-01-26 06:01:54 +00003 * Copyright (c) 2007-2012 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein33471622008-08-13 15:59:08 -07009 * The registers description starts with the register Access type followed
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010 * by size in bits. For example [RW 32]. The access types are:
11 * R - Read only
12 * RC - Clear on read
13 * RW - Read/Write
14 * ST - Statistics register (clear on read)
15 * W - Write only
16 * WB - Wide bus register - the size is over 32 bits and it should be
17 * read/write in consecutive 32 bits accesses
18 * WR - Write Clear (write 1 to clear the bit)
19 *
20 */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +000021#ifndef BNX2X_REG_H
22#define BNX2X_REG_H
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020023
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000024#define ATC_ATC_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
25#define ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS (0x1<<2)
26#define ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU (0x1<<5)
27#define ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT (0x1<<3)
28#define ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR (0x1<<4)
29#define ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND (0x1<<1)
30/* [RW 1] Initiate the ATC array - reset all the valid bits */
31#define ATC_REG_ATC_INIT_ARRAY 0x1100b8
32/* [R 1] ATC initalization done */
33#define ATC_REG_ATC_INIT_DONE 0x1100bc
34/* [RC 6] Interrupt register #0 read clear */
Vladislav Zolotarov8736c822011-07-21 07:58:36 +000035#define ATC_REG_ATC_INT_STS_CLR 0x1101c0
36/* [RW 5] Parity mask register #0 read/write */
37#define ATC_REG_ATC_PRTY_MASK 0x1101d8
38/* [RC 5] Parity register #0 read clear */
39#define ATC_REG_ATC_PRTY_STS_CLR 0x1101d0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000040/* [RW 19] Interrupt mask register #0 read/write */
41#define BRB1_REG_BRB1_INT_MASK 0x60128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042/* [R 19] Interrupt register #0 read */
43#define BRB1_REG_BRB1_INT_STS 0x6011c
44/* [RW 4] Parity mask register #0 read/write */
45#define BRB1_REG_BRB1_PRTY_MASK 0x60138
Eliezer Tamirf1410642008-02-28 11:51:50 -080046/* [R 4] Parity register #0 read */
47#define BRB1_REG_BRB1_PRTY_STS 0x6012c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +000048/* [RC 4] Parity register #0 read clear */
49#define BRB1_REG_BRB1_PRTY_STS_CLR 0x60130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020050/* [RW 10] At address BRB1_IND_FREE_LIST_PRS_CRDT initialize free head. At
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000051 * address BRB1_IND_FREE_LIST_PRS_CRDT+1 initialize free tail. At address
52 * BRB1_IND_FREE_LIST_PRS_CRDT+2 initialize parser initial credit. Warning -
53 * following reset the first rbc access to this reg must be write; there can
54 * be no more rbc writes after the first one; there can be any number of rbc
55 * read following the first write; rbc access not following these rules will
56 * result in hang condition. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057#define BRB1_REG_FREE_LIST_PRS_CRDT 0x60200
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000058/* [RW 10] The number of free blocks below which the full signal to class 0
59 * is asserted */
60#define BRB1_REG_FULL_0_XOFF_THRESHOLD_0 0x601d0
Yaniv Rosner9380bb92011-06-14 01:34:07 +000061#define BRB1_REG_FULL_0_XOFF_THRESHOLD_1 0x60230
62/* [RW 11] The number of free blocks above which the full signal to class 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000063 * is de-asserted */
64#define BRB1_REG_FULL_0_XON_THRESHOLD_0 0x601d4
Yaniv Rosner9380bb92011-06-14 01:34:07 +000065#define BRB1_REG_FULL_0_XON_THRESHOLD_1 0x60234
66/* [RW 11] The number of free blocks below which the full signal to class 1
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000067 * is asserted */
68#define BRB1_REG_FULL_1_XOFF_THRESHOLD_0 0x601d8
Yaniv Rosner9380bb92011-06-14 01:34:07 +000069#define BRB1_REG_FULL_1_XOFF_THRESHOLD_1 0x60238
70/* [RW 11] The number of free blocks above which the full signal to class 1
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000071 * is de-asserted */
72#define BRB1_REG_FULL_1_XON_THRESHOLD_0 0x601dc
Yaniv Rosner9380bb92011-06-14 01:34:07 +000073#define BRB1_REG_FULL_1_XON_THRESHOLD_1 0x6023c
74/* [RW 11] The number of free blocks below which the full signal to the LB
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000075 * port is asserted */
76#define BRB1_REG_FULL_LB_XOFF_THRESHOLD 0x601e0
77/* [RW 10] The number of free blocks above which the full signal to the LB
78 * port is de-asserted */
79#define BRB1_REG_FULL_LB_XON_THRESHOLD 0x601e4
Eilon Greenstein1c063282009-02-12 08:36:43 +000080/* [RW 10] The number of free blocks above which the High_llfc signal to
81 interface #n is de-asserted. */
82#define BRB1_REG_HIGH_LLFC_HIGH_THRESHOLD_0 0x6014c
83/* [RW 10] The number of free blocks below which the High_llfc signal to
84 interface #n is asserted. */
85#define BRB1_REG_HIGH_LLFC_LOW_THRESHOLD_0 0x6013c
Yaniv Rosner9380bb92011-06-14 01:34:07 +000086/* [RW 11] The number of blocks guarantied for the LB port */
87#define BRB1_REG_LB_GUARANTIED 0x601ec
88/* [RW 11] The hysteresis on the guarantied buffer space for the Lb port
89 * before signaling XON. */
90#define BRB1_REG_LB_GUARANTIED_HYST 0x60264
91/* [RW 24] LL RAM data. */
92#define BRB1_REG_LL_RAM 0x61000
Eilon Greenstein1c063282009-02-12 08:36:43 +000093/* [RW 10] The number of free blocks above which the Low_llfc signal to
94 interface #n is de-asserted. */
95#define BRB1_REG_LOW_LLFC_HIGH_THRESHOLD_0 0x6016c
96/* [RW 10] The number of free blocks below which the Low_llfc signal to
97 interface #n is asserted. */
98#define BRB1_REG_LOW_LLFC_LOW_THRESHOLD_0 0x6015c
Yaniv Rosner9380bb92011-06-14 01:34:07 +000099/* [RW 11] The number of blocks guarantied for class 0 in MAC 0. The
100 * register is applicable only when per_class_guaranty_mode is set. */
101#define BRB1_REG_MAC_0_CLASS_0_GUARANTIED 0x60244
102/* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
103 * 1 before signaling XON. The register is applicable only when
104 * per_class_guaranty_mode is set. */
105#define BRB1_REG_MAC_0_CLASS_0_GUARANTIED_HYST 0x60254
106/* [RW 11] The number of blocks guarantied for class 1 in MAC 0. The
107 * register is applicable only when per_class_guaranty_mode is set. */
108#define BRB1_REG_MAC_0_CLASS_1_GUARANTIED 0x60248
109/* [RW 11] The hysteresis on the guarantied buffer space for class 1in MAC 0
110 * before signaling XON. The register is applicable only when
111 * per_class_guaranty_mode is set. */
112#define BRB1_REG_MAC_0_CLASS_1_GUARANTIED_HYST 0x60258
113/* [RW 11] The number of blocks guarantied for class 0in MAC1.The register
114 * is applicable only when per_class_guaranty_mode is set. */
115#define BRB1_REG_MAC_1_CLASS_0_GUARANTIED 0x6024c
116/* [RW 11] The hysteresis on the guarantied buffer space for class 0 in MAC
117 * 1 before signaling XON. The register is applicable only when
118 * per_class_guaranty_mode is set. */
119#define BRB1_REG_MAC_1_CLASS_0_GUARANTIED_HYST 0x6025c
120/* [RW 11] The number of blocks guarantied for class 1 in MAC 1. The
121 * register is applicable only when per_class_guaranty_mode is set. */
122#define BRB1_REG_MAC_1_CLASS_1_GUARANTIED 0x60250
123/* [RW 11] The hysteresis on the guarantied buffer space for class 1 in MAC
124 * 1 before signaling XON. The register is applicable only when
125 * per_class_guaranty_mode is set. */
126#define BRB1_REG_MAC_1_CLASS_1_GUARANTIED_HYST 0x60260
127/* [RW 11] The number of blocks guarantied for the MAC port. The register is
128 * applicable only when per_class_guaranty_mode is reset. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000129#define BRB1_REG_MAC_GUARANTIED_0 0x601e8
130#define BRB1_REG_MAC_GUARANTIED_1 0x60240
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200131/* [R 24] The number of full blocks. */
132#define BRB1_REG_NUM_OF_FULL_BLOCKS 0x60090
133/* [ST 32] The number of cycles that the write_full signal towards MAC #0
134 was asserted. */
135#define BRB1_REG_NUM_OF_FULL_CYCLES_0 0x600c8
136#define BRB1_REG_NUM_OF_FULL_CYCLES_1 0x600cc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137#define BRB1_REG_NUM_OF_FULL_CYCLES_4 0x600d8
138/* [ST 32] The number of cycles that the pause signal towards MAC #0 was
139 asserted. */
140#define BRB1_REG_NUM_OF_PAUSE_CYCLES_0 0x600b8
141#define BRB1_REG_NUM_OF_PAUSE_CYCLES_1 0x600bc
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000142/* [RW 10] The number of free blocks below which the pause signal to class 0
143 * is asserted */
144#define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_0 0x601c0
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000145#define BRB1_REG_PAUSE_0_XOFF_THRESHOLD_1 0x60220
146/* [RW 11] The number of free blocks above which the pause signal to class 0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000147 * is de-asserted */
148#define BRB1_REG_PAUSE_0_XON_THRESHOLD_0 0x601c4
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000149#define BRB1_REG_PAUSE_0_XON_THRESHOLD_1 0x60224
150/* [RW 11] The number of free blocks below which the pause signal to class 1
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000151 * is asserted */
152#define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_0 0x601c8
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000153#define BRB1_REG_PAUSE_1_XOFF_THRESHOLD_1 0x60228
154/* [RW 11] The number of free blocks above which the pause signal to class 1
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000155 * is de-asserted */
156#define BRB1_REG_PAUSE_1_XON_THRESHOLD_0 0x601cc
Yaniv Rosner9380bb92011-06-14 01:34:07 +0000157#define BRB1_REG_PAUSE_1_XON_THRESHOLD_1 0x6022c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000158/* [RW 10] Write client 0: De-assert pause threshold. Not Functional */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200159#define BRB1_REG_PAUSE_HIGH_THRESHOLD_0 0x60078
160#define BRB1_REG_PAUSE_HIGH_THRESHOLD_1 0x6007c
161/* [RW 10] Write client 0: Assert pause threshold. */
162#define BRB1_REG_PAUSE_LOW_THRESHOLD_0 0x60068
Yaniv Rosner866ceda2011-11-28 00:49:45 +0000163/* [RW 1] Indicates if to use per-class guaranty mode (new mode) or per-MAC
164 * guaranty mode (backwards-compatible mode). 0=per-MAC guaranty mode (BC
165 * mode). 1=per-class guaranty mode (new mode). */
166#define BRB1_REG_PER_CLASS_GUARANTY_MODE 0x60268
167/* [R 24] The number of full blocks occpied by port. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700168#define BRB1_REG_PORT_NUM_OCC_BLOCKS_0 0x60094
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200169/* [RW 1] Reset the design by software. */
170#define BRB1_REG_SOFT_RESET 0x600dc
171/* [R 5] Used to read the value of the XX protection CAM occupancy counter. */
172#define CCM_REG_CAM_OCCUP 0xd0188
173/* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
174 acknowledge output is deasserted; all other signals are treated as usual;
175 if 1 - normal activity. */
176#define CCM_REG_CCM_CFC_IFEN 0xd003c
177/* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
178 disregarded; valid is deasserted; all other signals are treated as usual;
179 if 1 - normal activity. */
180#define CCM_REG_CCM_CQM_IFEN 0xd000c
181/* [RW 1] If set the Q index; received from the QM is inserted to event ID.
182 Otherwise 0 is inserted. */
183#define CCM_REG_CCM_CQM_USE_Q 0xd00c0
184/* [RW 11] Interrupt mask register #0 read/write */
185#define CCM_REG_CCM_INT_MASK 0xd01e4
186/* [R 11] Interrupt register #0 read */
187#define CCM_REG_CCM_INT_STS 0xd01d8
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000188/* [RW 27] Parity mask register #0 read/write */
189#define CCM_REG_CCM_PRTY_MASK 0xd01f4
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700190/* [R 27] Parity register #0 read */
191#define CCM_REG_CCM_PRTY_STS 0xd01e8
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000192/* [RC 27] Parity register #0 read clear */
193#define CCM_REG_CCM_PRTY_STS_CLR 0xd01ec
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200194/* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
195 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
196 Is used to determine the number of the AG context REG-pairs written back;
197 when the input message Reg1WbFlg isn't set. */
198#define CCM_REG_CCM_REG0_SZ 0xd00c4
199/* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
200 disregarded; valid is deasserted; all other signals are treated as usual;
201 if 1 - normal activity. */
202#define CCM_REG_CCM_STORM0_IFEN 0xd0004
203/* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
204 disregarded; valid is deasserted; all other signals are treated as usual;
205 if 1 - normal activity. */
206#define CCM_REG_CCM_STORM1_IFEN 0xd0008
207/* [RW 1] CDU AG read Interface enable. If 0 - the request input is
208 disregarded; valid output is deasserted; all other signals are treated as
209 usual; if 1 - normal activity. */
210#define CCM_REG_CDU_AG_RD_IFEN 0xd0030
211/* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
212 are disregarded; all other signals are treated as usual; if 1 - normal
213 activity. */
214#define CCM_REG_CDU_AG_WR_IFEN 0xd002c
215/* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
216 disregarded; valid output is deasserted; all other signals are treated as
217 usual; if 1 - normal activity. */
218#define CCM_REG_CDU_SM_RD_IFEN 0xd0038
219/* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
220 input is disregarded; all other signals are treated as usual; if 1 -
221 normal activity. */
222#define CCM_REG_CDU_SM_WR_IFEN 0xd0034
223/* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
224 the initial credit value; read returns the current value of the credit
225 counter. Must be initialized to 1 at start-up. */
226#define CCM_REG_CFC_INIT_CRD 0xd0204
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300227/* [RW 2] Auxiliary counter flag Q number 1. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200228#define CCM_REG_CNT_AUX1_Q 0xd00c8
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300229/* [RW 2] Auxiliary counter flag Q number 2. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200230#define CCM_REG_CNT_AUX2_Q 0xd00cc
231/* [RW 28] The CM header value for QM request (primary). */
232#define CCM_REG_CQM_CCM_HDR_P 0xd008c
233/* [RW 28] The CM header value for QM request (secondary). */
234#define CCM_REG_CQM_CCM_HDR_S 0xd0090
235/* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
236 acknowledge output is deasserted; all other signals are treated as usual;
237 if 1 - normal activity. */
238#define CCM_REG_CQM_CCM_IFEN 0xd0014
239/* [RW 6] QM output initial credit. Max credit available - 32. Write writes
240 the initial credit value; read returns the current value of the credit
241 counter. Must be initialized to 32 at start-up. */
242#define CCM_REG_CQM_INIT_CRD 0xd020c
243/* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
244 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
245 prioritised); 2 stands for weight 2; tc. */
246#define CCM_REG_CQM_P_WEIGHT 0xd00b8
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -0800247/* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
248 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
249 prioritised); 2 stands for weight 2; tc. */
250#define CCM_REG_CQM_S_WEIGHT 0xd00bc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200251/* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
252 acknowledge output is deasserted; all other signals are treated as usual;
253 if 1 - normal activity. */
254#define CCM_REG_CSDM_IFEN 0xd0018
255/* [RC 1] Set when the message length mismatch (relative to last indication)
256 at the SDM interface is detected. */
257#define CCM_REG_CSDM_LENGTH_MIS 0xd0170
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -0800258/* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
259 weight 8 (the most prioritised); 1 stands for weight 1(least
260 prioritised); 2 stands for weight 2; tc. */
261#define CCM_REG_CSDM_WEIGHT 0xd00b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200262/* [RW 28] The CM header for QM formatting in case of an error in the QM
263 inputs. */
264#define CCM_REG_ERR_CCM_HDR 0xd0094
265/* [RW 8] The Event ID in case the input message ErrorFlg is set. */
266#define CCM_REG_ERR_EVNT_ID 0xd0098
267/* [RW 8] FIC0 output initial credit. Max credit available - 255. Write
268 writes the initial credit value; read returns the current value of the
269 credit counter. Must be initialized to 64 at start-up. */
270#define CCM_REG_FIC0_INIT_CRD 0xd0210
271/* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
272 writes the initial credit value; read returns the current value of the
273 credit counter. Must be initialized to 64 at start-up. */
274#define CCM_REG_FIC1_INIT_CRD 0xd0214
275/* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
276 - strict priority defined by ~ccm_registers_gr_ag_pr.gr_ag_pr;
277 ~ccm_registers_gr_ld0_pr.gr_ld0_pr and
278 ~ccm_registers_gr_ld1_pr.gr_ld1_pr. Groups are according to channels and
279 outputs to STORM: aggregation; load FIC0; load FIC1 and store. */
280#define CCM_REG_GR_ARB_TYPE 0xd015c
281/* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
282 highest priority is 3. It is supposed; that the Store channel priority is
283 the compliment to 4 of the rest priorities - Aggregation channel; Load
284 (FIC0) channel and Load (FIC1). */
285#define CCM_REG_GR_LD0_PR 0xd0164
286/* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
287 highest priority is 3. It is supposed; that the Store channel priority is
288 the compliment to 4 of the rest priorities - Aggregation channel; Load
289 (FIC0) channel and Load (FIC1). */
290#define CCM_REG_GR_LD1_PR 0xd0168
291/* [RW 2] General flags index. */
292#define CCM_REG_INV_DONE_Q 0xd0108
293/* [RW 4] The number of double REG-pairs(128 bits); loaded from the STORM
294 context and sent to STORM; for a specific connection type. The double
295 REG-pairs are used in order to align to STORM context row size of 128
296 bits. The offset of these data in the STORM context is always 0. Index
297 _(0..15) stands for the connection type (one of 16). */
298#define CCM_REG_N_SM_CTX_LD_0 0xd004c
299#define CCM_REG_N_SM_CTX_LD_1 0xd0050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#define CCM_REG_N_SM_CTX_LD_2 0xd0054
301#define CCM_REG_N_SM_CTX_LD_3 0xd0058
302#define CCM_REG_N_SM_CTX_LD_4 0xd005c
303/* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
304 acknowledge output is deasserted; all other signals are treated as usual;
305 if 1 - normal activity. */
306#define CCM_REG_PBF_IFEN 0xd0028
307/* [RC 1] Set when the message length mismatch (relative to last indication)
308 at the pbf interface is detected. */
309#define CCM_REG_PBF_LENGTH_MIS 0xd0180
310/* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
311 weight 8 (the most prioritised); 1 stands for weight 1(least
312 prioritised); 2 stands for weight 2; tc. */
313#define CCM_REG_PBF_WEIGHT 0xd00ac
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200314#define CCM_REG_PHYS_QNUM1_0 0xd0134
315#define CCM_REG_PHYS_QNUM1_1 0xd0138
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200316#define CCM_REG_PHYS_QNUM2_0 0xd013c
317#define CCM_REG_PHYS_QNUM2_1 0xd0140
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200318#define CCM_REG_PHYS_QNUM3_0 0xd0144
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700319#define CCM_REG_PHYS_QNUM3_1 0xd0148
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200320#define CCM_REG_QOS_PHYS_QNUM0_0 0xd0114
321#define CCM_REG_QOS_PHYS_QNUM0_1 0xd0118
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200322#define CCM_REG_QOS_PHYS_QNUM1_0 0xd011c
323#define CCM_REG_QOS_PHYS_QNUM1_1 0xd0120
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200324#define CCM_REG_QOS_PHYS_QNUM2_0 0xd0124
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700325#define CCM_REG_QOS_PHYS_QNUM2_1 0xd0128
326#define CCM_REG_QOS_PHYS_QNUM3_0 0xd012c
327#define CCM_REG_QOS_PHYS_QNUM3_1 0xd0130
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200328/* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
329 disregarded; acknowledge output is deasserted; all other signals are
330 treated as usual; if 1 - normal activity. */
331#define CCM_REG_STORM_CCM_IFEN 0xd0010
332/* [RC 1] Set when the message length mismatch (relative to last indication)
333 at the STORM interface is detected. */
334#define CCM_REG_STORM_LENGTH_MIS 0xd016c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -0800335/* [RW 3] The weight of the STORM input in the WRR (Weighted Round robin)
336 mechanism. 0 stands for weight 8 (the most prioritised); 1 stands for
337 weight 1(least prioritised); 2 stands for weight 2 (more prioritised);
338 tc. */
339#define CCM_REG_STORM_WEIGHT 0xd009c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200340/* [RW 1] Input tsem Interface enable. If 0 - the valid input is
341 disregarded; acknowledge output is deasserted; all other signals are
342 treated as usual; if 1 - normal activity. */
343#define CCM_REG_TSEM_IFEN 0xd001c
344/* [RC 1] Set when the message length mismatch (relative to last indication)
345 at the tsem interface is detected. */
346#define CCM_REG_TSEM_LENGTH_MIS 0xd0174
347/* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
348 weight 8 (the most prioritised); 1 stands for weight 1(least
349 prioritised); 2 stands for weight 2; tc. */
350#define CCM_REG_TSEM_WEIGHT 0xd00a0
351/* [RW 1] Input usem Interface enable. If 0 - the valid input is
352 disregarded; acknowledge output is deasserted; all other signals are
353 treated as usual; if 1 - normal activity. */
354#define CCM_REG_USEM_IFEN 0xd0024
355/* [RC 1] Set when message length mismatch (relative to last indication) at
356 the usem interface is detected. */
357#define CCM_REG_USEM_LENGTH_MIS 0xd017c
358/* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
359 weight 8 (the most prioritised); 1 stands for weight 1(least
360 prioritised); 2 stands for weight 2; tc. */
361#define CCM_REG_USEM_WEIGHT 0xd00a8
362/* [RW 1] Input xsem Interface enable. If 0 - the valid input is
363 disregarded; acknowledge output is deasserted; all other signals are
364 treated as usual; if 1 - normal activity. */
365#define CCM_REG_XSEM_IFEN 0xd0020
366/* [RC 1] Set when the message length mismatch (relative to last indication)
367 at the xsem interface is detected. */
368#define CCM_REG_XSEM_LENGTH_MIS 0xd0178
369/* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
370 weight 8 (the most prioritised); 1 stands for weight 1(least
371 prioritised); 2 stands for weight 2; tc. */
372#define CCM_REG_XSEM_WEIGHT 0xd00a4
373/* [RW 19] Indirect access to the descriptor table of the XX protection
374 mechanism. The fields are: [5:0] - message length; [12:6] - message
375 pointer; 18:13] - next pointer. */
376#define CCM_REG_XX_DESCR_TABLE 0xd0300
Vladislav Zolotarov79616892011-07-21 07:58:54 +0000377#define CCM_REG_XX_DESCR_TABLE_SIZE 24
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200378/* [R 7] Used to read the value of XX protection Free counter. */
379#define CCM_REG_XX_FREE 0xd0184
380/* [RW 6] Initial value for the credit counter; responsible for fulfilling
381 of the Input Stage XX protection buffer by the XX protection pending
382 messages. Max credit available - 127. Write writes the initial credit
383 value; read returns the current value of the credit counter. Must be
384 initialized to maximum XX protected message size - 2 at start-up. */
385#define CCM_REG_XX_INIT_CRD 0xd0220
386/* [RW 7] The maximum number of pending messages; which may be stored in XX
387 protection. At read the ~ccm_registers_xx_free.xx_free counter is read.
388 At write comprises the start value of the ~ccm_registers_xx_free.xx_free
389 counter. */
390#define CCM_REG_XX_MSG_NUM 0xd0224
391/* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
392#define CCM_REG_XX_OVFL_EVNT_ID 0xd0044
393/* [RW 18] Indirect access to the XX table of the XX protection mechanism.
394 The fields are: [5:0] - tail pointer; 11:6] - Link List size; 17:12] -
395 header pointer. */
396#define CCM_REG_XX_TABLE 0xd0280
397#define CDU_REG_CDU_CHK_MASK0 0x101000
398#define CDU_REG_CDU_CHK_MASK1 0x101004
399#define CDU_REG_CDU_CONTROL0 0x101008
400#define CDU_REG_CDU_DEBUG 0x101010
401#define CDU_REG_CDU_GLOBAL_PARAMS 0x101020
402/* [RW 7] Interrupt mask register #0 read/write */
403#define CDU_REG_CDU_INT_MASK 0x10103c
404/* [R 7] Interrupt register #0 read */
405#define CDU_REG_CDU_INT_STS 0x101030
406/* [RW 5] Parity mask register #0 read/write */
407#define CDU_REG_CDU_PRTY_MASK 0x10104c
Eliezer Tamirf1410642008-02-28 11:51:50 -0800408/* [R 5] Parity register #0 read */
409#define CDU_REG_CDU_PRTY_STS 0x101040
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000410/* [RC 5] Parity register #0 read clear */
411#define CDU_REG_CDU_PRTY_STS_CLR 0x101044
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200412/* [RC 32] logging of error data in case of a CDU load error:
413 {expected_cid[15:0]; xpected_type[2:0]; xpected_region[2:0]; ctive_error;
414 ype_error; ctual_active; ctual_compressed_context}; */
415#define CDU_REG_ERROR_DATA 0x101014
416/* [WB 216] L1TT ram access. each entry has the following format :
417 {mrege_regions[7:0]; ffset12[5:0]...offset0[5:0];
418 ength12[5:0]...length0[5:0]; d12[3:0]...id0[3:0]} */
419#define CDU_REG_L1TT 0x101800
420/* [WB 24] MATT ram access. each entry has the following
421 format:{RegionLength[11:0]; egionOffset[11:0]} */
422#define CDU_REG_MATT 0x101100
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700423/* [RW 1] when this bit is set the CDU operates in e1hmf mode */
424#define CDU_REG_MF_MODE 0x101050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200425/* [R 1] indication the initializing the activity counter by the hardware
426 was done. */
427#define CFC_REG_AC_INIT_DONE 0x104078
428/* [RW 13] activity counter ram access */
429#define CFC_REG_ACTIVITY_COUNTER 0x104400
430#define CFC_REG_ACTIVITY_COUNTER_SIZE 256
431/* [R 1] indication the initializing the cams by the hardware was done. */
432#define CFC_REG_CAM_INIT_DONE 0x10407c
433/* [RW 2] Interrupt mask register #0 read/write */
434#define CFC_REG_CFC_INT_MASK 0x104108
435/* [R 2] Interrupt register #0 read */
436#define CFC_REG_CFC_INT_STS 0x1040fc
437/* [RC 2] Interrupt register #0 read clear */
438#define CFC_REG_CFC_INT_STS_CLR 0x104100
439/* [RW 4] Parity mask register #0 read/write */
440#define CFC_REG_CFC_PRTY_MASK 0x104118
Eliezer Tamirf1410642008-02-28 11:51:50 -0800441/* [R 4] Parity register #0 read */
442#define CFC_REG_CFC_PRTY_STS 0x10410c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000443/* [RC 4] Parity register #0 read clear */
444#define CFC_REG_CFC_PRTY_STS_CLR 0x104110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200445/* [RW 21] CID cam access (21:1 - Data; alid - 0) */
446#define CFC_REG_CID_CAM 0x104800
447#define CFC_REG_CONTROL0 0x104028
448#define CFC_REG_DEBUG0 0x104050
449/* [RW 14] indicates per error (in #cfc_registers_cfc_error_vector.cfc_error
450 vector) whether the cfc should be disabled upon it */
451#define CFC_REG_DISABLE_ON_ERROR 0x104044
452/* [RC 14] CFC error vector. when the CFC detects an internal error it will
453 set one of these bits. the bit description can be found in CFC
454 specifications */
455#define CFC_REG_ERROR_VECTOR 0x10403c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -0800456/* [WB 93] LCID info ram access */
457#define CFC_REG_INFO_RAM 0x105000
458#define CFC_REG_INFO_RAM_SIZE 1024
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200459#define CFC_REG_INIT_REG 0x10404c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -0800460#define CFC_REG_INTERFACES 0x104058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200461/* [RW 24] {weight_load_client7[2:0] to weight_load_client0[2:0]}. this
462 field allows changing the priorities of the weighted-round-robin arbiter
463 which selects which CFC load client should be served next */
464#define CFC_REG_LCREQ_WEIGHTS 0x104084
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700465/* [RW 16] Link List ram access; data = {prev_lcid; ext_lcid} */
466#define CFC_REG_LINK_LIST 0x104c00
467#define CFC_REG_LINK_LIST_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200468/* [R 1] indication the initializing the link list by the hardware was done. */
469#define CFC_REG_LL_INIT_DONE 0x104074
470/* [R 9] Number of allocated LCIDs which are at empty state */
471#define CFC_REG_NUM_LCIDS_ALLOC 0x104020
472/* [R 9] Number of Arriving LCIDs in Link List Block */
473#define CFC_REG_NUM_LCIDS_ARRIVING 0x104004
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300474#define CFC_REG_NUM_LCIDS_INSIDE_PF 0x104120
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200475/* [R 9] Number of Leaving LCIDs in Link List Block */
476#define CFC_REG_NUM_LCIDS_LEAVING 0x104018
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000477#define CFC_REG_WEAK_ENABLE_PF 0x104124
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200478/* [RW 8] The event id for aggregated interrupt 0 */
479#define CSDM_REG_AGG_INT_EVENT_0 0xc2038
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700480#define CSDM_REG_AGG_INT_EVENT_10 0xc2060
481#define CSDM_REG_AGG_INT_EVENT_11 0xc2064
482#define CSDM_REG_AGG_INT_EVENT_12 0xc2068
483#define CSDM_REG_AGG_INT_EVENT_13 0xc206c
484#define CSDM_REG_AGG_INT_EVENT_14 0xc2070
485#define CSDM_REG_AGG_INT_EVENT_15 0xc2074
486#define CSDM_REG_AGG_INT_EVENT_16 0xc2078
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700487#define CSDM_REG_AGG_INT_EVENT_2 0xc2040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700488#define CSDM_REG_AGG_INT_EVENT_3 0xc2044
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700489#define CSDM_REG_AGG_INT_EVENT_4 0xc2048
Eilon Greensteinca003922009-08-12 22:53:28 -0700490#define CSDM_REG_AGG_INT_EVENT_5 0xc204c
491#define CSDM_REG_AGG_INT_EVENT_6 0xc2050
492#define CSDM_REG_AGG_INT_EVENT_7 0xc2054
493#define CSDM_REG_AGG_INT_EVENT_8 0xc2058
494#define CSDM_REG_AGG_INT_EVENT_9 0xc205c
495/* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
496 or auto-mask-mode (1) */
497#define CSDM_REG_AGG_INT_MODE_10 0xc21e0
498#define CSDM_REG_AGG_INT_MODE_11 0xc21e4
499#define CSDM_REG_AGG_INT_MODE_12 0xc21e8
500#define CSDM_REG_AGG_INT_MODE_13 0xc21ec
501#define CSDM_REG_AGG_INT_MODE_14 0xc21f0
502#define CSDM_REG_AGG_INT_MODE_15 0xc21f4
503#define CSDM_REG_AGG_INT_MODE_16 0xc21f8
504#define CSDM_REG_AGG_INT_MODE_6 0xc21d0
505#define CSDM_REG_AGG_INT_MODE_7 0xc21d4
506#define CSDM_REG_AGG_INT_MODE_8 0xc21d8
507#define CSDM_REG_AGG_INT_MODE_9 0xc21dc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200508/* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
509#define CSDM_REG_CFC_RSP_START_ADDR 0xc2008
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300510/* [RW 16] The maximum value of the completion counter #0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200511#define CSDM_REG_CMP_COUNTER_MAX0 0xc201c
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300512/* [RW 16] The maximum value of the completion counter #1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200513#define CSDM_REG_CMP_COUNTER_MAX1 0xc2020
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300514/* [RW 16] The maximum value of the completion counter #2 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515#define CSDM_REG_CMP_COUNTER_MAX2 0xc2024
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300516/* [RW 16] The maximum value of the completion counter #3 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517#define CSDM_REG_CMP_COUNTER_MAX3 0xc2028
518/* [RW 13] The start address in the internal RAM for the completion
519 counters. */
520#define CSDM_REG_CMP_COUNTER_START_ADDR 0xc200c
521/* [RW 32] Interrupt mask register #0 read/write */
522#define CSDM_REG_CSDM_INT_MASK_0 0xc229c
523#define CSDM_REG_CSDM_INT_MASK_1 0xc22ac
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700524/* [R 32] Interrupt register #0 read */
525#define CSDM_REG_CSDM_INT_STS_0 0xc2290
526#define CSDM_REG_CSDM_INT_STS_1 0xc22a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200527/* [RW 11] Parity mask register #0 read/write */
528#define CSDM_REG_CSDM_PRTY_MASK 0xc22bc
Eliezer Tamirf1410642008-02-28 11:51:50 -0800529/* [R 11] Parity register #0 read */
530#define CSDM_REG_CSDM_PRTY_STS 0xc22b0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000531/* [RC 11] Parity register #0 read clear */
532#define CSDM_REG_CSDM_PRTY_STS_CLR 0xc22b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200533#define CSDM_REG_ENABLE_IN1 0xc2238
534#define CSDM_REG_ENABLE_IN2 0xc223c
535#define CSDM_REG_ENABLE_OUT1 0xc2240
536#define CSDM_REG_ENABLE_OUT2 0xc2244
537/* [RW 4] The initial number of messages that can be sent to the pxp control
538 interface without receiving any ACK. */
539#define CSDM_REG_INIT_CREDIT_PXP_CTRL 0xc24bc
540/* [ST 32] The number of ACK after placement messages received */
541#define CSDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc227c
542/* [ST 32] The number of packet end messages received from the parser */
543#define CSDM_REG_NUM_OF_PKT_END_MSG 0xc2274
544/* [ST 32] The number of requests received from the pxp async if */
545#define CSDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc2278
546/* [ST 32] The number of commands received in queue 0 */
547#define CSDM_REG_NUM_OF_Q0_CMD 0xc2248
548/* [ST 32] The number of commands received in queue 10 */
549#define CSDM_REG_NUM_OF_Q10_CMD 0xc226c
550/* [ST 32] The number of commands received in queue 11 */
551#define CSDM_REG_NUM_OF_Q11_CMD 0xc2270
552/* [ST 32] The number of commands received in queue 1 */
553#define CSDM_REG_NUM_OF_Q1_CMD 0xc224c
554/* [ST 32] The number of commands received in queue 3 */
555#define CSDM_REG_NUM_OF_Q3_CMD 0xc2250
556/* [ST 32] The number of commands received in queue 4 */
557#define CSDM_REG_NUM_OF_Q4_CMD 0xc2254
558/* [ST 32] The number of commands received in queue 5 */
559#define CSDM_REG_NUM_OF_Q5_CMD 0xc2258
560/* [ST 32] The number of commands received in queue 6 */
561#define CSDM_REG_NUM_OF_Q6_CMD 0xc225c
562/* [ST 32] The number of commands received in queue 7 */
563#define CSDM_REG_NUM_OF_Q7_CMD 0xc2260
564/* [ST 32] The number of commands received in queue 8 */
565#define CSDM_REG_NUM_OF_Q8_CMD 0xc2264
566/* [ST 32] The number of commands received in queue 9 */
567#define CSDM_REG_NUM_OF_Q9_CMD 0xc2268
568/* [RW 13] The start address in the internal RAM for queue counters */
569#define CSDM_REG_Q_COUNTER_START_ADDR 0xc2010
570/* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
571#define CSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc2548
572/* [R 1] parser fifo empty in sdm_sync block */
573#define CSDM_REG_SYNC_PARSER_EMPTY 0xc2550
574/* [R 1] parser serial fifo empty in sdm_sync block */
575#define CSDM_REG_SYNC_SYNC_EMPTY 0xc2558
576/* [RW 32] Tick for timer counter. Applicable only when
577 ~csdm_registers_timer_tick_enable.timer_tick_enable =1 */
578#define CSDM_REG_TIMER_TICK 0xc2000
579/* [RW 5] The number of time_slots in the arbitration cycle */
580#define CSEM_REG_ARB_CYCLE_SIZE 0x200034
581/* [RW 3] The source that is associated with arbitration element 0. Source
582 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
583 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
584#define CSEM_REG_ARB_ELEMENT0 0x200020
585/* [RW 3] The source that is associated with arbitration element 1. Source
586 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
587 sleeping thread with priority 1; 4- sleeping thread with priority 2.
588 Could not be equal to register ~csem_registers_arb_element0.arb_element0 */
589#define CSEM_REG_ARB_ELEMENT1 0x200024
590/* [RW 3] The source that is associated with arbitration element 2. Source
591 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
592 sleeping thread with priority 1; 4- sleeping thread with priority 2.
593 Could not be equal to register ~csem_registers_arb_element0.arb_element0
594 and ~csem_registers_arb_element1.arb_element1 */
595#define CSEM_REG_ARB_ELEMENT2 0x200028
596/* [RW 3] The source that is associated with arbitration element 3. Source
597 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
598 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
599 not be equal to register ~csem_registers_arb_element0.arb_element0 and
600 ~csem_registers_arb_element1.arb_element1 and
601 ~csem_registers_arb_element2.arb_element2 */
602#define CSEM_REG_ARB_ELEMENT3 0x20002c
603/* [RW 3] The source that is associated with arbitration element 4. Source
604 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
605 sleeping thread with priority 1; 4- sleeping thread with priority 2.
606 Could not be equal to register ~csem_registers_arb_element0.arb_element0
607 and ~csem_registers_arb_element1.arb_element1 and
608 ~csem_registers_arb_element2.arb_element2 and
609 ~csem_registers_arb_element3.arb_element3 */
610#define CSEM_REG_ARB_ELEMENT4 0x200030
611/* [RW 32] Interrupt mask register #0 read/write */
612#define CSEM_REG_CSEM_INT_MASK_0 0x200110
613#define CSEM_REG_CSEM_INT_MASK_1 0x200120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700614/* [R 32] Interrupt register #0 read */
615#define CSEM_REG_CSEM_INT_STS_0 0x200104
616#define CSEM_REG_CSEM_INT_STS_1 0x200114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200617/* [RW 32] Parity mask register #0 read/write */
618#define CSEM_REG_CSEM_PRTY_MASK_0 0x200130
619#define CSEM_REG_CSEM_PRTY_MASK_1 0x200140
Eliezer Tamirf1410642008-02-28 11:51:50 -0800620/* [R 32] Parity register #0 read */
621#define CSEM_REG_CSEM_PRTY_STS_0 0x200124
622#define CSEM_REG_CSEM_PRTY_STS_1 0x200134
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000623/* [RC 32] Parity register #0 read clear */
624#define CSEM_REG_CSEM_PRTY_STS_CLR_0 0x200128
625#define CSEM_REG_CSEM_PRTY_STS_CLR_1 0x200138
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626#define CSEM_REG_ENABLE_IN 0x2000a4
627#define CSEM_REG_ENABLE_OUT 0x2000a8
628/* [RW 32] This address space contains all registers and memories that are
629 placed in SEM_FAST block. The SEM_FAST registers are described in
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700630 appendix B. In order to access the sem_fast registers the base address
631 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200632#define CSEM_REG_FAST_MEMORY 0x220000
633/* [RW 1] Disables input messages from FIC0 May be updated during run_time
634 by the microcode */
635#define CSEM_REG_FIC0_DISABLE 0x200224
636/* [RW 1] Disables input messages from FIC1 May be updated during run_time
637 by the microcode */
638#define CSEM_REG_FIC1_DISABLE 0x200234
639/* [RW 15] Interrupt table Read and write access to it is not possible in
640 the middle of the work */
641#define CSEM_REG_INT_TABLE 0x200400
642/* [ST 24] Statistics register. The number of messages that entered through
643 FIC0 */
644#define CSEM_REG_MSG_NUM_FIC0 0x200000
645/* [ST 24] Statistics register. The number of messages that entered through
646 FIC1 */
647#define CSEM_REG_MSG_NUM_FIC1 0x200004
648/* [ST 24] Statistics register. The number of messages that were sent to
649 FOC0 */
650#define CSEM_REG_MSG_NUM_FOC0 0x200008
651/* [ST 24] Statistics register. The number of messages that were sent to
652 FOC1 */
653#define CSEM_REG_MSG_NUM_FOC1 0x20000c
654/* [ST 24] Statistics register. The number of messages that were sent to
655 FOC2 */
656#define CSEM_REG_MSG_NUM_FOC2 0x200010
657/* [ST 24] Statistics register. The number of messages that were sent to
658 FOC3 */
659#define CSEM_REG_MSG_NUM_FOC3 0x200014
660/* [RW 1] Disables input messages from the passive buffer May be updated
661 during run_time by the microcode */
662#define CSEM_REG_PAS_DISABLE 0x20024c
663/* [WB 128] Debug only. Passive buffer memory */
664#define CSEM_REG_PASSIVE_BUFFER 0x202000
665/* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
666#define CSEM_REG_PRAM 0x240000
667/* [R 16] Valid sleeping threads indication have bit per thread */
668#define CSEM_REG_SLEEP_THREADS_VALID 0x20026c
669/* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
670#define CSEM_REG_SLOW_EXT_STORE_EMPTY 0x2002a0
671/* [RW 16] List of free threads . There is a bit per thread. */
672#define CSEM_REG_THREADS_LIST 0x2002e4
673/* [RW 3] The arbitration scheme of time_slot 0 */
674#define CSEM_REG_TS_0_AS 0x200038
675/* [RW 3] The arbitration scheme of time_slot 10 */
676#define CSEM_REG_TS_10_AS 0x200060
677/* [RW 3] The arbitration scheme of time_slot 11 */
678#define CSEM_REG_TS_11_AS 0x200064
679/* [RW 3] The arbitration scheme of time_slot 12 */
680#define CSEM_REG_TS_12_AS 0x200068
681/* [RW 3] The arbitration scheme of time_slot 13 */
682#define CSEM_REG_TS_13_AS 0x20006c
683/* [RW 3] The arbitration scheme of time_slot 14 */
684#define CSEM_REG_TS_14_AS 0x200070
685/* [RW 3] The arbitration scheme of time_slot 15 */
686#define CSEM_REG_TS_15_AS 0x200074
687/* [RW 3] The arbitration scheme of time_slot 16 */
688#define CSEM_REG_TS_16_AS 0x200078
689/* [RW 3] The arbitration scheme of time_slot 17 */
690#define CSEM_REG_TS_17_AS 0x20007c
691/* [RW 3] The arbitration scheme of time_slot 18 */
692#define CSEM_REG_TS_18_AS 0x200080
693/* [RW 3] The arbitration scheme of time_slot 1 */
694#define CSEM_REG_TS_1_AS 0x20003c
695/* [RW 3] The arbitration scheme of time_slot 2 */
696#define CSEM_REG_TS_2_AS 0x200040
697/* [RW 3] The arbitration scheme of time_slot 3 */
698#define CSEM_REG_TS_3_AS 0x200044
699/* [RW 3] The arbitration scheme of time_slot 4 */
700#define CSEM_REG_TS_4_AS 0x200048
701/* [RW 3] The arbitration scheme of time_slot 5 */
702#define CSEM_REG_TS_5_AS 0x20004c
703/* [RW 3] The arbitration scheme of time_slot 6 */
704#define CSEM_REG_TS_6_AS 0x200050
705/* [RW 3] The arbitration scheme of time_slot 7 */
706#define CSEM_REG_TS_7_AS 0x200054
707/* [RW 3] The arbitration scheme of time_slot 8 */
708#define CSEM_REG_TS_8_AS 0x200058
709/* [RW 3] The arbitration scheme of time_slot 9 */
710#define CSEM_REG_TS_9_AS 0x20005c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000711/* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
712 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
713#define CSEM_REG_VFPF_ERR_NUM 0x200380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200714/* [RW 1] Parity mask register #0 read/write */
715#define DBG_REG_DBG_PRTY_MASK 0xc0a8
Eliezer Tamirf1410642008-02-28 11:51:50 -0800716/* [R 1] Parity register #0 read */
717#define DBG_REG_DBG_PRTY_STS 0xc09c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000718/* [RC 1] Parity register #0 read clear */
719#define DBG_REG_DBG_PRTY_STS_CLR 0xc0a0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000720/* [RW 1] When set the DMAE will process the commands as in E1.5. 1.The
721 * function that is used is always SRC-PCI; 2.VF_Valid = 0; 3.VFID=0;
722 * 4.Completion function=0; 5.Error handling=0 */
723#define DMAE_REG_BACKWARD_COMP_EN 0x10207c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200724/* [RW 32] Commands memory. The address to command X; row Y is to calculated
725 as 14*X+Y. */
726#define DMAE_REG_CMD_MEM 0x102400
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700727#define DMAE_REG_CMD_MEM_SIZE 224
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200728/* [RW 1] If 0 - the CRC-16c initial value is all zeroes; if 1 - the CRC-16c
729 initial value is all ones. */
730#define DMAE_REG_CRC16C_INIT 0x10201c
731/* [RW 1] If 0 - the CRC-16 T10 initial value is all zeroes; if 1 - the
732 CRC-16 T10 initial value is all ones. */
733#define DMAE_REG_CRC16T10_INIT 0x102020
734/* [RW 2] Interrupt mask register #0 read/write */
735#define DMAE_REG_DMAE_INT_MASK 0x102054
736/* [RW 4] Parity mask register #0 read/write */
737#define DMAE_REG_DMAE_PRTY_MASK 0x102064
Eliezer Tamirf1410642008-02-28 11:51:50 -0800738/* [R 4] Parity register #0 read */
739#define DMAE_REG_DMAE_PRTY_STS 0x102058
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000740/* [RC 4] Parity register #0 read clear */
741#define DMAE_REG_DMAE_PRTY_STS_CLR 0x10205c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200742/* [RW 1] Command 0 go. */
743#define DMAE_REG_GO_C0 0x102080
744/* [RW 1] Command 1 go. */
745#define DMAE_REG_GO_C1 0x102084
746/* [RW 1] Command 10 go. */
747#define DMAE_REG_GO_C10 0x102088
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748/* [RW 1] Command 11 go. */
749#define DMAE_REG_GO_C11 0x10208c
750/* [RW 1] Command 12 go. */
751#define DMAE_REG_GO_C12 0x102090
752/* [RW 1] Command 13 go. */
753#define DMAE_REG_GO_C13 0x102094
754/* [RW 1] Command 14 go. */
755#define DMAE_REG_GO_C14 0x102098
756/* [RW 1] Command 15 go. */
757#define DMAE_REG_GO_C15 0x10209c
758/* [RW 1] Command 2 go. */
759#define DMAE_REG_GO_C2 0x1020a0
760/* [RW 1] Command 3 go. */
761#define DMAE_REG_GO_C3 0x1020a4
762/* [RW 1] Command 4 go. */
763#define DMAE_REG_GO_C4 0x1020a8
764/* [RW 1] Command 5 go. */
765#define DMAE_REG_GO_C5 0x1020ac
766/* [RW 1] Command 6 go. */
767#define DMAE_REG_GO_C6 0x1020b0
768/* [RW 1] Command 7 go. */
769#define DMAE_REG_GO_C7 0x1020b4
770/* [RW 1] Command 8 go. */
771#define DMAE_REG_GO_C8 0x1020b8
772/* [RW 1] Command 9 go. */
773#define DMAE_REG_GO_C9 0x1020bc
774/* [RW 1] DMAE GRC Interface (Target; aster) enable. If 0 - the acknowledge
775 input is disregarded; valid is deasserted; all other signals are treated
776 as usual; if 1 - normal activity. */
777#define DMAE_REG_GRC_IFEN 0x102008
778/* [RW 1] DMAE PCI Interface (Request; ead; rite) enable. If 0 - the
779 acknowledge input is disregarded; valid is deasserted; full is asserted;
780 all other signals are treated as usual; if 1 - normal activity. */
781#define DMAE_REG_PCI_IFEN 0x102004
782/* [RW 4] DMAE- PCI Request Interface initial credit. Write writes the
783 initial value to the credit counter; related to the address. Read returns
784 the current value of the counter. */
785#define DMAE_REG_PXP_REQ_INIT_CRD 0x1020c0
786/* [RW 8] Aggregation command. */
787#define DORQ_REG_AGG_CMD0 0x170060
788/* [RW 8] Aggregation command. */
789#define DORQ_REG_AGG_CMD1 0x170064
790/* [RW 8] Aggregation command. */
791#define DORQ_REG_AGG_CMD2 0x170068
792/* [RW 8] Aggregation command. */
793#define DORQ_REG_AGG_CMD3 0x17006c
794/* [RW 28] UCM Header. */
795#define DORQ_REG_CMHEAD_RX 0x170050
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700796/* [RW 32] Doorbell address for RBC doorbells (function 0). */
797#define DORQ_REG_DB_ADDR0 0x17008c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200798/* [RW 5] Interrupt mask register #0 read/write */
799#define DORQ_REG_DORQ_INT_MASK 0x170180
800/* [R 5] Interrupt register #0 read */
801#define DORQ_REG_DORQ_INT_STS 0x170174
802/* [RC 5] Interrupt register #0 read clear */
803#define DORQ_REG_DORQ_INT_STS_CLR 0x170178
804/* [RW 2] Parity mask register #0 read/write */
805#define DORQ_REG_DORQ_PRTY_MASK 0x170190
Eliezer Tamirf1410642008-02-28 11:51:50 -0800806/* [R 2] Parity register #0 read */
807#define DORQ_REG_DORQ_PRTY_STS 0x170184
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000808/* [RC 2] Parity register #0 read clear */
809#define DORQ_REG_DORQ_PRTY_STS_CLR 0x170188
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200810/* [RW 8] The address to write the DPM CID to STORM. */
811#define DORQ_REG_DPM_CID_ADDR 0x170044
812/* [RW 5] The DPM mode CID extraction offset. */
813#define DORQ_REG_DPM_CID_OFST 0x170030
814/* [RW 12] The threshold of the DQ FIFO to send the almost full interrupt. */
815#define DORQ_REG_DQ_FIFO_AFULL_TH 0x17007c
816/* [RW 12] The threshold of the DQ FIFO to send the full interrupt. */
817#define DORQ_REG_DQ_FIFO_FULL_TH 0x170078
818/* [R 13] Current value of the DQ FIFO fill level according to following
819 pointer. The range is 0 - 256 FIFO rows; where each row stands for the
820 doorbell. */
821#define DORQ_REG_DQ_FILL_LVLF 0x1700a4
822/* [R 1] DQ FIFO full status. Is set; when FIFO filling level is more or
823 equal to full threshold; reset on full clear. */
824#define DORQ_REG_DQ_FULL_ST 0x1700c0
825/* [RW 28] The value sent to CM header in the case of CFC load error. */
826#define DORQ_REG_ERR_CMHEAD 0x170058
827#define DORQ_REG_IF_EN 0x170004
828#define DORQ_REG_MODE_ACT 0x170008
829/* [RW 5] The normal mode CID extraction offset. */
830#define DORQ_REG_NORM_CID_OFST 0x17002c
831/* [RW 28] TCM Header when only TCP context is loaded. */
832#define DORQ_REG_NORM_CMHEAD_TX 0x17004c
833/* [RW 3] The number of simultaneous outstanding requests to Context Fetch
834 Interface. */
835#define DORQ_REG_OUTST_REQ 0x17003c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300836#define DORQ_REG_PF_USAGE_CNT 0x1701d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837#define DORQ_REG_REGN 0x170038
838/* [R 4] Current value of response A counter credit. Initial credit is
839 configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
840 register. */
841#define DORQ_REG_RSPA_CRD_CNT 0x1700ac
842/* [R 4] Current value of response B counter credit. Initial credit is
843 configured through write to ~dorq_registers_rsp_init_crd.rsp_init_crd
844 register. */
845#define DORQ_REG_RSPB_CRD_CNT 0x1700b0
846/* [RW 4] The initial credit at the Doorbell Response Interface. The write
847 writes the same initial credit to the rspa_crd_cnt and rspb_crd_cnt. The
848 read reads this written value. */
849#define DORQ_REG_RSP_INIT_CRD 0x170048
850/* [RW 4] Initial activity counter value on the load request; when the
851 shortcut is done. */
852#define DORQ_REG_SHRT_ACT_CNT 0x170070
853/* [RW 28] TCM Header when both ULP and TCP context is loaded. */
854#define DORQ_REG_SHRT_CMHEAD 0x170054
855#define HC_CONFIG_0_REG_ATTN_BIT_EN_0 (0x1<<4)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000856#define HC_CONFIG_0_REG_BLOCK_DISABLE_0 (0x1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200857#define HC_CONFIG_0_REG_INT_LINE_EN_0 (0x1<<3)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000858#define HC_CONFIG_0_REG_MSI_ATTN_EN_0 (0x1<<7)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200859#define HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 (0x1<<2)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000860#define HC_CONFIG_0_REG_SINGLE_ISR_EN_0 (0x1<<1)
861#define HC_CONFIG_1_REG_BLOCK_DISABLE_1 (0x1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200862#define HC_REG_AGG_INT_0 0x108050
863#define HC_REG_AGG_INT_1 0x108054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864#define HC_REG_ATTN_BIT 0x108120
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200865#define HC_REG_ATTN_IDX 0x108100
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200866#define HC_REG_ATTN_MSG0_ADDR_L 0x108018
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867#define HC_REG_ATTN_MSG1_ADDR_L 0x108020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200868#define HC_REG_ATTN_NUM_P0 0x108038
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869#define HC_REG_ATTN_NUM_P1 0x10803c
Eilon Greenstein5c862842008-08-13 15:51:48 -0700870#define HC_REG_COMMAND_REG 0x108180
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200871#define HC_REG_CONFIG_0 0x108000
872#define HC_REG_CONFIG_1 0x108004
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700873#define HC_REG_FUNC_NUM_P0 0x1080ac
874#define HC_REG_FUNC_NUM_P1 0x1080b0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200875/* [RW 3] Parity mask register #0 read/write */
876#define HC_REG_HC_PRTY_MASK 0x1080a0
Eliezer Tamirf1410642008-02-28 11:51:50 -0800877/* [R 3] Parity register #0 read */
878#define HC_REG_HC_PRTY_STS 0x108094
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +0000879/* [RC 3] Parity register #0 read clear */
880#define HC_REG_HC_PRTY_STS_CLR 0x108098
881#define HC_REG_INT_MASK 0x108108
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200882#define HC_REG_LEADING_EDGE_0 0x108040
883#define HC_REG_LEADING_EDGE_1 0x108048
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +0000884#define HC_REG_MAIN_MEMORY 0x108800
885#define HC_REG_MAIN_MEMORY_SIZE 152
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886#define HC_REG_P0_PROD_CONS 0x108200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200887#define HC_REG_P1_PROD_CONS 0x108400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200888#define HC_REG_PBA_COMMAND 0x108140
889#define HC_REG_PCI_CONFIG_0 0x108010
890#define HC_REG_PCI_CONFIG_1 0x108014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200891#define HC_REG_STATISTIC_COUNTERS 0x109000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200892#define HC_REG_TRAILING_EDGE_0 0x108044
893#define HC_REG_TRAILING_EDGE_1 0x10804c
894#define HC_REG_UC_RAM_ADDR_0 0x108028
895#define HC_REG_UC_RAM_ADDR_1 0x108030
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200896#define HC_REG_USTORM_ADDR_FOR_COALESCE 0x108068
897#define HC_REG_VQID_0 0x108008
898#define HC_REG_VQID_1 0x10800c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000899#define IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN (0x1<<1)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +0000900#define IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE (0x1<<0)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000901#define IGU_REG_ATTENTION_ACK_BITS 0x130108
902/* [R 4] Debug: attn_fsm */
903#define IGU_REG_ATTN_FSM 0x130054
904#define IGU_REG_ATTN_MSG_ADDR_H 0x13011c
905#define IGU_REG_ATTN_MSG_ADDR_L 0x130120
906/* [R 4] Debug: [3] - attention write done message is pending (0-no pending;
907 * 1-pending). [2:0] = PFID. Pending means attention message was sent; but
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300908 * write done didn't receive. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000909#define IGU_REG_ATTN_WRITE_DONE_PENDING 0x130030
910#define IGU_REG_BLOCK_CONFIGURATION 0x130000
911#define IGU_REG_COMMAND_REG_32LSB_DATA 0x130124
912#define IGU_REG_COMMAND_REG_CTRL 0x13012c
913/* [WB_R 32] Cleanup bit status per SB. 1 = cleanup is set. 0 = cleanup bit
914 * is clear. The bits in this registers are set and clear via the producer
915 * command. Data valid only in addresses 0-4. all the rest are zero. */
916#define IGU_REG_CSTORM_TYPE_0_SB_CLEANUP 0x130200
917/* [R 5] Debug: ctrl_fsm */
918#define IGU_REG_CTRL_FSM 0x130064
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300919/* [R 1] data available for error memory. If this bit is clear do not red
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000920 * from error_handling_memory. */
921#define IGU_REG_ERROR_HANDLING_DATA_VALID 0x130130
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000922/* [RW 11] Parity mask register #0 read/write */
923#define IGU_REG_IGU_PRTY_MASK 0x1300a8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000924/* [R 11] Parity register #0 read */
925#define IGU_REG_IGU_PRTY_STS 0x13009c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +0000926/* [RC 11] Parity register #0 read clear */
927#define IGU_REG_IGU_PRTY_STS_CLR 0x1300a0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000928/* [R 4] Debug: int_handle_fsm */
929#define IGU_REG_INT_HANDLE_FSM 0x130050
930#define IGU_REG_LEADING_EDGE_LATCH 0x130134
931/* [RW 14] mapping CAM; relevant for E2 operating mode only. [0] - valid.
932 * [6:1] - vector number; [13:7] - FID (if VF - [13] = 0; [12:7] = VF
933 * number; if PF - [13] = 1; [12:10] = 0; [9:7] = PF number); */
934#define IGU_REG_MAPPING_MEMORY 0x131000
935#define IGU_REG_MAPPING_MEMORY_SIZE 136
936#define IGU_REG_PBA_STATUS_LSB 0x130138
937#define IGU_REG_PBA_STATUS_MSB 0x13013c
938#define IGU_REG_PCI_PF_MSI_EN 0x130140
939#define IGU_REG_PCI_PF_MSIX_EN 0x130144
940#define IGU_REG_PCI_PF_MSIX_FUNC_MASK 0x130148
941/* [WB_R 32] Each bit represent the pending bits status for that SB. 0 = no
942 * pending; 1 = pending. Pendings means interrupt was asserted; and write
943 * done was not received. Data valid only in addresses 0-4. all the rest are
944 * zero. */
945#define IGU_REG_PENDING_BITS_STATUS 0x130300
946#define IGU_REG_PF_CONFIGURATION 0x130154
947/* [RW 20] producers only. E2 mode: address 0-135 match to the mapping
948 * memory; 136 - PF0 default prod; 137 PF1 default prod; 138 - PF2 default
949 * prod; 139 PF3 default prod; 140 - PF0 - ATTN prod; 141 - PF1 - ATTN prod;
950 * 142 - PF2 - ATTN prod; 143 - PF3 - ATTN prod; 144-147 reserved. E1.5 mode
951 * - In backward compatible mode; for non default SB; each even line in the
952 * memory holds the U producer and each odd line hold the C producer. The
953 * first 128 producer are for NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The
954 * last 20 producers are for the DSB for each PF. each PF has five segments
955 * (the order inside each segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
956 * 132-135 C prods; 136-139 X prods; 140-143 T prods; 144-147 ATTN prods; */
957#define IGU_REG_PROD_CONS_MEMORY 0x132000
958/* [R 3] Debug: pxp_arb_fsm */
959#define IGU_REG_PXP_ARB_FSM 0x130068
960/* [RW 6] Write one for each bit will reset the appropriate memory. When the
961 * memory reset finished the appropriate bit will be clear. Bit 0 - mapping
962 * memory; Bit 1 - SB memory; Bit 2 - SB interrupt and mask register; Bit 3
963 * - MSIX memory; Bit 4 - PBA memory; Bit 5 - statistics; */
964#define IGU_REG_RESET_MEMORIES 0x130158
965/* [R 4] Debug: sb_ctrl_fsm */
966#define IGU_REG_SB_CTRL_FSM 0x13004c
967#define IGU_REG_SB_INT_BEFORE_MASK_LSB 0x13015c
968#define IGU_REG_SB_INT_BEFORE_MASK_MSB 0x130160
969#define IGU_REG_SB_MASK_LSB 0x130164
970#define IGU_REG_SB_MASK_MSB 0x130168
971/* [RW 16] Number of command that were dropped without causing an interrupt
972 * due to: read access for WO BAR address; or write access for RO BAR
973 * address or any access for reserved address or PCI function error is set
974 * and address is not MSIX; PBA or cleanup */
975#define IGU_REG_SILENT_DROP 0x13016c
976/* [RW 10] Number of MSI/MSIX/ATTN messages sent for the function: 0-63 -
977 * number of MSIX messages per VF; 64-67 - number of MSI/MSIX messages per
978 * PF; 68-71 number of ATTN messages per PF */
979#define IGU_REG_STATISTIC_NUM_MESSAGE_SENT 0x130800
980/* [RW 32] Number of cycles the timer mask masking the IGU interrupt when a
981 * timer mask command arrives. Value must be bigger than 100. */
982#define IGU_REG_TIMER_MASKING_VALUE 0x13003c
983#define IGU_REG_TRAILING_EDGE_LATCH 0x130104
984#define IGU_REG_VF_CONFIGURATION 0x130170
985/* [WB_R 32] Each bit represent write done pending bits status for that SB
986 * (MSI/MSIX message was sent and write done was not received yet). 0 =
987 * clear; 1 = set. Data valid only in addresses 0-4. all the rest are zero. */
988#define IGU_REG_WRITE_DONE_PENDING 0x130480
989#define MCP_A_REG_MCPR_SCRATCH 0x3a0000
Yuval Mintz452427b2012-03-26 20:47:07 +0000990#define MCP_REG_MCPR_ACCESS_LOCK 0x8009c
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000991#define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
Yaniv Rosner3c9ada22011-06-14 01:34:12 +0000992#define MCP_REG_MCPR_GP_INPUTS 0x800c0
993#define MCP_REG_MCPR_GP_OENABLE 0x800c8
994#define MCP_REG_MCPR_GP_OUTPUTS 0x800c4
995#define MCP_REG_MCPR_IMC_COMMAND 0x85900
996#define MCP_REG_MCPR_IMC_DATAREG0 0x85920
997#define MCP_REG_MCPR_IMC_SLAVE_CONTROL 0x85904
998#define MCP_REG_MCPR_CPU_PROGRAM_COUNTER 0x8501c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200999#define MCP_REG_MCPR_NVM_ACCESS_ENABLE 0x86424
1000#define MCP_REG_MCPR_NVM_ADDR 0x8640c
1001#define MCP_REG_MCPR_NVM_CFG4 0x8642c
1002#define MCP_REG_MCPR_NVM_COMMAND 0x86400
1003#define MCP_REG_MCPR_NVM_READ 0x86410
1004#define MCP_REG_MCPR_NVM_SW_ARB 0x86420
1005#define MCP_REG_MCPR_NVM_WRITE 0x86408
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001006#define MCP_REG_MCPR_SCRATCH 0xa0000
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001007#define MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK (0x1<<1)
1008#define MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK (0x1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009/* [R 32] read first 32 bit after inversion of function 0. mapped as
1010 follows: [0] NIG attention for function0; [1] NIG attention for
1011 function1; [2] GPIO1 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp;
1012 [6] GPIO1 function 1; [7] GPIO2 function 1; [8] GPIO3 function 1; [9]
1013 GPIO4 function 1; [10] PCIE glue/PXP VPD event function0; [11] PCIE
1014 glue/PXP VPD event function1; [12] PCIE glue/PXP Expansion ROM event0;
1015 [13] PCIE glue/PXP Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16]
1016 MSI/X indication for mcp; [17] MSI/X indication for function 1; [18] BRB
1017 Parity error; [19] BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw
1018 interrupt; [22] SRC Parity error; [23] SRC Hw interrupt; [24] TSDM Parity
1019 error; [25] TSDM Hw interrupt; [26] TCM Parity error; [27] TCM Hw
1020 interrupt; [28] TSEMI Parity error; [29] TSEMI Hw interrupt; [30] PBF
1021 Parity error; [31] PBF Hw interrupt; */
1022#define MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 0xa42c
1023#define MISC_REG_AEU_AFTER_INVERT_1_FUNC_1 0xa430
1024/* [R 32] read first 32 bit after inversion of mcp. mapped as follows: [0]
1025 NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1026 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1027 [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1028 PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1029 function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1030 Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1031 mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1032 BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1033 Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1034 interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1035 Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1036 interrupt; */
1037#define MISC_REG_AEU_AFTER_INVERT_1_MCP 0xa434
1038/* [R 32] read second 32 bit after inversion of function 0. mapped as
1039 follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1040 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1041 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1042 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1043 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1044 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1045 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1046 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1047 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1048 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1049 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1050 interrupt; */
1051#define MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 0xa438
1052#define MISC_REG_AEU_AFTER_INVERT_2_FUNC_1 0xa43c
1053/* [R 32] read second 32 bit after inversion of mcp. mapped as follows: [0]
1054 PBClient Parity error; [1] PBClient Hw interrupt; [2] QM Parity error;
1055 [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw interrupt;
1056 [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9]
1057 XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1058 DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1059 error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1060 PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1061 [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1062 [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1063 [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1064 [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1065#define MISC_REG_AEU_AFTER_INVERT_2_MCP 0xa440
1066/* [R 32] read third 32 bit after inversion of function 0. mapped as
1067 follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity
1068 error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error; [5]
1069 PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1070 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1071 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1072 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1073 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1074 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1075 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1076 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1077 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1078 attn1; */
1079#define MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 0xa444
1080#define MISC_REG_AEU_AFTER_INVERT_3_FUNC_1 0xa448
1081/* [R 32] read third 32 bit after inversion of mcp. mapped as follows: [0]
1082 CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP Parity error; [3] PXP
1083 Hw interrupt; [4] PXPpciClockClient Parity error; [5] PXPpciClockClient
1084 Hw interrupt; [6] CFC Parity error; [7] CFC Hw interrupt; [8] CDU Parity
1085 error; [9] CDU Hw interrupt; [10] DMAE Parity error; [11] DMAE Hw
1086 interrupt; [12] IGU (HC) Parity error; [13] IGU (HC) Hw interrupt; [14]
1087 MISC Parity error; [15] MISC Hw interrupt; [16] pxp_misc_mps_attn; [17]
1088 Flash event; [18] SMB event; [19] MCP attn0; [20] MCP attn1; [21] SW
1089 timers attn_1 func0; [22] SW timers attn_2 func0; [23] SW timers attn_3
1090 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW timers attn_1
1091 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3 func1; [29] SW
1092 timers attn_4 func1; [30] General attn0; [31] General attn1; */
1093#define MISC_REG_AEU_AFTER_INVERT_3_MCP 0xa44c
1094/* [R 32] read fourth 32 bit after inversion of function 0. mapped as
1095 follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1096 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1097 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1098 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1099 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1100 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1101 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1102 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1103 Latched timeout attention; [27] GRC Latched reserved access attention;
1104 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1105 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1106#define MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 0xa450
1107#define MISC_REG_AEU_AFTER_INVERT_4_FUNC_1 0xa454
1108/* [R 32] read fourth 32 bit after inversion of mcp. mapped as follows: [0]
1109 General attn2; [1] General attn3; [2] General attn4; [3] General attn5;
1110 [4] General attn6; [5] General attn7; [6] General attn8; [7] General
1111 attn9; [8] General attn10; [9] General attn11; [10] General attn12; [11]
1112 General attn13; [12] General attn14; [13] General attn15; [14] General
1113 attn16; [15] General attn17; [16] General attn18; [17] General attn19;
1114 [18] General attn20; [19] General attn21; [20] Main power interrupt; [21]
1115 RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN Latched attn; [24]
1116 RBCU Latched attn; [25] RBCP Latched attn; [26] GRC Latched timeout
1117 attention; [27] GRC Latched reserved access attention; [28] MCP Latched
1118 rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP Latched
1119 ump_tx_parity; [31] MCP Latched scpad_parity; */
1120#define MISC_REG_AEU_AFTER_INVERT_4_MCP 0xa458
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001121/* [R 32] Read fifth 32 bit after inversion of function 0. Mapped as
1122 * follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1123 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1124 * CNIG attention (reserved); [7] CNIG parity (reserved); [31-8] Reserved; */
1125#define MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 0xa700
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001126/* [W 14] write to this register results with the clear of the latched
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001127 signals; one in d0 clears RBCR latch; one in d1 clears RBCT latch; one in
1128 d2 clears RBCN latch; one in d3 clears RBCU latch; one in d4 clears RBCP
1129 latch; one in d5 clears GRC Latched timeout attention; one in d6 clears
1130 GRC Latched reserved access attention; one in d7 clears Latched
1131 rom_parity; one in d8 clears Latched ump_rx_parity; one in d9 clears
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001132 Latched ump_tx_parity; one in d10 clears Latched scpad_parity (both
1133 ports); one in d11 clears pxpv_misc_mps_attn; one in d12 clears
1134 pxp_misc_exp_rom_attn0; one in d13 clears pxp_misc_exp_rom_attn1; read
1135 from this register return zero */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001136#define MISC_REG_AEU_CLR_LATCH_SIGNAL 0xa45c
1137/* [RW 32] first 32b for enabling the output for function 0 output0. mapped
1138 as follows: [0] NIG attention for function0; [1] NIG attention for
1139 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1140 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1141 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1142 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1143 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1144 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1145 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1146 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1147 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1148 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1149 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1150#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0 0xa06c
1151#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1 0xa07c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001152#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2 0xa08c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001153#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_3 0xa09c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001154#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_5 0xa0bc
1155#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_6 0xa0cc
1156#define MISC_REG_AEU_ENABLE1_FUNC_0_OUT_7 0xa0dc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001157/* [RW 32] first 32b for enabling the output for function 1 output0. mapped
1158 as follows: [0] NIG attention for function0; [1] NIG attention for
1159 function1; [2] GPIO1 function 1; [3] GPIO2 function 1; [4] GPIO3 function
1160 1; [5] GPIO4 function 1; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1161 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1162 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1163 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1164 SPIO4; [15] SPIO5; [16] MSI/X indication for function 1; [17] MSI/X
1165 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1166 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1167 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1168 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1169 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1170#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 0xa10c
1171#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 0xa11c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001172#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 0xa12c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001173#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_3 0xa13c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001174#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_5 0xa15c
1175#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_6 0xa16c
1176#define MISC_REG_AEU_ENABLE1_FUNC_1_OUT_7 0xa17c
1177/* [RW 32] first 32b for enabling the output for close the gate nig. mapped
1178 as follows: [0] NIG attention for function0; [1] NIG attention for
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001179 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1180 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1181 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1182 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1183 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1184 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1185 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1186 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1187 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1188 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1189 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1190#define MISC_REG_AEU_ENABLE1_NIG_0 0xa0ec
1191#define MISC_REG_AEU_ENABLE1_NIG_1 0xa18c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001192/* [RW 32] first 32b for enabling the output for close the gate pxp. mapped
1193 as follows: [0] NIG attention for function0; [1] NIG attention for
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001194 function1; [2] GPIO1 function 0; [3] GPIO2 function 0; [4] GPIO3 function
1195 0; [5] GPIO4 function 0; [6] GPIO1 function 1; [7] GPIO2 function 1; [8]
1196 GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1197 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1198 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1199 SPIO4; [15] SPIO5; [16] MSI/X indication for function 0; [17] MSI/X
1200 indication for function 1; [18] BRB Parity error; [19] BRB Hw interrupt;
1201 [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23]
1202 SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26]
1203 TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29]
1204 TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1205#define MISC_REG_AEU_ENABLE1_PXP_0 0xa0fc
1206#define MISC_REG_AEU_ENABLE1_PXP_1 0xa19c
1207/* [RW 32] second 32b for enabling the output for function 0 output0. mapped
1208 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1209 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1210 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1211 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1212 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1213 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1214 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1215 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1216 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1217 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1218 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1219 interrupt; */
1220#define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_0 0xa070
1221#define MISC_REG_AEU_ENABLE2_FUNC_0_OUT_1 0xa080
1222/* [RW 32] second 32b for enabling the output for function 1 output0. mapped
1223 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1224 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1225 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1226 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1227 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1228 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1229 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1230 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1231 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1232 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1233 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1234 interrupt; */
1235#define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_0 0xa110
1236#define MISC_REG_AEU_ENABLE2_FUNC_1_OUT_1 0xa120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001237/* [RW 32] second 32b for enabling the output for close the gate nig. mapped
1238 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1239 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1240 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1241 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1242 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1243 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1244 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1245 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1246 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1247 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1248 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1249 interrupt; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001250#define MISC_REG_AEU_ENABLE2_NIG_0 0xa0f0
1251#define MISC_REG_AEU_ENABLE2_NIG_1 0xa190
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001252/* [RW 32] second 32b for enabling the output for close the gate pxp. mapped
1253 as follows: [0] PBClient Parity error; [1] PBClient Hw interrupt; [2] QM
1254 Parity error; [3] QM Hw interrupt; [4] Timers Parity error; [5] Timers Hw
1255 interrupt; [6] XSDM Parity error; [7] XSDM Hw interrupt; [8] XCM Parity
1256 error; [9] XCM Hw interrupt; [10] XSEMI Parity error; [11] XSEMI Hw
1257 interrupt; [12] DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14]
1258 NIG Parity error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error;
1259 [17] Vaux PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw
1260 interrupt; [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM
1261 Parity error; [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI
1262 Hw interrupt; [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM
1263 Parity error; [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw
1264 interrupt; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001265#define MISC_REG_AEU_ENABLE2_PXP_0 0xa100
1266#define MISC_REG_AEU_ENABLE2_PXP_1 0xa1a0
1267/* [RW 32] third 32b for enabling the output for function 0 output0. mapped
1268 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1269 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1270 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1271 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1272 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1273 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1274 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1275 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1276 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1277 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1278 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1279 attn1; */
1280#define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_0 0xa074
1281#define MISC_REG_AEU_ENABLE3_FUNC_0_OUT_1 0xa084
1282/* [RW 32] third 32b for enabling the output for function 1 output0. mapped
1283 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1284 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1285 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1286 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1287 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1288 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1289 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1290 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1291 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1292 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1293 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1294 attn1; */
1295#define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_0 0xa114
1296#define MISC_REG_AEU_ENABLE3_FUNC_1_OUT_1 0xa124
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001297/* [RW 32] third 32b for enabling the output for close the gate nig. mapped
1298 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1299 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1300 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1301 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1302 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1303 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1304 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1305 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1306 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1307 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1308 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1309 attn1; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001310#define MISC_REG_AEU_ENABLE3_NIG_0 0xa0f4
1311#define MISC_REG_AEU_ENABLE3_NIG_1 0xa194
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001312/* [RW 32] third 32b for enabling the output for close the gate pxp. mapped
1313 as follows: [0] CSEMI Parity error; [1] CSEMI Hw interrupt; [2] PXP
1314 Parity error; [3] PXP Hw interrupt; [4] PXPpciClockClient Parity error;
1315 [5] PXPpciClockClient Hw interrupt; [6] CFC Parity error; [7] CFC Hw
1316 interrupt; [8] CDU Parity error; [9] CDU Hw interrupt; [10] DMAE Parity
1317 error; [11] DMAE Hw interrupt; [12] IGU (HC) Parity error; [13] IGU (HC)
1318 Hw interrupt; [14] MISC Parity error; [15] MISC Hw interrupt; [16]
1319 pxp_misc_mps_attn; [17] Flash event; [18] SMB event; [19] MCP attn0; [20]
1320 MCP attn1; [21] SW timers attn_1 func0; [22] SW timers attn_2 func0; [23]
1321 SW timers attn_3 func0; [24] SW timers attn_4 func0; [25] PERST; [26] SW
1322 timers attn_1 func1; [27] SW timers attn_2 func1; [28] SW timers attn_3
1323 func1; [29] SW timers attn_4 func1; [30] General attn0; [31] General
1324 attn1; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001325#define MISC_REG_AEU_ENABLE3_PXP_0 0xa104
1326#define MISC_REG_AEU_ENABLE3_PXP_1 0xa1a4
1327/* [RW 32] fourth 32b for enabling the output for function 0 output0.mapped
1328 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1329 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1330 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1331 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1332 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1333 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1334 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1335 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1336 Latched timeout attention; [27] GRC Latched reserved access attention;
1337 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1338 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1339#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_0 0xa078
1340#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_2 0xa098
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001341#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_4 0xa0b8
1342#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_5 0xa0c8
1343#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_6 0xa0d8
1344#define MISC_REG_AEU_ENABLE4_FUNC_0_OUT_7 0xa0e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001345/* [RW 32] fourth 32b for enabling the output for function 1 output0.mapped
1346 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1347 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1348 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1349 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1350 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1351 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1352 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1353 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1354 Latched timeout attention; [27] GRC Latched reserved access attention;
1355 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1356 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
1357#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_0 0xa118
1358#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_2 0xa138
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001359#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_4 0xa158
1360#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_5 0xa168
1361#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_6 0xa178
1362#define MISC_REG_AEU_ENABLE4_FUNC_1_OUT_7 0xa188
1363/* [RW 32] fourth 32b for enabling the output for close the gate nig.mapped
1364 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1365 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1366 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1367 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1368 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1369 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1370 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1371 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1372 Latched timeout attention; [27] GRC Latched reserved access attention;
1373 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1374 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001375#define MISC_REG_AEU_ENABLE4_NIG_0 0xa0f8
1376#define MISC_REG_AEU_ENABLE4_NIG_1 0xa198
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001377/* [RW 32] fourth 32b for enabling the output for close the gate pxp.mapped
1378 as follows: [0] General attn2; [1] General attn3; [2] General attn4; [3]
1379 General attn5; [4] General attn6; [5] General attn7; [6] General attn8;
1380 [7] General attn9; [8] General attn10; [9] General attn11; [10] General
1381 attn12; [11] General attn13; [12] General attn14; [13] General attn15;
1382 [14] General attn16; [15] General attn17; [16] General attn18; [17]
1383 General attn19; [18] General attn20; [19] General attn21; [20] Main power
1384 interrupt; [21] RBCR Latched attn; [22] RBCT Latched attn; [23] RBCN
1385 Latched attn; [24] RBCU Latched attn; [25] RBCP Latched attn; [26] GRC
1386 Latched timeout attention; [27] GRC Latched reserved access attention;
1387 [28] MCP Latched rom_parity; [29] MCP Latched ump_rx_parity; [30] MCP
1388 Latched ump_tx_parity; [31] MCP Latched scpad_parity; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001389#define MISC_REG_AEU_ENABLE4_PXP_0 0xa108
1390#define MISC_REG_AEU_ENABLE4_PXP_1 0xa1a8
Dmitry Kravkovf2eaeb52011-09-22 02:33:31 +00001391/* [RW 32] fifth 32b for enabling the output for function 0 output0. Mapped
1392 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1393 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1394 * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
1395 * parity; [31-10] Reserved; */
1396#define MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0 0xa688
1397/* [RW 32] Fifth 32b for enabling the output for function 1 output0. Mapped
1398 * as follows: [0] PGLUE config_space; [1] PGLUE misc_flr; [2] PGLUE B RBC
1399 * attention [3] PGLUE B RBC parity; [4] ATC attention; [5] ATC parity; [6]
1400 * mstat0 attention; [7] mstat0 parity; [8] mstat1 attention; [9] mstat1
1401 * parity; [31-10] Reserved; */
1402#define MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 0xa6b0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001403/* [RW 1] set/clr general attention 0; this will set/clr bit 94 in the aeu
1404 128 bit vector */
1405#define MISC_REG_AEU_GENERAL_ATTN_0 0xa000
1406#define MISC_REG_AEU_GENERAL_ATTN_1 0xa004
1407#define MISC_REG_AEU_GENERAL_ATTN_10 0xa028
1408#define MISC_REG_AEU_GENERAL_ATTN_11 0xa02c
1409#define MISC_REG_AEU_GENERAL_ATTN_12 0xa030
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001410#define MISC_REG_AEU_GENERAL_ATTN_2 0xa008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001411#define MISC_REG_AEU_GENERAL_ATTN_3 0xa00c
1412#define MISC_REG_AEU_GENERAL_ATTN_4 0xa010
1413#define MISC_REG_AEU_GENERAL_ATTN_5 0xa014
1414#define MISC_REG_AEU_GENERAL_ATTN_6 0xa018
Eliezer Tamirf1410642008-02-28 11:51:50 -08001415#define MISC_REG_AEU_GENERAL_ATTN_7 0xa01c
1416#define MISC_REG_AEU_GENERAL_ATTN_8 0xa020
1417#define MISC_REG_AEU_GENERAL_ATTN_9 0xa024
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001418#define MISC_REG_AEU_GENERAL_MASK 0xa61c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001419/* [RW 32] first 32b for inverting the input for function 0; for each bit:
1420 0= do not invert; 1= invert; mapped as follows: [0] NIG attention for
1421 function0; [1] NIG attention for function1; [2] GPIO1 mcp; [3] GPIO2 mcp;
1422 [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1; [7] GPIO2 function 1;
1423 [8] GPIO3 function 1; [9] GPIO4 function 1; [10] PCIE glue/PXP VPD event
1424 function0; [11] PCIE glue/PXP VPD event function1; [12] PCIE glue/PXP
1425 Expansion ROM event0; [13] PCIE glue/PXP Expansion ROM event1; [14]
1426 SPIO4; [15] SPIO5; [16] MSI/X indication for mcp; [17] MSI/X indication
1427 for function 1; [18] BRB Parity error; [19] BRB Hw interrupt; [20] PRS
1428 Parity error; [21] PRS Hw interrupt; [22] SRC Parity error; [23] SRC Hw
1429 interrupt; [24] TSDM Parity error; [25] TSDM Hw interrupt; [26] TCM
1430 Parity error; [27] TCM Hw interrupt; [28] TSEMI Parity error; [29] TSEMI
1431 Hw interrupt; [30] PBF Parity error; [31] PBF Hw interrupt; */
1432#define MISC_REG_AEU_INVERTER_1_FUNC_0 0xa22c
1433#define MISC_REG_AEU_INVERTER_1_FUNC_1 0xa23c
1434/* [RW 32] second 32b for inverting the input for function 0; for each bit:
1435 0= do not invert; 1= invert. mapped as follows: [0] PBClient Parity
1436 error; [1] PBClient Hw interrupt; [2] QM Parity error; [3] QM Hw
1437 interrupt; [4] Timers Parity error; [5] Timers Hw interrupt; [6] XSDM
1438 Parity error; [7] XSDM Hw interrupt; [8] XCM Parity error; [9] XCM Hw
1439 interrupt; [10] XSEMI Parity error; [11] XSEMI Hw interrupt; [12]
1440 DoorbellQ Parity error; [13] DoorbellQ Hw interrupt; [14] NIG Parity
1441 error; [15] NIG Hw interrupt; [16] Vaux PCI core Parity error; [17] Vaux
1442 PCI core Hw interrupt; [18] Debug Parity error; [19] Debug Hw interrupt;
1443 [20] USDM Parity error; [21] USDM Hw interrupt; [22] UCM Parity error;
1444 [23] UCM Hw interrupt; [24] USEMI Parity error; [25] USEMI Hw interrupt;
1445 [26] UPB Parity error; [27] UPB Hw interrupt; [28] CSDM Parity error;
1446 [29] CSDM Hw interrupt; [30] CCM Parity error; [31] CCM Hw interrupt; */
1447#define MISC_REG_AEU_INVERTER_2_FUNC_0 0xa230
1448#define MISC_REG_AEU_INVERTER_2_FUNC_1 0xa240
1449/* [RW 10] [7:0] = mask 8 attention output signals toward IGU function0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001450 [9:8] = raserved. Zero = mask; one = unmask */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001451#define MISC_REG_AEU_MASK_ATTN_FUNC_0 0xa060
1452#define MISC_REG_AEU_MASK_ATTN_FUNC_1 0xa064
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001453/* [RW 1] If set a system kill occurred */
1454#define MISC_REG_AEU_SYS_KILL_OCCURRED 0xa610
1455/* [RW 32] Represent the status of the input vector to the AEU when a system
1456 kill occurred. The register is reset in por reset. Mapped as follows: [0]
1457 NIG attention for function0; [1] NIG attention for function1; [2] GPIO1
1458 mcp; [3] GPIO2 mcp; [4] GPIO3 mcp; [5] GPIO4 mcp; [6] GPIO1 function 1;
1459 [7] GPIO2 function 1; [8] GPIO3 function 1; [9] GPIO4 function 1; [10]
1460 PCIE glue/PXP VPD event function0; [11] PCIE glue/PXP VPD event
1461 function1; [12] PCIE glue/PXP Expansion ROM event0; [13] PCIE glue/PXP
1462 Expansion ROM event1; [14] SPIO4; [15] SPIO5; [16] MSI/X indication for
1463 mcp; [17] MSI/X indication for function 1; [18] BRB Parity error; [19]
1464 BRB Hw interrupt; [20] PRS Parity error; [21] PRS Hw interrupt; [22] SRC
1465 Parity error; [23] SRC Hw interrupt; [24] TSDM Parity error; [25] TSDM Hw
1466 interrupt; [26] TCM Parity error; [27] TCM Hw interrupt; [28] TSEMI
1467 Parity error; [29] TSEMI Hw interrupt; [30] PBF Parity error; [31] PBF Hw
1468 interrupt; */
1469#define MISC_REG_AEU_SYS_KILL_STATUS_0 0xa600
1470#define MISC_REG_AEU_SYS_KILL_STATUS_1 0xa604
1471#define MISC_REG_AEU_SYS_KILL_STATUS_2 0xa608
1472#define MISC_REG_AEU_SYS_KILL_STATUS_3 0xa60c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001473/* [R 4] This field indicates the type of the device. '0' - 2 Ports; '1' - 1
1474 Port. */
1475#define MISC_REG_BOND_ID 0xa400
1476/* [R 8] These bits indicate the metal revision of the chip. This value
1477 starts at 0x00 for each all-layer tape-out and increments by one for each
1478 tape-out. */
1479#define MISC_REG_CHIP_METAL 0xa404
1480/* [R 16] These bits indicate the part number for the chip. */
1481#define MISC_REG_CHIP_NUM 0xa408
1482/* [R 4] These bits indicate the base revision of the chip. This value
1483 starts at 0x0 for the A0 tape-out and increments by one for each
1484 all-layer tape-out. */
1485#define MISC_REG_CHIP_REV 0xa40c
Barak Witkowski7e8e02d2012-04-03 18:41:28 +00001486/* [R 14] otp_misc_do[100:0] spare bits collection: 13:11-
1487 * otp_misc_do[100:98]; 10:7 - otp_misc_do[87:84]; 6:3 - otp_misc_do[75:72];
1488 * 2:1 - otp_misc_do[51:50]; 0 - otp_misc_do[1]. */
1489#define MISC_REG_CHIP_TYPE 0xac60
1490#define MISC_REG_CHIP_TYPE_57811_MASK (1<<1)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001491/* [RW 32] The following driver registers(1...16) represent 16 drivers and
1492 32 clients. Each client can be controlled by one driver only. One in each
1493 bit represent that this driver control the appropriate client (Ex: bit 5
1494 is set means this driver control client number 5). addr1 = set; addr0 =
1495 clear; read from both addresses will give the same result = status. write
1496 to address 1 will set a request to control all the clients that their
1497 appropriate bit (in the write command) is set. if the client is free (the
1498 appropriate bit in all the other drivers is clear) one will be written to
1499 that driver register; if the client isn't free the bit will remain zero.
1500 if the appropriate bit is set (the driver request to gain control on a
1501 client it already controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW
1502 interrupt will be asserted). write to address 0 will set a request to
1503 free all the clients that their appropriate bit (in the write command) is
1504 set. if the appropriate bit is clear (the driver request to free a client
1505 it doesn't controls the ~MISC_REGISTERS_INT_STS.GENERIC_SW interrupt will
1506 be asserted). */
Eliezer Tamirf1410642008-02-28 11:51:50 -08001507#define MISC_REG_DRIVER_CONTROL_1 0xa510
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001508#define MISC_REG_DRIVER_CONTROL_7 0xa3c8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001509/* [RW 1] e1hmf for WOL. If clr WOL signal o the PXP will be send on bit 0
1510 only. */
1511#define MISC_REG_E1HMF_MODE 0xa5f8
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00001512/* [R 1] Status of four port mode path swap input pin. */
1513#define MISC_REG_FOUR_PORT_PATH_SWAP 0xa75c
1514/* [RW 2] 4 port path swap overwrite.[0] - Overwrite control; if it is 0 -
1515 the path_swap output is equal to 4 port mode path swap input pin; if it
1516 is 1 - the path_swap output is equal to bit[1] of this register; [1] -
1517 Overwrite value. If bit[0] of this register is 1 this is the value that
1518 receives the path_swap output. Reset on Hard reset. */
1519#define MISC_REG_FOUR_PORT_PATH_SWAP_OVWR 0xa738
1520/* [R 1] Status of 4 port mode port swap input pin. */
1521#define MISC_REG_FOUR_PORT_PORT_SWAP 0xa754
1522/* [RW 2] 4 port port swap overwrite.[0] - Overwrite control; if it is 0 -
1523 the port_swap output is equal to 4 port mode port swap input pin; if it
1524 is 1 - the port_swap output is equal to bit[1] of this register; [1] -
1525 Overwrite value. If bit[0] of this register is 1 this is the value that
1526 receives the port_swap output. Reset on Hard reset. */
1527#define MISC_REG_FOUR_PORT_PORT_SWAP_OVWR 0xa734
Eilon Greensteinca003922009-08-12 22:53:28 -07001528/* [RW 32] Debug only: spare RW register reset by core reset */
1529#define MISC_REG_GENERIC_CR_0 0xa460
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001530#define MISC_REG_GENERIC_CR_1 0xa464
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001531/* [RW 32] Debug only: spare RW register reset by por reset */
1532#define MISC_REG_GENERIC_POR_1 0xa474
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00001533/* [RW 32] Bit[0]: EPIO MODE SEL: Setting this bit to 1 will allow SW/FW to
1534 use all of the 32 Extended GPIO pins. Without setting this bit; an EPIO
1535 can not be configured as an output. Each output has its output enable in
1536 the MCP register space; but this bit needs to be set to make use of that.
1537 Bit[3:1] spare. Bit[4]: WCVTMON_PWRDN: Powerdown for Warpcore VTMON. When
1538 set to 1 - Powerdown. Bit[5]: WCVTMON_RESETB: Reset for Warpcore VTMON.
1539 When set to 0 - vTMON is in reset. Bit[6]: setting this bit will change
1540 the i/o to an output and will drive the TimeSync output. Bit[31:7]:
1541 spare. Global register. Reset by hard reset. */
1542#define MISC_REG_GEN_PURP_HWG 0xa9a0
Eliezer Tamirf1410642008-02-28 11:51:50 -08001543/* [RW 32] GPIO. [31-28] FLOAT port 0; [27-24] FLOAT port 0; When any of
1544 these bits is written as a '1'; the corresponding SPIO bit will turn off
1545 it's drivers and become an input. This is the reset state of all GPIO
1546 pins. The read value of these bits will be a '1' if that last command
1547 (#SET; #CLR; or #FLOAT) for this bit was a #FLOAT. (reset value 0xff).
1548 [23-20] CLR port 1; 19-16] CLR port 0; When any of these bits is written
1549 as a '1'; the corresponding GPIO bit will drive low. The read value of
1550 these bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for
1551 this bit was a #CLR. (reset value 0). [15-12] SET port 1; 11-8] port 0;
1552 SET When any of these bits is written as a '1'; the corresponding GPIO
1553 bit will drive high (if it has that capability). The read value of these
1554 bits will be a '1' if that last command (#SET; #CLR; or #FLOAT) for this
1555 bit was a #SET. (reset value 0). [7-4] VALUE port 1; [3-0] VALUE port 0;
1556 RO; These bits indicate the read value of each of the eight GPIO pins.
1557 This is the result value of the pin; not the drive value. Writing these
1558 bits will have not effect. */
1559#define MISC_REG_GPIO 0xa490
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001560/* [RW 8] These bits enable the GPIO_INTs to signals event to the
1561 IGU/MCP.according to the following map: [0] p0_gpio_0; [1] p0_gpio_1; [2]
1562 p0_gpio_2; [3] p0_gpio_3; [4] p1_gpio_0; [5] p1_gpio_1; [6] p1_gpio_2;
1563 [7] p1_gpio_3; */
1564#define MISC_REG_GPIO_EVENT_EN 0xa2bc
1565/* [RW 32] GPIO INT. [31-28] OLD_CLR port1; [27-24] OLD_CLR port0; Writing a
1566 '1' to these bit clears the corresponding bit in the #OLD_VALUE register.
1567 This will acknowledge an interrupt on the falling edge of corresponding
1568 GPIO input (reset value 0). [23-16] OLD_SET [23-16] port1; OLD_SET port0;
1569 Writing a '1' to these bit sets the corresponding bit in the #OLD_VALUE
1570 register. This will acknowledge an interrupt on the rising edge of
1571 corresponding SPIO input (reset value 0). [15-12] OLD_VALUE [11-8] port1;
1572 OLD_VALUE port0; RO; These bits indicate the old value of the GPIO input
1573 value. When the ~INT_STATE bit is set; this bit indicates the OLD value
1574 of the pin such that if ~INT_STATE is set and this bit is '0'; then the
1575 interrupt is due to a low to high edge. If ~INT_STATE is set and this bit
1576 is '1'; then the interrupt is due to a high to low edge (reset value 0).
1577 [7-4] INT_STATE port1; [3-0] INT_STATE RO port0; These bits indicate the
1578 current GPIO interrupt state for each GPIO pin. This bit is cleared when
1579 the appropriate #OLD_SET or #OLD_CLR command bit is written. This bit is
1580 set when the GPIO input does not match the current value in #OLD_VALUE
1581 (reset value 0). */
1582#define MISC_REG_GPIO_INT 0xa494
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001583/* [R 28] this field hold the last information that caused reserved
1584 attention. bits [19:0] - address; [22:20] function; [23] reserved;
Eilon Greenstein33471622008-08-13 15:59:08 -07001585 [27:24] the master that caused the attention - according to the following
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001586 encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1587 dbu; 8 = dmae */
1588#define MISC_REG_GRC_RSV_ATTN 0xa3c0
1589/* [R 28] this field hold the last information that caused timeout
1590 attention. bits [19:0] - address; [22:20] function; [23] reserved;
Eilon Greenstein33471622008-08-13 15:59:08 -07001591 [27:24] the master that caused the attention - according to the following
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001592 encodeing:1 = pxp; 2 = mcp; 3 = usdm; 4 = tsdm; 5 = xsdm; 6 = csdm; 7 =
1593 dbu; 8 = dmae */
1594#define MISC_REG_GRC_TIMEOUT_ATTN 0xa3c4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001595/* [RW 1] Setting this bit enables a timer in the GRC block to timeout any
1596 access that does not finish within
1597 ~misc_registers_grc_timout_val.grc_timeout_val cycles. When this bit is
1598 cleared; this timeout is disabled. If this timeout occurs; the GRC shall
1599 assert it attention output. */
1600#define MISC_REG_GRC_TIMEOUT_EN 0xa280
1601/* [RW 28] 28 LSB of LCPLL first register; reset val = 521. inside order of
1602 the bits is: [2:0] OAC reset value 001) CML output buffer bias control;
1603 111 for +40%; 011 for +20%; 001 for 0%; 000 for -20%. [5:3] Icp_ctrl
1604 (reset value 001) Charge pump current control; 111 for 720u; 011 for
1605 600u; 001 for 480u and 000 for 360u. [7:6] Bias_ctrl (reset value 00)
1606 Global bias control; When bit 7 is high bias current will be 10 0gh; When
1607 bit 6 is high bias will be 100w; Valid values are 00; 10; 01. [10:8]
1608 Pll_observe (reset value 010) Bits to control observability. bit 10 is
1609 for test bias; bit 9 is for test CK; bit 8 is test Vc. [12:11] Vth_ctrl
1610 (reset value 00) Comparator threshold control. 00 for 0.6V; 01 for 0.54V
1611 and 10 for 0.66V. [13] pllSeqStart (reset value 0) Enables VCO tuning
1612 sequencer: 1= sequencer disabled; 0= sequencer enabled (inverted
1613 internally). [14] reserved (reset value 0) Reset for VCO sequencer is
1614 connected to RESET input directly. [15] capRetry_en (reset value 0)
1615 enable retry on cap search failure (inverted). [16] freqMonitor_e (reset
1616 value 0) bit to continuously monitor vco freq (inverted). [17]
1617 freqDetRestart_en (reset value 0) bit to enable restart when not freq
1618 locked (inverted). [18] freqDetRetry_en (reset value 0) bit to enable
1619 retry on freq det failure(inverted). [19] pllForceFdone_en (reset value
1620 0) bit to enable pllForceFdone & pllForceFpass into pllSeq. [20]
1621 pllForceFdone (reset value 0) bit to force freqDone. [21] pllForceFpass
1622 (reset value 0) bit to force freqPass. [22] pllForceDone_en (reset value
1623 0) bit to enable pllForceCapDone. [23] pllForceCapDone (reset value 0)
1624 bit to force capDone. [24] pllForceCapPass_en (reset value 0) bit to
1625 enable pllForceCapPass. [25] pllForceCapPass (reset value 0) bit to force
1626 capPass. [26] capRestart (reset value 0) bit to force cap sequencer to
1627 restart. [27] capSelectM_en (reset value 0) bit to enable cap select
1628 register bits. */
1629#define MISC_REG_LCPLL_CTRL_1 0xa2a4
1630#define MISC_REG_LCPLL_CTRL_REG_2 0xa2a8
Yaniv Rosnerb76070b2011-11-28 00:49:47 +00001631/* [RW 1] LCPLL power down. Global register. Active High. Reset on POR
1632 * reset. */
1633#define MISC_REG_LCPLL_E40_PWRDWN 0xaa74
1634/* [RW 1] LCPLL VCO reset. Global register. Active Low Reset on POR reset. */
1635#define MISC_REG_LCPLL_E40_RESETB_ANA 0xaa78
1636/* [RW 1] LCPLL post-divider reset. Global register. Active Low Reset on POR
1637 * reset. */
1638#define MISC_REG_LCPLL_E40_RESETB_DIG 0xaa7c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001639/* [RW 4] Interrupt mask register #0 read/write */
1640#define MISC_REG_MISC_INT_MASK 0xa388
1641/* [RW 1] Parity mask register #0 read/write */
1642#define MISC_REG_MISC_PRTY_MASK 0xa398
Eliezer Tamirf1410642008-02-28 11:51:50 -08001643/* [R 1] Parity register #0 read */
1644#define MISC_REG_MISC_PRTY_STS 0xa38c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00001645/* [RC 1] Parity register #0 read clear */
1646#define MISC_REG_MISC_PRTY_STS_CLR 0xa390
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001647#define MISC_REG_NIG_WOL_P0 0xa270
1648#define MISC_REG_NIG_WOL_P1 0xa274
1649/* [R 1] If set indicate that the pcie_rst_b was asserted without perst
1650 assertion */
1651#define MISC_REG_PCIE_HOT_RESET 0xa618
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001652/* [RW 32] 32 LSB of storm PLL first register; reset val = 0x 071d2911.
1653 inside order of the bits is: [0] P1 divider[0] (reset value 1); [1] P1
1654 divider[1] (reset value 0); [2] P1 divider[2] (reset value 0); [3] P1
1655 divider[3] (reset value 0); [4] P2 divider[0] (reset value 1); [5] P2
1656 divider[1] (reset value 0); [6] P2 divider[2] (reset value 0); [7] P2
1657 divider[3] (reset value 0); [8] ph_det_dis (reset value 1); [9]
1658 freq_det_dis (reset value 0); [10] Icpx[0] (reset value 0); [11] Icpx[1]
1659 (reset value 1); [12] Icpx[2] (reset value 0); [13] Icpx[3] (reset value
1660 1); [14] Icpx[4] (reset value 0); [15] Icpx[5] (reset value 0); [16]
1661 Rx[0] (reset value 1); [17] Rx[1] (reset value 0); [18] vc_en (reset
1662 value 1); [19] vco_rng[0] (reset value 1); [20] vco_rng[1] (reset value
1663 1); [21] Kvco_xf[0] (reset value 0); [22] Kvco_xf[1] (reset value 0);
1664 [23] Kvco_xf[2] (reset value 0); [24] Kvco_xs[0] (reset value 1); [25]
1665 Kvco_xs[1] (reset value 1); [26] Kvco_xs[2] (reset value 1); [27]
1666 testd_en (reset value 0); [28] testd_sel[0] (reset value 0); [29]
1667 testd_sel[1] (reset value 0); [30] testd_sel[2] (reset value 0); [31]
1668 testa_en (reset value 0); */
1669#define MISC_REG_PLL_STORM_CTRL_1 0xa294
1670#define MISC_REG_PLL_STORM_CTRL_2 0xa298
1671#define MISC_REG_PLL_STORM_CTRL_3 0xa29c
1672#define MISC_REG_PLL_STORM_CTRL_4 0xa2a0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001673/* [R 1] Status of 4 port mode enable input pin. */
1674#define MISC_REG_PORT4MODE_EN 0xa750
1675/* [RW 2] 4 port mode enable overwrite.[0] - Overwrite control; if it is 0 -
1676 * the port4mode_en output is equal to 4 port mode input pin; if it is 1 -
1677 * the port4mode_en output is equal to bit[1] of this register; [1] -
1678 * Overwrite value. If bit[0] of this register is 1 this is the value that
1679 * receives the port4mode_en output . */
1680#define MISC_REG_PORT4MODE_EN_OVWR 0xa720
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001681/* [RW 32] reset reg#2; rite/read one = the specific block is out of reset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001682 write/read zero = the specific block is in reset; addr 0-wr- the write
1683 value will be written to the register; addr 1-set - one will be written
1684 to all the bits that have the value of one in the data written (bits that
1685 have the value of zero will not be change) ; addr 2-clear - zero will be
1686 written to all the bits that have the value of one in the data written
1687 (bits that have the value of zero will not be change); addr 3-ignore;
1688 read ignore from all addr except addr 00; inside order of the bits is:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001689 [0] rst_bmac0; [1] rst_bmac1; [2] rst_emac0; [3] rst_emac1; [4] rst_grc;
1690 [5] rst_mcp_n_reset_reg_hard_core; [6] rst_ mcp_n_hard_core_rst_b; [7]
1691 rst_ mcp_n_reset_cmn_cpu; [8] rst_ mcp_n_reset_cmn_core; [9] rst_rbcn;
1692 [10] rst_dbg; [11] rst_misc_core; [12] rst_dbue (UART); [13]
1693 Pci_resetmdio_n; [14] rst_emac0_hard_core; [15] rst_emac1_hard_core; 16]
1694 rst_pxp_rq_rd_wr; 31:17] reserved */
Yuval Mintz452427b2012-03-26 20:47:07 +00001695#define MISC_REG_RESET_REG_1 0xa580
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001696#define MISC_REG_RESET_REG_2 0xa590
1697/* [RW 20] 20 bit GRC address where the scratch-pad of the MCP that is
1698 shared with the driver resides */
1699#define MISC_REG_SHARED_MEM_ADDR 0xa2b4
Eliezer Tamirf1410642008-02-28 11:51:50 -08001700/* [RW 32] SPIO. [31-24] FLOAT When any of these bits is written as a '1';
1701 the corresponding SPIO bit will turn off it's drivers and become an
1702 input. This is the reset state of all SPIO pins. The read value of these
1703 bits will be a '1' if that last command (#SET; #CL; or #FLOAT) for this
1704 bit was a #FLOAT. (reset value 0xff). [23-16] CLR When any of these bits
1705 is written as a '1'; the corresponding SPIO bit will drive low. The read
1706 value of these bits will be a '1' if that last command (#SET; #CLR; or
1707#FLOAT) for this bit was a #CLR. (reset value 0). [15-8] SET When any of
1708 these bits is written as a '1'; the corresponding SPIO bit will drive
1709 high (if it has that capability). The read value of these bits will be a
1710 '1' if that last command (#SET; #CLR; or #FLOAT) for this bit was a #SET.
1711 (reset value 0). [7-0] VALUE RO; These bits indicate the read value of
1712 each of the eight SPIO pins. This is the result value of the pin; not the
1713 drive value. Writing these bits will have not effect. Each 8 bits field
1714 is divided as follows: [0] VAUX Enable; when pulsed low; enables supply
1715 from VAUX. (This is an output pin only; the FLOAT field is not applicable
1716 for this pin); [1] VAUX Disable; when pulsed low; disables supply form
1717 VAUX. (This is an output pin only; FLOAT field is not applicable for this
1718 pin); [2] SEL_VAUX_B - Control to power switching logic. Drive low to
1719 select VAUX supply. (This is an output pin only; it is not controlled by
1720 the SET and CLR fields; it is controlled by the Main Power SM; the FLOAT
1721 field is not applicable for this pin; only the VALUE fields is relevant -
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001722 it reflects the output value); [3] port swap [4] spio_4; [5] spio_5; [6]
Eliezer Tamirf1410642008-02-28 11:51:50 -08001723 Bit 0 of UMP device ID select; read by UMP firmware; [7] Bit 1 of UMP
1724 device ID select; read by UMP firmware. */
1725#define MISC_REG_SPIO 0xa4fc
1726/* [RW 8] These bits enable the SPIO_INTs to signals event to the IGU/MC.
1727 according to the following map: [3:0] reserved; [4] spio_4 [5] spio_5;
1728 [7:0] reserved */
1729#define MISC_REG_SPIO_EVENT_EN 0xa2b8
1730/* [RW 32] SPIO INT. [31-24] OLD_CLR Writing a '1' to these bit clears the
1731 corresponding bit in the #OLD_VALUE register. This will acknowledge an
1732 interrupt on the falling edge of corresponding SPIO input (reset value
1733 0). [23-16] OLD_SET Writing a '1' to these bit sets the corresponding bit
1734 in the #OLD_VALUE register. This will acknowledge an interrupt on the
1735 rising edge of corresponding SPIO input (reset value 0). [15-8] OLD_VALUE
1736 RO; These bits indicate the old value of the SPIO input value. When the
1737 ~INT_STATE bit is set; this bit indicates the OLD value of the pin such
1738 that if ~INT_STATE is set and this bit is '0'; then the interrupt is due
1739 to a low to high edge. If ~INT_STATE is set and this bit is '1'; then the
1740 interrupt is due to a high to low edge (reset value 0). [7-0] INT_STATE
1741 RO; These bits indicate the current SPIO interrupt state for each SPIO
1742 pin. This bit is cleared when the appropriate #OLD_SET or #OLD_CLR
1743 command bit is written. This bit is set when the SPIO input does not
1744 match the current value in #OLD_VALUE (reset value 0). */
1745#define MISC_REG_SPIO_INT 0xa500
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001746/* [RW 32] reload value for counter 4 if reload; the value will be reload if
1747 the counter reached zero and the reload bit
1748 (~misc_registers_sw_timer_cfg_4.sw_timer_cfg_4[1] ) is set */
1749#define MISC_REG_SW_TIMER_RELOAD_VAL_4 0xa2fc
1750/* [RW 32] the value of the counter for sw timers1-8. there are 8 addresses
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04001751 in this register. address 0 - timer 1; address 1 - timer 2, ... address 7 -
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001752 timer 8 */
1753#define MISC_REG_SW_TIMER_VAL 0xa5c0
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00001754/* [R 1] Status of two port mode path swap input pin. */
1755#define MISC_REG_TWO_PORT_PATH_SWAP 0xa758
1756/* [RW 2] 2 port swap overwrite.[0] - Overwrite control; if it is 0 - the
1757 path_swap output is equal to 2 port mode path swap input pin; if it is 1
1758 - the path_swap output is equal to bit[1] of this register; [1] -
1759 Overwrite value. If bit[0] of this register is 1 this is the value that
1760 receives the path_swap output. Reset on Hard reset. */
1761#define MISC_REG_TWO_PORT_PATH_SWAP_OVWR 0xa72c
Eliezer Tamirf1410642008-02-28 11:51:50 -08001762/* [RW 1] Set by the MCP to remember if one or more of the drivers is/are
1763 loaded; 0-prepare; -unprepare */
1764#define MISC_REG_UNPREPARED 0xa424
Eilon Greenstein581ce432009-07-29 00:20:04 +00001765#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1766#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1767#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1768#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1769#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001770/* [RW 5] MDIO PHY Address. The WC uses this address to determine whether or
1771 * not it is the recipient of the message on the MDIO interface. The value
1772 * is compared to the value on ctrl_md_devad. Drives output
1773 * misc_xgxs0_phy_addr. Global register. */
1774#define MISC_REG_WC0_CTRL_PHY_ADDR 0xa9cc
Yaniv Rosnerb76070b2011-11-28 00:49:47 +00001775#define MISC_REG_WC0_RESET 0xac30
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001776/* [RW 2] XMAC Core port mode. Indicates the number of ports on the system
1777 side. This should be less than or equal to phy_port_mode; if some of the
1778 ports are not used. This enables reduction of frequency on the core side.
1779 This is a strap input for the XMAC_MP core. 00 - Single Port Mode; 01 -
1780 Dual Port Mode; 10 - Tri Port Mode; 11 - Quad Port Mode. This is a strap
1781 input for the XMAC_MP core; and should be changed only while reset is
1782 held low. Reset on Hard reset. */
1783#define MISC_REG_XMAC_CORE_PORT_MODE 0xa964
1784/* [RW 2] XMAC PHY port mode. Indicates the number of ports on the Warp
1785 Core. This is a strap input for the XMAC_MP core. 00 - Single Port Mode;
1786 01 - Dual Port Mode; 1x - Quad Port Mode; This is a strap input for the
1787 XMAC_MP core; and should be changed only while reset is held low. Reset
1788 on Hard reset. */
1789#define MISC_REG_XMAC_PHY_PORT_MODE 0xa960
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001790/* [RW 32] 1 [47] Packet Size = 64 Write to this register write bits 31:0.
1791 * Reads from this register will clear bits 31:0. */
1792#define MSTAT_REG_RX_STAT_GR64_LO 0x200
1793/* [RW 32] 1 [00] Tx Good Packet Count Write to this register write bits
1794 * 31:0. Reads from this register will clear bits 31:0. */
1795#define MSTAT_REG_TX_STAT_GTXPOK_LO 0
Yaniv Rosner9380bb92011-06-14 01:34:07 +00001796#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST (0x1<<0)
1797#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST (0x1<<1)
1798#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN (0x1<<4)
1799#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST (0x1<<2)
1800#define NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN (0x1<<3)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001801#define NIG_LLH0_XCM_MASK_REG_LLH0_XCM_MASK_BCN (0x1<<0)
1802#define NIG_LLH1_XCM_MASK_REG_LLH1_XCM_MASK_BCN (0x1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001803#define NIG_MASK_INTERRUPT_PORT0_REG_MASK_EMAC0_MISC_MI_INT (0x1<<0)
1804#define NIG_MASK_INTERRUPT_PORT0_REG_MASK_SERDES0_LINK_STATUS (0x1<<9)
1805#define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK10G (0x1<<15)
1806#define NIG_MASK_INTERRUPT_PORT0_REG_MASK_XGXS0_LINK_STATUS (0xf<<18)
1807/* [RW 1] Input enable for RX_BMAC0 IF */
1808#define NIG_REG_BMAC0_IN_EN 0x100ac
1809/* [RW 1] output enable for TX_BMAC0 IF */
1810#define NIG_REG_BMAC0_OUT_EN 0x100e0
1811/* [RW 1] output enable for TX BMAC pause port 0 IF */
1812#define NIG_REG_BMAC0_PAUSE_OUT_EN 0x10110
1813/* [RW 1] output enable for RX_BMAC0_REGS IF */
1814#define NIG_REG_BMAC0_REGS_OUT_EN 0x100e8
1815/* [RW 1] output enable for RX BRB1 port0 IF */
1816#define NIG_REG_BRB0_OUT_EN 0x100f8
1817/* [RW 1] Input enable for TX BRB1 pause port 0 IF */
1818#define NIG_REG_BRB0_PAUSE_IN_EN 0x100c4
1819/* [RW 1] output enable for RX BRB1 port1 IF */
1820#define NIG_REG_BRB1_OUT_EN 0x100fc
1821/* [RW 1] Input enable for TX BRB1 pause port 1 IF */
1822#define NIG_REG_BRB1_PAUSE_IN_EN 0x100c8
1823/* [RW 1] output enable for RX BRB1 LP IF */
1824#define NIG_REG_BRB_LB_OUT_EN 0x10100
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001825/* [WB_W 82] Debug packet to LP from RBC; Data spelling:[63:0] data; 64]
1826 error; [67:65]eop_bvalid; [68]eop; [69]sop; [70]port_id; 71]flush;
1827 72:73]-vnic_num; 81:74]-sideband_info */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001828#define NIG_REG_DEBUG_PACKET_LB 0x10800
1829/* [RW 1] Input enable for TX Debug packet */
1830#define NIG_REG_EGRESS_DEBUG_IN_EN 0x100dc
1831/* [RW 1] If 1 - egress drain mode for port0 is active. In this mode all
1832 packets from PBFare not forwarded to the MAC and just deleted from FIFO.
1833 First packet may be deleted from the middle. And last packet will be
1834 always deleted till the end. */
1835#define NIG_REG_EGRESS_DRAIN0_MODE 0x10060
1836/* [RW 1] Output enable to EMAC0 */
1837#define NIG_REG_EGRESS_EMAC0_OUT_EN 0x10120
1838/* [RW 1] MAC configuration for packets of port0. If 1 - all packet outputs
1839 to emac for port0; other way to bmac for port0 */
1840#define NIG_REG_EGRESS_EMAC0_PORT 0x10058
1841/* [RW 1] Input enable for TX PBF user packet port0 IF */
1842#define NIG_REG_EGRESS_PBF0_IN_EN 0x100cc
1843/* [RW 1] Input enable for TX PBF user packet port1 IF */
1844#define NIG_REG_EGRESS_PBF1_IN_EN 0x100d0
Eilon Greenstein279abdf2009-07-21 05:47:22 +00001845/* [RW 1] Input enable for TX UMP management packet port0 IF */
1846#define NIG_REG_EGRESS_UMP0_IN_EN 0x100d4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001847/* [RW 1] Input enable for RX_EMAC0 IF */
1848#define NIG_REG_EMAC0_IN_EN 0x100a4
1849/* [RW 1] output enable for TX EMAC pause port 0 IF */
1850#define NIG_REG_EMAC0_PAUSE_OUT_EN 0x10118
1851/* [R 1] status from emac0. This bit is set when MDINT from either the
1852 EXT_MDINT pin or from the Copper PHY is driven low. This condition must
1853 be cleared in the attached PHY device that is driving the MINT pin. */
1854#define NIG_REG_EMAC0_STATUS_MISC_MI_INT 0x10494
1855/* [WB 48] This address space contains BMAC0 registers. The BMAC registers
1856 are described in appendix A. In order to access the BMAC0 registers; the
1857 base address; NIG_REGISTERS_INGRESS_BMAC0_MEM; Offset: 0x10c00; should be
1858 added to each BMAC register offset */
1859#define NIG_REG_INGRESS_BMAC0_MEM 0x10c00
1860/* [WB 48] This address space contains BMAC1 registers. The BMAC registers
1861 are described in appendix A. In order to access the BMAC0 registers; the
1862 base address; NIG_REGISTERS_INGRESS_BMAC1_MEM; Offset: 0x11000; should be
1863 added to each BMAC register offset */
1864#define NIG_REG_INGRESS_BMAC1_MEM 0x11000
1865/* [R 1] FIFO empty in EOP descriptor FIFO of LP in NIG_RX_EOP */
1866#define NIG_REG_INGRESS_EOP_LB_EMPTY 0x104e0
1867/* [RW 17] Debug only. RX_EOP_DSCR_lb_FIFO in NIG_RX_EOP. Data
1868 packet_length[13:0]; mac_error[14]; trunc_error[15]; parity[16] */
1869#define NIG_REG_INGRESS_EOP_LB_FIFO 0x104e4
Eilon Greenstein2f904462009-08-12 08:22:16 +00001870/* [RW 27] 0 - must be active for Everest A0; 1- for Everest B0 when latch
1871 logic for interrupts must be used. Enable per bit of interrupt of
1872 ~latch_status.latch_status */
1873#define NIG_REG_LATCH_BC_0 0x16210
1874/* [RW 27] Latch for each interrupt from Unicore.b[0]
1875 status_emac0_misc_mi_int; b[1] status_emac0_misc_mi_complete;
1876 b[2]status_emac0_misc_cfg_change; b[3]status_emac0_misc_link_status;
1877 b[4]status_emac0_misc_link_change; b[5]status_emac0_misc_attn;
1878 b[6]status_serdes0_mac_crs; b[7]status_serdes0_autoneg_complete;
1879 b[8]status_serdes0_fiber_rxact; b[9]status_serdes0_link_status;
1880 b[10]status_serdes0_mr_page_rx; b[11]status_serdes0_cl73_an_complete;
1881 b[12]status_serdes0_cl73_mr_page_rx; b[13]status_serdes0_rx_sigdet;
1882 b[14]status_xgxs0_remotemdioreq; b[15]status_xgxs0_link10g;
1883 b[16]status_xgxs0_autoneg_complete; b[17]status_xgxs0_fiber_rxact;
1884 b[21:18]status_xgxs0_link_status; b[22]status_xgxs0_mr_page_rx;
1885 b[23]status_xgxs0_cl73_an_complete; b[24]status_xgxs0_cl73_mr_page_rx;
1886 b[25]status_xgxs0_rx_sigdet; b[26]status_xgxs0_mac_crs */
1887#define NIG_REG_LATCH_STATUS_0 0x18000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001888/* [RW 1] led 10g for port 0 */
1889#define NIG_REG_LED_10G_P0 0x10320
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001890/* [RW 1] led 10g for port 1 */
1891#define NIG_REG_LED_10G_P1 0x10324
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001892/* [RW 1] Port0: This bit is set to enable the use of the
1893 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 field
1894 defined below. If this bit is cleared; then the blink rate will be about
1895 8Hz. */
1896#define NIG_REG_LED_CONTROL_BLINK_RATE_ENA_P0 0x10318
1897/* [RW 12] Port0: Specifies the period of each blink cycle (on + off) for
1898 Traffic LED in milliseconds. Must be a non-zero value. This 12-bit field
1899 is reset to 0x080; giving a default blink period of approximately 8Hz. */
1900#define NIG_REG_LED_CONTROL_BLINK_RATE_P0 0x10310
1901/* [RW 1] Port0: If set along with the
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001902 ~nig_registers_led_control_override_traffic_p0.led_control_override_traffic_p0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001903 bit and ~nig_registers_led_control_traffic_p0.led_control_traffic_p0 LED
1904 bit; the Traffic LED will blink with the blink rate specified in
1905 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
1906 ~nig_registers_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
1907 fields. */
1908#define NIG_REG_LED_CONTROL_BLINK_TRAFFIC_P0 0x10308
1909/* [RW 1] Port0: If set overrides hardware control of the Traffic LED. The
1910 Traffic LED will then be controlled via bit ~nig_registers_
1911 led_control_traffic_p0.led_control_traffic_p0 and bit
1912 ~nig_registers_led_control_blink_traffic_p0.led_control_blink_traffic_p0 */
1913#define NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0 0x102f8
1914/* [RW 1] Port0: If set along with the led_control_override_trafic_p0 bit;
1915 turns on the Traffic LED. If the led_control_blink_traffic_p0 bit is also
1916 set; the LED will blink with blink rate specified in
1917 ~nig_registers_led_control_blink_rate_p0.led_control_blink_rate_p0 and
1918 ~nig_regsters_led_control_blink_rate_ena_p0.led_control_blink_rate_ena_p0
1919 fields. */
1920#define NIG_REG_LED_CONTROL_TRAFFIC_P0 0x10300
1921/* [RW 4] led mode for port0: 0 MAC; 1-3 PHY1; 4 MAC2; 5-7 PHY4; 8-MAC3;
1922 9-11PHY7; 12 MAC4; 13-15 PHY10; */
1923#define NIG_REG_LED_MODE_P0 0x102f0
Eilon Greenstein1c063282009-02-12 08:36:43 +00001924/* [RW 3] for port0 enable for llfc ppp and pause. b0 - brb1 enable; b1-
1925 tsdm enable; b2- usdm enable */
1926#define NIG_REG_LLFC_EGRESS_SRC_ENABLE_0 0x16070
Eilon Greensteinca003922009-08-12 22:53:28 -07001927#define NIG_REG_LLFC_EGRESS_SRC_ENABLE_1 0x16074
Eilon Greenstein1c063282009-02-12 08:36:43 +00001928/* [RW 1] SAFC enable for port0. This register may get 1 only when
1929 ~ppp_enable.ppp_enable = 0 and pause_enable.pause_enable =0 for the same
1930 port */
1931#define NIG_REG_LLFC_ENABLE_0 0x16208
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001932#define NIG_REG_LLFC_ENABLE_1 0x1620c
Eilon Greenstein1c063282009-02-12 08:36:43 +00001933/* [RW 16] classes are high-priority for port0 */
1934#define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_0 0x16058
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001935#define NIG_REG_LLFC_HIGH_PRIORITY_CLASSES_1 0x1605c
Eilon Greenstein1c063282009-02-12 08:36:43 +00001936/* [RW 16] classes are low-priority for port0 */
1937#define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_0 0x16060
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001938#define NIG_REG_LLFC_LOW_PRIORITY_CLASSES_1 0x16064
Eilon Greenstein1c063282009-02-12 08:36:43 +00001939/* [RW 1] Output enable of message to LLFC BMAC IF for port0 */
1940#define NIG_REG_LLFC_OUT_EN_0 0x160c8
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00001941#define NIG_REG_LLFC_OUT_EN_1 0x160cc
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001942#define NIG_REG_LLH0_ACPI_PAT_0_CRC 0x1015c
1943#define NIG_REG_LLH0_ACPI_PAT_6_LEN 0x10154
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001944#define NIG_REG_LLH0_BRB1_DRV_MASK 0x10244
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001945#define NIG_REG_LLH0_BRB1_DRV_MASK_MF 0x16048
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001946/* [RW 1] send to BRB1 if no match on any of RMP rules. */
1947#define NIG_REG_LLH0_BRB1_NOT_MCP 0x1025c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001948/* [RW 2] Determine the classification participants. 0: no classification.1:
1949 classification upon VLAN id. 2: classification upon MAC address. 3:
1950 classification upon both VLAN id & MAC addr. */
1951#define NIG_REG_LLH0_CLS_TYPE 0x16080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001952/* [RW 32] cm header for llh0 */
1953#define NIG_REG_LLH0_CM_HEADER 0x1007c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001954#define NIG_REG_LLH0_DEST_IP_0_1 0x101dc
1955#define NIG_REG_LLH0_DEST_MAC_0_0 0x101c0
1956/* [RW 16] destination TCP address 1. The LLH will look for this address in
1957 all incoming packets. */
1958#define NIG_REG_LLH0_DEST_TCP_0 0x10220
1959/* [RW 16] destination UDP address 1 The LLH will look for this address in
1960 all incoming packets. */
1961#define NIG_REG_LLH0_DEST_UDP_0 0x10214
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001962#define NIG_REG_LLH0_ERROR_MASK 0x1008c
1963/* [RW 8] event id for llh0 */
1964#define NIG_REG_LLH0_EVENT_ID 0x10084
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001965#define NIG_REG_LLH0_FUNC_EN 0x160fc
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001966#define NIG_REG_LLH0_FUNC_MEM 0x16180
1967#define NIG_REG_LLH0_FUNC_MEM_ENABLE 0x16140
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001968#define NIG_REG_LLH0_FUNC_VLAN_ID 0x16100
1969/* [RW 1] Determine the IP version to look for in
1970 ~nig_registers_llh0_dest_ip_0.llh0_dest_ip_0. 0 - IPv6; 1-IPv4 */
1971#define NIG_REG_LLH0_IPV4_IPV6_0 0x10208
1972/* [RW 1] t bit for llh0 */
1973#define NIG_REG_LLH0_T_BIT 0x10074
1974/* [RW 12] VLAN ID 1. In case of VLAN packet the LLH will look for this ID. */
1975#define NIG_REG_LLH0_VLAN_ID_0 0x1022c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001976/* [RW 8] init credit counter for port0 in LLH */
1977#define NIG_REG_LLH0_XCM_INIT_CREDIT 0x10554
1978#define NIG_REG_LLH0_XCM_MASK 0x10130
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001979#define NIG_REG_LLH1_BRB1_DRV_MASK 0x10248
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001980/* [RW 1] send to BRB1 if no match on any of RMP rules. */
1981#define NIG_REG_LLH1_BRB1_NOT_MCP 0x102dc
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001982/* [RW 2] Determine the classification participants. 0: no classification.1:
1983 classification upon VLAN id. 2: classification upon MAC address. 3:
1984 classification upon both VLAN id & MAC addr. */
1985#define NIG_REG_LLH1_CLS_TYPE 0x16084
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001986/* [RW 32] cm header for llh1 */
1987#define NIG_REG_LLH1_CM_HEADER 0x10080
1988#define NIG_REG_LLH1_ERROR_MASK 0x10090
1989/* [RW 8] event id for llh1 */
1990#define NIG_REG_LLH1_EVENT_ID 0x10088
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08001991#define NIG_REG_LLH1_FUNC_MEM 0x161c0
1992#define NIG_REG_LLH1_FUNC_MEM_ENABLE 0x16160
1993#define NIG_REG_LLH1_FUNC_MEM_SIZE 16
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001994/* [RW 1] When this bit is set; the LLH will classify the packet before
1995 * sending it to the BRB or calculating WoL on it. This bit controls port 1
1996 * only. The legacy llh_multi_function_mode bit controls port 0. */
1997#define NIG_REG_LLH1_MF_MODE 0x18614
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001998/* [RW 8] init credit counter for port1 in LLH */
1999#define NIG_REG_LLH1_XCM_INIT_CREDIT 0x10564
2000#define NIG_REG_LLH1_XCM_MASK 0x10134
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002001/* [RW 1] When this bit is set; the LLH will expect all packets to be with
2002 e1hov */
2003#define NIG_REG_LLH_E1HOV_MODE 0x160d8
2004/* [RW 1] When this bit is set; the LLH will classify the packet before
2005 sending it to the BRB or calculating WoL on it. */
2006#define NIG_REG_LLH_MF_MODE 0x16024
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002007#define NIG_REG_MASK_INTERRUPT_PORT0 0x10330
2008#define NIG_REG_MASK_INTERRUPT_PORT1 0x10334
2009/* [RW 1] Output signal from NIG to EMAC0. When set enables the EMAC0 block. */
2010#define NIG_REG_NIG_EMAC0_EN 0x1003c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002011/* [RW 1] Output signal from NIG to EMAC1. When set enables the EMAC1 block. */
2012#define NIG_REG_NIG_EMAC1_EN 0x10040
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002013/* [RW 1] Output signal from NIG to TX_EMAC0. When set indicates to the
2014 EMAC0 to strip the CRC from the ingress packets. */
2015#define NIG_REG_NIG_INGRESS_EMAC0_NO_CRC 0x10044
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002016/* [R 32] Interrupt register #0 read */
2017#define NIG_REG_NIG_INT_STS_0 0x103b0
2018#define NIG_REG_NIG_INT_STS_1 0x103c0
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002019/* [R 32] Legacy E1 and E1H location for parity error mask register. */
2020#define NIG_REG_NIG_PRTY_MASK 0x103dc
2021/* [RW 32] Parity mask register #0 read/write */
2022#define NIG_REG_NIG_PRTY_MASK_0 0x183c8
2023#define NIG_REG_NIG_PRTY_MASK_1 0x183d8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002024/* [R 32] Legacy E1 and E1H location for parity error status register. */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002025#define NIG_REG_NIG_PRTY_STS 0x103d0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002026/* [R 32] Parity register #0 read */
2027#define NIG_REG_NIG_PRTY_STS_0 0x183bc
2028#define NIG_REG_NIG_PRTY_STS_1 0x183cc
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00002029/* [R 32] Legacy E1 and E1H location for parity error status clear register. */
2030#define NIG_REG_NIG_PRTY_STS_CLR 0x103d4
2031/* [RC 32] Parity register #0 read clear */
2032#define NIG_REG_NIG_PRTY_STS_CLR_0 0x183c0
2033#define NIG_REG_NIG_PRTY_STS_CLR_1 0x183d0
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00002034#define MCPR_IMC_COMMAND_ENABLE (1L<<31)
2035#define MCPR_IMC_COMMAND_IMC_STATUS_BITSHIFT 16
2036#define MCPR_IMC_COMMAND_OPERATION_BITSHIFT 28
2037#define MCPR_IMC_COMMAND_TRANSFER_ADDRESS_BITSHIFT 8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002038/* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2039 * Ethernet header. */
2040#define NIG_REG_P0_HDRS_AFTER_BASIC 0x18038
2041/* [RW 1] HW PFC enable bit. Set this bit to enable the PFC functionality in
2042 * the NIG. Other flow control modes such as PAUSE and SAFC/LLFC should be
2043 * disabled when this bit is set. */
2044#define NIG_REG_P0_HWPFC_ENABLE 0x18078
2045#define NIG_REG_P0_LLH_FUNC_MEM2 0x18480
2046#define NIG_REG_P0_LLH_FUNC_MEM2_ENABLE 0x18440
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002047/* [RW 1] Input enable for RX MAC interface. */
2048#define NIG_REG_P0_MAC_IN_EN 0x185ac
2049/* [RW 1] Output enable for TX MAC interface */
2050#define NIG_REG_P0_MAC_OUT_EN 0x185b0
2051/* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2052#define NIG_REG_P0_MAC_PAUSE_OUT_EN 0x185b4
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002053/* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2054 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2055 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2056 * priority field is extracted from the outer-most VLAN in receive packet.
2057 * Only COS 0 and COS 1 are supported in E2. */
2058#define NIG_REG_P0_PKT_PRIORITY_TO_COS 0x18054
2059/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2060 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2061 * than one bit may be set; allowing multiple priorities to be mapped to one
2062 * COS. */
2063#define NIG_REG_P0_RX_COS0_PRIORITY_MASK 0x18058
2064/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2065 * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2066 * than one bit may be set; allowing multiple priorities to be mapped to one
2067 * COS. */
2068#define NIG_REG_P0_RX_COS1_PRIORITY_MASK 0x1805c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002069/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2070 * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2071 * than one bit may be set; allowing multiple priorities to be mapped to one
2072 * COS. */
2073#define NIG_REG_P0_RX_COS2_PRIORITY_MASK 0x186b0
2074/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 3. A
2075 * priority is mapped to COS 3 when the corresponding mask bit is 1. More
2076 * than one bit may be set; allowing multiple priorities to be mapped to one
2077 * COS. */
2078#define NIG_REG_P0_RX_COS3_PRIORITY_MASK 0x186b4
2079/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 4. A
2080 * priority is mapped to COS 4 when the corresponding mask bit is 1. More
2081 * than one bit may be set; allowing multiple priorities to be mapped to one
2082 * COS. */
2083#define NIG_REG_P0_RX_COS4_PRIORITY_MASK 0x186b8
2084/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 5. A
2085 * priority is mapped to COS 5 when the corresponding mask bit is 1. More
2086 * than one bit may be set; allowing multiple priorities to be mapped to one
2087 * COS. */
2088#define NIG_REG_P0_RX_COS5_PRIORITY_MASK 0x186bc
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002089/* [R 1] RX FIFO for receiving data from MAC is empty. */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002090/* [RW 15] Specify which of the credit registers the client is to be mapped
2091 * to. Bits[2:0] are for client 0; bits [14:12] are for client 4. For
2092 * clients that are not subject to WFQ credit blocking - their
2093 * specifications here are not used. */
2094#define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP 0x180f0
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002095/* [RW 32] Specify which of the credit registers the client is to be mapped
2096 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2097 * for client 0; bits [35:32] are for client 8. For clients that are not
2098 * subject to WFQ credit blocking - their specifications here are not used.
2099 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2100 * input clients to ETS arbiter. The reset default is set for management and
2101 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2102 * use credit registers 0-5 respectively (0x543210876). Note that credit
2103 * registers can not be shared between clients. */
2104#define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x18688
2105/* [RW 4] Specify which of the credit registers the client is to be mapped
2106 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2107 * for client 0; bits [35:32] are for client 8. For clients that are not
2108 * subject to WFQ credit blocking - their specifications here are not used.
2109 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2110 * input clients to ETS arbiter. The reset default is set for management and
2111 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2112 * use credit registers 0-5 respectively (0x543210876). Note that credit
2113 * registers can not be shared between clients. */
2114#define NIG_REG_P0_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x1868c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002115/* [RW 5] Specify whether the client competes directly in the strict
2116 * priority arbiter. The bits are mapped according to client ID (client IDs
2117 * are defined in tx_arb_priority_client). Default value is set to enable
2118 * strict priorities for clients 0-2 -- management and debug traffic. */
2119#define NIG_REG_P0_TX_ARB_CLIENT_IS_STRICT 0x180e8
2120/* [RW 5] Specify whether the client is subject to WFQ credit blocking. The
2121 * bits are mapped according to client ID (client IDs are defined in
2122 * tx_arb_priority_client). Default value is 0 for not using WFQ credit
2123 * blocking. */
2124#define NIG_REG_P0_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x180ec
2125/* [RW 32] Specify the upper bound that credit register 0 is allowed to
2126 * reach. */
2127#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_0 0x1810c
2128#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_1 0x18110
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002129#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_2 0x18114
2130#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_3 0x18118
2131#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_4 0x1811c
2132#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_5 0x186a0
2133#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_6 0x186a4
2134#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_7 0x186a8
2135#define NIG_REG_P0_TX_ARB_CREDIT_UPPER_BOUND_8 0x186ac
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002136/* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2137 * when it is time to increment. */
2138#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_0 0x180f8
2139#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_1 0x180fc
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002140#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_2 0x18100
2141#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_3 0x18104
2142#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_4 0x18108
2143#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_5 0x18690
2144#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_6 0x18694
2145#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_7 0x18698
2146#define NIG_REG_P0_TX_ARB_CREDIT_WEIGHT_8 0x1869c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002147/* [RW 12] Specify the number of strict priority arbitration slots between
2148 * two round-robin arbitration slots to avoid starvation. A value of 0 means
2149 * no strict priority cycles - the strict priority with anti-starvation
2150 * arbiter becomes a round-robin arbiter. */
2151#define NIG_REG_P0_TX_ARB_NUM_STRICT_ARB_SLOTS 0x180f4
2152/* [RW 15] Specify the client number to be assigned to each priority of the
2153 * strict priority arbiter. Priority 0 is the highest priority. Bits [2:0]
2154 * are for priority 0 client; bits [14:12] are for priority 4 client. The
2155 * clients are assigned the following IDs: 0-management; 1-debug traffic
2156 * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2157 * traffic. The reset value[14:0] is set to 0x4688 (15'b100_011_010_001_000)
2158 * for management at priority 0; debug traffic at priorities 1 and 2; COS0
2159 * traffic at priority 3; and COS1 traffic at priority 4. */
2160#define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT 0x180e4
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002161/* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2162 * Ethernet header. */
2163#define NIG_REG_P1_HDRS_AFTER_BASIC 0x1818c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002164#define NIG_REG_P1_LLH_FUNC_MEM2 0x184c0
2165#define NIG_REG_P1_LLH_FUNC_MEM2_ENABLE 0x18460
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002166/* [RW 32] Specify the client number to be assigned to each priority of the
2167 * strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2168 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2169 * client; bits [35-32] are for priority 8 client. The clients are assigned
2170 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2171 * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2172 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2173 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2174 * accommodate the 9 input clients to ETS arbiter. */
2175#define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_LSB 0x18680
2176/* [RW 4] Specify the client number to be assigned to each priority of the
2177 * strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2178 * value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2179 * client; bits [35-32] are for priority 8 client. The clients are assigned
2180 * the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2181 * traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2182 * 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2183 * set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2184 * accommodate the 9 input clients to ETS arbiter. */
2185#define NIG_REG_P0_TX_ARB_PRIORITY_CLIENT2_MSB 0x18684
Yaniv Rosner127302b2012-01-17 02:33:26 +00002186#define NIG_REG_P1_HWPFC_ENABLE 0x181d0
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002187#define NIG_REG_P1_MAC_IN_EN 0x185c0
2188/* [RW 1] Output enable for TX MAC interface */
2189#define NIG_REG_P1_MAC_OUT_EN 0x185c4
2190/* [RW 1] Output enable for TX PAUSE signal to the MAC. */
2191#define NIG_REG_P1_MAC_PAUSE_OUT_EN 0x185c8
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002192/* [RW 32] Eight 4-bit configurations for specifying which COS (0-15 for
2193 * future expansion) each priorty is to be mapped to. Bits 3:0 specify the
2194 * COS for priority 0. Bits 31:28 specify the COS for priority 7. The 3-bit
2195 * priority field is extracted from the outer-most VLAN in receive packet.
2196 * Only COS 0 and COS 1 are supported in E2. */
2197#define NIG_REG_P1_PKT_PRIORITY_TO_COS 0x181a8
2198/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 0. A
2199 * priority is mapped to COS 0 when the corresponding mask bit is 1. More
2200 * than one bit may be set; allowing multiple priorities to be mapped to one
2201 * COS. */
2202#define NIG_REG_P1_RX_COS0_PRIORITY_MASK 0x181ac
2203/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 1. A
2204 * priority is mapped to COS 1 when the corresponding mask bit is 1. More
2205 * than one bit may be set; allowing multiple priorities to be mapped to one
2206 * COS. */
2207#define NIG_REG_P1_RX_COS1_PRIORITY_MASK 0x181b0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002208/* [RW 16] Bit-map indicating which SAFC/PFC priorities to map to COS 2. A
2209 * priority is mapped to COS 2 when the corresponding mask bit is 1. More
2210 * than one bit may be set; allowing multiple priorities to be mapped to one
2211 * COS. */
2212#define NIG_REG_P1_RX_COS2_PRIORITY_MASK 0x186f8
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002213/* [R 1] RX FIFO for receiving data from MAC is empty. */
2214#define NIG_REG_P1_RX_MACFIFO_EMPTY 0x1858c
2215/* [R 1] TLLH FIFO is empty. */
2216#define NIG_REG_P1_TLLH_FIFO_EMPTY 0x18338
2217/* [RW 32] Specify which of the credit registers the client is to be mapped
2218 * to. This register specifies bits 31:0 of the 36-bit value. Bits[3:0] are
2219 * for client 0; bits [35:32] are for client 8. For clients that are not
2220 * subject to WFQ credit blocking - their specifications here are not used.
2221 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2222 * input clients to ETS arbiter. The reset default is set for management and
2223 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2224 * use credit registers 0-5 respectively (0x543210876). Note that credit
2225 * registers can not be shared between clients. Note also that there are
2226 * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2227 * credit registers 0-5 are valid. This register should be configured
2228 * appropriately before enabling WFQ. */
2229#define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_LSB 0x186e8
2230/* [RW 4] Specify which of the credit registers the client is to be mapped
2231 * to. This register specifies bits 35:32 of the 36-bit value. Bits[3:0] are
2232 * for client 0; bits [35:32] are for client 8. For clients that are not
2233 * subject to WFQ credit blocking - their specifications here are not used.
2234 * This is a new register (with 2_) added in E3 B0 to accommodate the 9
2235 * input clients to ETS arbiter. The reset default is set for management and
2236 * debug to use credit registers 6, 7, and 8, respectively, and COSes 0-5 to
2237 * use credit registers 0-5 respectively (0x543210876). Note that credit
2238 * registers can not be shared between clients. Note also that there are
2239 * only COS0-2 in port 1- there is a total of 6 clients in port 1. Only
2240 * credit registers 0-5 are valid. This register should be configured
2241 * appropriately before enabling WFQ. */
2242#define NIG_REG_P1_TX_ARB_CLIENT_CREDIT_MAP2_MSB 0x186ec
2243/* [RW 9] Specify whether the client competes directly in the strict
2244 * priority arbiter. The bits are mapped according to client ID (client IDs
2245 * are defined in tx_arb_priority_client2): 0-management; 1-debug traffic
2246 * from this port; 2-debug traffic from other port; 3-COS0 traffic; 4-COS1
2247 * traffic; 5-COS2 traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic.
2248 * Default value is set to enable strict priorities for all clients. */
2249#define NIG_REG_P1_TX_ARB_CLIENT_IS_STRICT 0x18234
2250/* [RW 9] Specify whether the client is subject to WFQ credit blocking. The
2251 * bits are mapped according to client ID (client IDs are defined in
2252 * tx_arb_priority_client2): 0-management; 1-debug traffic from this port;
2253 * 2-debug traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2
2254 * traffic; 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. Default value is
2255 * 0 for not using WFQ credit blocking. */
2256#define NIG_REG_P1_TX_ARB_CLIENT_IS_SUBJECT2WFQ 0x18238
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002257#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_0 0x18258
2258#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_1 0x1825c
2259#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_2 0x18260
2260#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_3 0x18264
2261#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_4 0x18268
2262#define NIG_REG_P1_TX_ARB_CREDIT_UPPER_BOUND_5 0x186f4
2263/* [RW 32] Specify the weight (in bytes) to be added to credit register 0
2264 * when it is time to increment. */
2265#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_0 0x18244
2266#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_1 0x18248
2267#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_2 0x1824c
2268#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_3 0x18250
2269#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_4 0x18254
2270#define NIG_REG_P1_TX_ARB_CREDIT_WEIGHT_5 0x186f0
2271/* [RW 12] Specify the number of strict priority arbitration slots between
2272 two round-robin arbitration slots to avoid starvation. A value of 0 means
2273 no strict priority cycles - the strict priority with anti-starvation
2274 arbiter becomes a round-robin arbiter. */
2275#define NIG_REG_P1_TX_ARB_NUM_STRICT_ARB_SLOTS 0x18240
2276/* [RW 32] Specify the client number to be assigned to each priority of the
2277 strict priority arbiter. This register specifies bits 31:0 of the 36-bit
2278 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2279 client; bits [35-32] are for priority 8 client. The clients are assigned
2280 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2281 traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2282 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2283 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2284 accommodate the 9 input clients to ETS arbiter. Note that this register
2285 is the same as the one for port 0, except that port 1 only has COS 0-2
2286 traffic. There is no traffic for COS 3-5 of port 1. */
2287#define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_LSB 0x186e0
2288/* [RW 4] Specify the client number to be assigned to each priority of the
2289 strict priority arbiter. This register specifies bits 35:32 of the 36-bit
2290 value. Priority 0 is the highest priority. Bits [3:0] are for priority 0
2291 client; bits [35-32] are for priority 8 client. The clients are assigned
2292 the following IDs: 0-management; 1-debug traffic from this port; 2-debug
2293 traffic from other port; 3-COS0 traffic; 4-COS1 traffic; 5-COS2 traffic;
2294 6-COS3 traffic; 7-COS4 traffic; 8-COS5 traffic. The reset value[35:0] is
2295 set to 0x345678021. This is a new register (with 2_) added in E3 B0 to
2296 accommodate the 9 input clients to ETS arbiter. Note that this register
2297 is the same as the one for port 0, except that port 1 only has COS 0-2
2298 traffic. There is no traffic for COS 3-5 of port 1. */
2299#define NIG_REG_P1_TX_ARB_PRIORITY_CLIENT2_MSB 0x186e4
2300/* [R 1] TX FIFO for transmitting data to MAC is empty. */
2301#define NIG_REG_P1_TX_MACFIFO_EMPTY 0x18594
2302/* [R 1] FIFO empty status of the MCP TX FIFO used for storing MCP packets
2303 forwarded to the host. */
2304#define NIG_REG_P1_TX_MNG_HOST_FIFO_EMPTY 0x182b8
Yaniv Rosner9380bb92011-06-14 01:34:07 +00002305/* [RW 32] Specify the upper bound that credit register 0 is allowed to
2306 * reach. */
Eilon Greenstein1c063282009-02-12 08:36:43 +00002307/* [RW 1] Pause enable for port0. This register may get 1 only when
2308 ~safc_enable.safc_enable = 0 and ppp_enable.ppp_enable =0 for the same
2309 port */
2310#define NIG_REG_PAUSE_ENABLE_0 0x160c0
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002311#define NIG_REG_PAUSE_ENABLE_1 0x160c4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002312/* [RW 1] Input enable for RX PBF LP IF */
2313#define NIG_REG_PBF_LB_IN_EN 0x100b4
Eliezer Tamirf1410642008-02-28 11:51:50 -08002314/* [RW 1] Value of this register will be transmitted to port swap when
2315 ~nig_registers_strap_override.strap_override =1 */
2316#define NIG_REG_PORT_SWAP 0x10394
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002317/* [RW 1] PPP enable for port0. This register may get 1 only when
2318 * ~safc_enable.safc_enable = 0 and pause_enable.pause_enable =0 for the
2319 * same port */
2320#define NIG_REG_PPP_ENABLE_0 0x160b0
2321#define NIG_REG_PPP_ENABLE_1 0x160b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002322/* [RW 1] output enable for RX parser descriptor IF */
2323#define NIG_REG_PRS_EOP_OUT_EN 0x10104
2324/* [RW 1] Input enable for RX parser request IF */
2325#define NIG_REG_PRS_REQ_IN_EN 0x100b8
Eilon Greensteinc1b73992009-02-12 08:37:07 +00002326/* [RW 5] control to serdes - CL45 DEVAD */
2327#define NIG_REG_SERDES0_CTRL_MD_DEVAD 0x10370
2328/* [RW 1] control to serdes; 0 - clause 45; 1 - clause 22 */
2329#define NIG_REG_SERDES0_CTRL_MD_ST 0x1036c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002330/* [RW 5] control to serdes - CL22 PHY_ADD and CL45 PRTAD */
2331#define NIG_REG_SERDES0_CTRL_PHY_ADDR 0x10374
2332/* [R 1] status from serdes0 that inputs to interrupt logic of link status */
2333#define NIG_REG_SERDES0_STATUS_LINK_STATUS 0x10578
2334/* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2335 for port0 */
2336#define NIG_REG_STAT0_BRB_DISCARD 0x105f0
Yitchak Gertner66e855f2008-08-13 15:49:05 -07002337/* [R 32] Rx statistics : In user packets truncated due to BRB backpressure
2338 for port0 */
2339#define NIG_REG_STAT0_BRB_TRUNCATE 0x105f8
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002340/* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2341 between 1024 and 1522 bytes for port0 */
2342#define NIG_REG_STAT0_EGRESS_MAC_PKT0 0x10750
2343/* [WB_R 36] Tx statistics : Number of packets from emac0 or bmac0 that
2344 between 1523 bytes and above for port0 */
2345#define NIG_REG_STAT0_EGRESS_MAC_PKT1 0x10760
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002346/* [R 32] Rx statistics : In user packets discarded due to BRB backpressure
2347 for port1 */
2348#define NIG_REG_STAT1_BRB_DISCARD 0x10628
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002349/* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2350 between 1024 and 1522 bytes for port1 */
2351#define NIG_REG_STAT1_EGRESS_MAC_PKT0 0x107a0
2352/* [WB_R 36] Tx statistics : Number of packets from emac1 or bmac1 that
2353 between 1523 bytes and above for port1 */
2354#define NIG_REG_STAT1_EGRESS_MAC_PKT1 0x107b0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002355/* [WB_R 64] Rx statistics : User octets received for LP */
2356#define NIG_REG_STAT2_BRB_OCTET 0x107e0
2357#define NIG_REG_STATUS_INTERRUPT_PORT0 0x10328
2358#define NIG_REG_STATUS_INTERRUPT_PORT1 0x1032c
Eliezer Tamirf1410642008-02-28 11:51:50 -08002359/* [RW 1] port swap mux selection. If this register equal to 0 then port
2360 swap is equal to SPIO pin that inputs from ifmux_serdes_swap. If 1 then
2361 ort swap is equal to ~nig_registers_port_swap.port_swap */
2362#define NIG_REG_STRAP_OVERRIDE 0x10398
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002363/* [RW 1] output enable for RX_XCM0 IF */
2364#define NIG_REG_XCM0_OUT_EN 0x100f0
2365/* [RW 1] output enable for RX_XCM1 IF */
2366#define NIG_REG_XCM1_OUT_EN 0x100f4
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002367/* [RW 1] control to xgxs - remote PHY in-band MDIO */
2368#define NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST 0x10348
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002369/* [RW 5] control to xgxs - CL45 DEVAD */
2370#define NIG_REG_XGXS0_CTRL_MD_DEVAD 0x1033c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002371/* [RW 1] control to xgxs; 0 - clause 45; 1 - clause 22 */
2372#define NIG_REG_XGXS0_CTRL_MD_ST 0x10338
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002373/* [RW 5] control to xgxs - CL22 PHY_ADD and CL45 PRTAD */
2374#define NIG_REG_XGXS0_CTRL_PHY_ADDR 0x10340
2375/* [R 1] status from xgxs0 that inputs to interrupt logic of link10g. */
2376#define NIG_REG_XGXS0_STATUS_LINK10G 0x10680
2377/* [R 4] status from xgxs0 that inputs to interrupt logic of link status */
2378#define NIG_REG_XGXS0_STATUS_LINK_STATUS 0x10684
2379/* [RW 2] selection for XGXS lane of port 0 in NIG_MUX block */
2380#define NIG_REG_XGXS_LANE_SEL_P0 0x102e8
2381/* [RW 1] selection for port0 for NIG_MUX block : 0 = SerDes; 1 = XGXS */
2382#define NIG_REG_XGXS_SERDES0_MODE_SEL 0x102e0
Eilon Greenstein2f904462009-08-12 08:22:16 +00002383#define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_EMAC0_MISC_MI_INT (0x1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002384#define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_SERDES0_LINK_STATUS (0x1<<9)
2385#define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK10G (0x1<<15)
2386#define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS (0xf<<18)
2387#define NIG_STATUS_INTERRUPT_PORT0_REG_STATUS_XGXS0_LINK_STATUS_SIZE 18
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002388/* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter. */
2389#define PBF_REG_COS0_UPPER_BOUND 0x15c05c
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002390/* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2391 * of port 0. */
2392#define PBF_REG_COS0_UPPER_BOUND_P0 0x15c2cc
2393/* [RW 31] The upper bound of the weight of COS0 in the ETS command arbiter
2394 * of port 1. */
2395#define PBF_REG_COS0_UPPER_BOUND_P1 0x15c2e4
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002396/* [RW 31] The weight of COS0 in the ETS command arbiter. */
2397#define PBF_REG_COS0_WEIGHT 0x15c054
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002398/* [RW 31] The weight of COS0 in port 0 ETS command arbiter. */
2399#define PBF_REG_COS0_WEIGHT_P0 0x15c2a8
2400/* [RW 31] The weight of COS0 in port 1 ETS command arbiter. */
2401#define PBF_REG_COS0_WEIGHT_P1 0x15c2c0
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002402/* [RW 31] The upper bound of the weight of COS1 in the ETS command arbiter. */
2403#define PBF_REG_COS1_UPPER_BOUND 0x15c060
2404/* [RW 31] The weight of COS1 in the ETS command arbiter. */
2405#define PBF_REG_COS1_WEIGHT 0x15c058
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002406/* [RW 31] The weight of COS1 in port 0 ETS command arbiter. */
2407#define PBF_REG_COS1_WEIGHT_P0 0x15c2ac
2408/* [RW 31] The weight of COS1 in port 1 ETS command arbiter. */
2409#define PBF_REG_COS1_WEIGHT_P1 0x15c2c4
2410/* [RW 31] The weight of COS2 in port 0 ETS command arbiter. */
2411#define PBF_REG_COS2_WEIGHT_P0 0x15c2b0
2412/* [RW 31] The weight of COS2 in port 1 ETS command arbiter. */
2413#define PBF_REG_COS2_WEIGHT_P1 0x15c2c8
2414/* [RW 31] The weight of COS3 in port 0 ETS command arbiter. */
2415#define PBF_REG_COS3_WEIGHT_P0 0x15c2b4
2416/* [RW 31] The weight of COS4 in port 0 ETS command arbiter. */
2417#define PBF_REG_COS4_WEIGHT_P0 0x15c2b8
2418/* [RW 31] The weight of COS5 in port 0 ETS command arbiter. */
2419#define PBF_REG_COS5_WEIGHT_P0 0x15c2bc
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002420/* [R 11] Current credit for the LB queue in the tx port buffers in 16 byte
2421 * lines. */
2422#define PBF_REG_CREDIT_LB_Q 0x140338
2423/* [R 11] Current credit for queue 0 in the tx port buffers in 16 byte
2424 * lines. */
2425#define PBF_REG_CREDIT_Q0 0x14033c
2426/* [R 11] Current credit for queue 1 in the tx port buffers in 16 byte
2427 * lines. */
2428#define PBF_REG_CREDIT_Q1 0x140340
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002429/* [RW 1] Disable processing further tasks from port 0 (after ending the
2430 current task in process). */
2431#define PBF_REG_DISABLE_NEW_TASK_PROC_P0 0x14005c
2432/* [RW 1] Disable processing further tasks from port 1 (after ending the
2433 current task in process). */
2434#define PBF_REG_DISABLE_NEW_TASK_PROC_P1 0x140060
2435/* [RW 1] Disable processing further tasks from port 4 (after ending the
2436 current task in process). */
2437#define PBF_REG_DISABLE_NEW_TASK_PROC_P4 0x14006c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002438#define PBF_REG_DISABLE_PF 0x1402e8
Yaniv Rosner6c3218c2011-06-14 01:34:23 +00002439/* [RW 18] For port 0: For each client that is subject to WFQ (the
2440 * corresponding bit is 1); indicates to which of the credit registers this
2441 * client is mapped. For clients which are not credit blocked; their mapping
2442 * is dont care. */
2443#define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P0 0x15c288
2444/* [RW 9] For port 1: For each client that is subject to WFQ (the
2445 * corresponding bit is 1); indicates to which of the credit registers this
2446 * client is mapped. For clients which are not credit blocked; their mapping
2447 * is dont care. */
2448#define PBF_REG_ETS_ARB_CLIENT_CREDIT_MAP_P1 0x15c28c
2449/* [RW 6] For port 0: Bit per client to indicate if the client competes in
2450 * the strict priority arbiter directly (corresponding bit = 1); or first
2451 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2452 * lowest priority in the strict-priority arbiter. */
2453#define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P0 0x15c278
2454/* [RW 3] For port 1: Bit per client to indicate if the client competes in
2455 * the strict priority arbiter directly (corresponding bit = 1); or first
2456 * goes to the RR arbiter (corresponding bit = 0); and then competes in the
2457 * lowest priority in the strict-priority arbiter. */
2458#define PBF_REG_ETS_ARB_CLIENT_IS_STRICT_P1 0x15c27c
2459/* [RW 6] For port 0: Bit per client to indicate if the client is subject to
2460 * WFQ credit blocking (corresponding bit = 1). */
2461#define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P0 0x15c280
2462/* [RW 3] For port 0: Bit per client to indicate if the client is subject to
2463 * WFQ credit blocking (corresponding bit = 1). */
2464#define PBF_REG_ETS_ARB_CLIENT_IS_SUBJECT2WFQ_P1 0x15c284
2465/* [RW 16] For port 0: The number of strict priority arbitration slots
2466 * between 2 RR arbitration slots. A value of 0 means no strict priority
2467 * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2468 * arbiter. */
2469#define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P0 0x15c2a0
2470/* [RW 16] For port 1: The number of strict priority arbitration slots
2471 * between 2 RR arbitration slots. A value of 0 means no strict priority
2472 * cycles; i.e. the strict-priority w/ anti-starvation arbiter is a RR
2473 * arbiter. */
2474#define PBF_REG_ETS_ARB_NUM_STRICT_ARB_SLOTS_P1 0x15c2a4
2475/* [RW 18] For port 0: Indicates which client is connected to each priority
2476 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2477 * priority 5 is the lowest; to which the RR output is connected to (this is
2478 * not configurable). */
2479#define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P0 0x15c270
2480/* [RW 9] For port 1: Indicates which client is connected to each priority
2481 * in the strict-priority arbiter. Priority 0 is the highest priority, and
2482 * priority 5 is the lowest; to which the RR output is connected to (this is
2483 * not configurable). */
2484#define PBF_REG_ETS_ARB_PRIORITY_CLIENT_P1 0x15c274
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002485/* [RW 1] Indicates that ETS is performed between the COSes in the command
2486 * arbiter. If reset strict priority w/ anti-starvation will be performed
2487 * w/o WFQ. */
2488#define PBF_REG_ETS_ENABLED 0x15c050
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002489/* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2490 * Ethernet header. */
2491#define PBF_REG_HDRS_AFTER_BASIC 0x15c0a8
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002492/* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2493#define PBF_REG_HDRS_AFTER_TAG_0 0x15c0b8
2494/* [R 1] Removed for E3 B0 - Indicates which COS is conncted to the highest
2495 * priority in the command arbiter. */
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002496#define PBF_REG_HIGH_PRIORITY_COS_NUM 0x15c04c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497#define PBF_REG_IF_ENABLE_REG 0x140044
2498/* [RW 1] Init bit. When set the initial credits are copied to the credit
2499 registers (except the port credits). Should be set and then reset after
2500 the configuration of the block has ended. */
2501#define PBF_REG_INIT 0x140000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002502/* [RW 11] Initial credit for the LB queue in the tx port buffers in 16 byte
2503 * lines. */
2504#define PBF_REG_INIT_CRD_LB_Q 0x15c248
2505/* [RW 11] Initial credit for queue 0 in the tx port buffers in 16 byte
2506 * lines. */
2507#define PBF_REG_INIT_CRD_Q0 0x15c230
2508/* [RW 11] Initial credit for queue 1 in the tx port buffers in 16 byte
2509 * lines. */
2510#define PBF_REG_INIT_CRD_Q1 0x15c234
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002511/* [RW 1] Init bit for port 0. When set the initial credit of port 0 is
2512 copied to the credit register. Should be set and then reset after the
2513 configuration of the port has ended. */
2514#define PBF_REG_INIT_P0 0x140004
2515/* [RW 1] Init bit for port 1. When set the initial credit of port 1 is
2516 copied to the credit register. Should be set and then reset after the
2517 configuration of the port has ended. */
2518#define PBF_REG_INIT_P1 0x140008
2519/* [RW 1] Init bit for port 4. When set the initial credit of port 4 is
2520 copied to the credit register. Should be set and then reset after the
2521 configuration of the port has ended. */
2522#define PBF_REG_INIT_P4 0x14000c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002523/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2524 * the LB queue. Reset upon init. */
2525#define PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q 0x140354
2526/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2527 * queue 0. Reset upon init. */
2528#define PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 0x140358
2529/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2530 * queue 1. Reset upon init. */
2531#define PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 0x14035c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002532/* [RW 1] Enable for mac interface 0. */
2533#define PBF_REG_MAC_IF0_ENABLE 0x140030
2534/* [RW 1] Enable for mac interface 1. */
2535#define PBF_REG_MAC_IF1_ENABLE 0x140034
2536/* [RW 1] Enable for the loopback interface. */
2537#define PBF_REG_MAC_LB_ENABLE 0x140040
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002538/* [RW 6] Bit-map indicating which headers must appear in the packet */
2539#define PBF_REG_MUST_HAVE_HDRS 0x15c0c4
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00002540/* [RW 16] The number of strict priority arbitration slots between 2 RR
2541 * arbitration slots. A value of 0 means no strict priority cycles; i.e. the
2542 * strict-priority w/ anti-starvation arbiter is a RR arbiter. */
2543#define PBF_REG_NUM_STRICT_ARB_SLOTS 0x15c064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002544/* [RW 10] Port 0 threshold used by arbiter in 16 byte lines used when pause
2545 not suppoterd. */
2546#define PBF_REG_P0_ARB_THRSH 0x1400e4
2547/* [R 11] Current credit for port 0 in the tx port buffers in 16 byte lines. */
2548#define PBF_REG_P0_CREDIT 0x140200
2549/* [RW 11] Initial credit for port 0 in the tx port buffers in 16 byte
2550 lines. */
2551#define PBF_REG_P0_INIT_CRD 0x1400d0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002552/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2553 * port 0. Reset upon init. */
2554#define PBF_REG_P0_INTERNAL_CRD_FREED_CNT 0x140308
2555/* [R 1] Removed for E3 B0 - Indication that pause is enabled for port 0. */
2556#define PBF_REG_P0_PAUSE_ENABLE 0x140014
2557/* [R 8] Removed for E3 B0 - Number of tasks in port 0 task queue. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002558#define PBF_REG_P0_TASK_CNT 0x140204
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002559/* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2560 * freed from the task queue of port 0. Reset upon init. */
2561#define PBF_REG_P0_TQ_LINES_FREED_CNT 0x1402f0
2562/* [R 12] Number of 8 bytes lines occupied in the task queue of port 0. */
2563#define PBF_REG_P0_TQ_OCCUPANCY 0x1402fc
2564/* [R 11] Removed for E3 B0 - Current credit for port 1 in the tx port
2565 * buffers in 16 byte lines. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002566#define PBF_REG_P1_CREDIT 0x140208
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002567/* [R 11] Removed for E3 B0 - Initial credit for port 0 in the tx port
2568 * buffers in 16 byte lines. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002569#define PBF_REG_P1_INIT_CRD 0x1400d4
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002570/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2571 * port 1. Reset upon init. */
2572#define PBF_REG_P1_INTERNAL_CRD_FREED_CNT 0x14030c
2573/* [R 8] Removed for E3 B0 - Number of tasks in port 1 task queue. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002574#define PBF_REG_P1_TASK_CNT 0x14020c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002575/* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2576 * freed from the task queue of port 1. Reset upon init. */
2577#define PBF_REG_P1_TQ_LINES_FREED_CNT 0x1402f4
2578/* [R 12] Number of 8 bytes lines occupied in the task queue of port 1. */
2579#define PBF_REG_P1_TQ_OCCUPANCY 0x140300
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002580/* [R 11] Current credit for port 4 in the tx port buffers in 16 byte lines. */
2581#define PBF_REG_P4_CREDIT 0x140210
2582/* [RW 11] Initial credit for port 4 in the tx port buffers in 16 byte
2583 lines. */
2584#define PBF_REG_P4_INIT_CRD 0x1400e0
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002585/* [R 32] Cyclic counter for the amount credits in 16 bytes lines added for
2586 * port 4. Reset upon init. */
2587#define PBF_REG_P4_INTERNAL_CRD_FREED_CNT 0x140310
2588/* [R 8] Removed for E3 B0 - Number of tasks in port 4 task queue. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002589#define PBF_REG_P4_TASK_CNT 0x140214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002590/* [R 32] Removed for E3 B0 - Cyclic counter for number of 8 byte lines
2591 * freed from the task queue of port 4. Reset upon init. */
2592#define PBF_REG_P4_TQ_LINES_FREED_CNT 0x1402f8
2593/* [R 12] Number of 8 bytes lines occupied in the task queue of port 4. */
2594#define PBF_REG_P4_TQ_OCCUPANCY 0x140304
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002595/* [RW 5] Interrupt mask register #0 read/write */
2596#define PBF_REG_PBF_INT_MASK 0x1401d4
2597/* [R 5] Interrupt register #0 read */
2598#define PBF_REG_PBF_INT_STS 0x1401c8
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00002599/* [RW 20] Parity mask register #0 read/write */
2600#define PBF_REG_PBF_PRTY_MASK 0x1401e4
2601/* [RC 20] Parity register #0 read clear */
2602#define PBF_REG_PBF_PRTY_STS_CLR 0x1401dc
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002603/* [RW 16] The Ethernet type value for L2 tag 0 */
2604#define PBF_REG_TAG_ETHERTYPE_0 0x15c090
2605/* [RW 4] The length of the info field for L2 tag 0. The length is between
2606 * 2B and 14B; in 2B granularity */
2607#define PBF_REG_TAG_LEN_0 0x15c09c
2608/* [R 32] Cyclic counter for number of 8 byte lines freed from the LB task
2609 * queue. Reset upon init. */
2610#define PBF_REG_TQ_LINES_FREED_CNT_LB_Q 0x14038c
2611/* [R 32] Cyclic counter for number of 8 byte lines freed from the task
2612 * queue 0. Reset upon init. */
2613#define PBF_REG_TQ_LINES_FREED_CNT_Q0 0x140390
2614/* [R 32] Cyclic counter for number of 8 byte lines freed from task queue 1.
2615 * Reset upon init. */
2616#define PBF_REG_TQ_LINES_FREED_CNT_Q1 0x140394
2617/* [R 13] Number of 8 bytes lines occupied in the task queue of the LB
2618 * queue. */
2619#define PBF_REG_TQ_OCCUPANCY_LB_Q 0x1403a8
2620/* [R 13] Number of 8 bytes lines occupied in the task queue of queue 0. */
2621#define PBF_REG_TQ_OCCUPANCY_Q0 0x1403ac
2622/* [R 13] Number of 8 bytes lines occupied in the task queue of queue 1. */
2623#define PBF_REG_TQ_OCCUPANCY_Q1 0x1403b0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002624#define PB_REG_CONTROL 0
2625/* [RW 2] Interrupt mask register #0 read/write */
2626#define PB_REG_PB_INT_MASK 0x28
2627/* [R 2] Interrupt register #0 read */
2628#define PB_REG_PB_INT_STS 0x1c
2629/* [RW 4] Parity mask register #0 read/write */
2630#define PB_REG_PB_PRTY_MASK 0x38
Eliezer Tamirf1410642008-02-28 11:51:50 -08002631/* [R 4] Parity register #0 read */
2632#define PB_REG_PB_PRTY_STS 0x2c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00002633/* [RC 4] Parity register #0 read clear */
2634#define PB_REG_PB_PRTY_STS_CLR 0x30
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002635#define PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR (0x1<<0)
2636#define PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW (0x1<<8)
2637#define PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR (0x1<<1)
2638#define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN (0x1<<6)
2639#define PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN (0x1<<7)
2640#define PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN (0x1<<4)
2641#define PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN (0x1<<3)
2642#define PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN (0x1<<5)
2643#define PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN (0x1<<2)
2644/* [R 8] Config space A attention dirty bits. Each bit indicates that the
2645 * corresponding PF generates config space A attention. Set by PXP. Reset by
2646 * MCP writing 1 to icfg_space_a_request_clr. Note: register contains bits
2647 * from both paths. */
2648#define PGLUE_B_REG_CFG_SPACE_A_REQUEST 0x9010
2649/* [R 8] Config space B attention dirty bits. Each bit indicates that the
2650 * corresponding PF generates config space B attention. Set by PXP. Reset by
2651 * MCP writing 1 to icfg_space_b_request_clr. Note: register contains bits
2652 * from both paths. */
2653#define PGLUE_B_REG_CFG_SPACE_B_REQUEST 0x9014
2654/* [RW 1] Type A PF enable inbound interrupt table for CSDM. 0 - disable; 1
2655 * - enable. */
2656#define PGLUE_B_REG_CSDM_INB_INT_A_PF_ENABLE 0x9194
2657/* [RW 18] Type B VF inbound interrupt table for CSDM: bits[17:9]-mask;
2658 * its[8:0]-address. Bits [1:0] must be zero (DW resolution address). */
2659#define PGLUE_B_REG_CSDM_INB_INT_B_VF 0x916c
2660/* [RW 1] Type B VF enable inbound interrupt table for CSDM. 0 - disable; 1
2661 * - enable. */
2662#define PGLUE_B_REG_CSDM_INB_INT_B_VF_ENABLE 0x919c
2663/* [RW 16] Start offset of CSDM zone A (queue zone) in the internal RAM */
2664#define PGLUE_B_REG_CSDM_START_OFFSET_A 0x9100
2665/* [RW 16] Start offset of CSDM zone B (legacy zone) in the internal RAM */
2666#define PGLUE_B_REG_CSDM_START_OFFSET_B 0x9108
2667/* [RW 5] VF Shift of CSDM zone B (legacy zone) in the internal RAM */
2668#define PGLUE_B_REG_CSDM_VF_SHIFT_B 0x9110
2669/* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2670#define PGLUE_B_REG_CSDM_ZONE_A_SIZE_PF 0x91ac
2671/* [R 8] FLR request attention dirty bits for PFs 0 to 7. Each bit indicates
2672 * that the FLR register of the corresponding PF was set. Set by PXP. Reset
2673 * by MCP writing 1 to flr_request_pf_7_0_clr. Note: register contains bits
2674 * from both paths. */
2675#define PGLUE_B_REG_FLR_REQUEST_PF_7_0 0x9028
2676/* [W 8] FLR request attention dirty bits clear for PFs 0 to 7. MCP writes 1
2677 * to a bit in this register in order to clear the corresponding bit in
2678 * flr_request_pf_7_0 register. Note: register contains bits from both
2679 * paths. */
2680#define PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR 0x9418
2681/* [R 32] FLR request attention dirty bits for VFs 96 to 127. Each bit
2682 * indicates that the FLR register of the corresponding VF was set. Set by
2683 * PXP. Reset by MCP writing 1 to flr_request_vf_127_96_clr. */
2684#define PGLUE_B_REG_FLR_REQUEST_VF_127_96 0x9024
2685/* [R 32] FLR request attention dirty bits for VFs 0 to 31. Each bit
2686 * indicates that the FLR register of the corresponding VF was set. Set by
2687 * PXP. Reset by MCP writing 1 to flr_request_vf_31_0_clr. */
2688#define PGLUE_B_REG_FLR_REQUEST_VF_31_0 0x9018
2689/* [R 32] FLR request attention dirty bits for VFs 32 to 63. Each bit
2690 * indicates that the FLR register of the corresponding VF was set. Set by
2691 * PXP. Reset by MCP writing 1 to flr_request_vf_63_32_clr. */
2692#define PGLUE_B_REG_FLR_REQUEST_VF_63_32 0x901c
2693/* [R 32] FLR request attention dirty bits for VFs 64 to 95. Each bit
2694 * indicates that the FLR register of the corresponding VF was set. Set by
2695 * PXP. Reset by MCP writing 1 to flr_request_vf_95_64_clr. */
2696#define PGLUE_B_REG_FLR_REQUEST_VF_95_64 0x9020
2697/* [R 8] Each bit indicates an incorrect behavior in user RX interface. Bit
2698 * 0 - Target memory read arrived with a correctable error. Bit 1 - Target
2699 * memory read arrived with an uncorrectable error. Bit 2 - Configuration RW
2700 * arrived with a correctable error. Bit 3 - Configuration RW arrived with
2701 * an uncorrectable error. Bit 4 - Completion with Configuration Request
2702 * Retry Status. Bit 5 - Expansion ROM access received with a write request.
2703 * Bit 6 - Completion with pcie_rx_err of 0000; CMPL_STATUS of non-zero; and
2704 * pcie_rx_last not asserted. Bit 7 - Completion with pcie_rx_err of 1010;
2705 * and pcie_rx_last not asserted. */
2706#define PGLUE_B_REG_INCORRECT_RCV_DETAILS 0x9068
2707#define PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER 0x942c
2708#define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ 0x9430
2709#define PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_WRITE 0x9434
2710#define PGLUE_B_REG_INTERNAL_VFID_ENABLE 0x9438
2711/* [R 9] Interrupt register #0 read */
2712#define PGLUE_B_REG_PGLUE_B_INT_STS 0x9298
2713/* [RC 9] Interrupt register #0 read clear */
2714#define PGLUE_B_REG_PGLUE_B_INT_STS_CLR 0x929c
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002715/* [RW 2] Parity mask register #0 read/write */
2716#define PGLUE_B_REG_PGLUE_B_PRTY_MASK 0x92b4
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002717/* [R 2] Parity register #0 read */
2718#define PGLUE_B_REG_PGLUE_B_PRTY_STS 0x92a8
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00002719/* [RC 2] Parity register #0 read clear */
2720#define PGLUE_B_REG_PGLUE_B_PRTY_STS_CLR 0x92ac
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002721/* [R 13] Details of first request received with error. [2:0] - PFID. [3] -
2722 * VF_VALID. [9:4] - VFID. [11:10] - Error Code - 0 - Indicates Completion
2723 * Timeout of a User Tx non-posted request. 1 - unsupported request. 2 -
2724 * completer abort. 3 - Illegal value for this field. [12] valid - indicates
2725 * if there was a completion error since the last time this register was
2726 * cleared. */
2727#define PGLUE_B_REG_RX_ERR_DETAILS 0x9080
2728/* [R 18] Details of first ATS Translation Completion request received with
2729 * error. [2:0] - PFID. [3] - VF_VALID. [9:4] - VFID. [11:10] - Error Code -
2730 * 0 - Indicates Completion Timeout of a User Tx non-posted request. 1 -
2731 * unsupported request. 2 - completer abort. 3 - Illegal value for this
2732 * field. [16:12] - ATC OTB EntryID. [17] valid - indicates if there was a
2733 * completion error since the last time this register was cleared. */
2734#define PGLUE_B_REG_RX_TCPL_ERR_DETAILS 0x9084
2735/* [W 8] Debug only - Shadow BME bits clear for PFs 0 to 7. MCP writes 1 to
2736 * a bit in this register in order to clear the corresponding bit in
2737 * shadow_bme_pf_7_0 register. MCP should never use this unless a
2738 * work-around is needed. Note: register contains bits from both paths. */
2739#define PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR 0x9458
2740/* [R 8] SR IOV disabled attention dirty bits. Each bit indicates that the
2741 * VF enable register of the corresponding PF is written to 0 and was
2742 * previously 1. Set by PXP. Reset by MCP writing 1 to
2743 * sr_iov_disabled_request_clr. Note: register contains bits from both
2744 * paths. */
2745#define PGLUE_B_REG_SR_IOV_DISABLED_REQUEST 0x9030
2746/* [R 32] Indicates the status of tags 32-63. 0 - tags is used - read
2747 * completion did not return yet. 1 - tag is unused. Same functionality as
2748 * pxp2_registers_pgl_exp_rom_data2 for tags 0-31. */
2749#define PGLUE_B_REG_TAGS_63_32 0x9244
2750/* [RW 1] Type A PF enable inbound interrupt table for TSDM. 0 - disable; 1
2751 * - enable. */
2752#define PGLUE_B_REG_TSDM_INB_INT_A_PF_ENABLE 0x9170
2753/* [RW 16] Start offset of TSDM zone A (queue zone) in the internal RAM */
2754#define PGLUE_B_REG_TSDM_START_OFFSET_A 0x90c4
2755/* [RW 16] Start offset of TSDM zone B (legacy zone) in the internal RAM */
2756#define PGLUE_B_REG_TSDM_START_OFFSET_B 0x90cc
2757/* [RW 5] VF Shift of TSDM zone B (legacy zone) in the internal RAM */
2758#define PGLUE_B_REG_TSDM_VF_SHIFT_B 0x90d4
2759/* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2760#define PGLUE_B_REG_TSDM_ZONE_A_SIZE_PF 0x91a0
2761/* [R 32] Address [31:0] of first read request not submitted due to error */
2762#define PGLUE_B_REG_TX_ERR_RD_ADD_31_0 0x9098
2763/* [R 32] Address [63:32] of first read request not submitted due to error */
2764#define PGLUE_B_REG_TX_ERR_RD_ADD_63_32 0x909c
2765/* [R 31] Details of first read request not submitted due to error. [4:0]
2766 * VQID. [5] TREQ. 1 - Indicates the request is a Translation Request.
2767 * [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25] -
2768 * VFID. */
2769#define PGLUE_B_REG_TX_ERR_RD_DETAILS 0x90a0
2770/* [R 26] Details of first read request not submitted due to error. [15:0]
2771 * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2772 * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2773 * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2774 * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2775 * indicates if there was a request not submitted due to error since the
2776 * last time this register was cleared. */
2777#define PGLUE_B_REG_TX_ERR_RD_DETAILS2 0x90a4
2778/* [R 32] Address [31:0] of first write request not submitted due to error */
2779#define PGLUE_B_REG_TX_ERR_WR_ADD_31_0 0x9088
2780/* [R 32] Address [63:32] of first write request not submitted due to error */
2781#define PGLUE_B_REG_TX_ERR_WR_ADD_63_32 0x908c
2782/* [R 31] Details of first write request not submitted due to error. [4:0]
2783 * VQID. [20:8] - Length in bytes. [23:21] - PFID. [24] - VF_VALID. [30:25]
2784 * - VFID. */
2785#define PGLUE_B_REG_TX_ERR_WR_DETAILS 0x9090
2786/* [R 26] Details of first write request not submitted due to error. [15:0]
2787 * Request ID. [19:16] client ID. [20] - last SR. [24:21] - Error type -
2788 * [21] - Indicates was_error was set; [22] - Indicates BME was cleared;
2789 * [23] - Indicates FID_enable was cleared; [24] - Indicates VF with parent
2790 * PF FLR_request or IOV_disable_request dirty bit is set. [25] valid -
2791 * indicates if there was a request not submitted due to error since the
2792 * last time this register was cleared. */
2793#define PGLUE_B_REG_TX_ERR_WR_DETAILS2 0x9094
2794/* [RW 10] Type A PF/VF inbound interrupt table for USDM: bits[9:5]-mask;
2795 * its[4:0]-address relative to start_offset_a. Bits [1:0] can have any
2796 * value (Byte resolution address). */
2797#define PGLUE_B_REG_USDM_INB_INT_A_0 0x9128
2798#define PGLUE_B_REG_USDM_INB_INT_A_1 0x912c
2799#define PGLUE_B_REG_USDM_INB_INT_A_2 0x9130
2800#define PGLUE_B_REG_USDM_INB_INT_A_3 0x9134
2801#define PGLUE_B_REG_USDM_INB_INT_A_4 0x9138
2802#define PGLUE_B_REG_USDM_INB_INT_A_5 0x913c
2803#define PGLUE_B_REG_USDM_INB_INT_A_6 0x9140
2804/* [RW 1] Type A PF enable inbound interrupt table for USDM. 0 - disable; 1
2805 * - enable. */
2806#define PGLUE_B_REG_USDM_INB_INT_A_PF_ENABLE 0x917c
2807/* [RW 1] Type A VF enable inbound interrupt table for USDM. 0 - disable; 1
2808 * - enable. */
2809#define PGLUE_B_REG_USDM_INB_INT_A_VF_ENABLE 0x9180
2810/* [RW 1] Type B VF enable inbound interrupt table for USDM. 0 - disable; 1
2811 * - enable. */
2812#define PGLUE_B_REG_USDM_INB_INT_B_VF_ENABLE 0x9184
2813/* [RW 16] Start offset of USDM zone A (queue zone) in the internal RAM */
2814#define PGLUE_B_REG_USDM_START_OFFSET_A 0x90d8
2815/* [RW 16] Start offset of USDM zone B (legacy zone) in the internal RAM */
2816#define PGLUE_B_REG_USDM_START_OFFSET_B 0x90e0
2817/* [RW 5] VF Shift of USDM zone B (legacy zone) in the internal RAM */
2818#define PGLUE_B_REG_USDM_VF_SHIFT_B 0x90e8
2819/* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2820#define PGLUE_B_REG_USDM_ZONE_A_SIZE_PF 0x91a4
2821/* [R 26] Details of first target VF request accessing VF GRC space that
2822 * failed permission check. [14:0] Address. [15] w_nr: 0 - Read; 1 - Write.
2823 * [21:16] VFID. [24:22] - PFID. [25] valid - indicates if there was a
2824 * request accessing VF GRC space that failed permission check since the
2825 * last time this register was cleared. Permission checks are: function
2826 * permission; R/W permission; address range permission. */
2827#define PGLUE_B_REG_VF_GRC_SPACE_VIOLATION_DETAILS 0x9234
2828/* [R 31] Details of first target VF request with length violation (too many
2829 * DWs) accessing BAR0. [12:0] Address in DWs (bits [14:2] of byte address).
2830 * [14:13] BAR. [20:15] VFID. [23:21] - PFID. [29:24] - Length in DWs. [30]
2831 * valid - indicates if there was a request with length violation since the
2832 * last time this register was cleared. Length violations: length of more
2833 * than 2DWs; length of 2DWs and address not QW aligned; window is GRC and
2834 * length is more than 1 DW. */
2835#define PGLUE_B_REG_VF_LENGTH_VIOLATION_DETAILS 0x9230
2836/* [R 8] Was_error indication dirty bits for PFs 0 to 7. Each bit indicates
2837 * that there was a completion with uncorrectable error for the
2838 * corresponding PF. Set by PXP. Reset by MCP writing 1 to
2839 * was_error_pf_7_0_clr. */
2840#define PGLUE_B_REG_WAS_ERROR_PF_7_0 0x907c
2841/* [W 8] Was_error indication dirty bits clear for PFs 0 to 7. MCP writes 1
2842 * to a bit in this register in order to clear the corresponding bit in
2843 * flr_request_pf_7_0 register. */
2844#define PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR 0x9470
2845/* [R 32] Was_error indication dirty bits for VFs 96 to 127. Each bit
2846 * indicates that there was a completion with uncorrectable error for the
2847 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2848 * was_error_vf_127_96_clr. */
2849#define PGLUE_B_REG_WAS_ERROR_VF_127_96 0x9078
2850/* [W 32] Was_error indication dirty bits clear for VFs 96 to 127. MCP
2851 * writes 1 to a bit in this register in order to clear the corresponding
2852 * bit in was_error_vf_127_96 register. */
2853#define PGLUE_B_REG_WAS_ERROR_VF_127_96_CLR 0x9474
2854/* [R 32] Was_error indication dirty bits for VFs 0 to 31. Each bit
2855 * indicates that there was a completion with uncorrectable error for the
2856 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2857 * was_error_vf_31_0_clr. */
2858#define PGLUE_B_REG_WAS_ERROR_VF_31_0 0x906c
2859/* [W 32] Was_error indication dirty bits clear for VFs 0 to 31. MCP writes
2860 * 1 to a bit in this register in order to clear the corresponding bit in
2861 * was_error_vf_31_0 register. */
2862#define PGLUE_B_REG_WAS_ERROR_VF_31_0_CLR 0x9478
2863/* [R 32] Was_error indication dirty bits for VFs 32 to 63. Each bit
2864 * indicates that there was a completion with uncorrectable error for the
2865 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2866 * was_error_vf_63_32_clr. */
2867#define PGLUE_B_REG_WAS_ERROR_VF_63_32 0x9070
2868/* [W 32] Was_error indication dirty bits clear for VFs 32 to 63. MCP writes
2869 * 1 to a bit in this register in order to clear the corresponding bit in
2870 * was_error_vf_63_32 register. */
2871#define PGLUE_B_REG_WAS_ERROR_VF_63_32_CLR 0x947c
2872/* [R 32] Was_error indication dirty bits for VFs 64 to 95. Each bit
2873 * indicates that there was a completion with uncorrectable error for the
2874 * corresponding VF. Set by PXP. Reset by MCP writing 1 to
2875 * was_error_vf_95_64_clr. */
2876#define PGLUE_B_REG_WAS_ERROR_VF_95_64 0x9074
2877/* [W 32] Was_error indication dirty bits clear for VFs 64 to 95. MCP writes
2878 * 1 to a bit in this register in order to clear the corresponding bit in
2879 * was_error_vf_95_64 register. */
2880#define PGLUE_B_REG_WAS_ERROR_VF_95_64_CLR 0x9480
2881/* [RW 1] Type A PF enable inbound interrupt table for XSDM. 0 - disable; 1
2882 * - enable. */
2883#define PGLUE_B_REG_XSDM_INB_INT_A_PF_ENABLE 0x9188
2884/* [RW 16] Start offset of XSDM zone A (queue zone) in the internal RAM */
2885#define PGLUE_B_REG_XSDM_START_OFFSET_A 0x90ec
2886/* [RW 16] Start offset of XSDM zone B (legacy zone) in the internal RAM */
2887#define PGLUE_B_REG_XSDM_START_OFFSET_B 0x90f4
2888/* [RW 5] VF Shift of XSDM zone B (legacy zone) in the internal RAM */
2889#define PGLUE_B_REG_XSDM_VF_SHIFT_B 0x90fc
2890/* [RW 1] 0 - Zone A size is 136x32B; 1 - Zone A size is 152x32B. */
2891#define PGLUE_B_REG_XSDM_ZONE_A_SIZE_PF 0x91a8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002892#define PRS_REG_A_PRSU_20 0x40134
2893/* [R 8] debug only: CFC load request current credit. Transaction based. */
2894#define PRS_REG_CFC_LD_CURRENT_CREDIT 0x40164
2895/* [R 8] debug only: CFC search request current credit. Transaction based. */
2896#define PRS_REG_CFC_SEARCH_CURRENT_CREDIT 0x40168
2897/* [RW 6] The initial credit for the search message to the CFC interface.
2898 Credit is transaction based. */
2899#define PRS_REG_CFC_SEARCH_INITIAL_CREDIT 0x4011c
2900/* [RW 24] CID for port 0 if no match */
2901#define PRS_REG_CID_PORT_0 0x400fc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002902/* [RW 32] The CM header for flush message where 'load existed' bit in CFC
2903 load response is reset and packet type is 0. Used in packet start message
2904 to TCM. */
2905#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_0 0x400dc
2906#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_1 0x400e0
2907#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_2 0x400e4
2908#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_3 0x400e8
2909#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_4 0x400ec
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002910#define PRS_REG_CM_HDR_FLUSH_LOAD_TYPE_5 0x400f0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002911/* [RW 32] The CM header for flush message where 'load existed' bit in CFC
2912 load response is set and packet type is 0. Used in packet start message
2913 to TCM. */
2914#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_0 0x400bc
2915#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_1 0x400c0
2916#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_2 0x400c4
2917#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_3 0x400c8
2918#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_4 0x400cc
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002919#define PRS_REG_CM_HDR_FLUSH_NO_LOAD_TYPE_5 0x400d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002920/* [RW 32] The CM header for a match and packet type 1 for loopback port.
2921 Used in packet start message to TCM. */
2922#define PRS_REG_CM_HDR_LOOPBACK_TYPE_1 0x4009c
2923#define PRS_REG_CM_HDR_LOOPBACK_TYPE_2 0x400a0
2924#define PRS_REG_CM_HDR_LOOPBACK_TYPE_3 0x400a4
2925#define PRS_REG_CM_HDR_LOOPBACK_TYPE_4 0x400a8
2926/* [RW 32] The CM header for a match and packet type 0. Used in packet start
2927 message to TCM. */
2928#define PRS_REG_CM_HDR_TYPE_0 0x40078
2929#define PRS_REG_CM_HDR_TYPE_1 0x4007c
2930#define PRS_REG_CM_HDR_TYPE_2 0x40080
2931#define PRS_REG_CM_HDR_TYPE_3 0x40084
2932#define PRS_REG_CM_HDR_TYPE_4 0x40088
2933/* [RW 32] The CM header in case there was not a match on the connection */
2934#define PRS_REG_CM_NO_MATCH_HDR 0x400b8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002935/* [RW 1] Indicates if in e1hov mode. 0=non-e1hov mode; 1=e1hov mode. */
2936#define PRS_REG_E1HOV_MODE 0x401c8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002937/* [RW 8] The 8-bit event ID for a match and packet type 1. Used in packet
2938 start message to TCM. */
2939#define PRS_REG_EVENT_ID_1 0x40054
2940#define PRS_REG_EVENT_ID_2 0x40058
2941#define PRS_REG_EVENT_ID_3 0x4005c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002942/* [RW 16] The Ethernet type value for FCoE */
2943#define PRS_REG_FCOE_TYPE 0x401d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002944/* [RW 8] Context region for flush packet with packet type 0. Used in CFC
2945 load request message. */
2946#define PRS_REG_FLUSH_REGIONS_TYPE_0 0x40004
2947#define PRS_REG_FLUSH_REGIONS_TYPE_1 0x40008
2948#define PRS_REG_FLUSH_REGIONS_TYPE_2 0x4000c
2949#define PRS_REG_FLUSH_REGIONS_TYPE_3 0x40010
2950#define PRS_REG_FLUSH_REGIONS_TYPE_4 0x40014
2951#define PRS_REG_FLUSH_REGIONS_TYPE_5 0x40018
2952#define PRS_REG_FLUSH_REGIONS_TYPE_6 0x4001c
2953#define PRS_REG_FLUSH_REGIONS_TYPE_7 0x40020
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002954/* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2955 * Ethernet header. */
2956#define PRS_REG_HDRS_AFTER_BASIC 0x40238
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002957/* [RW 6] Bit-map indicating which L2 hdrs may appear after the basic
2958 * Ethernet header for port 0 packets. */
2959#define PRS_REG_HDRS_AFTER_BASIC_PORT_0 0x40270
2960#define PRS_REG_HDRS_AFTER_BASIC_PORT_1 0x40290
2961/* [R 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 */
2962#define PRS_REG_HDRS_AFTER_TAG_0 0x40248
2963/* [RW 6] Bit-map indicating which L2 hdrs may appear after L2 tag 0 for
2964 * port 0 packets */
2965#define PRS_REG_HDRS_AFTER_TAG_0_PORT_0 0x40280
2966#define PRS_REG_HDRS_AFTER_TAG_0_PORT_1 0x402a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002967/* [RW 4] The increment value to send in the CFC load request message */
2968#define PRS_REG_INC_VALUE 0x40048
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002969/* [RW 6] Bit-map indicating which headers must appear in the packet */
2970#define PRS_REG_MUST_HAVE_HDRS 0x40254
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002971/* [RW 6] Bit-map indicating which headers must appear in the packet for
2972 * port 0 packets */
2973#define PRS_REG_MUST_HAVE_HDRS_PORT_0 0x4028c
2974#define PRS_REG_MUST_HAVE_HDRS_PORT_1 0x402ac
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002975#define PRS_REG_NIC_MODE 0x40138
2976/* [RW 8] The 8-bit event ID for cases where there is no match on the
2977 connection. Used in packet start message to TCM. */
2978#define PRS_REG_NO_MATCH_EVENT_ID 0x40070
2979/* [ST 24] The number of input CFC flush packets */
2980#define PRS_REG_NUM_OF_CFC_FLUSH_MESSAGES 0x40128
2981/* [ST 32] The number of cycles the Parser halted its operation since it
2982 could not allocate the next serial number */
2983#define PRS_REG_NUM_OF_DEAD_CYCLES 0x40130
2984/* [ST 24] The number of input packets */
2985#define PRS_REG_NUM_OF_PACKETS 0x40124
2986/* [ST 24] The number of input transparent flush packets */
2987#define PRS_REG_NUM_OF_TRANSPARENT_FLUSH_MESSAGES 0x4012c
2988/* [RW 8] Context region for received Ethernet packet with a match and
2989 packet type 0. Used in CFC load request message */
2990#define PRS_REG_PACKET_REGIONS_TYPE_0 0x40028
2991#define PRS_REG_PACKET_REGIONS_TYPE_1 0x4002c
2992#define PRS_REG_PACKET_REGIONS_TYPE_2 0x40030
2993#define PRS_REG_PACKET_REGIONS_TYPE_3 0x40034
2994#define PRS_REG_PACKET_REGIONS_TYPE_4 0x40038
2995#define PRS_REG_PACKET_REGIONS_TYPE_5 0x4003c
2996#define PRS_REG_PACKET_REGIONS_TYPE_6 0x40040
2997#define PRS_REG_PACKET_REGIONS_TYPE_7 0x40044
2998/* [R 2] debug only: Number of pending requests for CAC on port 0. */
2999#define PRS_REG_PENDING_BRB_CAC0_RQ 0x40174
3000/* [R 2] debug only: Number of pending requests for header parsing. */
3001#define PRS_REG_PENDING_BRB_PRS_RQ 0x40170
3002/* [R 1] Interrupt register #0 read */
3003#define PRS_REG_PRS_INT_STS 0x40188
3004/* [RW 8] Parity mask register #0 read/write */
3005#define PRS_REG_PRS_PRTY_MASK 0x401a4
Eliezer Tamirf1410642008-02-28 11:51:50 -08003006/* [R 8] Parity register #0 read */
3007#define PRS_REG_PRS_PRTY_STS 0x40198
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003008/* [RC 8] Parity register #0 read clear */
3009#define PRS_REG_PRS_PRTY_STS_CLR 0x4019c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003010/* [RW 8] Context region for pure acknowledge packets. Used in CFC load
3011 request message */
3012#define PRS_REG_PURE_REGIONS 0x40024
3013/* [R 32] debug only: Serial number status lsb 32 bits. '1' indicates this
3014 serail number was released by SDM but cannot be used because a previous
3015 serial number was not released. */
3016#define PRS_REG_SERIAL_NUM_STATUS_LSB 0x40154
3017/* [R 32] debug only: Serial number status msb 32 bits. '1' indicates this
3018 serail number was released by SDM but cannot be used because a previous
3019 serial number was not released. */
3020#define PRS_REG_SERIAL_NUM_STATUS_MSB 0x40158
3021/* [R 4] debug only: SRC current credit. Transaction based. */
3022#define PRS_REG_SRC_CURRENT_CREDIT 0x4016c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003023/* [RW 16] The Ethernet type value for L2 tag 0 */
3024#define PRS_REG_TAG_ETHERTYPE_0 0x401d4
3025/* [RW 4] The length of the info field for L2 tag 0. The length is between
3026 * 2B and 14B; in 2B granularity */
3027#define PRS_REG_TAG_LEN_0 0x4022c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003028/* [R 8] debug only: TCM current credit. Cycle based. */
3029#define PRS_REG_TCM_CURRENT_CREDIT 0x40160
3030/* [R 8] debug only: TSDM current credit. Transaction based. */
3031#define PRS_REG_TSDM_CURRENT_CREDIT 0x4015c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003032#define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT (0x1<<19)
3033#define PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF (0x1<<20)
3034#define PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN (0x1<<22)
3035#define PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED (0x1<<23)
3036#define PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED (0x1<<24)
3037#define PXP2_PXP2_INT_STS_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
3038#define PXP2_PXP2_INT_STS_CLR_0_REG_WR_PGLUE_EOP_ERROR (0x1<<7)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003039/* [R 6] Debug only: Number of used entries in the data FIFO */
3040#define PXP2_REG_HST_DATA_FIFO_STATUS 0x12047c
3041/* [R 7] Debug only: Number of used entries in the header FIFO */
Dmitry Kravkov9f0096a2011-08-09 03:10:29 +00003042#define PXP2_REG_HST_HEADER_FIFO_STATUS 0x120478
3043#define PXP2_REG_PGL_ADDR_88_F0 0x120534
3044/* [R 32] GRC address for configuration access to PCIE config address 0x88.
3045 * any write to this PCIE address will cause a GRC write access to the
3046 * address that's in t this register */
3047#define PXP2_REG_PGL_ADDR_88_F1 0x120544
3048#define PXP2_REG_PGL_ADDR_8C_F0 0x120538
3049/* [R 32] GRC address for configuration access to PCIE config address 0x8c.
3050 * any write to this PCIE address will cause a GRC write access to the
3051 * address that's in t this register */
3052#define PXP2_REG_PGL_ADDR_8C_F1 0x120548
3053#define PXP2_REG_PGL_ADDR_90_F0 0x12053c
3054/* [R 32] GRC address for configuration access to PCIE config address 0x90.
3055 * any write to this PCIE address will cause a GRC write access to the
3056 * address that's in t this register */
3057#define PXP2_REG_PGL_ADDR_90_F1 0x12054c
3058#define PXP2_REG_PGL_ADDR_94_F0 0x120540
3059/* [R 32] GRC address for configuration access to PCIE config address 0x94.
3060 * any write to this PCIE address will cause a GRC write access to the
3061 * address that's in t this register */
3062#define PXP2_REG_PGL_ADDR_94_F1 0x120550
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003063#define PXP2_REG_PGL_CONTROL0 0x120490
3064#define PXP2_REG_PGL_CONTROL1 0x120514
Eilon Greensteinca003922009-08-12 22:53:28 -07003065#define PXP2_REG_PGL_DEBUG 0x120520
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003066/* [RW 32] third dword data of expansion rom request. this register is
3067 special. reading from it provides a vector outstanding read requests. if
3068 a bit is zero it means that a read request on the corresponding tag did
3069 not finish yet (not all completions have arrived for it) */
3070#define PXP2_REG_PGL_EXP_ROM2 0x120808
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003071/* [RW 32] Inbound interrupt table for CSDM: bits[31:16]-mask;
3072 its[15:0]-address */
3073#define PXP2_REG_PGL_INT_CSDM_0 0x1204f4
3074#define PXP2_REG_PGL_INT_CSDM_1 0x1204f8
3075#define PXP2_REG_PGL_INT_CSDM_2 0x1204fc
3076#define PXP2_REG_PGL_INT_CSDM_3 0x120500
3077#define PXP2_REG_PGL_INT_CSDM_4 0x120504
3078#define PXP2_REG_PGL_INT_CSDM_5 0x120508
3079#define PXP2_REG_PGL_INT_CSDM_6 0x12050c
3080#define PXP2_REG_PGL_INT_CSDM_7 0x120510
3081/* [RW 32] Inbound interrupt table for TSDM: bits[31:16]-mask;
3082 its[15:0]-address */
3083#define PXP2_REG_PGL_INT_TSDM_0 0x120494
3084#define PXP2_REG_PGL_INT_TSDM_1 0x120498
3085#define PXP2_REG_PGL_INT_TSDM_2 0x12049c
3086#define PXP2_REG_PGL_INT_TSDM_3 0x1204a0
3087#define PXP2_REG_PGL_INT_TSDM_4 0x1204a4
3088#define PXP2_REG_PGL_INT_TSDM_5 0x1204a8
3089#define PXP2_REG_PGL_INT_TSDM_6 0x1204ac
3090#define PXP2_REG_PGL_INT_TSDM_7 0x1204b0
3091/* [RW 32] Inbound interrupt table for USDM: bits[31:16]-mask;
3092 its[15:0]-address */
3093#define PXP2_REG_PGL_INT_USDM_0 0x1204b4
3094#define PXP2_REG_PGL_INT_USDM_1 0x1204b8
3095#define PXP2_REG_PGL_INT_USDM_2 0x1204bc
3096#define PXP2_REG_PGL_INT_USDM_3 0x1204c0
3097#define PXP2_REG_PGL_INT_USDM_4 0x1204c4
3098#define PXP2_REG_PGL_INT_USDM_5 0x1204c8
3099#define PXP2_REG_PGL_INT_USDM_6 0x1204cc
3100#define PXP2_REG_PGL_INT_USDM_7 0x1204d0
3101/* [RW 32] Inbound interrupt table for XSDM: bits[31:16]-mask;
3102 its[15:0]-address */
3103#define PXP2_REG_PGL_INT_XSDM_0 0x1204d4
3104#define PXP2_REG_PGL_INT_XSDM_1 0x1204d8
3105#define PXP2_REG_PGL_INT_XSDM_2 0x1204dc
3106#define PXP2_REG_PGL_INT_XSDM_3 0x1204e0
3107#define PXP2_REG_PGL_INT_XSDM_4 0x1204e4
3108#define PXP2_REG_PGL_INT_XSDM_5 0x1204e8
3109#define PXP2_REG_PGL_INT_XSDM_6 0x1204ec
3110#define PXP2_REG_PGL_INT_XSDM_7 0x1204f0
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00003111/* [RW 3] this field allows one function to pretend being another function
3112 when accessing any BAR mapped resource within the device. the value of
3113 the field is the number of the function that will be accessed
3114 effectively. after software write to this bit it must read it in order to
3115 know that the new value is updated */
3116#define PXP2_REG_PGL_PRETEND_FUNC_F0 0x120674
3117#define PXP2_REG_PGL_PRETEND_FUNC_F1 0x120678
3118#define PXP2_REG_PGL_PRETEND_FUNC_F2 0x12067c
3119#define PXP2_REG_PGL_PRETEND_FUNC_F3 0x120680
3120#define PXP2_REG_PGL_PRETEND_FUNC_F4 0x120684
3121#define PXP2_REG_PGL_PRETEND_FUNC_F5 0x120688
3122#define PXP2_REG_PGL_PRETEND_FUNC_F6 0x12068c
3123#define PXP2_REG_PGL_PRETEND_FUNC_F7 0x120690
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003124/* [R 1] this bit indicates that a read request was blocked because of
3125 bus_master_en was deasserted */
3126#define PXP2_REG_PGL_READ_BLOCKED 0x120568
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003127#define PXP2_REG_PGL_TAGS_LIMIT 0x1205a8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003128/* [R 18] debug only */
3129#define PXP2_REG_PGL_TXW_CDTS 0x12052c
3130/* [R 1] this bit indicates that a write request was blocked because of
3131 bus_master_en was deasserted */
3132#define PXP2_REG_PGL_WRITE_BLOCKED 0x120564
3133#define PXP2_REG_PSWRQ_BW_ADD1 0x1201c0
3134#define PXP2_REG_PSWRQ_BW_ADD10 0x1201e4
3135#define PXP2_REG_PSWRQ_BW_ADD11 0x1201e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003136#define PXP2_REG_PSWRQ_BW_ADD2 0x1201c4
3137#define PXP2_REG_PSWRQ_BW_ADD28 0x120228
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003138#define PXP2_REG_PSWRQ_BW_ADD3 0x1201c8
3139#define PXP2_REG_PSWRQ_BW_ADD6 0x1201d4
3140#define PXP2_REG_PSWRQ_BW_ADD7 0x1201d8
3141#define PXP2_REG_PSWRQ_BW_ADD8 0x1201dc
3142#define PXP2_REG_PSWRQ_BW_ADD9 0x1201e0
3143#define PXP2_REG_PSWRQ_BW_CREDIT 0x12032c
3144#define PXP2_REG_PSWRQ_BW_L1 0x1202b0
3145#define PXP2_REG_PSWRQ_BW_L10 0x1202d4
3146#define PXP2_REG_PSWRQ_BW_L11 0x1202d8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003147#define PXP2_REG_PSWRQ_BW_L2 0x1202b4
3148#define PXP2_REG_PSWRQ_BW_L28 0x120318
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003149#define PXP2_REG_PSWRQ_BW_L3 0x1202b8
3150#define PXP2_REG_PSWRQ_BW_L6 0x1202c4
3151#define PXP2_REG_PSWRQ_BW_L7 0x1202c8
3152#define PXP2_REG_PSWRQ_BW_L8 0x1202cc
3153#define PXP2_REG_PSWRQ_BW_L9 0x1202d0
3154#define PXP2_REG_PSWRQ_BW_RD 0x120324
3155#define PXP2_REG_PSWRQ_BW_UB1 0x120238
3156#define PXP2_REG_PSWRQ_BW_UB10 0x12025c
3157#define PXP2_REG_PSWRQ_BW_UB11 0x120260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003158#define PXP2_REG_PSWRQ_BW_UB2 0x12023c
3159#define PXP2_REG_PSWRQ_BW_UB28 0x1202a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003160#define PXP2_REG_PSWRQ_BW_UB3 0x120240
3161#define PXP2_REG_PSWRQ_BW_UB6 0x12024c
3162#define PXP2_REG_PSWRQ_BW_UB7 0x120250
3163#define PXP2_REG_PSWRQ_BW_UB8 0x120254
3164#define PXP2_REG_PSWRQ_BW_UB9 0x120258
3165#define PXP2_REG_PSWRQ_BW_WR 0x120328
3166#define PXP2_REG_PSWRQ_CDU0_L2P 0x120000
3167#define PXP2_REG_PSWRQ_QM0_L2P 0x120038
3168#define PXP2_REG_PSWRQ_SRC0_L2P 0x120054
3169#define PXP2_REG_PSWRQ_TM0_L2P 0x12001c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003170#define PXP2_REG_PSWRQ_TSDM0_L2P 0x1200e0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003171/* [RW 32] Interrupt mask register #0 read/write */
3172#define PXP2_REG_PXP2_INT_MASK_0 0x120578
3173/* [R 32] Interrupt register #0 read */
3174#define PXP2_REG_PXP2_INT_STS_0 0x12056c
3175#define PXP2_REG_PXP2_INT_STS_1 0x120608
3176/* [RC 32] Interrupt register #0 read clear */
3177#define PXP2_REG_PXP2_INT_STS_CLR_0 0x120570
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003178/* [RW 32] Parity mask register #0 read/write */
3179#define PXP2_REG_PXP2_PRTY_MASK_0 0x120588
3180#define PXP2_REG_PXP2_PRTY_MASK_1 0x120598
Eliezer Tamirf1410642008-02-28 11:51:50 -08003181/* [R 32] Parity register #0 read */
3182#define PXP2_REG_PXP2_PRTY_STS_0 0x12057c
3183#define PXP2_REG_PXP2_PRTY_STS_1 0x12058c
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003184/* [RC 32] Parity register #0 read clear */
3185#define PXP2_REG_PXP2_PRTY_STS_CLR_0 0x120580
3186#define PXP2_REG_PXP2_PRTY_STS_CLR_1 0x120590
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003187/* [R 1] Debug only: The 'almost full' indication from each fifo (gives
3188 indication about backpressure) */
3189#define PXP2_REG_RD_ALMOST_FULL_0 0x120424
3190/* [R 8] Debug only: The blocks counter - number of unused block ids */
3191#define PXP2_REG_RD_BLK_CNT 0x120418
3192/* [RW 8] Debug only: Total number of available blocks in Tetris Buffer.
3193 Must be bigger than 6. Normally should not be changed. */
3194#define PXP2_REG_RD_BLK_NUM_CFG 0x12040c
3195/* [RW 2] CDU byte swapping mode configuration for master read requests */
3196#define PXP2_REG_RD_CDURD_SWAP_MODE 0x120404
3197/* [RW 1] When '1'; inputs to the PSWRD block are ignored */
3198#define PXP2_REG_RD_DISABLE_INPUTS 0x120374
3199/* [R 1] PSWRD internal memories initialization is done */
3200#define PXP2_REG_RD_INIT_DONE 0x120370
3201/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3202 allocated for vq10 */
3203#define PXP2_REG_RD_MAX_BLKS_VQ10 0x1203a0
3204/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3205 allocated for vq11 */
3206#define PXP2_REG_RD_MAX_BLKS_VQ11 0x1203a4
3207/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3208 allocated for vq17 */
3209#define PXP2_REG_RD_MAX_BLKS_VQ17 0x1203bc
3210/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3211 allocated for vq18 */
3212#define PXP2_REG_RD_MAX_BLKS_VQ18 0x1203c0
3213/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3214 allocated for vq19 */
3215#define PXP2_REG_RD_MAX_BLKS_VQ19 0x1203c4
3216/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3217 allocated for vq22 */
3218#define PXP2_REG_RD_MAX_BLKS_VQ22 0x1203d0
3219/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
Eilon Greensteinca003922009-08-12 22:53:28 -07003220 allocated for vq25 */
3221#define PXP2_REG_RD_MAX_BLKS_VQ25 0x1203dc
3222/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003223 allocated for vq6 */
3224#define PXP2_REG_RD_MAX_BLKS_VQ6 0x120390
3225/* [RW 8] The maximum number of blocks in Tetris Buffer that can be
3226 allocated for vq9 */
3227#define PXP2_REG_RD_MAX_BLKS_VQ9 0x12039c
3228/* [RW 2] PBF byte swapping mode configuration for master read requests */
3229#define PXP2_REG_RD_PBF_SWAP_MODE 0x1203f4
3230/* [R 1] Debug only: Indication if delivery ports are idle */
3231#define PXP2_REG_RD_PORT_IS_IDLE_0 0x12041c
3232#define PXP2_REG_RD_PORT_IS_IDLE_1 0x120420
3233/* [RW 2] QM byte swapping mode configuration for master read requests */
3234#define PXP2_REG_RD_QM_SWAP_MODE 0x1203f8
3235/* [R 7] Debug only: The SR counter - number of unused sub request ids */
3236#define PXP2_REG_RD_SR_CNT 0x120414
3237/* [RW 2] SRC byte swapping mode configuration for master read requests */
3238#define PXP2_REG_RD_SRC_SWAP_MODE 0x120400
3239/* [RW 7] Debug only: Total number of available PCI read sub-requests. Must
3240 be bigger than 1. Normally should not be changed. */
3241#define PXP2_REG_RD_SR_NUM_CFG 0x120408
3242/* [RW 1] Signals the PSWRD block to start initializing internal memories */
3243#define PXP2_REG_RD_START_INIT 0x12036c
3244/* [RW 2] TM byte swapping mode configuration for master read requests */
3245#define PXP2_REG_RD_TM_SWAP_MODE 0x1203fc
3246/* [RW 10] Bandwidth addition to VQ0 write requests */
3247#define PXP2_REG_RQ_BW_RD_ADD0 0x1201bc
3248/* [RW 10] Bandwidth addition to VQ12 read requests */
3249#define PXP2_REG_RQ_BW_RD_ADD12 0x1201ec
3250/* [RW 10] Bandwidth addition to VQ13 read requests */
3251#define PXP2_REG_RQ_BW_RD_ADD13 0x1201f0
3252/* [RW 10] Bandwidth addition to VQ14 read requests */
3253#define PXP2_REG_RQ_BW_RD_ADD14 0x1201f4
3254/* [RW 10] Bandwidth addition to VQ15 read requests */
3255#define PXP2_REG_RQ_BW_RD_ADD15 0x1201f8
3256/* [RW 10] Bandwidth addition to VQ16 read requests */
3257#define PXP2_REG_RQ_BW_RD_ADD16 0x1201fc
3258/* [RW 10] Bandwidth addition to VQ17 read requests */
3259#define PXP2_REG_RQ_BW_RD_ADD17 0x120200
3260/* [RW 10] Bandwidth addition to VQ18 read requests */
3261#define PXP2_REG_RQ_BW_RD_ADD18 0x120204
3262/* [RW 10] Bandwidth addition to VQ19 read requests */
3263#define PXP2_REG_RQ_BW_RD_ADD19 0x120208
3264/* [RW 10] Bandwidth addition to VQ20 read requests */
3265#define PXP2_REG_RQ_BW_RD_ADD20 0x12020c
3266/* [RW 10] Bandwidth addition to VQ22 read requests */
3267#define PXP2_REG_RQ_BW_RD_ADD22 0x120210
3268/* [RW 10] Bandwidth addition to VQ23 read requests */
3269#define PXP2_REG_RQ_BW_RD_ADD23 0x120214
3270/* [RW 10] Bandwidth addition to VQ24 read requests */
3271#define PXP2_REG_RQ_BW_RD_ADD24 0x120218
3272/* [RW 10] Bandwidth addition to VQ25 read requests */
3273#define PXP2_REG_RQ_BW_RD_ADD25 0x12021c
3274/* [RW 10] Bandwidth addition to VQ26 read requests */
3275#define PXP2_REG_RQ_BW_RD_ADD26 0x120220
3276/* [RW 10] Bandwidth addition to VQ27 read requests */
3277#define PXP2_REG_RQ_BW_RD_ADD27 0x120224
3278/* [RW 10] Bandwidth addition to VQ4 read requests */
3279#define PXP2_REG_RQ_BW_RD_ADD4 0x1201cc
3280/* [RW 10] Bandwidth addition to VQ5 read requests */
3281#define PXP2_REG_RQ_BW_RD_ADD5 0x1201d0
3282/* [RW 10] Bandwidth Typical L for VQ0 Read requests */
3283#define PXP2_REG_RQ_BW_RD_L0 0x1202ac
3284/* [RW 10] Bandwidth Typical L for VQ12 Read requests */
3285#define PXP2_REG_RQ_BW_RD_L12 0x1202dc
3286/* [RW 10] Bandwidth Typical L for VQ13 Read requests */
3287#define PXP2_REG_RQ_BW_RD_L13 0x1202e0
3288/* [RW 10] Bandwidth Typical L for VQ14 Read requests */
3289#define PXP2_REG_RQ_BW_RD_L14 0x1202e4
3290/* [RW 10] Bandwidth Typical L for VQ15 Read requests */
3291#define PXP2_REG_RQ_BW_RD_L15 0x1202e8
3292/* [RW 10] Bandwidth Typical L for VQ16 Read requests */
3293#define PXP2_REG_RQ_BW_RD_L16 0x1202ec
3294/* [RW 10] Bandwidth Typical L for VQ17 Read requests */
3295#define PXP2_REG_RQ_BW_RD_L17 0x1202f0
3296/* [RW 10] Bandwidth Typical L for VQ18 Read requests */
3297#define PXP2_REG_RQ_BW_RD_L18 0x1202f4
3298/* [RW 10] Bandwidth Typical L for VQ19 Read requests */
3299#define PXP2_REG_RQ_BW_RD_L19 0x1202f8
3300/* [RW 10] Bandwidth Typical L for VQ20 Read requests */
3301#define PXP2_REG_RQ_BW_RD_L20 0x1202fc
3302/* [RW 10] Bandwidth Typical L for VQ22 Read requests */
3303#define PXP2_REG_RQ_BW_RD_L22 0x120300
3304/* [RW 10] Bandwidth Typical L for VQ23 Read requests */
3305#define PXP2_REG_RQ_BW_RD_L23 0x120304
3306/* [RW 10] Bandwidth Typical L for VQ24 Read requests */
3307#define PXP2_REG_RQ_BW_RD_L24 0x120308
3308/* [RW 10] Bandwidth Typical L for VQ25 Read requests */
3309#define PXP2_REG_RQ_BW_RD_L25 0x12030c
3310/* [RW 10] Bandwidth Typical L for VQ26 Read requests */
3311#define PXP2_REG_RQ_BW_RD_L26 0x120310
3312/* [RW 10] Bandwidth Typical L for VQ27 Read requests */
3313#define PXP2_REG_RQ_BW_RD_L27 0x120314
3314/* [RW 10] Bandwidth Typical L for VQ4 Read requests */
3315#define PXP2_REG_RQ_BW_RD_L4 0x1202bc
3316/* [RW 10] Bandwidth Typical L for VQ5 Read- currently not used */
3317#define PXP2_REG_RQ_BW_RD_L5 0x1202c0
3318/* [RW 7] Bandwidth upper bound for VQ0 read requests */
3319#define PXP2_REG_RQ_BW_RD_UBOUND0 0x120234
3320/* [RW 7] Bandwidth upper bound for VQ12 read requests */
3321#define PXP2_REG_RQ_BW_RD_UBOUND12 0x120264
3322/* [RW 7] Bandwidth upper bound for VQ13 read requests */
3323#define PXP2_REG_RQ_BW_RD_UBOUND13 0x120268
3324/* [RW 7] Bandwidth upper bound for VQ14 read requests */
3325#define PXP2_REG_RQ_BW_RD_UBOUND14 0x12026c
3326/* [RW 7] Bandwidth upper bound for VQ15 read requests */
3327#define PXP2_REG_RQ_BW_RD_UBOUND15 0x120270
3328/* [RW 7] Bandwidth upper bound for VQ16 read requests */
3329#define PXP2_REG_RQ_BW_RD_UBOUND16 0x120274
3330/* [RW 7] Bandwidth upper bound for VQ17 read requests */
3331#define PXP2_REG_RQ_BW_RD_UBOUND17 0x120278
3332/* [RW 7] Bandwidth upper bound for VQ18 read requests */
3333#define PXP2_REG_RQ_BW_RD_UBOUND18 0x12027c
3334/* [RW 7] Bandwidth upper bound for VQ19 read requests */
3335#define PXP2_REG_RQ_BW_RD_UBOUND19 0x120280
3336/* [RW 7] Bandwidth upper bound for VQ20 read requests */
3337#define PXP2_REG_RQ_BW_RD_UBOUND20 0x120284
3338/* [RW 7] Bandwidth upper bound for VQ22 read requests */
3339#define PXP2_REG_RQ_BW_RD_UBOUND22 0x120288
3340/* [RW 7] Bandwidth upper bound for VQ23 read requests */
3341#define PXP2_REG_RQ_BW_RD_UBOUND23 0x12028c
3342/* [RW 7] Bandwidth upper bound for VQ24 read requests */
3343#define PXP2_REG_RQ_BW_RD_UBOUND24 0x120290
3344/* [RW 7] Bandwidth upper bound for VQ25 read requests */
3345#define PXP2_REG_RQ_BW_RD_UBOUND25 0x120294
3346/* [RW 7] Bandwidth upper bound for VQ26 read requests */
3347#define PXP2_REG_RQ_BW_RD_UBOUND26 0x120298
3348/* [RW 7] Bandwidth upper bound for VQ27 read requests */
3349#define PXP2_REG_RQ_BW_RD_UBOUND27 0x12029c
3350/* [RW 7] Bandwidth upper bound for VQ4 read requests */
3351#define PXP2_REG_RQ_BW_RD_UBOUND4 0x120244
3352/* [RW 7] Bandwidth upper bound for VQ5 read requests */
3353#define PXP2_REG_RQ_BW_RD_UBOUND5 0x120248
3354/* [RW 10] Bandwidth addition to VQ29 write requests */
3355#define PXP2_REG_RQ_BW_WR_ADD29 0x12022c
3356/* [RW 10] Bandwidth addition to VQ30 write requests */
3357#define PXP2_REG_RQ_BW_WR_ADD30 0x120230
3358/* [RW 10] Bandwidth Typical L for VQ29 Write requests */
3359#define PXP2_REG_RQ_BW_WR_L29 0x12031c
3360/* [RW 10] Bandwidth Typical L for VQ30 Write requests */
3361#define PXP2_REG_RQ_BW_WR_L30 0x120320
3362/* [RW 7] Bandwidth upper bound for VQ29 */
3363#define PXP2_REG_RQ_BW_WR_UBOUND29 0x1202a4
3364/* [RW 7] Bandwidth upper bound for VQ30 */
3365#define PXP2_REG_RQ_BW_WR_UBOUND30 0x1202a8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003366/* [RW 18] external first_mem_addr field in L2P table for CDU module port 0 */
3367#define PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR 0x120008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003368/* [RW 2] Endian mode for cdu */
3369#define PXP2_REG_RQ_CDU_ENDIAN_M 0x1201a0
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003370#define PXP2_REG_RQ_CDU_FIRST_ILT 0x12061c
3371#define PXP2_REG_RQ_CDU_LAST_ILT 0x120620
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003372/* [RW 3] page size in L2P table for CDU module; -4k; -8k; -16k; -32k; -64k;
3373 -128k */
3374#define PXP2_REG_RQ_CDU_P_SIZE 0x120018
3375/* [R 1] 1' indicates that the requester has finished its internal
3376 configuration */
3377#define PXP2_REG_RQ_CFG_DONE 0x1201b4
3378/* [RW 2] Endian mode for debug */
3379#define PXP2_REG_RQ_DBG_ENDIAN_M 0x1201a4
3380/* [RW 1] When '1'; requests will enter input buffers but wont get out
3381 towards the glue */
3382#define PXP2_REG_RQ_DISABLE_INPUTS 0x120330
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003383/* [RW 4] Determines alignment of write SRs when a request is split into
3384 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3385 * aligned. 4 - 512B aligned. */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003386#define PXP2_REG_RQ_DRAM_ALIGN 0x1205b0
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003387/* [RW 4] Determines alignment of read SRs when a request is split into
3388 * several SRs. 0 - 8B aligned. 1 - 64B aligned. 2 - 128B aligned. 3 - 256B
3389 * aligned. 4 - 512B aligned. */
3390#define PXP2_REG_RQ_DRAM_ALIGN_RD 0x12092c
3391/* [RW 1] when set the new alignment method (E2) will be applied; when reset
3392 * the original alignment method (E1 E1H) will be applied */
3393#define PXP2_REG_RQ_DRAM_ALIGN_SEL 0x120930
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003394/* [RW 1] If 1 ILT failiue will not result in ELT access; An interrupt will
3395 be asserted */
3396#define PXP2_REG_RQ_ELT_DISABLE 0x12066c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003397/* [RW 2] Endian mode for hc */
3398#define PXP2_REG_RQ_HC_ENDIAN_M 0x1201a8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003399/* [RW 1] when '0' ILT logic will work as in A0; otherwise B0; for back
3400 compatibility needs; Note that different registers are used per mode */
3401#define PXP2_REG_RQ_ILT_MODE 0x1205b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003402/* [WB 53] Onchip address table */
3403#define PXP2_REG_RQ_ONCHIP_AT 0x122000
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003404/* [WB 53] Onchip address table - B0 */
3405#define PXP2_REG_RQ_ONCHIP_AT_B0 0x128000
Eliezer Tamirf1410642008-02-28 11:51:50 -08003406/* [RW 13] Pending read limiter threshold; in Dwords */
3407#define PXP2_REG_RQ_PDR_LIMIT 0x12033c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003408/* [RW 2] Endian mode for qm */
3409#define PXP2_REG_RQ_QM_ENDIAN_M 0x120194
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003410#define PXP2_REG_RQ_QM_FIRST_ILT 0x120634
3411#define PXP2_REG_RQ_QM_LAST_ILT 0x120638
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003412/* [RW 3] page size in L2P table for QM module; -4k; -8k; -16k; -32k; -64k;
3413 -128k */
3414#define PXP2_REG_RQ_QM_P_SIZE 0x120050
Eilon Greenstein33471622008-08-13 15:59:08 -07003415/* [RW 1] 1' indicates that the RBC has finished configuring the PSWRQ */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003416#define PXP2_REG_RQ_RBC_DONE 0x1201b0
3417/* [RW 3] Max burst size filed for read requests port 0; 000 - 128B;
3418 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3419#define PXP2_REG_RQ_RD_MBS0 0x120160
Eliezer Tamirf1410642008-02-28 11:51:50 -08003420/* [RW 3] Max burst size filed for read requests port 1; 000 - 128B;
3421 001:256B; 010: 512B; 11:1K:100:2K; 01:4K */
3422#define PXP2_REG_RQ_RD_MBS1 0x120168
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003423/* [RW 2] Endian mode for src */
3424#define PXP2_REG_RQ_SRC_ENDIAN_M 0x12019c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003425#define PXP2_REG_RQ_SRC_FIRST_ILT 0x12063c
3426#define PXP2_REG_RQ_SRC_LAST_ILT 0x120640
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003427/* [RW 3] page size in L2P table for SRC module; -4k; -8k; -16k; -32k; -64k;
3428 -128k */
3429#define PXP2_REG_RQ_SRC_P_SIZE 0x12006c
3430/* [RW 2] Endian mode for tm */
3431#define PXP2_REG_RQ_TM_ENDIAN_M 0x120198
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003432#define PXP2_REG_RQ_TM_FIRST_ILT 0x120644
3433#define PXP2_REG_RQ_TM_LAST_ILT 0x120648
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003434/* [RW 3] page size in L2P table for TM module; -4k; -8k; -16k; -32k; -64k;
3435 -128k */
3436#define PXP2_REG_RQ_TM_P_SIZE 0x120034
3437/* [R 5] Number of entries in the ufifo; his fifo has l2p completions */
3438#define PXP2_REG_RQ_UFIFO_NUM_OF_ENTRY 0x12080c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003439/* [RW 18] external first_mem_addr field in L2P table for USDM module port 0 */
3440#define PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR 0x120094
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003441/* [R 8] Number of entries occupied by vq 0 in pswrq memory */
3442#define PXP2_REG_RQ_VQ0_ENTRY_CNT 0x120810
3443/* [R 8] Number of entries occupied by vq 10 in pswrq memory */
3444#define PXP2_REG_RQ_VQ10_ENTRY_CNT 0x120818
3445/* [R 8] Number of entries occupied by vq 11 in pswrq memory */
3446#define PXP2_REG_RQ_VQ11_ENTRY_CNT 0x120820
3447/* [R 8] Number of entries occupied by vq 12 in pswrq memory */
3448#define PXP2_REG_RQ_VQ12_ENTRY_CNT 0x120828
3449/* [R 8] Number of entries occupied by vq 13 in pswrq memory */
3450#define PXP2_REG_RQ_VQ13_ENTRY_CNT 0x120830
3451/* [R 8] Number of entries occupied by vq 14 in pswrq memory */
3452#define PXP2_REG_RQ_VQ14_ENTRY_CNT 0x120838
3453/* [R 8] Number of entries occupied by vq 15 in pswrq memory */
3454#define PXP2_REG_RQ_VQ15_ENTRY_CNT 0x120840
3455/* [R 8] Number of entries occupied by vq 16 in pswrq memory */
3456#define PXP2_REG_RQ_VQ16_ENTRY_CNT 0x120848
3457/* [R 8] Number of entries occupied by vq 17 in pswrq memory */
3458#define PXP2_REG_RQ_VQ17_ENTRY_CNT 0x120850
3459/* [R 8] Number of entries occupied by vq 18 in pswrq memory */
3460#define PXP2_REG_RQ_VQ18_ENTRY_CNT 0x120858
3461/* [R 8] Number of entries occupied by vq 19 in pswrq memory */
3462#define PXP2_REG_RQ_VQ19_ENTRY_CNT 0x120860
3463/* [R 8] Number of entries occupied by vq 1 in pswrq memory */
3464#define PXP2_REG_RQ_VQ1_ENTRY_CNT 0x120868
3465/* [R 8] Number of entries occupied by vq 20 in pswrq memory */
3466#define PXP2_REG_RQ_VQ20_ENTRY_CNT 0x120870
3467/* [R 8] Number of entries occupied by vq 21 in pswrq memory */
3468#define PXP2_REG_RQ_VQ21_ENTRY_CNT 0x120878
3469/* [R 8] Number of entries occupied by vq 22 in pswrq memory */
3470#define PXP2_REG_RQ_VQ22_ENTRY_CNT 0x120880
3471/* [R 8] Number of entries occupied by vq 23 in pswrq memory */
3472#define PXP2_REG_RQ_VQ23_ENTRY_CNT 0x120888
3473/* [R 8] Number of entries occupied by vq 24 in pswrq memory */
3474#define PXP2_REG_RQ_VQ24_ENTRY_CNT 0x120890
3475/* [R 8] Number of entries occupied by vq 25 in pswrq memory */
3476#define PXP2_REG_RQ_VQ25_ENTRY_CNT 0x120898
3477/* [R 8] Number of entries occupied by vq 26 in pswrq memory */
3478#define PXP2_REG_RQ_VQ26_ENTRY_CNT 0x1208a0
3479/* [R 8] Number of entries occupied by vq 27 in pswrq memory */
3480#define PXP2_REG_RQ_VQ27_ENTRY_CNT 0x1208a8
3481/* [R 8] Number of entries occupied by vq 28 in pswrq memory */
3482#define PXP2_REG_RQ_VQ28_ENTRY_CNT 0x1208b0
3483/* [R 8] Number of entries occupied by vq 29 in pswrq memory */
3484#define PXP2_REG_RQ_VQ29_ENTRY_CNT 0x1208b8
3485/* [R 8] Number of entries occupied by vq 2 in pswrq memory */
3486#define PXP2_REG_RQ_VQ2_ENTRY_CNT 0x1208c0
3487/* [R 8] Number of entries occupied by vq 30 in pswrq memory */
3488#define PXP2_REG_RQ_VQ30_ENTRY_CNT 0x1208c8
3489/* [R 8] Number of entries occupied by vq 31 in pswrq memory */
3490#define PXP2_REG_RQ_VQ31_ENTRY_CNT 0x1208d0
3491/* [R 8] Number of entries occupied by vq 3 in pswrq memory */
3492#define PXP2_REG_RQ_VQ3_ENTRY_CNT 0x1208d8
3493/* [R 8] Number of entries occupied by vq 4 in pswrq memory */
3494#define PXP2_REG_RQ_VQ4_ENTRY_CNT 0x1208e0
3495/* [R 8] Number of entries occupied by vq 5 in pswrq memory */
3496#define PXP2_REG_RQ_VQ5_ENTRY_CNT 0x1208e8
3497/* [R 8] Number of entries occupied by vq 6 in pswrq memory */
3498#define PXP2_REG_RQ_VQ6_ENTRY_CNT 0x1208f0
3499/* [R 8] Number of entries occupied by vq 7 in pswrq memory */
3500#define PXP2_REG_RQ_VQ7_ENTRY_CNT 0x1208f8
3501/* [R 8] Number of entries occupied by vq 8 in pswrq memory */
3502#define PXP2_REG_RQ_VQ8_ENTRY_CNT 0x120900
3503/* [R 8] Number of entries occupied by vq 9 in pswrq memory */
3504#define PXP2_REG_RQ_VQ9_ENTRY_CNT 0x120908
3505/* [RW 3] Max burst size filed for write requests port 0; 000 - 128B;
3506 001:256B; 010: 512B; */
3507#define PXP2_REG_RQ_WR_MBS0 0x12015c
Eliezer Tamirf1410642008-02-28 11:51:50 -08003508/* [RW 3] Max burst size filed for write requests port 1; 000 - 128B;
3509 001:256B; 010: 512B; */
3510#define PXP2_REG_RQ_WR_MBS1 0x120164
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003511/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3512 buffer reaches this number has_payload will be asserted */
3513#define PXP2_REG_WR_CDU_MPS 0x1205f0
3514/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3515 buffer reaches this number has_payload will be asserted */
3516#define PXP2_REG_WR_CSDM_MPS 0x1205d0
3517/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3518 buffer reaches this number has_payload will be asserted */
3519#define PXP2_REG_WR_DBG_MPS 0x1205e8
3520/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3521 buffer reaches this number has_payload will be asserted */
3522#define PXP2_REG_WR_DMAE_MPS 0x1205ec
Eilon Greenstein33471622008-08-13 15:59:08 -07003523/* [RW 10] if Number of entries in dmae fifo will be higher than this
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003524 threshold then has_payload indication will be asserted; the default value
3525 should be equal to &gt; write MBS size! */
3526#define PXP2_REG_WR_DMAE_TH 0x120368
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003527/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3528 buffer reaches this number has_payload will be asserted */
3529#define PXP2_REG_WR_HC_MPS 0x1205c8
3530/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3531 buffer reaches this number has_payload will be asserted */
3532#define PXP2_REG_WR_QM_MPS 0x1205dc
3533/* [RW 1] 0 - working in A0 mode; - working in B0 mode */
3534#define PXP2_REG_WR_REV_MODE 0x120670
3535/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3536 buffer reaches this number has_payload will be asserted */
3537#define PXP2_REG_WR_SRC_MPS 0x1205e4
3538/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3539 buffer reaches this number has_payload will be asserted */
3540#define PXP2_REG_WR_TM_MPS 0x1205e0
3541/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3542 buffer reaches this number has_payload will be asserted */
3543#define PXP2_REG_WR_TSDM_MPS 0x1205d4
Eilon Greenstein33471622008-08-13 15:59:08 -07003544/* [RW 10] if Number of entries in usdmdp fifo will be higher than this
Eliezer Tamirf1410642008-02-28 11:51:50 -08003545 threshold then has_payload indication will be asserted; the default value
3546 should be equal to &gt; write MBS size! */
3547#define PXP2_REG_WR_USDMDP_TH 0x120348
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003548/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3549 buffer reaches this number has_payload will be asserted */
3550#define PXP2_REG_WR_USDM_MPS 0x1205cc
3551/* [RW 2] 0 - 128B; - 256B; - 512B; - 1024B; when the payload in the
3552 buffer reaches this number has_payload will be asserted */
3553#define PXP2_REG_WR_XSDM_MPS 0x1205d8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003554/* [R 1] debug only: Indication if PSWHST arbiter is idle */
3555#define PXP_REG_HST_ARB_IS_IDLE 0x103004
3556/* [R 8] debug only: A bit mask for all PSWHST arbiter clients. '1' means
3557 this client is waiting for the arbiter. */
3558#define PXP_REG_HST_CLIENTS_WAITING_TO_ARB 0x103008
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003559/* [RW 1] When 1; doorbells are discarded and not passed to doorbell queue
3560 block. Should be used for close the gates. */
3561#define PXP_REG_HST_DISCARD_DOORBELLS 0x1030a4
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003562/* [R 1] debug only: '1' means this PSWHST is discarding doorbells. This bit
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003563 should update according to 'hst_discard_doorbells' register when the state
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003564 machine is idle */
3565#define PXP_REG_HST_DISCARD_DOORBELLS_STATUS 0x1030a0
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003566/* [RW 1] When 1; new internal writes arriving to the block are discarded.
3567 Should be used for close the gates. */
3568#define PXP_REG_HST_DISCARD_INTERNAL_WRITES 0x1030a8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003569/* [R 6] debug only: A bit mask for all PSWHST internal write clients. '1'
3570 means this PSWHST is discarding inputs from this client. Each bit should
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003571 update according to 'hst_discard_internal_writes' register when the state
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003572 machine is idle. */
3573#define PXP_REG_HST_DISCARD_INTERNAL_WRITES_STATUS 0x10309c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003574/* [WB 160] Used for initialization of the inbound interrupts memory */
3575#define PXP_REG_HST_INBOUND_INT 0x103800
3576/* [RW 32] Interrupt mask register #0 read/write */
3577#define PXP_REG_PXP_INT_MASK_0 0x103074
3578#define PXP_REG_PXP_INT_MASK_1 0x103084
3579/* [R 32] Interrupt register #0 read */
3580#define PXP_REG_PXP_INT_STS_0 0x103068
3581#define PXP_REG_PXP_INT_STS_1 0x103078
3582/* [RC 32] Interrupt register #0 read clear */
3583#define PXP_REG_PXP_INT_STS_CLR_0 0x10306c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003584#define PXP_REG_PXP_INT_STS_CLR_1 0x10307c
3585/* [RW 27] Parity mask register #0 read/write */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003586#define PXP_REG_PXP_PRTY_MASK 0x103094
Eliezer Tamirf1410642008-02-28 11:51:50 -08003587/* [R 26] Parity register #0 read */
3588#define PXP_REG_PXP_PRTY_STS 0x103088
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003589/* [RC 27] Parity register #0 read clear */
3590#define PXP_REG_PXP_PRTY_STS_CLR 0x10308c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003591/* [RW 4] The activity counter initial increment value sent in the load
3592 request */
3593#define QM_REG_ACTCTRINITVAL_0 0x168040
3594#define QM_REG_ACTCTRINITVAL_1 0x168044
3595#define QM_REG_ACTCTRINITVAL_2 0x168048
3596#define QM_REG_ACTCTRINITVAL_3 0x16804c
3597/* [RW 32] The base logical address (in bytes) of each physical queue. The
3598 index I represents the physical queue number. The 12 lsbs are ignore and
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003599 considered zero so practically there are only 20 bits in this register;
3600 queues 63-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003601#define QM_REG_BASEADDR 0x168900
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003602/* [RW 32] The base logical address (in bytes) of each physical queue. The
3603 index I represents the physical queue number. The 12 lsbs are ignore and
3604 considered zero so practically there are only 20 bits in this register;
3605 queues 127-64 */
3606#define QM_REG_BASEADDR_EXT_A 0x16e100
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003607/* [RW 16] The byte credit cost for each task. This value is for both ports */
3608#define QM_REG_BYTECRDCOST 0x168234
3609/* [RW 16] The initial byte credit value for both ports. */
3610#define QM_REG_BYTECRDINITVAL 0x168238
3611/* [RW 32] A bit per physical queue. If the bit is cleared then the physical
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003612 queue uses port 0 else it uses port 1; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003613#define QM_REG_BYTECRDPORT_LSB 0x168228
3614/* [RW 32] A bit per physical queue. If the bit is cleared then the physical
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003615 queue uses port 0 else it uses port 1; queues 95-64 */
3616#define QM_REG_BYTECRDPORT_LSB_EXT_A 0x16e520
3617/* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3618 queue uses port 0 else it uses port 1; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003619#define QM_REG_BYTECRDPORT_MSB 0x168224
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003620/* [RW 32] A bit per physical queue. If the bit is cleared then the physical
3621 queue uses port 0 else it uses port 1; queues 127-96 */
3622#define QM_REG_BYTECRDPORT_MSB_EXT_A 0x16e51c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003623/* [RW 16] The byte credit value that if above the QM is considered almost
3624 full */
3625#define QM_REG_BYTECREDITAFULLTHR 0x168094
3626/* [RW 4] The initial credit for interface */
3627#define QM_REG_CMINITCRD_0 0x1680cc
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003628#define QM_REG_BYTECRDCMDQ_0 0x16e6e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629#define QM_REG_CMINITCRD_1 0x1680d0
3630#define QM_REG_CMINITCRD_2 0x1680d4
3631#define QM_REG_CMINITCRD_3 0x1680d8
3632#define QM_REG_CMINITCRD_4 0x1680dc
3633#define QM_REG_CMINITCRD_5 0x1680e0
3634#define QM_REG_CMINITCRD_6 0x1680e4
3635#define QM_REG_CMINITCRD_7 0x1680e8
3636/* [RW 8] A mask bit per CM interface. If this bit is 0 then this interface
3637 is masked */
3638#define QM_REG_CMINTEN 0x1680ec
3639/* [RW 12] A bit vector which indicates which one of the queues are tied to
3640 interface 0 */
3641#define QM_REG_CMINTVOQMASK_0 0x1681f4
3642#define QM_REG_CMINTVOQMASK_1 0x1681f8
3643#define QM_REG_CMINTVOQMASK_2 0x1681fc
3644#define QM_REG_CMINTVOQMASK_3 0x168200
3645#define QM_REG_CMINTVOQMASK_4 0x168204
3646#define QM_REG_CMINTVOQMASK_5 0x168208
3647#define QM_REG_CMINTVOQMASK_6 0x16820c
3648#define QM_REG_CMINTVOQMASK_7 0x168210
3649/* [RW 20] The number of connections divided by 16 which dictates the size
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003650 of each queue which belongs to even function number. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003651#define QM_REG_CONNNUM_0 0x168020
3652/* [R 6] Keep the fill level of the fifo from write client 4 */
3653#define QM_REG_CQM_WRC_FIFOLVL 0x168018
3654/* [RW 8] The context regions sent in the CFC load request */
3655#define QM_REG_CTXREG_0 0x168030
3656#define QM_REG_CTXREG_1 0x168034
3657#define QM_REG_CTXREG_2 0x168038
3658#define QM_REG_CTXREG_3 0x16803c
3659/* [RW 12] The VOQ mask used to select the VOQs which needs to be full for
3660 bypass enable */
3661#define QM_REG_ENBYPVOQMASK 0x16823c
3662/* [RW 32] A bit mask per each physical queue. If a bit is set then the
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003663 physical queue uses the byte credit; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003664#define QM_REG_ENBYTECRD_LSB 0x168220
3665/* [RW 32] A bit mask per each physical queue. If a bit is set then the
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003666 physical queue uses the byte credit; queues 95-64 */
3667#define QM_REG_ENBYTECRD_LSB_EXT_A 0x16e518
3668/* [RW 32] A bit mask per each physical queue. If a bit is set then the
3669 physical queue uses the byte credit; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003670#define QM_REG_ENBYTECRD_MSB 0x16821c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003671/* [RW 32] A bit mask per each physical queue. If a bit is set then the
3672 physical queue uses the byte credit; queues 127-96 */
3673#define QM_REG_ENBYTECRD_MSB_EXT_A 0x16e514
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003674/* [RW 4] If cleared then the secondary interface will not be served by the
3675 RR arbiter */
3676#define QM_REG_ENSEC 0x1680f0
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003677/* [RW 32] NA */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003678#define QM_REG_FUNCNUMSEL_LSB 0x168230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003679/* [RW 32] NA */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003680#define QM_REG_FUNCNUMSEL_MSB 0x16822c
3681/* [RW 32] A mask register to mask the Almost empty signals which will not
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003682 be use for the almost empty indication to the HW block; queues 31:0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003683#define QM_REG_HWAEMPTYMASK_LSB 0x168218
3684/* [RW 32] A mask register to mask the Almost empty signals which will not
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003685 be use for the almost empty indication to the HW block; queues 95-64 */
3686#define QM_REG_HWAEMPTYMASK_LSB_EXT_A 0x16e510
3687/* [RW 32] A mask register to mask the Almost empty signals which will not
3688 be use for the almost empty indication to the HW block; queues 63:32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003689#define QM_REG_HWAEMPTYMASK_MSB 0x168214
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003690/* [RW 32] A mask register to mask the Almost empty signals which will not
3691 be use for the almost empty indication to the HW block; queues 127-96 */
3692#define QM_REG_HWAEMPTYMASK_MSB_EXT_A 0x16e50c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003693/* [RW 4] The number of outstanding request to CFC */
3694#define QM_REG_OUTLDREQ 0x168804
3695/* [RC 1] A flag to indicate that overflow error occurred in one of the
3696 queues. */
3697#define QM_REG_OVFERROR 0x16805c
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02003698/* [RC 7] the Q where the overflow occurs */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003699#define QM_REG_OVFQNUM 0x168058
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003700/* [R 16] Pause state for physical queues 15-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003701#define QM_REG_PAUSESTATE0 0x168410
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003702/* [R 16] Pause state for physical queues 31-16 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003703#define QM_REG_PAUSESTATE1 0x168414
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003704/* [R 16] Pause state for physical queues 47-32 */
3705#define QM_REG_PAUSESTATE2 0x16e684
3706/* [R 16] Pause state for physical queues 63-48 */
3707#define QM_REG_PAUSESTATE3 0x16e688
3708/* [R 16] Pause state for physical queues 79-64 */
3709#define QM_REG_PAUSESTATE4 0x16e68c
3710/* [R 16] Pause state for physical queues 95-80 */
3711#define QM_REG_PAUSESTATE5 0x16e690
3712/* [R 16] Pause state for physical queues 111-96 */
3713#define QM_REG_PAUSESTATE6 0x16e694
3714/* [R 16] Pause state for physical queues 127-112 */
3715#define QM_REG_PAUSESTATE7 0x16e698
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003716/* [RW 2] The PCI attributes field used in the PCI request. */
3717#define QM_REG_PCIREQAT 0x168054
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003718#define QM_REG_PF_EN 0x16e70c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003719/* [R 24] The number of tasks stored in the QM for the PF. only even
3720 * functions are valid in E2 (odd I registers will be hard wired to 0) */
3721#define QM_REG_PF_USG_CNT_0 0x16e040
3722/* [R 16] NOT USED */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003723#define QM_REG_PORT0BYTECRD 0x168300
3724/* [R 16] The byte credit of port 1 */
3725#define QM_REG_PORT1BYTECRD 0x168304
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003726/* [RW 3] pci function number of queues 15-0 */
3727#define QM_REG_PQ2PCIFUNC_0 0x16e6bc
3728#define QM_REG_PQ2PCIFUNC_1 0x16e6c0
3729#define QM_REG_PQ2PCIFUNC_2 0x16e6c4
3730#define QM_REG_PQ2PCIFUNC_3 0x16e6c8
3731#define QM_REG_PQ2PCIFUNC_4 0x16e6cc
3732#define QM_REG_PQ2PCIFUNC_5 0x16e6d0
3733#define QM_REG_PQ2PCIFUNC_6 0x16e6d4
3734#define QM_REG_PQ2PCIFUNC_7 0x16e6d8
3735/* [WB 54] Pointer Table Memory for queues 63-0; The mapping is as follow:
3736 ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3737 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003738#define QM_REG_PTRTBL 0x168a00
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003739/* [WB 54] Pointer Table Memory for queues 127-64; The mapping is as follow:
3740 ptrtbl[53:30] read pointer; ptrtbl[29:6] write pointer; ptrtbl[5:4] read
3741 bank0; ptrtbl[3:2] read bank 1; ptrtbl[1:0] write bank; */
3742#define QM_REG_PTRTBL_EXT_A 0x16e200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003743/* [RW 2] Interrupt mask register #0 read/write */
3744#define QM_REG_QM_INT_MASK 0x168444
3745/* [R 2] Interrupt register #0 read */
3746#define QM_REG_QM_INT_STS 0x168438
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003747/* [RW 12] Parity mask register #0 read/write */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003748#define QM_REG_QM_PRTY_MASK 0x168454
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003749/* [R 12] Parity register #0 read */
Eliezer Tamirf1410642008-02-28 11:51:50 -08003750#define QM_REG_QM_PRTY_STS 0x168448
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00003751/* [RC 12] Parity register #0 read clear */
3752#define QM_REG_QM_PRTY_STS_CLR 0x16844c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003753/* [R 32] Current queues in pipeline: Queues from 32 to 63 */
3754#define QM_REG_QSTATUS_HIGH 0x16802c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003755/* [R 32] Current queues in pipeline: Queues from 96 to 127 */
3756#define QM_REG_QSTATUS_HIGH_EXT_A 0x16e408
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003757/* [R 32] Current queues in pipeline: Queues from 0 to 31 */
3758#define QM_REG_QSTATUS_LOW 0x168028
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003759/* [R 32] Current queues in pipeline: Queues from 64 to 95 */
3760#define QM_REG_QSTATUS_LOW_EXT_A 0x16e404
3761/* [R 24] The number of tasks queued for each queue; queues 63-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003762#define QM_REG_QTASKCTR_0 0x168308
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003763/* [R 24] The number of tasks queued for each queue; queues 127-64 */
3764#define QM_REG_QTASKCTR_EXT_A_0 0x16e584
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003765/* [RW 4] Queue tied to VOQ */
3766#define QM_REG_QVOQIDX_0 0x1680f4
3767#define QM_REG_QVOQIDX_10 0x16811c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003768#define QM_REG_QVOQIDX_100 0x16e49c
3769#define QM_REG_QVOQIDX_101 0x16e4a0
3770#define QM_REG_QVOQIDX_102 0x16e4a4
3771#define QM_REG_QVOQIDX_103 0x16e4a8
3772#define QM_REG_QVOQIDX_104 0x16e4ac
3773#define QM_REG_QVOQIDX_105 0x16e4b0
3774#define QM_REG_QVOQIDX_106 0x16e4b4
3775#define QM_REG_QVOQIDX_107 0x16e4b8
3776#define QM_REG_QVOQIDX_108 0x16e4bc
3777#define QM_REG_QVOQIDX_109 0x16e4c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003778#define QM_REG_QVOQIDX_11 0x168120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003779#define QM_REG_QVOQIDX_110 0x16e4c4
3780#define QM_REG_QVOQIDX_111 0x16e4c8
3781#define QM_REG_QVOQIDX_112 0x16e4cc
3782#define QM_REG_QVOQIDX_113 0x16e4d0
3783#define QM_REG_QVOQIDX_114 0x16e4d4
3784#define QM_REG_QVOQIDX_115 0x16e4d8
3785#define QM_REG_QVOQIDX_116 0x16e4dc
3786#define QM_REG_QVOQIDX_117 0x16e4e0
3787#define QM_REG_QVOQIDX_118 0x16e4e4
3788#define QM_REG_QVOQIDX_119 0x16e4e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003789#define QM_REG_QVOQIDX_12 0x168124
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003790#define QM_REG_QVOQIDX_120 0x16e4ec
3791#define QM_REG_QVOQIDX_121 0x16e4f0
3792#define QM_REG_QVOQIDX_122 0x16e4f4
3793#define QM_REG_QVOQIDX_123 0x16e4f8
3794#define QM_REG_QVOQIDX_124 0x16e4fc
3795#define QM_REG_QVOQIDX_125 0x16e500
3796#define QM_REG_QVOQIDX_126 0x16e504
3797#define QM_REG_QVOQIDX_127 0x16e508
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003798#define QM_REG_QVOQIDX_13 0x168128
3799#define QM_REG_QVOQIDX_14 0x16812c
3800#define QM_REG_QVOQIDX_15 0x168130
3801#define QM_REG_QVOQIDX_16 0x168134
3802#define QM_REG_QVOQIDX_17 0x168138
3803#define QM_REG_QVOQIDX_21 0x168148
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003804#define QM_REG_QVOQIDX_22 0x16814c
3805#define QM_REG_QVOQIDX_23 0x168150
3806#define QM_REG_QVOQIDX_24 0x168154
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003807#define QM_REG_QVOQIDX_25 0x168158
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003808#define QM_REG_QVOQIDX_26 0x16815c
3809#define QM_REG_QVOQIDX_27 0x168160
3810#define QM_REG_QVOQIDX_28 0x168164
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003811#define QM_REG_QVOQIDX_29 0x168168
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003812#define QM_REG_QVOQIDX_30 0x16816c
3813#define QM_REG_QVOQIDX_31 0x168170
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003814#define QM_REG_QVOQIDX_32 0x168174
3815#define QM_REG_QVOQIDX_33 0x168178
3816#define QM_REG_QVOQIDX_34 0x16817c
3817#define QM_REG_QVOQIDX_35 0x168180
3818#define QM_REG_QVOQIDX_36 0x168184
3819#define QM_REG_QVOQIDX_37 0x168188
3820#define QM_REG_QVOQIDX_38 0x16818c
3821#define QM_REG_QVOQIDX_39 0x168190
3822#define QM_REG_QVOQIDX_40 0x168194
3823#define QM_REG_QVOQIDX_41 0x168198
3824#define QM_REG_QVOQIDX_42 0x16819c
3825#define QM_REG_QVOQIDX_43 0x1681a0
3826#define QM_REG_QVOQIDX_44 0x1681a4
3827#define QM_REG_QVOQIDX_45 0x1681a8
3828#define QM_REG_QVOQIDX_46 0x1681ac
3829#define QM_REG_QVOQIDX_47 0x1681b0
3830#define QM_REG_QVOQIDX_48 0x1681b4
3831#define QM_REG_QVOQIDX_49 0x1681b8
3832#define QM_REG_QVOQIDX_5 0x168108
3833#define QM_REG_QVOQIDX_50 0x1681bc
3834#define QM_REG_QVOQIDX_51 0x1681c0
3835#define QM_REG_QVOQIDX_52 0x1681c4
3836#define QM_REG_QVOQIDX_53 0x1681c8
3837#define QM_REG_QVOQIDX_54 0x1681cc
3838#define QM_REG_QVOQIDX_55 0x1681d0
3839#define QM_REG_QVOQIDX_56 0x1681d4
3840#define QM_REG_QVOQIDX_57 0x1681d8
3841#define QM_REG_QVOQIDX_58 0x1681dc
3842#define QM_REG_QVOQIDX_59 0x1681e0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003843#define QM_REG_QVOQIDX_6 0x16810c
3844#define QM_REG_QVOQIDX_60 0x1681e4
3845#define QM_REG_QVOQIDX_61 0x1681e8
3846#define QM_REG_QVOQIDX_62 0x1681ec
3847#define QM_REG_QVOQIDX_63 0x1681f0
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003848#define QM_REG_QVOQIDX_64 0x16e40c
3849#define QM_REG_QVOQIDX_65 0x16e410
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003850#define QM_REG_QVOQIDX_69 0x16e420
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003851#define QM_REG_QVOQIDX_7 0x168110
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003852#define QM_REG_QVOQIDX_70 0x16e424
3853#define QM_REG_QVOQIDX_71 0x16e428
3854#define QM_REG_QVOQIDX_72 0x16e42c
3855#define QM_REG_QVOQIDX_73 0x16e430
3856#define QM_REG_QVOQIDX_74 0x16e434
3857#define QM_REG_QVOQIDX_75 0x16e438
3858#define QM_REG_QVOQIDX_76 0x16e43c
3859#define QM_REG_QVOQIDX_77 0x16e440
3860#define QM_REG_QVOQIDX_78 0x16e444
3861#define QM_REG_QVOQIDX_79 0x16e448
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003862#define QM_REG_QVOQIDX_8 0x168114
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003863#define QM_REG_QVOQIDX_80 0x16e44c
3864#define QM_REG_QVOQIDX_81 0x16e450
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003865#define QM_REG_QVOQIDX_85 0x16e460
3866#define QM_REG_QVOQIDX_86 0x16e464
3867#define QM_REG_QVOQIDX_87 0x16e468
3868#define QM_REG_QVOQIDX_88 0x16e46c
3869#define QM_REG_QVOQIDX_89 0x16e470
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003870#define QM_REG_QVOQIDX_9 0x168118
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003871#define QM_REG_QVOQIDX_90 0x16e474
3872#define QM_REG_QVOQIDX_91 0x16e478
3873#define QM_REG_QVOQIDX_92 0x16e47c
3874#define QM_REG_QVOQIDX_93 0x16e480
3875#define QM_REG_QVOQIDX_94 0x16e484
3876#define QM_REG_QVOQIDX_95 0x16e488
3877#define QM_REG_QVOQIDX_96 0x16e48c
3878#define QM_REG_QVOQIDX_97 0x16e490
3879#define QM_REG_QVOQIDX_98 0x16e494
3880#define QM_REG_QVOQIDX_99 0x16e498
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003881/* [RW 1] Initialization bit command */
3882#define QM_REG_SOFT_RESET 0x168428
3883/* [RW 8] The credit cost per every task in the QM. A value per each VOQ */
3884#define QM_REG_TASKCRDCOST_0 0x16809c
3885#define QM_REG_TASKCRDCOST_1 0x1680a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003886#define QM_REG_TASKCRDCOST_2 0x1680a4
3887#define QM_REG_TASKCRDCOST_4 0x1680ac
3888#define QM_REG_TASKCRDCOST_5 0x1680b0
3889/* [R 6] Keep the fill level of the fifo from write client 3 */
3890#define QM_REG_TQM_WRC_FIFOLVL 0x168010
3891/* [R 6] Keep the fill level of the fifo from write client 2 */
3892#define QM_REG_UQM_WRC_FIFOLVL 0x168008
3893/* [RC 32] Credit update error register */
3894#define QM_REG_VOQCRDERRREG 0x168408
3895/* [R 16] The credit value for each VOQ */
3896#define QM_REG_VOQCREDIT_0 0x1682d0
3897#define QM_REG_VOQCREDIT_1 0x1682d4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003898#define QM_REG_VOQCREDIT_4 0x1682e0
3899/* [RW 16] The credit value that if above the QM is considered almost full */
3900#define QM_REG_VOQCREDITAFULLTHR 0x168090
3901/* [RW 16] The init and maximum credit for each VoQ */
3902#define QM_REG_VOQINITCREDIT_0 0x168060
3903#define QM_REG_VOQINITCREDIT_1 0x168064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003904#define QM_REG_VOQINITCREDIT_2 0x168068
3905#define QM_REG_VOQINITCREDIT_4 0x168070
3906#define QM_REG_VOQINITCREDIT_5 0x168074
3907/* [RW 1] The port of which VOQ belongs */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003908#define QM_REG_VOQPORT_0 0x1682a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003909#define QM_REG_VOQPORT_1 0x1682a4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003910#define QM_REG_VOQPORT_2 0x1682a8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003911/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003912#define QM_REG_VOQQMASK_0_LSB 0x168240
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003913/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3914#define QM_REG_VOQQMASK_0_LSB_EXT_A 0x16e524
3915/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003916#define QM_REG_VOQQMASK_0_MSB 0x168244
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003917/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3918#define QM_REG_VOQQMASK_0_MSB_EXT_A 0x16e528
3919/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3920#define QM_REG_VOQQMASK_10_LSB 0x168290
3921/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3922#define QM_REG_VOQQMASK_10_LSB_EXT_A 0x16e574
3923/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3924#define QM_REG_VOQQMASK_10_MSB 0x168294
3925/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3926#define QM_REG_VOQQMASK_10_MSB_EXT_A 0x16e578
3927/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3928#define QM_REG_VOQQMASK_11_LSB 0x168298
3929/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3930#define QM_REG_VOQQMASK_11_LSB_EXT_A 0x16e57c
3931/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
3932#define QM_REG_VOQQMASK_11_MSB 0x16829c
3933/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3934#define QM_REG_VOQQMASK_11_MSB_EXT_A 0x16e580
3935/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
3936#define QM_REG_VOQQMASK_1_LSB 0x168248
3937/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3938#define QM_REG_VOQQMASK_1_LSB_EXT_A 0x16e52c
3939/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003940#define QM_REG_VOQQMASK_1_MSB 0x16824c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003941/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3942#define QM_REG_VOQQMASK_1_MSB_EXT_A 0x16e530
3943/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003944#define QM_REG_VOQQMASK_2_LSB 0x168250
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003945/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3946#define QM_REG_VOQQMASK_2_LSB_EXT_A 0x16e534
3947/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003948#define QM_REG_VOQQMASK_2_MSB 0x168254
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003949/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3950#define QM_REG_VOQQMASK_2_MSB_EXT_A 0x16e538
3951/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003952#define QM_REG_VOQQMASK_3_LSB 0x168258
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003953/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3954#define QM_REG_VOQQMASK_3_LSB_EXT_A 0x16e53c
3955/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3956#define QM_REG_VOQQMASK_3_MSB_EXT_A 0x16e540
3957/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003958#define QM_REG_VOQQMASK_4_LSB 0x168260
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003959/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3960#define QM_REG_VOQQMASK_4_LSB_EXT_A 0x16e544
3961/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003962#define QM_REG_VOQQMASK_4_MSB 0x168264
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003963/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3964#define QM_REG_VOQQMASK_4_MSB_EXT_A 0x16e548
3965/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003966#define QM_REG_VOQQMASK_5_LSB 0x168268
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003967/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3968#define QM_REG_VOQQMASK_5_LSB_EXT_A 0x16e54c
3969/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003970#define QM_REG_VOQQMASK_5_MSB 0x16826c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003971/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3972#define QM_REG_VOQQMASK_5_MSB_EXT_A 0x16e550
3973/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003974#define QM_REG_VOQQMASK_6_LSB 0x168270
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003975/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3976#define QM_REG_VOQQMASK_6_LSB_EXT_A 0x16e554
3977/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003978#define QM_REG_VOQQMASK_6_MSB 0x168274
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003979/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3980#define QM_REG_VOQQMASK_6_MSB_EXT_A 0x16e558
3981/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003982#define QM_REG_VOQQMASK_7_LSB 0x168278
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003983/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3984#define QM_REG_VOQQMASK_7_LSB_EXT_A 0x16e55c
3985/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003986#define QM_REG_VOQQMASK_7_MSB 0x16827c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003987/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3988#define QM_REG_VOQQMASK_7_MSB_EXT_A 0x16e560
3989/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003990#define QM_REG_VOQQMASK_8_LSB 0x168280
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003991/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
3992#define QM_REG_VOQQMASK_8_LSB_EXT_A 0x16e564
3993/* [RW 32] The physical queue number associated with each VOQ; queues 63-32 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003994#define QM_REG_VOQQMASK_8_MSB 0x168284
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003995/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
3996#define QM_REG_VOQQMASK_8_MSB_EXT_A 0x16e568
3997/* [RW 32] The physical queue number associated with each VOQ; queues 31-0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003998#define QM_REG_VOQQMASK_9_LSB 0x168288
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003999/* [RW 32] The physical queue number associated with each VOQ; queues 95-64 */
4000#define QM_REG_VOQQMASK_9_LSB_EXT_A 0x16e56c
4001/* [RW 32] The physical queue number associated with each VOQ; queues 127-96 */
4002#define QM_REG_VOQQMASK_9_MSB_EXT_A 0x16e570
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004003/* [RW 32] Wrr weights */
4004#define QM_REG_WRRWEIGHTS_0 0x16880c
4005#define QM_REG_WRRWEIGHTS_1 0x168810
4006#define QM_REG_WRRWEIGHTS_10 0x168814
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004007#define QM_REG_WRRWEIGHTS_11 0x168818
4008#define QM_REG_WRRWEIGHTS_12 0x16881c
4009#define QM_REG_WRRWEIGHTS_13 0x168820
4010#define QM_REG_WRRWEIGHTS_14 0x168824
4011#define QM_REG_WRRWEIGHTS_15 0x168828
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004012#define QM_REG_WRRWEIGHTS_16 0x16e000
4013#define QM_REG_WRRWEIGHTS_17 0x16e004
4014#define QM_REG_WRRWEIGHTS_18 0x16e008
4015#define QM_REG_WRRWEIGHTS_19 0x16e00c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004016#define QM_REG_WRRWEIGHTS_2 0x16882c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004017#define QM_REG_WRRWEIGHTS_20 0x16e010
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004018#define QM_REG_WRRWEIGHTS_21 0x16e014
4019#define QM_REG_WRRWEIGHTS_22 0x16e018
4020#define QM_REG_WRRWEIGHTS_23 0x16e01c
4021#define QM_REG_WRRWEIGHTS_24 0x16e020
4022#define QM_REG_WRRWEIGHTS_25 0x16e024
4023#define QM_REG_WRRWEIGHTS_26 0x16e028
4024#define QM_REG_WRRWEIGHTS_27 0x16e02c
4025#define QM_REG_WRRWEIGHTS_28 0x16e030
4026#define QM_REG_WRRWEIGHTS_29 0x16e034
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004027#define QM_REG_WRRWEIGHTS_3 0x168830
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004028#define QM_REG_WRRWEIGHTS_30 0x16e038
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004029#define QM_REG_WRRWEIGHTS_31 0x16e03c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004030#define QM_REG_WRRWEIGHTS_4 0x168834
4031#define QM_REG_WRRWEIGHTS_5 0x168838
4032#define QM_REG_WRRWEIGHTS_6 0x16883c
4033#define QM_REG_WRRWEIGHTS_7 0x168840
4034#define QM_REG_WRRWEIGHTS_8 0x168844
4035#define QM_REG_WRRWEIGHTS_9 0x168848
4036/* [R 6] Keep the fill level of the fifo from write client 1 */
4037#define QM_REG_XQM_WRC_FIFOLVL 0x168000
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004038/* [W 1] reset to parity interrupt */
4039#define SEM_FAST_REG_PARITY_RST 0x18840
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004040#define SRC_REG_COUNTFREE0 0x40500
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004041/* [RW 1] If clr the searcher is compatible to E1 A0 - support only two
4042 ports. If set the searcher support 8 functions. */
4043#define SRC_REG_E1HMF_ENABLE 0x404cc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004044#define SRC_REG_FIRSTFREE0 0x40510
4045#define SRC_REG_KEYRSS0_0 0x40408
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004046#define SRC_REG_KEYRSS0_7 0x40424
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004047#define SRC_REG_KEYRSS1_9 0x40454
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004048#define SRC_REG_KEYSEARCH_0 0x40458
4049#define SRC_REG_KEYSEARCH_1 0x4045c
4050#define SRC_REG_KEYSEARCH_2 0x40460
4051#define SRC_REG_KEYSEARCH_3 0x40464
4052#define SRC_REG_KEYSEARCH_4 0x40468
4053#define SRC_REG_KEYSEARCH_5 0x4046c
4054#define SRC_REG_KEYSEARCH_6 0x40470
4055#define SRC_REG_KEYSEARCH_7 0x40474
4056#define SRC_REG_KEYSEARCH_8 0x40478
4057#define SRC_REG_KEYSEARCH_9 0x4047c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004058#define SRC_REG_LASTFREE0 0x40530
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004059#define SRC_REG_NUMBER_HASH_BITS0 0x40400
4060/* [RW 1] Reset internal state machines. */
4061#define SRC_REG_SOFT_RST 0x4049c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004062/* [R 3] Interrupt register #0 read */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004063#define SRC_REG_SRC_INT_STS 0x404ac
4064/* [RW 3] Parity mask register #0 read/write */
4065#define SRC_REG_SRC_PRTY_MASK 0x404c8
Eliezer Tamirf1410642008-02-28 11:51:50 -08004066/* [R 3] Parity register #0 read */
4067#define SRC_REG_SRC_PRTY_STS 0x404bc
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004068/* [RC 3] Parity register #0 read clear */
4069#define SRC_REG_SRC_PRTY_STS_CLR 0x404c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004070/* [R 4] Used to read the value of the XX protection CAM occupancy counter. */
4071#define TCM_REG_CAM_OCCUP 0x5017c
4072/* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4073 disregarded; valid output is deasserted; all other signals are treated as
4074 usual; if 1 - normal activity. */
4075#define TCM_REG_CDU_AG_RD_IFEN 0x50034
4076/* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4077 are disregarded; all other signals are treated as usual; if 1 - normal
4078 activity. */
4079#define TCM_REG_CDU_AG_WR_IFEN 0x50030
4080/* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4081 disregarded; valid output is deasserted; all other signals are treated as
4082 usual; if 1 - normal activity. */
4083#define TCM_REG_CDU_SM_RD_IFEN 0x5003c
4084/* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4085 input is disregarded; all other signals are treated as usual; if 1 -
4086 normal activity. */
4087#define TCM_REG_CDU_SM_WR_IFEN 0x50038
4088/* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4089 the initial credit value; read returns the current value of the credit
4090 counter. Must be initialized to 1 at start-up. */
4091#define TCM_REG_CFC_INIT_CRD 0x50204
4092/* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4093 weight 8 (the most prioritised); 1 stands for weight 1(least
4094 prioritised); 2 stands for weight 2; tc. */
4095#define TCM_REG_CP_WEIGHT 0x500c0
4096/* [RW 1] Input csem Interface enable. If 0 - the valid input is
4097 disregarded; acknowledge output is deasserted; all other signals are
4098 treated as usual; if 1 - normal activity. */
4099#define TCM_REG_CSEM_IFEN 0x5002c
4100/* [RC 1] Message length mismatch (relative to last indication) at the In#9
4101 interface. */
4102#define TCM_REG_CSEM_LENGTH_MIS 0x50174
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004103/* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4104 weight 8 (the most prioritised); 1 stands for weight 1(least
4105 prioritised); 2 stands for weight 2; tc. */
4106#define TCM_REG_CSEM_WEIGHT 0x500bc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004107/* [RW 8] The Event ID in case of ErrorFlg is set in the input message. */
4108#define TCM_REG_ERR_EVNT_ID 0x500a0
4109/* [RW 28] The CM erroneous header for QM and Timers formatting. */
4110#define TCM_REG_ERR_TCM_HDR 0x5009c
4111/* [RW 8] The Event ID for Timers expiration. */
4112#define TCM_REG_EXPR_EVNT_ID 0x500a4
4113/* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4114 writes the initial credit value; read returns the current value of the
4115 credit counter. Must be initialized to 64 at start-up. */
4116#define TCM_REG_FIC0_INIT_CRD 0x5020c
4117/* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4118 writes the initial credit value; read returns the current value of the
4119 credit counter. Must be initialized to 64 at start-up. */
4120#define TCM_REG_FIC1_INIT_CRD 0x50210
4121/* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4122 - strict priority defined by ~tcm_registers_gr_ag_pr.gr_ag_pr;
4123 ~tcm_registers_gr_ld0_pr.gr_ld0_pr and
4124 ~tcm_registers_gr_ld1_pr.gr_ld1_pr. */
4125#define TCM_REG_GR_ARB_TYPE 0x50114
4126/* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4127 highest priority is 3. It is supposed that the Store channel is the
4128 compliment of the other 3 groups. */
4129#define TCM_REG_GR_LD0_PR 0x5011c
4130/* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4131 highest priority is 3. It is supposed that the Store channel is the
4132 compliment of the other 3 groups. */
4133#define TCM_REG_GR_LD1_PR 0x50120
4134/* [RW 4] The number of double REG-pairs; loaded from the STORM context and
4135 sent to STORM; for a specific connection type. The double REG-pairs are
4136 used to align to STORM context row size of 128 bits. The offset of these
4137 data in the STORM context is always 0. Index _i stands for the connection
4138 type (one of 16). */
4139#define TCM_REG_N_SM_CTX_LD_0 0x50050
4140#define TCM_REG_N_SM_CTX_LD_1 0x50054
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004141#define TCM_REG_N_SM_CTX_LD_2 0x50058
4142#define TCM_REG_N_SM_CTX_LD_3 0x5005c
4143#define TCM_REG_N_SM_CTX_LD_4 0x50060
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004144#define TCM_REG_N_SM_CTX_LD_5 0x50064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004145/* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
4146 acknowledge output is deasserted; all other signals are treated as usual;
4147 if 1 - normal activity. */
4148#define TCM_REG_PBF_IFEN 0x50024
4149/* [RC 1] Message length mismatch (relative to last indication) at the In#7
4150 interface. */
4151#define TCM_REG_PBF_LENGTH_MIS 0x5016c
4152/* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
4153 weight 8 (the most prioritised); 1 stands for weight 1(least
4154 prioritised); 2 stands for weight 2; tc. */
4155#define TCM_REG_PBF_WEIGHT 0x500b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004156#define TCM_REG_PHYS_QNUM0_0 0x500e0
4157#define TCM_REG_PHYS_QNUM0_1 0x500e4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004158#define TCM_REG_PHYS_QNUM1_0 0x500e8
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004159#define TCM_REG_PHYS_QNUM1_1 0x500ec
4160#define TCM_REG_PHYS_QNUM2_0 0x500f0
4161#define TCM_REG_PHYS_QNUM2_1 0x500f4
4162#define TCM_REG_PHYS_QNUM3_0 0x500f8
4163#define TCM_REG_PHYS_QNUM3_1 0x500fc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004164/* [RW 1] Input prs Interface enable. If 0 - the valid input is disregarded;
4165 acknowledge output is deasserted; all other signals are treated as usual;
4166 if 1 - normal activity. */
4167#define TCM_REG_PRS_IFEN 0x50020
4168/* [RC 1] Message length mismatch (relative to last indication) at the In#6
4169 interface. */
4170#define TCM_REG_PRS_LENGTH_MIS 0x50168
4171/* [RW 3] The weight of the input prs in the WRR mechanism. 0 stands for
4172 weight 8 (the most prioritised); 1 stands for weight 1(least
4173 prioritised); 2 stands for weight 2; tc. */
4174#define TCM_REG_PRS_WEIGHT 0x500b0
4175/* [RW 8] The Event ID for Timers formatting in case of stop done. */
4176#define TCM_REG_STOP_EVNT_ID 0x500a8
4177/* [RC 1] Message length mismatch (relative to last indication) at the STORM
4178 interface. */
4179#define TCM_REG_STORM_LENGTH_MIS 0x50160
4180/* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4181 disregarded; acknowledge output is deasserted; all other signals are
4182 treated as usual; if 1 - normal activity. */
4183#define TCM_REG_STORM_TCM_IFEN 0x50010
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004184/* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4185 weight 8 (the most prioritised); 1 stands for weight 1(least
4186 prioritised); 2 stands for weight 2; tc. */
4187#define TCM_REG_STORM_WEIGHT 0x500ac
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004188/* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4189 acknowledge output is deasserted; all other signals are treated as usual;
4190 if 1 - normal activity. */
4191#define TCM_REG_TCM_CFC_IFEN 0x50040
4192/* [RW 11] Interrupt mask register #0 read/write */
4193#define TCM_REG_TCM_INT_MASK 0x501dc
4194/* [R 11] Interrupt register #0 read */
4195#define TCM_REG_TCM_INT_STS 0x501d0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004196/* [RW 27] Parity mask register #0 read/write */
4197#define TCM_REG_TCM_PRTY_MASK 0x501ec
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004198/* [R 27] Parity register #0 read */
4199#define TCM_REG_TCM_PRTY_STS 0x501e0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004200/* [RC 27] Parity register #0 read clear */
4201#define TCM_REG_TCM_PRTY_STS_CLR 0x501e4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004202/* [RW 3] The size of AG context region 0 in REG-pairs. Designates the MS
4203 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4204 Is used to determine the number of the AG context REG-pairs written back;
4205 when the input message Reg1WbFlg isn't set. */
4206#define TCM_REG_TCM_REG0_SZ 0x500d8
4207/* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4208 disregarded; valid is deasserted; all other signals are treated as usual;
4209 if 1 - normal activity. */
4210#define TCM_REG_TCM_STORM0_IFEN 0x50004
4211/* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4212 disregarded; valid is deasserted; all other signals are treated as usual;
4213 if 1 - normal activity. */
4214#define TCM_REG_TCM_STORM1_IFEN 0x50008
4215/* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4216 disregarded; valid is deasserted; all other signals are treated as usual;
4217 if 1 - normal activity. */
4218#define TCM_REG_TCM_TQM_IFEN 0x5000c
4219/* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4220#define TCM_REG_TCM_TQM_USE_Q 0x500d4
4221/* [RW 28] The CM header for Timers expiration command. */
4222#define TCM_REG_TM_TCM_HDR 0x50098
4223/* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4224 disregarded; acknowledge output is deasserted; all other signals are
4225 treated as usual; if 1 - normal activity. */
4226#define TCM_REG_TM_TCM_IFEN 0x5001c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004227/* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4228 weight 8 (the most prioritised); 1 stands for weight 1(least
4229 prioritised); 2 stands for weight 2; tc. */
4230#define TCM_REG_TM_WEIGHT 0x500d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004231/* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4232 the initial credit value; read returns the current value of the credit
4233 counter. Must be initialized to 32 at start-up. */
4234#define TCM_REG_TQM_INIT_CRD 0x5021c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004235/* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4236 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4237 prioritised); 2 stands for weight 2; tc. */
4238#define TCM_REG_TQM_P_WEIGHT 0x500c8
4239/* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4240 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4241 prioritised); 2 stands for weight 2; tc. */
4242#define TCM_REG_TQM_S_WEIGHT 0x500cc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004243/* [RW 28] The CM header value for QM request (primary). */
4244#define TCM_REG_TQM_TCM_HDR_P 0x50090
4245/* [RW 28] The CM header value for QM request (secondary). */
4246#define TCM_REG_TQM_TCM_HDR_S 0x50094
4247/* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4248 acknowledge output is deasserted; all other signals are treated as usual;
4249 if 1 - normal activity. */
4250#define TCM_REG_TQM_TCM_IFEN 0x50014
4251/* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4252 acknowledge output is deasserted; all other signals are treated as usual;
4253 if 1 - normal activity. */
4254#define TCM_REG_TSDM_IFEN 0x50018
4255/* [RC 1] Message length mismatch (relative to last indication) at the SDM
4256 interface. */
4257#define TCM_REG_TSDM_LENGTH_MIS 0x50164
4258/* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4259 weight 8 (the most prioritised); 1 stands for weight 1(least
4260 prioritised); 2 stands for weight 2; tc. */
4261#define TCM_REG_TSDM_WEIGHT 0x500c4
4262/* [RW 1] Input usem Interface enable. If 0 - the valid input is
4263 disregarded; acknowledge output is deasserted; all other signals are
4264 treated as usual; if 1 - normal activity. */
4265#define TCM_REG_USEM_IFEN 0x50028
4266/* [RC 1] Message length mismatch (relative to last indication) at the In#8
4267 interface. */
4268#define TCM_REG_USEM_LENGTH_MIS 0x50170
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004269/* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
4270 weight 8 (the most prioritised); 1 stands for weight 1(least
4271 prioritised); 2 stands for weight 2; tc. */
4272#define TCM_REG_USEM_WEIGHT 0x500b8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004273/* [RW 21] Indirect access to the descriptor table of the XX protection
4274 mechanism. The fields are: [5:0] - length of the message; 15:6] - message
4275 pointer; 20:16] - next pointer. */
4276#define TCM_REG_XX_DESCR_TABLE 0x50280
Vladislav Zolotarov79616892011-07-21 07:58:54 +00004277#define TCM_REG_XX_DESCR_TABLE_SIZE 29
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004278/* [R 6] Use to read the value of XX protection Free counter. */
4279#define TCM_REG_XX_FREE 0x50178
4280/* [RW 6] Initial value for the credit counter; responsible for fulfilling
4281 of the Input Stage XX protection buffer by the XX protection pending
4282 messages. Max credit available - 127.Write writes the initial credit
4283 value; read returns the current value of the credit counter. Must be
4284 initialized to 19 at start-up. */
4285#define TCM_REG_XX_INIT_CRD 0x50220
4286/* [RW 6] Maximum link list size (messages locked) per connection in the XX
4287 protection. */
4288#define TCM_REG_XX_MAX_LL_SZ 0x50044
4289/* [RW 6] The maximum number of pending messages; which may be stored in XX
4290 protection. ~tcm_registers_xx_free.xx_free is read on read. */
4291#define TCM_REG_XX_MSG_NUM 0x50224
4292/* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4293#define TCM_REG_XX_OVFL_EVNT_ID 0x50048
4294/* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4295 The fields are:[4:0] - tail pointer; [10:5] - Link List size; 15:11] -
4296 header pointer. */
4297#define TCM_REG_XX_TABLE 0x50240
Anand Gadiyar411c9402009-07-07 15:24:23 +05304298/* [RW 4] Load value for cfc ac credit cnt. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004299#define TM_REG_CFC_AC_CRDCNT_VAL 0x164208
4300/* [RW 4] Load value for cfc cld credit cnt. */
4301#define TM_REG_CFC_CLD_CRDCNT_VAL 0x164210
4302/* [RW 8] Client0 context region. */
4303#define TM_REG_CL0_CONT_REGION 0x164030
4304/* [RW 8] Client1 context region. */
4305#define TM_REG_CL1_CONT_REGION 0x164034
4306/* [RW 8] Client2 context region. */
4307#define TM_REG_CL2_CONT_REGION 0x164038
4308/* [RW 2] Client in High priority client number. */
4309#define TM_REG_CLIN_PRIOR0_CLIENT 0x164024
4310/* [RW 4] Load value for clout0 cred cnt. */
4311#define TM_REG_CLOUT_CRDCNT0_VAL 0x164220
4312/* [RW 4] Load value for clout1 cred cnt. */
4313#define TM_REG_CLOUT_CRDCNT1_VAL 0x164228
4314/* [RW 4] Load value for clout2 cred cnt. */
4315#define TM_REG_CLOUT_CRDCNT2_VAL 0x164230
4316/* [RW 1] Enable client0 input. */
4317#define TM_REG_EN_CL0_INPUT 0x164008
4318/* [RW 1] Enable client1 input. */
4319#define TM_REG_EN_CL1_INPUT 0x16400c
4320/* [RW 1] Enable client2 input. */
4321#define TM_REG_EN_CL2_INPUT 0x164010
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004322#define TM_REG_EN_LINEAR0_TIMER 0x164014
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004323/* [RW 1] Enable real time counter. */
4324#define TM_REG_EN_REAL_TIME_CNT 0x1640d8
4325/* [RW 1] Enable for Timers state machines. */
4326#define TM_REG_EN_TIMERS 0x164000
4327/* [RW 4] Load value for expiration credit cnt. CFC max number of
4328 outstanding load requests for timers (expiration) context loading. */
4329#define TM_REG_EXP_CRDCNT_VAL 0x164238
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004330/* [RW 32] Linear0 logic address. */
4331#define TM_REG_LIN0_LOGIC_ADDR 0x164240
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004332/* [RW 18] Linear0 Max active cid (in banks of 32 entries). */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004333#define TM_REG_LIN0_MAX_ACTIVE_CID 0x164048
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004334/* [ST 16] Linear0 Number of scans counter. */
4335#define TM_REG_LIN0_NUM_SCANS 0x1640a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004336/* [WB 64] Linear0 phy address. */
4337#define TM_REG_LIN0_PHY_ADDR 0x164270
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004338/* [RW 1] Linear0 physical address valid. */
4339#define TM_REG_LIN0_PHY_ADDR_VALID 0x164248
Eilon Greensteinca003922009-08-12 22:53:28 -07004340#define TM_REG_LIN0_SCAN_ON 0x1640d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004341/* [RW 24] Linear0 array scan timeout. */
4342#define TM_REG_LIN0_SCAN_TIME 0x16403c
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004343#define TM_REG_LIN0_VNIC_UC 0x164128
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004344/* [RW 32] Linear1 logic address. */
4345#define TM_REG_LIN1_LOGIC_ADDR 0x164250
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004346/* [WB 64] Linear1 phy address. */
4347#define TM_REG_LIN1_PHY_ADDR 0x164280
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004348/* [RW 1] Linear1 physical address valid. */
4349#define TM_REG_LIN1_PHY_ADDR_VALID 0x164258
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004350/* [RW 6] Linear timer set_clear fifo threshold. */
4351#define TM_REG_LIN_SETCLR_FIFO_ALFULL_THR 0x164070
4352/* [RW 2] Load value for pci arbiter credit cnt. */
4353#define TM_REG_PCIARB_CRDCNT_VAL 0x164260
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004354/* [RW 20] The amount of hardware cycles for each timer tick. */
4355#define TM_REG_TIMER_TICK_SIZE 0x16401c
4356/* [RW 8] Timers Context region. */
4357#define TM_REG_TM_CONTEXT_REGION 0x164044
4358/* [RW 1] Interrupt mask register #0 read/write */
4359#define TM_REG_TM_INT_MASK 0x1640fc
4360/* [R 1] Interrupt register #0 read */
4361#define TM_REG_TM_INT_STS 0x1640f0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004362/* [RW 7] Parity mask register #0 read/write */
4363#define TM_REG_TM_PRTY_MASK 0x16410c
4364/* [RC 7] Parity register #0 read clear */
4365#define TM_REG_TM_PRTY_STS_CLR 0x164104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004366/* [RW 8] The event id for aggregated interrupt 0 */
4367#define TSDM_REG_AGG_INT_EVENT_0 0x42038
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004368#define TSDM_REG_AGG_INT_EVENT_1 0x4203c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004369#define TSDM_REG_AGG_INT_EVENT_2 0x42040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004370#define TSDM_REG_AGG_INT_EVENT_3 0x42044
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004371#define TSDM_REG_AGG_INT_EVENT_4 0x42048
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004372/* [RW 1] The T bit for aggregated interrupt 0 */
4373#define TSDM_REG_AGG_INT_T_0 0x420b8
4374#define TSDM_REG_AGG_INT_T_1 0x420bc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004375/* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4376#define TSDM_REG_CFC_RSP_START_ADDR 0x42008
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004377/* [RW 16] The maximum value of the completion counter #0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004378#define TSDM_REG_CMP_COUNTER_MAX0 0x4201c
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004379/* [RW 16] The maximum value of the completion counter #1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004380#define TSDM_REG_CMP_COUNTER_MAX1 0x42020
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004381/* [RW 16] The maximum value of the completion counter #2 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004382#define TSDM_REG_CMP_COUNTER_MAX2 0x42024
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004383/* [RW 16] The maximum value of the completion counter #3 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004384#define TSDM_REG_CMP_COUNTER_MAX3 0x42028
4385/* [RW 13] The start address in the internal RAM for the completion
4386 counters. */
4387#define TSDM_REG_CMP_COUNTER_START_ADDR 0x4200c
4388#define TSDM_REG_ENABLE_IN1 0x42238
4389#define TSDM_REG_ENABLE_IN2 0x4223c
4390#define TSDM_REG_ENABLE_OUT1 0x42240
4391#define TSDM_REG_ENABLE_OUT2 0x42244
4392/* [RW 4] The initial number of messages that can be sent to the pxp control
4393 interface without receiving any ACK. */
4394#define TSDM_REG_INIT_CREDIT_PXP_CTRL 0x424bc
4395/* [ST 32] The number of ACK after placement messages received */
4396#define TSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x4227c
4397/* [ST 32] The number of packet end messages received from the parser */
4398#define TSDM_REG_NUM_OF_PKT_END_MSG 0x42274
4399/* [ST 32] The number of requests received from the pxp async if */
4400#define TSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x42278
4401/* [ST 32] The number of commands received in queue 0 */
4402#define TSDM_REG_NUM_OF_Q0_CMD 0x42248
4403/* [ST 32] The number of commands received in queue 10 */
4404#define TSDM_REG_NUM_OF_Q10_CMD 0x4226c
4405/* [ST 32] The number of commands received in queue 11 */
4406#define TSDM_REG_NUM_OF_Q11_CMD 0x42270
4407/* [ST 32] The number of commands received in queue 1 */
4408#define TSDM_REG_NUM_OF_Q1_CMD 0x4224c
4409/* [ST 32] The number of commands received in queue 3 */
4410#define TSDM_REG_NUM_OF_Q3_CMD 0x42250
4411/* [ST 32] The number of commands received in queue 4 */
4412#define TSDM_REG_NUM_OF_Q4_CMD 0x42254
4413/* [ST 32] The number of commands received in queue 5 */
4414#define TSDM_REG_NUM_OF_Q5_CMD 0x42258
4415/* [ST 32] The number of commands received in queue 6 */
4416#define TSDM_REG_NUM_OF_Q6_CMD 0x4225c
4417/* [ST 32] The number of commands received in queue 7 */
4418#define TSDM_REG_NUM_OF_Q7_CMD 0x42260
4419/* [ST 32] The number of commands received in queue 8 */
4420#define TSDM_REG_NUM_OF_Q8_CMD 0x42264
4421/* [ST 32] The number of commands received in queue 9 */
4422#define TSDM_REG_NUM_OF_Q9_CMD 0x42268
4423/* [RW 13] The start address in the internal RAM for the packet end message */
4424#define TSDM_REG_PCK_END_MSG_START_ADDR 0x42014
4425/* [RW 13] The start address in the internal RAM for queue counters */
4426#define TSDM_REG_Q_COUNTER_START_ADDR 0x42010
4427/* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4428#define TSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x42548
4429/* [R 1] parser fifo empty in sdm_sync block */
4430#define TSDM_REG_SYNC_PARSER_EMPTY 0x42550
4431/* [R 1] parser serial fifo empty in sdm_sync block */
4432#define TSDM_REG_SYNC_SYNC_EMPTY 0x42558
4433/* [RW 32] Tick for timer counter. Applicable only when
4434 ~tsdm_registers_timer_tick_enable.timer_tick_enable =1 */
4435#define TSDM_REG_TIMER_TICK 0x42000
4436/* [RW 32] Interrupt mask register #0 read/write */
4437#define TSDM_REG_TSDM_INT_MASK_0 0x4229c
4438#define TSDM_REG_TSDM_INT_MASK_1 0x422ac
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004439/* [R 32] Interrupt register #0 read */
4440#define TSDM_REG_TSDM_INT_STS_0 0x42290
4441#define TSDM_REG_TSDM_INT_STS_1 0x422a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004442/* [RW 11] Parity mask register #0 read/write */
4443#define TSDM_REG_TSDM_PRTY_MASK 0x422bc
Eliezer Tamirf1410642008-02-28 11:51:50 -08004444/* [R 11] Parity register #0 read */
4445#define TSDM_REG_TSDM_PRTY_STS 0x422b0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004446/* [RC 11] Parity register #0 read clear */
4447#define TSDM_REG_TSDM_PRTY_STS_CLR 0x422b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004448/* [RW 5] The number of time_slots in the arbitration cycle */
4449#define TSEM_REG_ARB_CYCLE_SIZE 0x180034
4450/* [RW 3] The source that is associated with arbitration element 0. Source
4451 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4452 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4453#define TSEM_REG_ARB_ELEMENT0 0x180020
4454/* [RW 3] The source that is associated with arbitration element 1. Source
4455 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4456 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4457 Could not be equal to register ~tsem_registers_arb_element0.arb_element0 */
4458#define TSEM_REG_ARB_ELEMENT1 0x180024
4459/* [RW 3] The source that is associated with arbitration element 2. Source
4460 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4461 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4462 Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4463 and ~tsem_registers_arb_element1.arb_element1 */
4464#define TSEM_REG_ARB_ELEMENT2 0x180028
4465/* [RW 3] The source that is associated with arbitration element 3. Source
4466 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4467 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4468 not be equal to register ~tsem_registers_arb_element0.arb_element0 and
4469 ~tsem_registers_arb_element1.arb_element1 and
4470 ~tsem_registers_arb_element2.arb_element2 */
4471#define TSEM_REG_ARB_ELEMENT3 0x18002c
4472/* [RW 3] The source that is associated with arbitration element 4. Source
4473 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4474 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4475 Could not be equal to register ~tsem_registers_arb_element0.arb_element0
4476 and ~tsem_registers_arb_element1.arb_element1 and
4477 ~tsem_registers_arb_element2.arb_element2 and
4478 ~tsem_registers_arb_element3.arb_element3 */
4479#define TSEM_REG_ARB_ELEMENT4 0x180030
4480#define TSEM_REG_ENABLE_IN 0x1800a4
4481#define TSEM_REG_ENABLE_OUT 0x1800a8
4482/* [RW 32] This address space contains all registers and memories that are
4483 placed in SEM_FAST block. The SEM_FAST registers are described in
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004484 appendix B. In order to access the sem_fast registers the base address
4485 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004486#define TSEM_REG_FAST_MEMORY 0x1a0000
4487/* [RW 1] Disables input messages from FIC0 May be updated during run_time
4488 by the microcode */
4489#define TSEM_REG_FIC0_DISABLE 0x180224
4490/* [RW 1] Disables input messages from FIC1 May be updated during run_time
4491 by the microcode */
4492#define TSEM_REG_FIC1_DISABLE 0x180234
4493/* [RW 15] Interrupt table Read and write access to it is not possible in
4494 the middle of the work */
4495#define TSEM_REG_INT_TABLE 0x180400
4496/* [ST 24] Statistics register. The number of messages that entered through
4497 FIC0 */
4498#define TSEM_REG_MSG_NUM_FIC0 0x180000
4499/* [ST 24] Statistics register. The number of messages that entered through
4500 FIC1 */
4501#define TSEM_REG_MSG_NUM_FIC1 0x180004
4502/* [ST 24] Statistics register. The number of messages that were sent to
4503 FOC0 */
4504#define TSEM_REG_MSG_NUM_FOC0 0x180008
4505/* [ST 24] Statistics register. The number of messages that were sent to
4506 FOC1 */
4507#define TSEM_REG_MSG_NUM_FOC1 0x18000c
4508/* [ST 24] Statistics register. The number of messages that were sent to
4509 FOC2 */
4510#define TSEM_REG_MSG_NUM_FOC2 0x180010
4511/* [ST 24] Statistics register. The number of messages that were sent to
4512 FOC3 */
4513#define TSEM_REG_MSG_NUM_FOC3 0x180014
4514/* [RW 1] Disables input messages from the passive buffer May be updated
4515 during run_time by the microcode */
4516#define TSEM_REG_PAS_DISABLE 0x18024c
4517/* [WB 128] Debug only. Passive buffer memory */
4518#define TSEM_REG_PASSIVE_BUFFER 0x181000
4519/* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
4520#define TSEM_REG_PRAM 0x1c0000
4521/* [R 8] Valid sleeping threads indication have bit per thread */
4522#define TSEM_REG_SLEEP_THREADS_VALID 0x18026c
4523/* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
4524#define TSEM_REG_SLOW_EXT_STORE_EMPTY 0x1802a0
4525/* [RW 8] List of free threads . There is a bit per thread. */
4526#define TSEM_REG_THREADS_LIST 0x1802e4
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004527/* [RC 32] Parity register #0 read clear */
4528#define TSEM_REG_TSEM_PRTY_STS_CLR_0 0x180118
4529#define TSEM_REG_TSEM_PRTY_STS_CLR_1 0x180128
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004530/* [RW 3] The arbitration scheme of time_slot 0 */
4531#define TSEM_REG_TS_0_AS 0x180038
4532/* [RW 3] The arbitration scheme of time_slot 10 */
4533#define TSEM_REG_TS_10_AS 0x180060
4534/* [RW 3] The arbitration scheme of time_slot 11 */
4535#define TSEM_REG_TS_11_AS 0x180064
4536/* [RW 3] The arbitration scheme of time_slot 12 */
4537#define TSEM_REG_TS_12_AS 0x180068
4538/* [RW 3] The arbitration scheme of time_slot 13 */
4539#define TSEM_REG_TS_13_AS 0x18006c
4540/* [RW 3] The arbitration scheme of time_slot 14 */
4541#define TSEM_REG_TS_14_AS 0x180070
4542/* [RW 3] The arbitration scheme of time_slot 15 */
4543#define TSEM_REG_TS_15_AS 0x180074
4544/* [RW 3] The arbitration scheme of time_slot 16 */
4545#define TSEM_REG_TS_16_AS 0x180078
4546/* [RW 3] The arbitration scheme of time_slot 17 */
4547#define TSEM_REG_TS_17_AS 0x18007c
4548/* [RW 3] The arbitration scheme of time_slot 18 */
4549#define TSEM_REG_TS_18_AS 0x180080
4550/* [RW 3] The arbitration scheme of time_slot 1 */
4551#define TSEM_REG_TS_1_AS 0x18003c
4552/* [RW 3] The arbitration scheme of time_slot 2 */
4553#define TSEM_REG_TS_2_AS 0x180040
4554/* [RW 3] The arbitration scheme of time_slot 3 */
4555#define TSEM_REG_TS_3_AS 0x180044
4556/* [RW 3] The arbitration scheme of time_slot 4 */
4557#define TSEM_REG_TS_4_AS 0x180048
4558/* [RW 3] The arbitration scheme of time_slot 5 */
4559#define TSEM_REG_TS_5_AS 0x18004c
4560/* [RW 3] The arbitration scheme of time_slot 6 */
4561#define TSEM_REG_TS_6_AS 0x180050
4562/* [RW 3] The arbitration scheme of time_slot 7 */
4563#define TSEM_REG_TS_7_AS 0x180054
4564/* [RW 3] The arbitration scheme of time_slot 8 */
4565#define TSEM_REG_TS_8_AS 0x180058
4566/* [RW 3] The arbitration scheme of time_slot 9 */
4567#define TSEM_REG_TS_9_AS 0x18005c
4568/* [RW 32] Interrupt mask register #0 read/write */
4569#define TSEM_REG_TSEM_INT_MASK_0 0x180100
4570#define TSEM_REG_TSEM_INT_MASK_1 0x180110
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004571/* [R 32] Interrupt register #0 read */
4572#define TSEM_REG_TSEM_INT_STS_0 0x1800f4
4573#define TSEM_REG_TSEM_INT_STS_1 0x180104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004574/* [RW 32] Parity mask register #0 read/write */
4575#define TSEM_REG_TSEM_PRTY_MASK_0 0x180120
4576#define TSEM_REG_TSEM_PRTY_MASK_1 0x180130
Eliezer Tamirf1410642008-02-28 11:51:50 -08004577/* [R 32] Parity register #0 read */
4578#define TSEM_REG_TSEM_PRTY_STS_0 0x180114
4579#define TSEM_REG_TSEM_PRTY_STS_1 0x180124
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004580/* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
4581 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
4582#define TSEM_REG_VFPF_ERR_NUM 0x180380
4583/* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
4584 * [10:8] of the address should be the offset within the accessed LCID
4585 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
4586 * LCID100. The RBC address should be 12'ha64. */
4587#define UCM_REG_AG_CTX 0xe2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004588/* [R 5] Used to read the XX protection CAM occupancy counter. */
4589#define UCM_REG_CAM_OCCUP 0xe0170
4590/* [RW 1] CDU AG read Interface enable. If 0 - the request input is
4591 disregarded; valid output is deasserted; all other signals are treated as
4592 usual; if 1 - normal activity. */
4593#define UCM_REG_CDU_AG_RD_IFEN 0xe0038
4594/* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
4595 are disregarded; all other signals are treated as usual; if 1 - normal
4596 activity. */
4597#define UCM_REG_CDU_AG_WR_IFEN 0xe0034
4598/* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
4599 disregarded; valid output is deasserted; all other signals are treated as
4600 usual; if 1 - normal activity. */
4601#define UCM_REG_CDU_SM_RD_IFEN 0xe0040
4602/* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
4603 input is disregarded; all other signals are treated as usual; if 1 -
4604 normal activity. */
4605#define UCM_REG_CDU_SM_WR_IFEN 0xe003c
4606/* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
4607 the initial credit value; read returns the current value of the credit
4608 counter. Must be initialized to 1 at start-up. */
4609#define UCM_REG_CFC_INIT_CRD 0xe0204
4610/* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
4611 weight 8 (the most prioritised); 1 stands for weight 1(least
4612 prioritised); 2 stands for weight 2; tc. */
4613#define UCM_REG_CP_WEIGHT 0xe00c4
4614/* [RW 1] Input csem Interface enable. If 0 - the valid input is
4615 disregarded; acknowledge output is deasserted; all other signals are
4616 treated as usual; if 1 - normal activity. */
4617#define UCM_REG_CSEM_IFEN 0xe0028
4618/* [RC 1] Set when the message length mismatch (relative to last indication)
4619 at the csem interface is detected. */
4620#define UCM_REG_CSEM_LENGTH_MIS 0xe0160
4621/* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
4622 weight 8 (the most prioritised); 1 stands for weight 1(least
4623 prioritised); 2 stands for weight 2; tc. */
4624#define UCM_REG_CSEM_WEIGHT 0xe00b8
4625/* [RW 1] Input dorq Interface enable. If 0 - the valid input is
4626 disregarded; acknowledge output is deasserted; all other signals are
4627 treated as usual; if 1 - normal activity. */
4628#define UCM_REG_DORQ_IFEN 0xe0030
4629/* [RC 1] Set when the message length mismatch (relative to last indication)
4630 at the dorq interface is detected. */
4631#define UCM_REG_DORQ_LENGTH_MIS 0xe0168
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004632/* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
4633 weight 8 (the most prioritised); 1 stands for weight 1(least
4634 prioritised); 2 stands for weight 2; tc. */
4635#define UCM_REG_DORQ_WEIGHT 0xe00c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004636/* [RW 8] The Event ID in case ErrorFlg input message bit is set. */
4637#define UCM_REG_ERR_EVNT_ID 0xe00a4
4638/* [RW 28] The CM erroneous header for QM and Timers formatting. */
4639#define UCM_REG_ERR_UCM_HDR 0xe00a0
4640/* [RW 8] The Event ID for Timers expiration. */
4641#define UCM_REG_EXPR_EVNT_ID 0xe00a8
4642/* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
4643 writes the initial credit value; read returns the current value of the
4644 credit counter. Must be initialized to 64 at start-up. */
4645#define UCM_REG_FIC0_INIT_CRD 0xe020c
4646/* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
4647 writes the initial credit value; read returns the current value of the
4648 credit counter. Must be initialized to 64 at start-up. */
4649#define UCM_REG_FIC1_INIT_CRD 0xe0210
4650/* [RW 1] Arbitration between Input Arbiter groups: 0 - fair Round-Robin; 1
4651 - strict priority defined by ~ucm_registers_gr_ag_pr.gr_ag_pr;
4652 ~ucm_registers_gr_ld0_pr.gr_ld0_pr and
4653 ~ucm_registers_gr_ld1_pr.gr_ld1_pr. */
4654#define UCM_REG_GR_ARB_TYPE 0xe0144
4655/* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
4656 highest priority is 3. It is supposed that the Store channel group is
4657 compliment to the others. */
4658#define UCM_REG_GR_LD0_PR 0xe014c
4659/* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
4660 highest priority is 3. It is supposed that the Store channel group is
4661 compliment to the others. */
4662#define UCM_REG_GR_LD1_PR 0xe0150
4663/* [RW 2] The queue index for invalidate counter flag decision. */
4664#define UCM_REG_INV_CFLG_Q 0xe00e4
4665/* [RW 5] The number of double REG-pairs; loaded from the STORM context and
4666 sent to STORM; for a specific connection type. the double REG-pairs are
4667 used in order to align to STORM context row size of 128 bits. The offset
4668 of these data in the STORM context is always 0. Index _i stands for the
4669 connection type (one of 16). */
4670#define UCM_REG_N_SM_CTX_LD_0 0xe0054
4671#define UCM_REG_N_SM_CTX_LD_1 0xe0058
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004672#define UCM_REG_N_SM_CTX_LD_2 0xe005c
4673#define UCM_REG_N_SM_CTX_LD_3 0xe0060
4674#define UCM_REG_N_SM_CTX_LD_4 0xe0064
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004675#define UCM_REG_N_SM_CTX_LD_5 0xe0068
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676#define UCM_REG_PHYS_QNUM0_0 0xe0110
4677#define UCM_REG_PHYS_QNUM0_1 0xe0114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678#define UCM_REG_PHYS_QNUM1_0 0xe0118
4679#define UCM_REG_PHYS_QNUM1_1 0xe011c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004680#define UCM_REG_PHYS_QNUM2_0 0xe0120
4681#define UCM_REG_PHYS_QNUM2_1 0xe0124
4682#define UCM_REG_PHYS_QNUM3_0 0xe0128
4683#define UCM_REG_PHYS_QNUM3_1 0xe012c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004684/* [RW 8] The Event ID for Timers formatting in case of stop done. */
4685#define UCM_REG_STOP_EVNT_ID 0xe00ac
4686/* [RC 1] Set when the message length mismatch (relative to last indication)
4687 at the STORM interface is detected. */
4688#define UCM_REG_STORM_LENGTH_MIS 0xe0154
4689/* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
4690 disregarded; acknowledge output is deasserted; all other signals are
4691 treated as usual; if 1 - normal activity. */
4692#define UCM_REG_STORM_UCM_IFEN 0xe0010
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004693/* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
4694 weight 8 (the most prioritised); 1 stands for weight 1(least
4695 prioritised); 2 stands for weight 2; tc. */
4696#define UCM_REG_STORM_WEIGHT 0xe00b0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697/* [RW 4] Timers output initial credit. Max credit available - 15.Write
4698 writes the initial credit value; read returns the current value of the
4699 credit counter. Must be initialized to 4 at start-up. */
4700#define UCM_REG_TM_INIT_CRD 0xe021c
4701/* [RW 28] The CM header for Timers expiration command. */
4702#define UCM_REG_TM_UCM_HDR 0xe009c
4703/* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
4704 disregarded; acknowledge output is deasserted; all other signals are
4705 treated as usual; if 1 - normal activity. */
4706#define UCM_REG_TM_UCM_IFEN 0xe001c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004707/* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
4708 weight 8 (the most prioritised); 1 stands for weight 1(least
4709 prioritised); 2 stands for weight 2; tc. */
4710#define UCM_REG_TM_WEIGHT 0xe00d4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711/* [RW 1] Input tsem Interface enable. If 0 - the valid input is
4712 disregarded; acknowledge output is deasserted; all other signals are
4713 treated as usual; if 1 - normal activity. */
4714#define UCM_REG_TSEM_IFEN 0xe0024
4715/* [RC 1] Set when the message length mismatch (relative to last indication)
4716 at the tsem interface is detected. */
4717#define UCM_REG_TSEM_LENGTH_MIS 0xe015c
4718/* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
4719 weight 8 (the most prioritised); 1 stands for weight 1(least
4720 prioritised); 2 stands for weight 2; tc. */
4721#define UCM_REG_TSEM_WEIGHT 0xe00b4
4722/* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
4723 acknowledge output is deasserted; all other signals are treated as usual;
4724 if 1 - normal activity. */
4725#define UCM_REG_UCM_CFC_IFEN 0xe0044
4726/* [RW 11] Interrupt mask register #0 read/write */
4727#define UCM_REG_UCM_INT_MASK 0xe01d4
4728/* [R 11] Interrupt register #0 read */
4729#define UCM_REG_UCM_INT_STS 0xe01c8
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004730/* [RW 27] Parity mask register #0 read/write */
4731#define UCM_REG_UCM_PRTY_MASK 0xe01e4
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004732/* [R 27] Parity register #0 read */
4733#define UCM_REG_UCM_PRTY_STS 0xe01d8
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004734/* [RC 27] Parity register #0 read clear */
4735#define UCM_REG_UCM_PRTY_STS_CLR 0xe01dc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004736/* [RW 2] The size of AG context region 0 in REG-pairs. Designates the MS
4737 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
4738 Is used to determine the number of the AG context REG-pairs written back;
4739 when the Reg1WbFlg isn't set. */
4740#define UCM_REG_UCM_REG0_SZ 0xe00dc
4741/* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
4742 disregarded; valid is deasserted; all other signals are treated as usual;
4743 if 1 - normal activity. */
4744#define UCM_REG_UCM_STORM0_IFEN 0xe0004
4745/* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
4746 disregarded; valid is deasserted; all other signals are treated as usual;
4747 if 1 - normal activity. */
4748#define UCM_REG_UCM_STORM1_IFEN 0xe0008
4749/* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
4750 disregarded; acknowledge output is deasserted; all other signals are
4751 treated as usual; if 1 - normal activity. */
4752#define UCM_REG_UCM_TM_IFEN 0xe0020
4753/* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
4754 disregarded; valid is deasserted; all other signals are treated as usual;
4755 if 1 - normal activity. */
4756#define UCM_REG_UCM_UQM_IFEN 0xe000c
4757/* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
4758#define UCM_REG_UCM_UQM_USE_Q 0xe00d8
4759/* [RW 6] QM output initial credit. Max credit available - 32.Write writes
4760 the initial credit value; read returns the current value of the credit
4761 counter. Must be initialized to 32 at start-up. */
4762#define UCM_REG_UQM_INIT_CRD 0xe0220
4763/* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
4764 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4765 prioritised); 2 stands for weight 2; tc. */
4766#define UCM_REG_UQM_P_WEIGHT 0xe00cc
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004767/* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
4768 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
4769 prioritised); 2 stands for weight 2; tc. */
4770#define UCM_REG_UQM_S_WEIGHT 0xe00d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004771/* [RW 28] The CM header value for QM request (primary). */
4772#define UCM_REG_UQM_UCM_HDR_P 0xe0094
4773/* [RW 28] The CM header value for QM request (secondary). */
4774#define UCM_REG_UQM_UCM_HDR_S 0xe0098
4775/* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
4776 acknowledge output is deasserted; all other signals are treated as usual;
4777 if 1 - normal activity. */
4778#define UCM_REG_UQM_UCM_IFEN 0xe0014
4779/* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
4780 acknowledge output is deasserted; all other signals are treated as usual;
4781 if 1 - normal activity. */
4782#define UCM_REG_USDM_IFEN 0xe0018
4783/* [RC 1] Set when the message length mismatch (relative to last indication)
4784 at the SDM interface is detected. */
4785#define UCM_REG_USDM_LENGTH_MIS 0xe0158
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004786/* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
4787 weight 8 (the most prioritised); 1 stands for weight 1(least
4788 prioritised); 2 stands for weight 2; tc. */
4789#define UCM_REG_USDM_WEIGHT 0xe00c8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004790/* [RW 1] Input xsem Interface enable. If 0 - the valid input is
4791 disregarded; acknowledge output is deasserted; all other signals are
4792 treated as usual; if 1 - normal activity. */
4793#define UCM_REG_XSEM_IFEN 0xe002c
4794/* [RC 1] Set when the message length mismatch (relative to last indication)
4795 at the xsem interface isdetected. */
4796#define UCM_REG_XSEM_LENGTH_MIS 0xe0164
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004797/* [RW 3] The weight of the input xsem in the WRR mechanism. 0 stands for
4798 weight 8 (the most prioritised); 1 stands for weight 1(least
4799 prioritised); 2 stands for weight 2; tc. */
4800#define UCM_REG_XSEM_WEIGHT 0xe00bc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004801/* [RW 20] Indirect access to the descriptor table of the XX protection
4802 mechanism. The fields are:[5:0] - message length; 14:6] - message
4803 pointer; 19:15] - next pointer. */
4804#define UCM_REG_XX_DESCR_TABLE 0xe0280
Vladislav Zolotarov79616892011-07-21 07:58:54 +00004805#define UCM_REG_XX_DESCR_TABLE_SIZE 27
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004806/* [R 6] Use to read the XX protection Free counter. */
4807#define UCM_REG_XX_FREE 0xe016c
4808/* [RW 6] Initial value for the credit counter; responsible for fulfilling
4809 of the Input Stage XX protection buffer by the XX protection pending
4810 messages. Write writes the initial credit value; read returns the current
4811 value of the credit counter. Must be initialized to 12 at start-up. */
4812#define UCM_REG_XX_INIT_CRD 0xe0224
4813/* [RW 6] The maximum number of pending messages; which may be stored in XX
4814 protection. ~ucm_registers_xx_free.xx_free read on read. */
4815#define UCM_REG_XX_MSG_NUM 0xe0228
4816/* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
4817#define UCM_REG_XX_OVFL_EVNT_ID 0xe004c
4818/* [RW 16] Indirect access to the XX table of the XX protection mechanism.
4819 The fields are: [4:0] - tail pointer; 10:5] - Link List size; 15:11] -
4820 header pointer. */
4821#define UCM_REG_XX_TABLE 0xe0300
Mintz Yuvale18c56b2012-02-15 02:10:23 +00004822#define UMAC_COMMAND_CONFIG_REG_HD_ENA (0x1<<10)
Yaniv Rosner9d5b36b2011-08-02 22:59:10 +00004823#define UMAC_COMMAND_CONFIG_REG_IGNORE_TX_PAUSE (0x1<<28)
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004824#define UMAC_COMMAND_CONFIG_REG_LOOP_ENA (0x1<<15)
4825#define UMAC_COMMAND_CONFIG_REG_NO_LGTH_CHECK (0x1<<24)
4826#define UMAC_COMMAND_CONFIG_REG_PAD_EN (0x1<<5)
Yaniv Rosner9d5b36b2011-08-02 22:59:10 +00004827#define UMAC_COMMAND_CONFIG_REG_PAUSE_IGNORE (0x1<<8)
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004828#define UMAC_COMMAND_CONFIG_REG_PROMIS_EN (0x1<<4)
4829#define UMAC_COMMAND_CONFIG_REG_RX_ENA (0x1<<1)
4830#define UMAC_COMMAND_CONFIG_REG_SW_RESET (0x1<<13)
4831#define UMAC_COMMAND_CONFIG_REG_TX_ENA (0x1<<0)
4832#define UMAC_REG_COMMAND_CONFIG 0x8
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00004833/* [RW 32] Register Bit 0 refers to Bit 16 of the MAC address; Bit 1 refers
4834 * to bit 17 of the MAC address etc. */
4835#define UMAC_REG_MAC_ADDR0 0xc
4836/* [RW 16] Register Bit 0 refers to Bit 0 of the MAC address; Register Bit 1
4837 * refers to Bit 1 of the MAC address etc. Bits 16 to 31 are reserved. */
4838#define UMAC_REG_MAC_ADDR1 0x10
Yaniv Rosner9380bb92011-06-14 01:34:07 +00004839/* [RW 14] Defines a 14-Bit maximum frame length used by the MAC receive
4840 * logic to check frames. */
4841#define UMAC_REG_MAXFR 0x14
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004842/* [RW 8] The event id for aggregated interrupt 0 */
4843#define USDM_REG_AGG_INT_EVENT_0 0xc4038
4844#define USDM_REG_AGG_INT_EVENT_1 0xc403c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004845#define USDM_REG_AGG_INT_EVENT_2 0xc4040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004846#define USDM_REG_AGG_INT_EVENT_4 0xc4048
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004847#define USDM_REG_AGG_INT_EVENT_5 0xc404c
Eilon Greensteinca003922009-08-12 22:53:28 -07004848#define USDM_REG_AGG_INT_EVENT_6 0xc4050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849/* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
4850 or auto-mask-mode (1) */
4851#define USDM_REG_AGG_INT_MODE_0 0xc41b8
4852#define USDM_REG_AGG_INT_MODE_1 0xc41bc
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08004853#define USDM_REG_AGG_INT_MODE_4 0xc41c8
4854#define USDM_REG_AGG_INT_MODE_5 0xc41cc
Eilon Greensteinca003922009-08-12 22:53:28 -07004855#define USDM_REG_AGG_INT_MODE_6 0xc41d0
4856/* [RW 1] The T bit for aggregated interrupt 5 */
4857#define USDM_REG_AGG_INT_T_5 0xc40cc
4858#define USDM_REG_AGG_INT_T_6 0xc40d0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004859/* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
4860#define USDM_REG_CFC_RSP_START_ADDR 0xc4008
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004861/* [RW 16] The maximum value of the completion counter #0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004862#define USDM_REG_CMP_COUNTER_MAX0 0xc401c
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004863/* [RW 16] The maximum value of the completion counter #1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004864#define USDM_REG_CMP_COUNTER_MAX1 0xc4020
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004865/* [RW 16] The maximum value of the completion counter #2 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004866#define USDM_REG_CMP_COUNTER_MAX2 0xc4024
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004867/* [RW 16] The maximum value of the completion counter #3 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004868#define USDM_REG_CMP_COUNTER_MAX3 0xc4028
4869/* [RW 13] The start address in the internal RAM for the completion
4870 counters. */
4871#define USDM_REG_CMP_COUNTER_START_ADDR 0xc400c
4872#define USDM_REG_ENABLE_IN1 0xc4238
4873#define USDM_REG_ENABLE_IN2 0xc423c
4874#define USDM_REG_ENABLE_OUT1 0xc4240
4875#define USDM_REG_ENABLE_OUT2 0xc4244
4876/* [RW 4] The initial number of messages that can be sent to the pxp control
4877 interface without receiving any ACK. */
4878#define USDM_REG_INIT_CREDIT_PXP_CTRL 0xc44c0
4879/* [ST 32] The number of ACK after placement messages received */
4880#define USDM_REG_NUM_OF_ACK_AFTER_PLACE 0xc4280
4881/* [ST 32] The number of packet end messages received from the parser */
4882#define USDM_REG_NUM_OF_PKT_END_MSG 0xc4278
4883/* [ST 32] The number of requests received from the pxp async if */
4884#define USDM_REG_NUM_OF_PXP_ASYNC_REQ 0xc427c
4885/* [ST 32] The number of commands received in queue 0 */
4886#define USDM_REG_NUM_OF_Q0_CMD 0xc4248
4887/* [ST 32] The number of commands received in queue 10 */
4888#define USDM_REG_NUM_OF_Q10_CMD 0xc4270
4889/* [ST 32] The number of commands received in queue 11 */
4890#define USDM_REG_NUM_OF_Q11_CMD 0xc4274
4891/* [ST 32] The number of commands received in queue 1 */
4892#define USDM_REG_NUM_OF_Q1_CMD 0xc424c
4893/* [ST 32] The number of commands received in queue 2 */
4894#define USDM_REG_NUM_OF_Q2_CMD 0xc4250
4895/* [ST 32] The number of commands received in queue 3 */
4896#define USDM_REG_NUM_OF_Q3_CMD 0xc4254
4897/* [ST 32] The number of commands received in queue 4 */
4898#define USDM_REG_NUM_OF_Q4_CMD 0xc4258
4899/* [ST 32] The number of commands received in queue 5 */
4900#define USDM_REG_NUM_OF_Q5_CMD 0xc425c
4901/* [ST 32] The number of commands received in queue 6 */
4902#define USDM_REG_NUM_OF_Q6_CMD 0xc4260
4903/* [ST 32] The number of commands received in queue 7 */
4904#define USDM_REG_NUM_OF_Q7_CMD 0xc4264
4905/* [ST 32] The number of commands received in queue 8 */
4906#define USDM_REG_NUM_OF_Q8_CMD 0xc4268
4907/* [ST 32] The number of commands received in queue 9 */
4908#define USDM_REG_NUM_OF_Q9_CMD 0xc426c
4909/* [RW 13] The start address in the internal RAM for the packet end message */
4910#define USDM_REG_PCK_END_MSG_START_ADDR 0xc4014
4911/* [RW 13] The start address in the internal RAM for queue counters */
4912#define USDM_REG_Q_COUNTER_START_ADDR 0xc4010
4913/* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
4914#define USDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0xc4550
4915/* [R 1] parser fifo empty in sdm_sync block */
4916#define USDM_REG_SYNC_PARSER_EMPTY 0xc4558
4917/* [R 1] parser serial fifo empty in sdm_sync block */
4918#define USDM_REG_SYNC_SYNC_EMPTY 0xc4560
4919/* [RW 32] Tick for timer counter. Applicable only when
4920 ~usdm_registers_timer_tick_enable.timer_tick_enable =1 */
4921#define USDM_REG_TIMER_TICK 0xc4000
4922/* [RW 32] Interrupt mask register #0 read/write */
4923#define USDM_REG_USDM_INT_MASK_0 0xc42a0
4924#define USDM_REG_USDM_INT_MASK_1 0xc42b0
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004925/* [R 32] Interrupt register #0 read */
4926#define USDM_REG_USDM_INT_STS_0 0xc4294
4927#define USDM_REG_USDM_INT_STS_1 0xc42a4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004928/* [RW 11] Parity mask register #0 read/write */
4929#define USDM_REG_USDM_PRTY_MASK 0xc42c0
Eliezer Tamirf1410642008-02-28 11:51:50 -08004930/* [R 11] Parity register #0 read */
4931#define USDM_REG_USDM_PRTY_STS 0xc42b4
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00004932/* [RC 11] Parity register #0 read clear */
4933#define USDM_REG_USDM_PRTY_STS_CLR 0xc42b8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004934/* [RW 5] The number of time_slots in the arbitration cycle */
4935#define USEM_REG_ARB_CYCLE_SIZE 0x300034
4936/* [RW 3] The source that is associated with arbitration element 0. Source
4937 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4938 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
4939#define USEM_REG_ARB_ELEMENT0 0x300020
4940/* [RW 3] The source that is associated with arbitration element 1. Source
4941 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4942 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4943 Could not be equal to register ~usem_registers_arb_element0.arb_element0 */
4944#define USEM_REG_ARB_ELEMENT1 0x300024
4945/* [RW 3] The source that is associated with arbitration element 2. Source
4946 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4947 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4948 Could not be equal to register ~usem_registers_arb_element0.arb_element0
4949 and ~usem_registers_arb_element1.arb_element1 */
4950#define USEM_REG_ARB_ELEMENT2 0x300028
4951/* [RW 3] The source that is associated with arbitration element 3. Source
4952 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4953 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
4954 not be equal to register ~usem_registers_arb_element0.arb_element0 and
4955 ~usem_registers_arb_element1.arb_element1 and
4956 ~usem_registers_arb_element2.arb_element2 */
4957#define USEM_REG_ARB_ELEMENT3 0x30002c
4958/* [RW 3] The source that is associated with arbitration element 4. Source
4959 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
4960 sleeping thread with priority 1; 4- sleeping thread with priority 2.
4961 Could not be equal to register ~usem_registers_arb_element0.arb_element0
4962 and ~usem_registers_arb_element1.arb_element1 and
4963 ~usem_registers_arb_element2.arb_element2 and
4964 ~usem_registers_arb_element3.arb_element3 */
4965#define USEM_REG_ARB_ELEMENT4 0x300030
4966#define USEM_REG_ENABLE_IN 0x3000a4
4967#define USEM_REG_ENABLE_OUT 0x3000a8
4968/* [RW 32] This address space contains all registers and memories that are
4969 placed in SEM_FAST block. The SEM_FAST registers are described in
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07004970 appendix B. In order to access the sem_fast registers the base address
4971 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004972#define USEM_REG_FAST_MEMORY 0x320000
4973/* [RW 1] Disables input messages from FIC0 May be updated during run_time
4974 by the microcode */
4975#define USEM_REG_FIC0_DISABLE 0x300224
4976/* [RW 1] Disables input messages from FIC1 May be updated during run_time
4977 by the microcode */
4978#define USEM_REG_FIC1_DISABLE 0x300234
4979/* [RW 15] Interrupt table Read and write access to it is not possible in
4980 the middle of the work */
4981#define USEM_REG_INT_TABLE 0x300400
4982/* [ST 24] Statistics register. The number of messages that entered through
4983 FIC0 */
4984#define USEM_REG_MSG_NUM_FIC0 0x300000
4985/* [ST 24] Statistics register. The number of messages that entered through
4986 FIC1 */
4987#define USEM_REG_MSG_NUM_FIC1 0x300004
4988/* [ST 24] Statistics register. The number of messages that were sent to
4989 FOC0 */
4990#define USEM_REG_MSG_NUM_FOC0 0x300008
4991/* [ST 24] Statistics register. The number of messages that were sent to
4992 FOC1 */
4993#define USEM_REG_MSG_NUM_FOC1 0x30000c
4994/* [ST 24] Statistics register. The number of messages that were sent to
4995 FOC2 */
4996#define USEM_REG_MSG_NUM_FOC2 0x300010
4997/* [ST 24] Statistics register. The number of messages that were sent to
4998 FOC3 */
4999#define USEM_REG_MSG_NUM_FOC3 0x300014
5000/* [RW 1] Disables input messages from the passive buffer May be updated
5001 during run_time by the microcode */
5002#define USEM_REG_PAS_DISABLE 0x30024c
5003/* [WB 128] Debug only. Passive buffer memory */
5004#define USEM_REG_PASSIVE_BUFFER 0x302000
5005/* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5006#define USEM_REG_PRAM 0x340000
5007/* [R 16] Valid sleeping threads indication have bit per thread */
5008#define USEM_REG_SLEEP_THREADS_VALID 0x30026c
5009/* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5010#define USEM_REG_SLOW_EXT_STORE_EMPTY 0x3002a0
5011/* [RW 16] List of free threads . There is a bit per thread. */
5012#define USEM_REG_THREADS_LIST 0x3002e4
5013/* [RW 3] The arbitration scheme of time_slot 0 */
5014#define USEM_REG_TS_0_AS 0x300038
5015/* [RW 3] The arbitration scheme of time_slot 10 */
5016#define USEM_REG_TS_10_AS 0x300060
5017/* [RW 3] The arbitration scheme of time_slot 11 */
5018#define USEM_REG_TS_11_AS 0x300064
5019/* [RW 3] The arbitration scheme of time_slot 12 */
5020#define USEM_REG_TS_12_AS 0x300068
5021/* [RW 3] The arbitration scheme of time_slot 13 */
5022#define USEM_REG_TS_13_AS 0x30006c
5023/* [RW 3] The arbitration scheme of time_slot 14 */
5024#define USEM_REG_TS_14_AS 0x300070
5025/* [RW 3] The arbitration scheme of time_slot 15 */
5026#define USEM_REG_TS_15_AS 0x300074
5027/* [RW 3] The arbitration scheme of time_slot 16 */
5028#define USEM_REG_TS_16_AS 0x300078
5029/* [RW 3] The arbitration scheme of time_slot 17 */
5030#define USEM_REG_TS_17_AS 0x30007c
5031/* [RW 3] The arbitration scheme of time_slot 18 */
5032#define USEM_REG_TS_18_AS 0x300080
5033/* [RW 3] The arbitration scheme of time_slot 1 */
5034#define USEM_REG_TS_1_AS 0x30003c
5035/* [RW 3] The arbitration scheme of time_slot 2 */
5036#define USEM_REG_TS_2_AS 0x300040
5037/* [RW 3] The arbitration scheme of time_slot 3 */
5038#define USEM_REG_TS_3_AS 0x300044
5039/* [RW 3] The arbitration scheme of time_slot 4 */
5040#define USEM_REG_TS_4_AS 0x300048
5041/* [RW 3] The arbitration scheme of time_slot 5 */
5042#define USEM_REG_TS_5_AS 0x30004c
5043/* [RW 3] The arbitration scheme of time_slot 6 */
5044#define USEM_REG_TS_6_AS 0x300050
5045/* [RW 3] The arbitration scheme of time_slot 7 */
5046#define USEM_REG_TS_7_AS 0x300054
5047/* [RW 3] The arbitration scheme of time_slot 8 */
5048#define USEM_REG_TS_8_AS 0x300058
5049/* [RW 3] The arbitration scheme of time_slot 9 */
5050#define USEM_REG_TS_9_AS 0x30005c
5051/* [RW 32] Interrupt mask register #0 read/write */
5052#define USEM_REG_USEM_INT_MASK_0 0x300110
5053#define USEM_REG_USEM_INT_MASK_1 0x300120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005054/* [R 32] Interrupt register #0 read */
5055#define USEM_REG_USEM_INT_STS_0 0x300104
5056#define USEM_REG_USEM_INT_STS_1 0x300114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005057/* [RW 32] Parity mask register #0 read/write */
5058#define USEM_REG_USEM_PRTY_MASK_0 0x300130
5059#define USEM_REG_USEM_PRTY_MASK_1 0x300140
Eliezer Tamirf1410642008-02-28 11:51:50 -08005060/* [R 32] Parity register #0 read */
5061#define USEM_REG_USEM_PRTY_STS_0 0x300124
5062#define USEM_REG_USEM_PRTY_STS_1 0x300134
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005063/* [RC 32] Parity register #0 read clear */
5064#define USEM_REG_USEM_PRTY_STS_CLR_0 0x300128
5065#define USEM_REG_USEM_PRTY_STS_CLR_1 0x300138
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005066/* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5067 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5068#define USEM_REG_VFPF_ERR_NUM 0x300380
5069#define VFC_MEMORIES_RST_REG_CAM_RST (0x1<<0)
5070#define VFC_MEMORIES_RST_REG_RAM_RST (0x1<<1)
5071#define VFC_REG_MEMORIES_RST 0x1943c
5072/* [RW 32] Indirect access to AG context with 32-bits granularity. The bits
5073 * [12:8] of the address should be the offset within the accessed LCID
5074 * context; the bits [7:0] are the accessed LCID.Example: to write to REG10
5075 * LCID100. The RBC address should be 13'ha64. */
5076#define XCM_REG_AG_CTX 0x28000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005077/* [RW 2] The queue index for registration on Aux1 counter flag. */
5078#define XCM_REG_AUX1_Q 0x20134
5079/* [RW 2] Per each decision rule the queue index to register to. */
5080#define XCM_REG_AUX_CNT_FLG_Q_19 0x201b0
5081/* [R 5] Used to read the XX protection CAM occupancy counter. */
5082#define XCM_REG_CAM_OCCUP 0x20244
5083/* [RW 1] CDU AG read Interface enable. If 0 - the request input is
5084 disregarded; valid output is deasserted; all other signals are treated as
5085 usual; if 1 - normal activity. */
5086#define XCM_REG_CDU_AG_RD_IFEN 0x20044
5087/* [RW 1] CDU AG write Interface enable. If 0 - the request and valid input
5088 are disregarded; all other signals are treated as usual; if 1 - normal
5089 activity. */
5090#define XCM_REG_CDU_AG_WR_IFEN 0x20040
5091/* [RW 1] CDU STORM read Interface enable. If 0 - the request input is
5092 disregarded; valid output is deasserted; all other signals are treated as
5093 usual; if 1 - normal activity. */
5094#define XCM_REG_CDU_SM_RD_IFEN 0x2004c
5095/* [RW 1] CDU STORM write Interface enable. If 0 - the request and valid
5096 input is disregarded; all other signals are treated as usual; if 1 -
5097 normal activity. */
5098#define XCM_REG_CDU_SM_WR_IFEN 0x20048
5099/* [RW 4] CFC output initial credit. Max credit available - 15.Write writes
5100 the initial credit value; read returns the current value of the credit
5101 counter. Must be initialized to 1 at start-up. */
5102#define XCM_REG_CFC_INIT_CRD 0x20404
5103/* [RW 3] The weight of the CP input in the WRR mechanism. 0 stands for
5104 weight 8 (the most prioritised); 1 stands for weight 1(least
5105 prioritised); 2 stands for weight 2; tc. */
5106#define XCM_REG_CP_WEIGHT 0x200dc
5107/* [RW 1] Input csem Interface enable. If 0 - the valid input is
5108 disregarded; acknowledge output is deasserted; all other signals are
5109 treated as usual; if 1 - normal activity. */
5110#define XCM_REG_CSEM_IFEN 0x20028
5111/* [RC 1] Set at message length mismatch (relative to last indication) at
5112 the csem interface. */
5113#define XCM_REG_CSEM_LENGTH_MIS 0x20228
5114/* [RW 3] The weight of the input csem in the WRR mechanism. 0 stands for
5115 weight 8 (the most prioritised); 1 stands for weight 1(least
5116 prioritised); 2 stands for weight 2; tc. */
5117#define XCM_REG_CSEM_WEIGHT 0x200c4
5118/* [RW 1] Input dorq Interface enable. If 0 - the valid input is
5119 disregarded; acknowledge output is deasserted; all other signals are
5120 treated as usual; if 1 - normal activity. */
5121#define XCM_REG_DORQ_IFEN 0x20030
5122/* [RC 1] Set at message length mismatch (relative to last indication) at
5123 the dorq interface. */
5124#define XCM_REG_DORQ_LENGTH_MIS 0x20230
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005125/* [RW 3] The weight of the input dorq in the WRR mechanism. 0 stands for
5126 weight 8 (the most prioritised); 1 stands for weight 1(least
5127 prioritised); 2 stands for weight 2; tc. */
5128#define XCM_REG_DORQ_WEIGHT 0x200cc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005129/* [RW 8] The Event ID in case the ErrorFlg input message bit is set. */
5130#define XCM_REG_ERR_EVNT_ID 0x200b0
5131/* [RW 28] The CM erroneous header for QM and Timers formatting. */
5132#define XCM_REG_ERR_XCM_HDR 0x200ac
5133/* [RW 8] The Event ID for Timers expiration. */
5134#define XCM_REG_EXPR_EVNT_ID 0x200b4
5135/* [RW 8] FIC0 output initial credit. Max credit available - 255.Write
5136 writes the initial credit value; read returns the current value of the
5137 credit counter. Must be initialized to 64 at start-up. */
5138#define XCM_REG_FIC0_INIT_CRD 0x2040c
5139/* [RW 8] FIC1 output initial credit. Max credit available - 255.Write
5140 writes the initial credit value; read returns the current value of the
5141 credit counter. Must be initialized to 64 at start-up. */
5142#define XCM_REG_FIC1_INIT_CRD 0x20410
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005143#define XCM_REG_GLB_DEL_ACK_MAX_CNT_0 0x20118
5144#define XCM_REG_GLB_DEL_ACK_MAX_CNT_1 0x2011c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005145#define XCM_REG_GLB_DEL_ACK_TMR_VAL_0 0x20108
5146#define XCM_REG_GLB_DEL_ACK_TMR_VAL_1 0x2010c
5147/* [RW 1] Arbitratiojn between Input Arbiter groups: 0 - fair Round-Robin; 1
5148 - strict priority defined by ~xcm_registers_gr_ag_pr.gr_ag_pr;
5149 ~xcm_registers_gr_ld0_pr.gr_ld0_pr and
5150 ~xcm_registers_gr_ld1_pr.gr_ld1_pr. */
5151#define XCM_REG_GR_ARB_TYPE 0x2020c
5152/* [RW 2] Load (FIC0) channel group priority. The lowest priority is 0; the
5153 highest priority is 3. It is supposed that the Channel group is the
5154 compliment of the other 3 groups. */
5155#define XCM_REG_GR_LD0_PR 0x20214
5156/* [RW 2] Load (FIC1) channel group priority. The lowest priority is 0; the
5157 highest priority is 3. It is supposed that the Channel group is the
5158 compliment of the other 3 groups. */
5159#define XCM_REG_GR_LD1_PR 0x20218
5160/* [RW 1] Input nig0 Interface enable. If 0 - the valid input is
5161 disregarded; acknowledge output is deasserted; all other signals are
5162 treated as usual; if 1 - normal activity. */
5163#define XCM_REG_NIG0_IFEN 0x20038
5164/* [RC 1] Set at message length mismatch (relative to last indication) at
5165 the nig0 interface. */
5166#define XCM_REG_NIG0_LENGTH_MIS 0x20238
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005167/* [RW 3] The weight of the input nig0 in the WRR mechanism. 0 stands for
5168 weight 8 (the most prioritised); 1 stands for weight 1(least
5169 prioritised); 2 stands for weight 2; tc. */
5170#define XCM_REG_NIG0_WEIGHT 0x200d4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005171/* [RW 1] Input nig1 Interface enable. If 0 - the valid input is
5172 disregarded; acknowledge output is deasserted; all other signals are
5173 treated as usual; if 1 - normal activity. */
5174#define XCM_REG_NIG1_IFEN 0x2003c
5175/* [RC 1] Set at message length mismatch (relative to last indication) at
5176 the nig1 interface. */
5177#define XCM_REG_NIG1_LENGTH_MIS 0x2023c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005178/* [RW 5] The number of double REG-pairs; loaded from the STORM context and
5179 sent to STORM; for a specific connection type. The double REG-pairs are
5180 used in order to align to STORM context row size of 128 bits. The offset
5181 of these data in the STORM context is always 0. Index _i stands for the
5182 connection type (one of 16). */
5183#define XCM_REG_N_SM_CTX_LD_0 0x20060
5184#define XCM_REG_N_SM_CTX_LD_1 0x20064
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005185#define XCM_REG_N_SM_CTX_LD_2 0x20068
5186#define XCM_REG_N_SM_CTX_LD_3 0x2006c
5187#define XCM_REG_N_SM_CTX_LD_4 0x20070
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005188#define XCM_REG_N_SM_CTX_LD_5 0x20074
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005189/* [RW 1] Input pbf Interface enable. If 0 - the valid input is disregarded;
5190 acknowledge output is deasserted; all other signals are treated as usual;
5191 if 1 - normal activity. */
5192#define XCM_REG_PBF_IFEN 0x20034
5193/* [RC 1] Set at message length mismatch (relative to last indication) at
5194 the pbf interface. */
5195#define XCM_REG_PBF_LENGTH_MIS 0x20234
5196/* [RW 3] The weight of the input pbf in the WRR mechanism. 0 stands for
5197 weight 8 (the most prioritised); 1 stands for weight 1(least
5198 prioritised); 2 stands for weight 2; tc. */
5199#define XCM_REG_PBF_WEIGHT 0x200d0
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005200#define XCM_REG_PHYS_QNUM3_0 0x20100
5201#define XCM_REG_PHYS_QNUM3_1 0x20104
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005202/* [RW 8] The Event ID for Timers formatting in case of stop done. */
5203#define XCM_REG_STOP_EVNT_ID 0x200b8
5204/* [RC 1] Set at message length mismatch (relative to last indication) at
5205 the STORM interface. */
5206#define XCM_REG_STORM_LENGTH_MIS 0x2021c
5207/* [RW 3] The weight of the STORM input in the WRR mechanism. 0 stands for
5208 weight 8 (the most prioritised); 1 stands for weight 1(least
5209 prioritised); 2 stands for weight 2; tc. */
5210#define XCM_REG_STORM_WEIGHT 0x200bc
5211/* [RW 1] STORM - CM Interface enable. If 0 - the valid input is
5212 disregarded; acknowledge output is deasserted; all other signals are
5213 treated as usual; if 1 - normal activity. */
5214#define XCM_REG_STORM_XCM_IFEN 0x20010
5215/* [RW 4] Timers output initial credit. Max credit available - 15.Write
5216 writes the initial credit value; read returns the current value of the
5217 credit counter. Must be initialized to 4 at start-up. */
5218#define XCM_REG_TM_INIT_CRD 0x2041c
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005219/* [RW 3] The weight of the Timers input in the WRR mechanism. 0 stands for
5220 weight 8 (the most prioritised); 1 stands for weight 1(least
5221 prioritised); 2 stands for weight 2; tc. */
5222#define XCM_REG_TM_WEIGHT 0x200ec
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005223/* [RW 28] The CM header for Timers expiration command. */
5224#define XCM_REG_TM_XCM_HDR 0x200a8
5225/* [RW 1] Timers - CM Interface enable. If 0 - the valid input is
5226 disregarded; acknowledge output is deasserted; all other signals are
5227 treated as usual; if 1 - normal activity. */
5228#define XCM_REG_TM_XCM_IFEN 0x2001c
5229/* [RW 1] Input tsem Interface enable. If 0 - the valid input is
5230 disregarded; acknowledge output is deasserted; all other signals are
5231 treated as usual; if 1 - normal activity. */
5232#define XCM_REG_TSEM_IFEN 0x20024
5233/* [RC 1] Set at message length mismatch (relative to last indication) at
5234 the tsem interface. */
5235#define XCM_REG_TSEM_LENGTH_MIS 0x20224
5236/* [RW 3] The weight of the input tsem in the WRR mechanism. 0 stands for
5237 weight 8 (the most prioritised); 1 stands for weight 1(least
5238 prioritised); 2 stands for weight 2; tc. */
5239#define XCM_REG_TSEM_WEIGHT 0x200c0
5240/* [RW 2] The queue index for registration on UNA greater NXT decision rule. */
5241#define XCM_REG_UNA_GT_NXT_Q 0x20120
5242/* [RW 1] Input usem Interface enable. If 0 - the valid input is
5243 disregarded; acknowledge output is deasserted; all other signals are
5244 treated as usual; if 1 - normal activity. */
5245#define XCM_REG_USEM_IFEN 0x2002c
5246/* [RC 1] Message length mismatch (relative to last indication) at the usem
5247 interface. */
5248#define XCM_REG_USEM_LENGTH_MIS 0x2022c
5249/* [RW 3] The weight of the input usem in the WRR mechanism. 0 stands for
5250 weight 8 (the most prioritised); 1 stands for weight 1(least
5251 prioritised); 2 stands for weight 2; tc. */
5252#define XCM_REG_USEM_WEIGHT 0x200c8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005253#define XCM_REG_WU_DA_CNT_CMD00 0x201d4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005254#define XCM_REG_WU_DA_CNT_CMD01 0x201d8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005255#define XCM_REG_WU_DA_CNT_CMD10 0x201dc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005256#define XCM_REG_WU_DA_CNT_CMD11 0x201e0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005257#define XCM_REG_WU_DA_CNT_UPD_VAL00 0x201e4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258#define XCM_REG_WU_DA_CNT_UPD_VAL01 0x201e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005259#define XCM_REG_WU_DA_CNT_UPD_VAL10 0x201ec
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005260#define XCM_REG_WU_DA_CNT_UPD_VAL11 0x201f0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005261#define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00 0x201c4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005262#define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD01 0x201c8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005263#define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD10 0x201cc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005264#define XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD11 0x201d0
5265/* [RW 1] CM - CFC Interface enable. If 0 - the valid input is disregarded;
5266 acknowledge output is deasserted; all other signals are treated as usual;
5267 if 1 - normal activity. */
5268#define XCM_REG_XCM_CFC_IFEN 0x20050
5269/* [RW 14] Interrupt mask register #0 read/write */
5270#define XCM_REG_XCM_INT_MASK 0x202b4
5271/* [R 14] Interrupt register #0 read */
5272#define XCM_REG_XCM_INT_STS 0x202a8
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005273/* [RW 30] Parity mask register #0 read/write */
5274#define XCM_REG_XCM_PRTY_MASK 0x202c4
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005275/* [R 30] Parity register #0 read */
5276#define XCM_REG_XCM_PRTY_STS 0x202b8
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005277/* [RC 30] Parity register #0 read clear */
5278#define XCM_REG_XCM_PRTY_STS_CLR 0x202bc
5279
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005280/* [RW 4] The size of AG context region 0 in REG-pairs. Designates the MS
5281 REG-pair number (e.g. if region 0 is 6 REG-pairs; the value should be 5).
5282 Is used to determine the number of the AG context REG-pairs written back;
5283 when the Reg1WbFlg isn't set. */
5284#define XCM_REG_XCM_REG0_SZ 0x200f4
5285/* [RW 1] CM - STORM 0 Interface enable. If 0 - the acknowledge input is
5286 disregarded; valid is deasserted; all other signals are treated as usual;
5287 if 1 - normal activity. */
5288#define XCM_REG_XCM_STORM0_IFEN 0x20004
5289/* [RW 1] CM - STORM 1 Interface enable. If 0 - the acknowledge input is
5290 disregarded; valid is deasserted; all other signals are treated as usual;
5291 if 1 - normal activity. */
5292#define XCM_REG_XCM_STORM1_IFEN 0x20008
5293/* [RW 1] CM - Timers Interface enable. If 0 - the valid input is
5294 disregarded; acknowledge output is deasserted; all other signals are
5295 treated as usual; if 1 - normal activity. */
5296#define XCM_REG_XCM_TM_IFEN 0x20020
5297/* [RW 1] CM - QM Interface enable. If 0 - the acknowledge input is
5298 disregarded; valid is deasserted; all other signals are treated as usual;
5299 if 1 - normal activity. */
5300#define XCM_REG_XCM_XQM_IFEN 0x2000c
5301/* [RW 1] If set the Q index; received from the QM is inserted to event ID. */
5302#define XCM_REG_XCM_XQM_USE_Q 0x200f0
5303/* [RW 4] The value by which CFC updates the activity counter at QM bypass. */
5304#define XCM_REG_XQM_BYP_ACT_UPD 0x200fc
5305/* [RW 6] QM output initial credit. Max credit available - 32.Write writes
5306 the initial credit value; read returns the current value of the credit
5307 counter. Must be initialized to 32 at start-up. */
5308#define XCM_REG_XQM_INIT_CRD 0x20420
5309/* [RW 3] The weight of the QM (primary) input in the WRR mechanism. 0
5310 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5311 prioritised); 2 stands for weight 2; tc. */
5312#define XCM_REG_XQM_P_WEIGHT 0x200e4
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005313/* [RW 3] The weight of the QM (secondary) input in the WRR mechanism. 0
5314 stands for weight 8 (the most prioritised); 1 stands for weight 1(least
5315 prioritised); 2 stands for weight 2; tc. */
5316#define XCM_REG_XQM_S_WEIGHT 0x200e8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005317/* [RW 28] The CM header value for QM request (primary). */
5318#define XCM_REG_XQM_XCM_HDR_P 0x200a0
5319/* [RW 28] The CM header value for QM request (secondary). */
5320#define XCM_REG_XQM_XCM_HDR_S 0x200a4
5321/* [RW 1] QM - CM Interface enable. If 0 - the valid input is disregarded;
5322 acknowledge output is deasserted; all other signals are treated as usual;
5323 if 1 - normal activity. */
5324#define XCM_REG_XQM_XCM_IFEN 0x20014
5325/* [RW 1] Input SDM Interface enable. If 0 - the valid input is disregarded;
5326 acknowledge output is deasserted; all other signals are treated as usual;
5327 if 1 - normal activity. */
5328#define XCM_REG_XSDM_IFEN 0x20018
5329/* [RC 1] Set at message length mismatch (relative to last indication) at
5330 the SDM interface. */
5331#define XCM_REG_XSDM_LENGTH_MIS 0x20220
5332/* [RW 3] The weight of the SDM input in the WRR mechanism. 0 stands for
5333 weight 8 (the most prioritised); 1 stands for weight 1(least
5334 prioritised); 2 stands for weight 2; tc. */
5335#define XCM_REG_XSDM_WEIGHT 0x200e0
5336/* [RW 17] Indirect access to the descriptor table of the XX protection
5337 mechanism. The fields are: [5:0] - message length; 11:6] - message
5338 pointer; 16:12] - next pointer. */
5339#define XCM_REG_XX_DESCR_TABLE 0x20480
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005340#define XCM_REG_XX_DESCR_TABLE_SIZE 32
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005341/* [R 6] Used to read the XX protection Free counter. */
5342#define XCM_REG_XX_FREE 0x20240
5343/* [RW 6] Initial value for the credit counter; responsible for fulfilling
5344 of the Input Stage XX protection buffer by the XX protection pending
5345 messages. Max credit available - 3.Write writes the initial credit value;
5346 read returns the current value of the credit counter. Must be initialized
5347 to 2 at start-up. */
5348#define XCM_REG_XX_INIT_CRD 0x20424
5349/* [RW 6] The maximum number of pending messages; which may be stored in XX
5350 protection. ~xcm_registers_xx_free.xx_free read on read. */
5351#define XCM_REG_XX_MSG_NUM 0x20428
5352/* [RW 8] The Event ID; sent to the STORM in case of XX overflow. */
5353#define XCM_REG_XX_OVFL_EVNT_ID 0x20058
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005354#define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_LOCAL_FAULT_STATUS (0x1<<0)
5355#define XMAC_CLEAR_RX_LSS_STATUS_REG_CLEAR_REMOTE_FAULT_STATUS (0x1<<1)
Yaniv Rosner4d7e25d2011-09-07 00:48:03 +00005356#define XMAC_CTRL_REG_LINE_LOCAL_LPBK (0x1<<2)
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005357#define XMAC_CTRL_REG_RX_EN (0x1<<1)
5358#define XMAC_CTRL_REG_SOFT_RESET (0x1<<6)
5359#define XMAC_CTRL_REG_TX_EN (0x1<<0)
5360#define XMAC_PAUSE_CTRL_REG_RX_PAUSE_EN (0x1<<18)
5361#define XMAC_PAUSE_CTRL_REG_TX_PAUSE_EN (0x1<<17)
5362#define XMAC_PFC_CTRL_HI_REG_PFC_REFRESH_EN (0x1<<0)
5363#define XMAC_PFC_CTRL_HI_REG_PFC_STATS_EN (0x1<<3)
5364#define XMAC_PFC_CTRL_HI_REG_RX_PFC_EN (0x1<<4)
5365#define XMAC_PFC_CTRL_HI_REG_TX_PFC_EN (0x1<<5)
5366#define XMAC_REG_CLEAR_RX_LSS_STATUS 0x60
5367#define XMAC_REG_CTRL 0
Yaniv Rosnerb8d6d082011-07-05 01:06:27 +00005368/* [RW 16] Upper 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5369 * packets transmitted by the MAC */
5370#define XMAC_REG_CTRL_SA_HI 0x2c
5371/* [RW 32] Lower 48 bits of ctrl_sa register. Used as the SA in PAUSE/PFC
5372 * packets transmitted by the MAC */
5373#define XMAC_REG_CTRL_SA_LO 0x28
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005374#define XMAC_REG_PAUSE_CTRL 0x68
5375#define XMAC_REG_PFC_CTRL 0x70
5376#define XMAC_REG_PFC_CTRL_HI 0x74
5377#define XMAC_REG_RX_LSS_STATUS 0x58
5378/* [RW 14] Maximum packet size in receive direction; exclusive of preamble &
5379 * CRC in strip mode */
5380#define XMAC_REG_RX_MAX_SIZE 0x40
5381#define XMAC_REG_TX_CTRL 0x20
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005382/* [RW 16] Indirect access to the XX table of the XX protection mechanism.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005383 The fields are:[4:0] - tail pointer; 9:5] - Link List size; 14:10] -
5384 header pointer. */
5385#define XCM_REG_XX_TABLE 0x20500
5386/* [RW 8] The event id for aggregated interrupt 0 */
5387#define XSDM_REG_AGG_INT_EVENT_0 0x166038
5388#define XSDM_REG_AGG_INT_EVENT_1 0x16603c
5389#define XSDM_REG_AGG_INT_EVENT_10 0x166060
5390#define XSDM_REG_AGG_INT_EVENT_11 0x166064
5391#define XSDM_REG_AGG_INT_EVENT_12 0x166068
5392#define XSDM_REG_AGG_INT_EVENT_13 0x16606c
5393#define XSDM_REG_AGG_INT_EVENT_14 0x166070
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394#define XSDM_REG_AGG_INT_EVENT_2 0x166040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005395#define XSDM_REG_AGG_INT_EVENT_3 0x166044
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005396#define XSDM_REG_AGG_INT_EVENT_4 0x166048
5397#define XSDM_REG_AGG_INT_EVENT_5 0x16604c
5398#define XSDM_REG_AGG_INT_EVENT_6 0x166050
5399#define XSDM_REG_AGG_INT_EVENT_7 0x166054
5400#define XSDM_REG_AGG_INT_EVENT_8 0x166058
5401#define XSDM_REG_AGG_INT_EVENT_9 0x16605c
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005402/* [RW 1] For each aggregated interrupt index whether the mode is normal (0)
5403 or auto-mask-mode (1) */
5404#define XSDM_REG_AGG_INT_MODE_0 0x1661b8
5405#define XSDM_REG_AGG_INT_MODE_1 0x1661bc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005406/* [RW 13] The start address in the internal RAM for the cfc_rsp lcid */
5407#define XSDM_REG_CFC_RSP_START_ADDR 0x166008
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005408/* [RW 16] The maximum value of the completion counter #0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005409#define XSDM_REG_CMP_COUNTER_MAX0 0x16601c
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005410/* [RW 16] The maximum value of the completion counter #1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005411#define XSDM_REG_CMP_COUNTER_MAX1 0x166020
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005412/* [RW 16] The maximum value of the completion counter #2 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005413#define XSDM_REG_CMP_COUNTER_MAX2 0x166024
Lucas De Marchi25985ed2011-03-30 22:57:33 -03005414/* [RW 16] The maximum value of the completion counter #3 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005415#define XSDM_REG_CMP_COUNTER_MAX3 0x166028
5416/* [RW 13] The start address in the internal RAM for the completion
5417 counters. */
5418#define XSDM_REG_CMP_COUNTER_START_ADDR 0x16600c
5419#define XSDM_REG_ENABLE_IN1 0x166238
5420#define XSDM_REG_ENABLE_IN2 0x16623c
5421#define XSDM_REG_ENABLE_OUT1 0x166240
5422#define XSDM_REG_ENABLE_OUT2 0x166244
5423/* [RW 4] The initial number of messages that can be sent to the pxp control
5424 interface without receiving any ACK. */
5425#define XSDM_REG_INIT_CREDIT_PXP_CTRL 0x1664bc
5426/* [ST 32] The number of ACK after placement messages received */
5427#define XSDM_REG_NUM_OF_ACK_AFTER_PLACE 0x16627c
5428/* [ST 32] The number of packet end messages received from the parser */
5429#define XSDM_REG_NUM_OF_PKT_END_MSG 0x166274
5430/* [ST 32] The number of requests received from the pxp async if */
5431#define XSDM_REG_NUM_OF_PXP_ASYNC_REQ 0x166278
5432/* [ST 32] The number of commands received in queue 0 */
5433#define XSDM_REG_NUM_OF_Q0_CMD 0x166248
5434/* [ST 32] The number of commands received in queue 10 */
5435#define XSDM_REG_NUM_OF_Q10_CMD 0x16626c
5436/* [ST 32] The number of commands received in queue 11 */
5437#define XSDM_REG_NUM_OF_Q11_CMD 0x166270
5438/* [ST 32] The number of commands received in queue 1 */
5439#define XSDM_REG_NUM_OF_Q1_CMD 0x16624c
5440/* [ST 32] The number of commands received in queue 3 */
5441#define XSDM_REG_NUM_OF_Q3_CMD 0x166250
5442/* [ST 32] The number of commands received in queue 4 */
5443#define XSDM_REG_NUM_OF_Q4_CMD 0x166254
5444/* [ST 32] The number of commands received in queue 5 */
5445#define XSDM_REG_NUM_OF_Q5_CMD 0x166258
5446/* [ST 32] The number of commands received in queue 6 */
5447#define XSDM_REG_NUM_OF_Q6_CMD 0x16625c
5448/* [ST 32] The number of commands received in queue 7 */
5449#define XSDM_REG_NUM_OF_Q7_CMD 0x166260
5450/* [ST 32] The number of commands received in queue 8 */
5451#define XSDM_REG_NUM_OF_Q8_CMD 0x166264
5452/* [ST 32] The number of commands received in queue 9 */
5453#define XSDM_REG_NUM_OF_Q9_CMD 0x166268
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005454/* [RW 13] The start address in the internal RAM for queue counters */
5455#define XSDM_REG_Q_COUNTER_START_ADDR 0x166010
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005456/* [W 17] Generate an operation after completion; bit-16 is
5457 * AggVectIdx_valid; bits 15:8 are AggVectIdx; bits 7:5 are the TRIG and
5458 * bits 4:0 are the T124Param[4:0] */
5459#define XSDM_REG_OPERATION_GEN 0x1664c4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005460/* [R 1] pxp_ctrl rd_data fifo empty in sdm_dma_rsp block */
5461#define XSDM_REG_RSP_PXP_CTRL_RDATA_EMPTY 0x166548
5462/* [R 1] parser fifo empty in sdm_sync block */
5463#define XSDM_REG_SYNC_PARSER_EMPTY 0x166550
5464/* [R 1] parser serial fifo empty in sdm_sync block */
5465#define XSDM_REG_SYNC_SYNC_EMPTY 0x166558
5466/* [RW 32] Tick for timer counter. Applicable only when
5467 ~xsdm_registers_timer_tick_enable.timer_tick_enable =1 */
5468#define XSDM_REG_TIMER_TICK 0x166000
5469/* [RW 32] Interrupt mask register #0 read/write */
5470#define XSDM_REG_XSDM_INT_MASK_0 0x16629c
5471#define XSDM_REG_XSDM_INT_MASK_1 0x1662ac
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005472/* [R 32] Interrupt register #0 read */
5473#define XSDM_REG_XSDM_INT_STS_0 0x166290
5474#define XSDM_REG_XSDM_INT_STS_1 0x1662a0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005475/* [RW 11] Parity mask register #0 read/write */
5476#define XSDM_REG_XSDM_PRTY_MASK 0x1662bc
Eliezer Tamirf1410642008-02-28 11:51:50 -08005477/* [R 11] Parity register #0 read */
5478#define XSDM_REG_XSDM_PRTY_STS 0x1662b0
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005479/* [RC 11] Parity register #0 read clear */
5480#define XSDM_REG_XSDM_PRTY_STS_CLR 0x1662b4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005481/* [RW 5] The number of time_slots in the arbitration cycle */
5482#define XSEM_REG_ARB_CYCLE_SIZE 0x280034
5483/* [RW 3] The source that is associated with arbitration element 0. Source
5484 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5485 sleeping thread with priority 1; 4- sleeping thread with priority 2 */
5486#define XSEM_REG_ARB_ELEMENT0 0x280020
5487/* [RW 3] The source that is associated with arbitration element 1. Source
5488 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5489 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5490 Could not be equal to register ~xsem_registers_arb_element0.arb_element0 */
5491#define XSEM_REG_ARB_ELEMENT1 0x280024
5492/* [RW 3] The source that is associated with arbitration element 2. Source
5493 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5494 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5495 Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5496 and ~xsem_registers_arb_element1.arb_element1 */
5497#define XSEM_REG_ARB_ELEMENT2 0x280028
5498/* [RW 3] The source that is associated with arbitration element 3. Source
5499 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5500 sleeping thread with priority 1; 4- sleeping thread with priority 2.Could
5501 not be equal to register ~xsem_registers_arb_element0.arb_element0 and
5502 ~xsem_registers_arb_element1.arb_element1 and
5503 ~xsem_registers_arb_element2.arb_element2 */
5504#define XSEM_REG_ARB_ELEMENT3 0x28002c
5505/* [RW 3] The source that is associated with arbitration element 4. Source
5506 decoding is: 0- foc0; 1-fic1; 2-sleeping thread with priority 0; 3-
5507 sleeping thread with priority 1; 4- sleeping thread with priority 2.
5508 Could not be equal to register ~xsem_registers_arb_element0.arb_element0
5509 and ~xsem_registers_arb_element1.arb_element1 and
5510 ~xsem_registers_arb_element2.arb_element2 and
5511 ~xsem_registers_arb_element3.arb_element3 */
5512#define XSEM_REG_ARB_ELEMENT4 0x280030
5513#define XSEM_REG_ENABLE_IN 0x2800a4
5514#define XSEM_REG_ENABLE_OUT 0x2800a8
5515/* [RW 32] This address space contains all registers and memories that are
5516 placed in SEM_FAST block. The SEM_FAST registers are described in
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005517 appendix B. In order to access the sem_fast registers the base address
5518 ~fast_memory.fast_memory should be added to eachsem_fast register offset. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005519#define XSEM_REG_FAST_MEMORY 0x2a0000
5520/* [RW 1] Disables input messages from FIC0 May be updated during run_time
5521 by the microcode */
5522#define XSEM_REG_FIC0_DISABLE 0x280224
5523/* [RW 1] Disables input messages from FIC1 May be updated during run_time
5524 by the microcode */
5525#define XSEM_REG_FIC1_DISABLE 0x280234
5526/* [RW 15] Interrupt table Read and write access to it is not possible in
5527 the middle of the work */
5528#define XSEM_REG_INT_TABLE 0x280400
5529/* [ST 24] Statistics register. The number of messages that entered through
5530 FIC0 */
5531#define XSEM_REG_MSG_NUM_FIC0 0x280000
5532/* [ST 24] Statistics register. The number of messages that entered through
5533 FIC1 */
5534#define XSEM_REG_MSG_NUM_FIC1 0x280004
5535/* [ST 24] Statistics register. The number of messages that were sent to
5536 FOC0 */
5537#define XSEM_REG_MSG_NUM_FOC0 0x280008
5538/* [ST 24] Statistics register. The number of messages that were sent to
5539 FOC1 */
5540#define XSEM_REG_MSG_NUM_FOC1 0x28000c
5541/* [ST 24] Statistics register. The number of messages that were sent to
5542 FOC2 */
5543#define XSEM_REG_MSG_NUM_FOC2 0x280010
5544/* [ST 24] Statistics register. The number of messages that were sent to
5545 FOC3 */
5546#define XSEM_REG_MSG_NUM_FOC3 0x280014
5547/* [RW 1] Disables input messages from the passive buffer May be updated
5548 during run_time by the microcode */
5549#define XSEM_REG_PAS_DISABLE 0x28024c
5550/* [WB 128] Debug only. Passive buffer memory */
5551#define XSEM_REG_PASSIVE_BUFFER 0x282000
5552/* [WB 46] pram memory. B45 is parity; b[44:0] - data. */
5553#define XSEM_REG_PRAM 0x2c0000
5554/* [R 16] Valid sleeping threads indication have bit per thread */
5555#define XSEM_REG_SLEEP_THREADS_VALID 0x28026c
5556/* [R 1] EXT_STORE FIFO is empty in sem_slow_ls_ext */
5557#define XSEM_REG_SLOW_EXT_STORE_EMPTY 0x2802a0
5558/* [RW 16] List of free threads . There is a bit per thread. */
5559#define XSEM_REG_THREADS_LIST 0x2802e4
5560/* [RW 3] The arbitration scheme of time_slot 0 */
5561#define XSEM_REG_TS_0_AS 0x280038
5562/* [RW 3] The arbitration scheme of time_slot 10 */
5563#define XSEM_REG_TS_10_AS 0x280060
5564/* [RW 3] The arbitration scheme of time_slot 11 */
5565#define XSEM_REG_TS_11_AS 0x280064
5566/* [RW 3] The arbitration scheme of time_slot 12 */
5567#define XSEM_REG_TS_12_AS 0x280068
5568/* [RW 3] The arbitration scheme of time_slot 13 */
5569#define XSEM_REG_TS_13_AS 0x28006c
5570/* [RW 3] The arbitration scheme of time_slot 14 */
5571#define XSEM_REG_TS_14_AS 0x280070
5572/* [RW 3] The arbitration scheme of time_slot 15 */
5573#define XSEM_REG_TS_15_AS 0x280074
5574/* [RW 3] The arbitration scheme of time_slot 16 */
5575#define XSEM_REG_TS_16_AS 0x280078
5576/* [RW 3] The arbitration scheme of time_slot 17 */
5577#define XSEM_REG_TS_17_AS 0x28007c
5578/* [RW 3] The arbitration scheme of time_slot 18 */
5579#define XSEM_REG_TS_18_AS 0x280080
5580/* [RW 3] The arbitration scheme of time_slot 1 */
5581#define XSEM_REG_TS_1_AS 0x28003c
5582/* [RW 3] The arbitration scheme of time_slot 2 */
5583#define XSEM_REG_TS_2_AS 0x280040
5584/* [RW 3] The arbitration scheme of time_slot 3 */
5585#define XSEM_REG_TS_3_AS 0x280044
5586/* [RW 3] The arbitration scheme of time_slot 4 */
5587#define XSEM_REG_TS_4_AS 0x280048
5588/* [RW 3] The arbitration scheme of time_slot 5 */
5589#define XSEM_REG_TS_5_AS 0x28004c
5590/* [RW 3] The arbitration scheme of time_slot 6 */
5591#define XSEM_REG_TS_6_AS 0x280050
5592/* [RW 3] The arbitration scheme of time_slot 7 */
5593#define XSEM_REG_TS_7_AS 0x280054
5594/* [RW 3] The arbitration scheme of time_slot 8 */
5595#define XSEM_REG_TS_8_AS 0x280058
5596/* [RW 3] The arbitration scheme of time_slot 9 */
5597#define XSEM_REG_TS_9_AS 0x28005c
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005598/* [W 7] VF or PF ID for reset error bit. Values 0-63 reset error bit for 64
5599 * VF; values 64-67 reset error for 4 PF; values 68-127 are not valid. */
5600#define XSEM_REG_VFPF_ERR_NUM 0x280380
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005601/* [RW 32] Interrupt mask register #0 read/write */
5602#define XSEM_REG_XSEM_INT_MASK_0 0x280110
5603#define XSEM_REG_XSEM_INT_MASK_1 0x280120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005604/* [R 32] Interrupt register #0 read */
5605#define XSEM_REG_XSEM_INT_STS_0 0x280104
5606#define XSEM_REG_XSEM_INT_STS_1 0x280114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005607/* [RW 32] Parity mask register #0 read/write */
5608#define XSEM_REG_XSEM_PRTY_MASK_0 0x280130
5609#define XSEM_REG_XSEM_PRTY_MASK_1 0x280140
Eliezer Tamirf1410642008-02-28 11:51:50 -08005610/* [R 32] Parity register #0 read */
5611#define XSEM_REG_XSEM_PRTY_STS_0 0x280124
5612#define XSEM_REG_XSEM_PRTY_STS_1 0x280134
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00005613/* [RC 32] Parity register #0 read clear */
5614#define XSEM_REG_XSEM_PRTY_STS_CLR_0 0x280128
5615#define XSEM_REG_XSEM_PRTY_STS_CLR_1 0x280138
Yuval Mintz452427b2012-03-26 20:47:07 +00005616#define MCPR_ACCESS_LOCK_LOCK (1L<<31)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005617#define MCPR_NVM_ACCESS_ENABLE_EN (1L<<0)
5618#define MCPR_NVM_ACCESS_ENABLE_WR_EN (1L<<1)
5619#define MCPR_NVM_ADDR_NVM_ADDR_VALUE (0xffffffL<<0)
5620#define MCPR_NVM_CFG4_FLASH_SIZE (0x7L<<0)
5621#define MCPR_NVM_COMMAND_DOIT (1L<<4)
5622#define MCPR_NVM_COMMAND_DONE (1L<<3)
5623#define MCPR_NVM_COMMAND_FIRST (1L<<7)
5624#define MCPR_NVM_COMMAND_LAST (1L<<8)
5625#define MCPR_NVM_COMMAND_WR (1L<<5)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005626#define MCPR_NVM_SW_ARB_ARB_ARB1 (1L<<9)
5627#define MCPR_NVM_SW_ARB_ARB_REQ_CLR1 (1L<<5)
5628#define MCPR_NVM_SW_ARB_ARB_REQ_SET1 (1L<<1)
5629#define BIGMAC_REGISTER_BMAC_CONTROL (0x00<<3)
5630#define BIGMAC_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
5631#define BIGMAC_REGISTER_CNT_MAX_SIZE (0x05<<3)
5632#define BIGMAC_REGISTER_RX_CONTROL (0x21<<3)
5633#define BIGMAC_REGISTER_RX_LLFC_MSG_FLDS (0x46<<3)
Yaniv Rosner3deb8162011-06-14 01:34:33 +00005634#define BIGMAC_REGISTER_RX_LSS_STATUS (0x43<<3)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005635#define BIGMAC_REGISTER_RX_MAX_SIZE (0x23<<3)
5636#define BIGMAC_REGISTER_RX_STAT_GR64 (0x26<<3)
5637#define BIGMAC_REGISTER_RX_STAT_GRIPJ (0x42<<3)
5638#define BIGMAC_REGISTER_TX_CONTROL (0x07<<3)
5639#define BIGMAC_REGISTER_TX_MAX_SIZE (0x09<<3)
5640#define BIGMAC_REGISTER_TX_PAUSE_THRESHOLD (0x0A<<3)
5641#define BIGMAC_REGISTER_TX_SOURCE_ADDR (0x08<<3)
5642#define BIGMAC_REGISTER_TX_STAT_GTBYT (0x20<<3)
5643#define BIGMAC_REGISTER_TX_STAT_GTPKT (0x0C<<3)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005644#define BIGMAC2_REGISTER_BMAC_CONTROL (0x00<<3)
5645#define BIGMAC2_REGISTER_BMAC_XGXS_CONTROL (0x01<<3)
5646#define BIGMAC2_REGISTER_CNT_MAX_SIZE (0x05<<3)
5647#define BIGMAC2_REGISTER_PFC_CONTROL (0x06<<3)
5648#define BIGMAC2_REGISTER_RX_CONTROL (0x3A<<3)
5649#define BIGMAC2_REGISTER_RX_LLFC_MSG_FLDS (0x62<<3)
Yaniv Rosner3deb8162011-06-14 01:34:33 +00005650#define BIGMAC2_REGISTER_RX_LSS_STAT (0x3E<<3)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005651#define BIGMAC2_REGISTER_RX_MAX_SIZE (0x3C<<3)
5652#define BIGMAC2_REGISTER_RX_STAT_GR64 (0x40<<3)
5653#define BIGMAC2_REGISTER_RX_STAT_GRIPJ (0x5f<<3)
5654#define BIGMAC2_REGISTER_RX_STAT_GRPP (0x51<<3)
5655#define BIGMAC2_REGISTER_TX_CONTROL (0x1C<<3)
5656#define BIGMAC2_REGISTER_TX_MAX_SIZE (0x1E<<3)
5657#define BIGMAC2_REGISTER_TX_PAUSE_CONTROL (0x20<<3)
5658#define BIGMAC2_REGISTER_TX_SOURCE_ADDR (0x1D<<3)
5659#define BIGMAC2_REGISTER_TX_STAT_GTBYT (0x39<<3)
5660#define BIGMAC2_REGISTER_TX_STAT_GTPOK (0x22<<3)
5661#define BIGMAC2_REGISTER_TX_STAT_GTPP (0x24<<3)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005662#define EMAC_LED_1000MB_OVERRIDE (1L<<1)
5663#define EMAC_LED_100MB_OVERRIDE (1L<<2)
5664#define EMAC_LED_10MB_OVERRIDE (1L<<3)
5665#define EMAC_LED_2500MB_OVERRIDE (1L<<12)
5666#define EMAC_LED_OVERRIDE (1L<<0)
5667#define EMAC_LED_TRAFFIC (1L<<6)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005668#define EMAC_MDIO_COMM_COMMAND_ADDRESS (0L<<26)
Yaniv Rosner6583e332011-06-14 01:34:17 +00005669#define EMAC_MDIO_COMM_COMMAND_READ_22 (2L<<26)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005670#define EMAC_MDIO_COMM_COMMAND_READ_45 (3L<<26)
Yaniv Rosner6583e332011-06-14 01:34:17 +00005671#define EMAC_MDIO_COMM_COMMAND_WRITE_22 (1L<<26)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672#define EMAC_MDIO_COMM_COMMAND_WRITE_45 (1L<<26)
5673#define EMAC_MDIO_COMM_DATA (0xffffL<<0)
5674#define EMAC_MDIO_COMM_START_BUSY (1L<<29)
5675#define EMAC_MDIO_MODE_AUTO_POLL (1L<<4)
5676#define EMAC_MDIO_MODE_CLAUSE_45 (1L<<31)
Yaniv Rosner157fa282011-08-02 22:59:32 +00005677#define EMAC_MDIO_MODE_CLOCK_CNT (0x3ffL<<16)
Eliezer Tamirf1410642008-02-28 11:51:50 -08005678#define EMAC_MDIO_MODE_CLOCK_CNT_BITSHIFT 16
Yaniv Rosner157fa282011-08-02 22:59:32 +00005679#define EMAC_MDIO_STATUS_10MB (1L<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005680#define EMAC_MODE_25G_MODE (1L<<5)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005681#define EMAC_MODE_HALF_DUPLEX (1L<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005682#define EMAC_MODE_PORT_GMII (2L<<2)
5683#define EMAC_MODE_PORT_MII (1L<<2)
5684#define EMAC_MODE_PORT_MII_10M (3L<<2)
5685#define EMAC_MODE_RESET (1L<<0)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005686#define EMAC_REG_EMAC_LED 0xc
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005687#define EMAC_REG_EMAC_MAC_MATCH 0x10
5688#define EMAC_REG_EMAC_MDIO_COMM 0xac
5689#define EMAC_REG_EMAC_MDIO_MODE 0xb4
Yaniv Rosner157fa282011-08-02 22:59:32 +00005690#define EMAC_REG_EMAC_MDIO_STATUS 0xb0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005691#define EMAC_REG_EMAC_MODE 0x0
5692#define EMAC_REG_EMAC_RX_MODE 0xc8
5693#define EMAC_REG_EMAC_RX_MTU_SIZE 0x9c
5694#define EMAC_REG_EMAC_RX_STAT_AC 0x180
5695#define EMAC_REG_EMAC_RX_STAT_AC_28 0x1f4
5696#define EMAC_REG_EMAC_RX_STAT_AC_COUNT 23
5697#define EMAC_REG_EMAC_TX_MODE 0xbc
5698#define EMAC_REG_EMAC_TX_STAT_AC 0x280
5699#define EMAC_REG_EMAC_TX_STAT_AC_COUNT 22
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00005700#define EMAC_REG_RX_PFC_MODE 0x320
5701#define EMAC_REG_RX_PFC_MODE_PRIORITIES (1L<<2)
5702#define EMAC_REG_RX_PFC_MODE_RX_EN (1L<<1)
5703#define EMAC_REG_RX_PFC_MODE_TX_EN (1L<<0)
5704#define EMAC_REG_RX_PFC_PARAM 0x324
5705#define EMAC_REG_RX_PFC_PARAM_OPCODE_BITSHIFT 0
5706#define EMAC_REG_RX_PFC_PARAM_PRIORITY_EN_BITSHIFT 16
5707#define EMAC_REG_RX_PFC_STATS_XOFF_RCVD 0x328
5708#define EMAC_REG_RX_PFC_STATS_XOFF_RCVD_COUNT (0xffff<<0)
5709#define EMAC_REG_RX_PFC_STATS_XOFF_SENT 0x330
5710#define EMAC_REG_RX_PFC_STATS_XOFF_SENT_COUNT (0xffff<<0)
5711#define EMAC_REG_RX_PFC_STATS_XON_RCVD 0x32c
5712#define EMAC_REG_RX_PFC_STATS_XON_RCVD_COUNT (0xffff<<0)
5713#define EMAC_REG_RX_PFC_STATS_XON_SENT 0x334
5714#define EMAC_REG_RX_PFC_STATS_XON_SENT_COUNT (0xffff<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005715#define EMAC_RX_MODE_FLOW_EN (1L<<2)
Vladislav Zolotarovbcab15c2010-12-13 05:44:25 +00005716#define EMAC_RX_MODE_KEEP_MAC_CONTROL (1L<<3)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005717#define EMAC_RX_MODE_KEEP_VLAN_TAG (1L<<10)
5718#define EMAC_RX_MODE_PROMISCUOUS (1L<<8)
Eilon Greenstein811a2f22009-02-12 08:37:04 +00005719#define EMAC_RX_MODE_RESET (1L<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005720#define EMAC_RX_MTU_SIZE_JUMBO_ENA (1L<<31)
5721#define EMAC_TX_MODE_EXT_PAUSE_EN (1L<<3)
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07005722#define EMAC_TX_MODE_FLOW_EN (1L<<4)
Eilon Greenstein811a2f22009-02-12 08:37:04 +00005723#define EMAC_TX_MODE_RESET (1L<<0)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005724#define MISC_REGISTERS_GPIO_0 0
Eliezer Tamirf1410642008-02-28 11:51:50 -08005725#define MISC_REGISTERS_GPIO_1 1
5726#define MISC_REGISTERS_GPIO_2 2
5727#define MISC_REGISTERS_GPIO_3 3
5728#define MISC_REGISTERS_GPIO_CLR_POS 16
5729#define MISC_REGISTERS_GPIO_FLOAT (0xffL<<24)
5730#define MISC_REGISTERS_GPIO_FLOAT_POS 24
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005731#define MISC_REGISTERS_GPIO_HIGH 1
Eliezer Tamirf1410642008-02-28 11:51:50 -08005732#define MISC_REGISTERS_GPIO_INPUT_HI_Z 2
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00005733#define MISC_REGISTERS_GPIO_INT_CLR_POS 24
5734#define MISC_REGISTERS_GPIO_INT_OUTPUT_CLR 0
5735#define MISC_REGISTERS_GPIO_INT_OUTPUT_SET 1
5736#define MISC_REGISTERS_GPIO_INT_SET_POS 16
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005737#define MISC_REGISTERS_GPIO_LOW 0
Eliezer Tamirf1410642008-02-28 11:51:50 -08005738#define MISC_REGISTERS_GPIO_OUTPUT_HIGH 1
5739#define MISC_REGISTERS_GPIO_OUTPUT_LOW 0
5740#define MISC_REGISTERS_GPIO_PORT_SHIFT 4
5741#define MISC_REGISTERS_GPIO_SET_POS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005742#define MISC_REGISTERS_RESET_REG_1_CLEAR 0x588
Yuval Mintz452427b2012-03-26 20:47:07 +00005743#define MISC_REGISTERS_RESET_REG_1_RST_BRB1 (0x1<<0)
Ariel Eliorf16da432012-01-26 06:01:50 +00005744#define MISC_REGISTERS_RESET_REG_1_RST_DORQ (0x1<<19)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005745#define MISC_REGISTERS_RESET_REG_1_RST_HC (0x1<<29)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07005746#define MISC_REGISTERS_RESET_REG_1_RST_NIG (0x1<<7)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005747#define MISC_REGISTERS_RESET_REG_1_RST_PXP (0x1<<26)
5748#define MISC_REGISTERS_RESET_REG_1_RST_PXPV (0x1<<27)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005749#define MISC_REGISTERS_RESET_REG_1_SET 0x584
5750#define MISC_REGISTERS_RESET_REG_2_CLEAR 0x598
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005751#define MISC_REGISTERS_RESET_REG_2_MSTAT0 (0x1<<24)
5752#define MISC_REGISTERS_RESET_REG_2_MSTAT1 (0x1<<25)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005753#define MISC_REGISTERS_RESET_REG_2_PGLC (0x1<<19)
5754#define MISC_REGISTERS_RESET_REG_2_RST_ATC (0x1<<17)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005755#define MISC_REGISTERS_RESET_REG_2_RST_BMAC0 (0x1<<0)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005756#define MISC_REGISTERS_RESET_REG_2_RST_BMAC1 (0x1<<1)
5757#define MISC_REGISTERS_RESET_REG_2_RST_EMAC0 (0x1<<2)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005758#define MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE (0x1<<14)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005759#define MISC_REGISTERS_RESET_REG_2_RST_EMAC1 (0x1<<3)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005760#define MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE (0x1<<15)
5761#define MISC_REGISTERS_RESET_REG_2_RST_GRC (0x1<<4)
5762#define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B (0x1<<6)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005763#define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE (0x1<<8)
5764#define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU (0x1<<7)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005765#define MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE (0x1<<5)
5766#define MISC_REGISTERS_RESET_REG_2_RST_MDIO (0x1<<13)
5767#define MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE (0x1<<11)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005768#define MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO (0x1<<13)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00005769#define MISC_REGISTERS_RESET_REG_2_RST_RBCN (0x1<<9)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770#define MISC_REGISTERS_RESET_REG_2_SET 0x594
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005771#define MISC_REGISTERS_RESET_REG_2_UMAC0 (0x1<<20)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00005772#define MISC_REGISTERS_RESET_REG_2_UMAC1 (0x1<<21)
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005773#define MISC_REGISTERS_RESET_REG_2_XMAC (0x1<<22)
5774#define MISC_REGISTERS_RESET_REG_2_XMAC_SOFT (0x1<<23)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005775#define MISC_REGISTERS_RESET_REG_3_CLEAR 0x5a8
5776#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_IDDQ (0x1<<1)
5777#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN (0x1<<2)
5778#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_PWRDWN_SD (0x1<<3)
5779#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_SERDES0_RSTB_HW (0x1<<0)
5780#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_IDDQ (0x1<<5)
5781#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN (0x1<<6)
5782#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_PWRDWN_SD (0x1<<7)
5783#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_RSTB_HW (0x1<<4)
5784#define MISC_REGISTERS_RESET_REG_3_MISC_NIG_MUX_XGXS0_TXD_FIFO_RSTB (0x1<<8)
5785#define MISC_REGISTERS_RESET_REG_3_SET 0x5a4
Eliezer Tamirf1410642008-02-28 11:51:50 -08005786#define MISC_REGISTERS_SPIO_4 4
5787#define MISC_REGISTERS_SPIO_5 5
5788#define MISC_REGISTERS_SPIO_7 7
5789#define MISC_REGISTERS_SPIO_CLR_POS 16
5790#define MISC_REGISTERS_SPIO_FLOAT (0xffL<<24)
Eliezer Tamirf1410642008-02-28 11:51:50 -08005791#define MISC_REGISTERS_SPIO_FLOAT_POS 24
5792#define MISC_REGISTERS_SPIO_INPUT_HI_Z 2
5793#define MISC_REGISTERS_SPIO_INT_OLD_SET_POS 16
5794#define MISC_REGISTERS_SPIO_OUTPUT_HIGH 1
5795#define MISC_REGISTERS_SPIO_OUTPUT_LOW 0
5796#define MISC_REGISTERS_SPIO_SET_POS 8
5797#define HW_LOCK_MAX_RESOURCE_VALUE 31
Ariel Eliorf16da432012-01-26 06:01:50 +00005798#define HW_LOCK_RESOURCE_DRV_FLAGS 10
Eliezer Tamirf1410642008-02-28 11:51:50 -08005799#define HW_LOCK_RESOURCE_GPIO 1
Eilon Greenstein46c6a672009-02-12 08:36:58 +00005800#define HW_LOCK_RESOURCE_MDIO 0
Ariel Eliorf16da432012-01-26 06:01:50 +00005801#define HW_LOCK_RESOURCE_NVRAM 12
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005802#define HW_LOCK_RESOURCE_PORT0_ATT_MASK 3
5803#define HW_LOCK_RESOURCE_RECOVERY_LEADER_0 8
5804#define HW_LOCK_RESOURCE_RECOVERY_LEADER_1 9
Ariel Eliorf16da432012-01-26 06:01:50 +00005805#define HW_LOCK_RESOURCE_RECOVERY_REG 11
Dmitry Kravkov7a06a122011-08-30 00:08:43 +00005806#define HW_LOCK_RESOURCE_RESET 5
Ariel Eliorf16da432012-01-26 06:01:50 +00005807#define HW_LOCK_RESOURCE_SPIO 2
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005808#define AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT (0x1<<4)
5809#define AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR (0x1<<5)
5810#define AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR (0x1<<18)
5811#define AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT (0x1<<31)
5812#define AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR (0x1<<30)
5813#define AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT (0x1<<9)
5814#define AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR (0x1<<8)
5815#define AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT (0x1<<7)
5816#define AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR (0x1<<6)
5817#define AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT (0x1<<29)
5818#define AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR (0x1<<28)
5819#define AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT (0x1<<1)
5820#define AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR (0x1<<0)
5821#define AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR (0x1<<18)
5822#define AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT (0x1<<11)
5823#define AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR (0x1<<10)
5824#define AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT (0x1<<13)
5825#define AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR (0x1<<12)
5826#define AEU_INPUTS_ATTN_BITS_GPIO0_FUNCTION_0 (0x1<<2)
5827#define AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR (0x1<<12)
5828#define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY (0x1<<28)
5829#define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY (0x1<<31)
5830#define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY (0x1<<29)
5831#define AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY (0x1<<30)
5832#define AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT (0x1<<15)
5833#define AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR (0x1<<14)
5834#define AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR (0x1<<14)
5835#define AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR (0x1<<20)
5836#define AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT (0x1<<31)
5837#define AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR (0x1<<30)
5838#define AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR (0x1<<0)
5839#define AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT (0x1<<2)
5840#define AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR (0x1<<3)
5841#define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT (0x1<<5)
5842#define AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR (0x1<<4)
5843#define AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT (0x1<<3)
5844#define AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR (0x1<<2)
5845#define AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT (0x1<<3)
5846#define AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR (0x1<<2)
5847#define AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR (0x1<<22)
5848#define AEU_INPUTS_ATTN_BITS_SPIO5 (0x1<<15)
5849#define AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT (0x1<<27)
5850#define AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR (0x1<<26)
5851#define AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT (0x1<<5)
5852#define AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR (0x1<<4)
5853#define AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT (0x1<<25)
5854#define AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR (0x1<<24)
5855#define AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT (0x1<<29)
5856#define AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR (0x1<<28)
5857#define AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT (0x1<<23)
5858#define AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR (0x1<<22)
5859#define AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT (0x1<<27)
5860#define AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR (0x1<<26)
5861#define AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT (0x1<<21)
5862#define AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR (0x1<<20)
5863#define AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT (0x1<<25)
5864#define AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR (0x1<<24)
5865#define AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR (0x1<<16)
5866#define AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT (0x1<<9)
5867#define AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR (0x1<<8)
5868#define AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT (0x1<<7)
5869#define AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR (0x1<<6)
5870#define AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT (0x1<<11)
5871#define AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR (0x1<<10)
5872
5873#define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 (0x1<<5)
5874#define AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 (0x1<<9)
5875
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005876#define RESERVED_GENERAL_ATTENTION_BIT_0 0
5877
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00005878#define EVEREST_GEN_ATTN_IN_USE_MASK 0x7ffe0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005879#define EVEREST_LATCHED_ATTN_IN_USE_MASK 0xffe00000
5880
5881#define RESERVED_GENERAL_ATTENTION_BIT_6 6
5882#define RESERVED_GENERAL_ATTENTION_BIT_7 7
5883#define RESERVED_GENERAL_ATTENTION_BIT_8 8
5884#define RESERVED_GENERAL_ATTENTION_BIT_9 9
5885#define RESERVED_GENERAL_ATTENTION_BIT_10 10
5886#define RESERVED_GENERAL_ATTENTION_BIT_11 11
5887#define RESERVED_GENERAL_ATTENTION_BIT_12 12
5888#define RESERVED_GENERAL_ATTENTION_BIT_13 13
5889#define RESERVED_GENERAL_ATTENTION_BIT_14 14
5890#define RESERVED_GENERAL_ATTENTION_BIT_15 15
5891#define RESERVED_GENERAL_ATTENTION_BIT_16 16
5892#define RESERVED_GENERAL_ATTENTION_BIT_17 17
5893#define RESERVED_GENERAL_ATTENTION_BIT_18 18
5894#define RESERVED_GENERAL_ATTENTION_BIT_19 19
5895#define RESERVED_GENERAL_ATTENTION_BIT_20 20
5896#define RESERVED_GENERAL_ATTENTION_BIT_21 21
5897
5898/* storm asserts attention bits */
5899#define TSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_7
5900#define USTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_8
5901#define CSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_9
5902#define XSTORM_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_10
5903
5904/* mcp error attention bit */
5905#define MCP_FATAL_ASSERT_ATTENTION_BIT RESERVED_GENERAL_ATTENTION_BIT_11
5906
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005907/*E1H NIG status sync attention mapped to group 4-7*/
5908#define LINK_SYNC_ATTENTION_BIT_FUNC_0 RESERVED_GENERAL_ATTENTION_BIT_12
5909#define LINK_SYNC_ATTENTION_BIT_FUNC_1 RESERVED_GENERAL_ATTENTION_BIT_13
5910#define LINK_SYNC_ATTENTION_BIT_FUNC_2 RESERVED_GENERAL_ATTENTION_BIT_14
5911#define LINK_SYNC_ATTENTION_BIT_FUNC_3 RESERVED_GENERAL_ATTENTION_BIT_15
5912#define LINK_SYNC_ATTENTION_BIT_FUNC_4 RESERVED_GENERAL_ATTENTION_BIT_16
5913#define LINK_SYNC_ATTENTION_BIT_FUNC_5 RESERVED_GENERAL_ATTENTION_BIT_17
5914#define LINK_SYNC_ATTENTION_BIT_FUNC_6 RESERVED_GENERAL_ATTENTION_BIT_18
5915#define LINK_SYNC_ATTENTION_BIT_FUNC_7 RESERVED_GENERAL_ATTENTION_BIT_19
5916
5917
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005918#define LATCHED_ATTN_RBCR 23
5919#define LATCHED_ATTN_RBCT 24
5920#define LATCHED_ATTN_RBCN 25
5921#define LATCHED_ATTN_RBCU 26
5922#define LATCHED_ATTN_RBCP 27
5923#define LATCHED_ATTN_TIMEOUT_GRC 28
5924#define LATCHED_ATTN_RSVD_GRC 29
5925#define LATCHED_ATTN_ROM_PARITY_MCP 30
5926#define LATCHED_ATTN_UM_RX_PARITY_MCP 31
5927#define LATCHED_ATTN_UM_TX_PARITY_MCP 32
5928#define LATCHED_ATTN_SCPAD_PARITY_MCP 33
5929
5930#define GENERAL_ATTEN_WORD(atten_name) ((94 + atten_name) / 32)
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00005931#define GENERAL_ATTEN_OFFSET(atten_name)\
5932 (1UL << ((94 + atten_name) % 32))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005933/*
5934 * This file defines GRC base address for every block.
5935 * This file is included by chipsim, asm microcode and cpp microcode.
5936 * These values are used in Design.xml on regBase attribute
5937 * Use the base with the generated offsets of specific registers.
5938 */
5939
5940#define GRCBASE_PXPCS 0x000000
5941#define GRCBASE_PCICONFIG 0x002000
5942#define GRCBASE_PCIREG 0x002400
5943#define GRCBASE_EMAC0 0x008000
5944#define GRCBASE_EMAC1 0x008400
5945#define GRCBASE_DBU 0x008800
5946#define GRCBASE_MISC 0x00A000
5947#define GRCBASE_DBG 0x00C000
5948#define GRCBASE_NIG 0x010000
5949#define GRCBASE_XCM 0x020000
5950#define GRCBASE_PRS 0x040000
5951#define GRCBASE_SRCH 0x040400
5952#define GRCBASE_TSDM 0x042000
5953#define GRCBASE_TCM 0x050000
5954#define GRCBASE_BRB1 0x060000
5955#define GRCBASE_MCP 0x080000
5956#define GRCBASE_UPB 0x0C1000
5957#define GRCBASE_CSDM 0x0C2000
5958#define GRCBASE_USDM 0x0C4000
5959#define GRCBASE_CCM 0x0D0000
5960#define GRCBASE_UCM 0x0E0000
5961#define GRCBASE_CDU 0x101000
5962#define GRCBASE_DMAE 0x102000
5963#define GRCBASE_PXP 0x103000
5964#define GRCBASE_CFC 0x104000
5965#define GRCBASE_HC 0x108000
5966#define GRCBASE_PXP2 0x120000
5967#define GRCBASE_PBF 0x140000
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005968#define GRCBASE_UMAC0 0x160000
5969#define GRCBASE_UMAC1 0x160400
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970#define GRCBASE_XPB 0x161000
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005971#define GRCBASE_MSTAT0 0x162000
5972#define GRCBASE_MSTAT1 0x162800
Yaniv Rosner9380bb92011-06-14 01:34:07 +00005973#define GRCBASE_XMAC0 0x163000
5974#define GRCBASE_XMAC1 0x163800
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005975#define GRCBASE_TIMERS 0x164000
5976#define GRCBASE_XSDM 0x166000
5977#define GRCBASE_QM 0x168000
5978#define GRCBASE_DQ 0x170000
5979#define GRCBASE_TSEM 0x180000
5980#define GRCBASE_CSEM 0x200000
5981#define GRCBASE_XSEM 0x280000
5982#define GRCBASE_USEM 0x300000
5983#define GRCBASE_MISC_AEU GRCBASE_MISC
5984
5985
Eilon Greenstein5c862842008-08-13 15:51:48 -07005986/* offset of configuration space in the pci core register */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005987#define PCICFG_OFFSET 0x2000
5988#define PCICFG_VENDOR_ID_OFFSET 0x00
5989#define PCICFG_DEVICE_ID_OFFSET 0x02
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07005990#define PCICFG_COMMAND_OFFSET 0x04
Eilon Greenstein5c862842008-08-13 15:51:48 -07005991#define PCICFG_COMMAND_IO_SPACE (1<<0)
5992#define PCICFG_COMMAND_MEM_SPACE (1<<1)
5993#define PCICFG_COMMAND_BUS_MASTER (1<<2)
5994#define PCICFG_COMMAND_SPECIAL_CYCLES (1<<3)
5995#define PCICFG_COMMAND_MWI_CYCLES (1<<4)
5996#define PCICFG_COMMAND_VGA_SNOOP (1<<5)
5997#define PCICFG_COMMAND_PERR_ENA (1<<6)
5998#define PCICFG_COMMAND_STEPPING (1<<7)
5999#define PCICFG_COMMAND_SERR_ENA (1<<8)
6000#define PCICFG_COMMAND_FAST_B2B (1<<9)
6001#define PCICFG_COMMAND_INT_DISABLE (1<<10)
6002#define PCICFG_COMMAND_RESERVED (0x1f<<11)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006003#define PCICFG_STATUS_OFFSET 0x06
Eilon Greenstein0d1a8d22009-03-02 07:59:20 +00006004#define PCICFG_REVESION_ID_OFFSET 0x08
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006005#define PCICFG_CACHE_LINE_SIZE 0x0c
6006#define PCICFG_LATENCY_TIMER 0x0d
Eilon Greenstein5c862842008-08-13 15:51:48 -07006007#define PCICFG_BAR_1_LOW 0x10
6008#define PCICFG_BAR_1_HIGH 0x14
6009#define PCICFG_BAR_2_LOW 0x18
6010#define PCICFG_BAR_2_HIGH 0x1c
6011#define PCICFG_SUBSYSTEM_VENDOR_ID_OFFSET 0x2c
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006012#define PCICFG_SUBSYSTEM_ID_OFFSET 0x2e
Eilon Greenstein5c862842008-08-13 15:51:48 -07006013#define PCICFG_INT_LINE 0x3c
6014#define PCICFG_INT_PIN 0x3d
6015#define PCICFG_PM_CAPABILITY 0x48
6016#define PCICFG_PM_CAPABILITY_VERSION (0x3<<16)
6017#define PCICFG_PM_CAPABILITY_CLOCK (1<<19)
6018#define PCICFG_PM_CAPABILITY_RESERVED (1<<20)
6019#define PCICFG_PM_CAPABILITY_DSI (1<<21)
6020#define PCICFG_PM_CAPABILITY_AUX_CURRENT (0x7<<22)
6021#define PCICFG_PM_CAPABILITY_D1_SUPPORT (1<<25)
6022#define PCICFG_PM_CAPABILITY_D2_SUPPORT (1<<26)
6023#define PCICFG_PM_CAPABILITY_PME_IN_D0 (1<<27)
6024#define PCICFG_PM_CAPABILITY_PME_IN_D1 (1<<28)
6025#define PCICFG_PM_CAPABILITY_PME_IN_D2 (1<<29)
6026#define PCICFG_PM_CAPABILITY_PME_IN_D3_HOT (1<<30)
6027#define PCICFG_PM_CAPABILITY_PME_IN_D3_COLD (1<<31)
6028#define PCICFG_PM_CSR_OFFSET 0x4c
6029#define PCICFG_PM_CSR_STATE (0x3<<0)
6030#define PCICFG_PM_CSR_PME_ENABLE (1<<8)
6031#define PCICFG_PM_CSR_PME_STATUS (1<<15)
Eilon Greenstein0d1a8d22009-03-02 07:59:20 +00006032#define PCICFG_MSI_CAP_ID_OFFSET 0x58
Eilon Greenstein8badd272009-02-12 08:36:15 +00006033#define PCICFG_MSI_CONTROL_ENABLE (0x1<<16)
6034#define PCICFG_MSI_CONTROL_MCAP (0x7<<17)
6035#define PCICFG_MSI_CONTROL_MENA (0x7<<20)
6036#define PCICFG_MSI_CONTROL_64_BIT_ADDR_CAP (0x1<<23)
6037#define PCICFG_MSI_CONTROL_MSI_PVMASK_CAPABLE (0x1<<24)
Eilon Greenstein5c862842008-08-13 15:51:48 -07006038#define PCICFG_GRC_ADDRESS 0x78
Ariel Eliorc22610d02012-01-26 06:01:47 +00006039#define PCICFG_GRC_DATA 0x80
6040#define PCICFG_ME_REGISTER 0x98
Eilon Greenstein0d1a8d22009-03-02 07:59:20 +00006041#define PCICFG_MSIX_CAP_ID_OFFSET 0xa0
Eilon Greenstein8badd272009-02-12 08:36:15 +00006042#define PCICFG_MSIX_CONTROL_TABLE_SIZE (0x7ff<<16)
6043#define PCICFG_MSIX_CONTROL_RESERVED (0x7<<27)
6044#define PCICFG_MSIX_CONTROL_FUNC_MASK (0x1<<30)
6045#define PCICFG_MSIX_CONTROL_MSIX_ENABLE (0x1<<31)
6046
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006047#define PCICFG_DEVICE_CONTROL 0xb4
Eilon Greenstein8badd272009-02-12 08:36:15 +00006048#define PCICFG_DEVICE_STATUS 0xb6
6049#define PCICFG_DEVICE_STATUS_CORR_ERR_DET (1<<0)
6050#define PCICFG_DEVICE_STATUS_NON_FATAL_ERR_DET (1<<1)
6051#define PCICFG_DEVICE_STATUS_FATAL_ERR_DET (1<<2)
6052#define PCICFG_DEVICE_STATUS_UNSUP_REQ_DET (1<<3)
6053#define PCICFG_DEVICE_STATUS_AUX_PWR_DET (1<<4)
6054#define PCICFG_DEVICE_STATUS_NO_PEND (1<<5)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006055#define PCICFG_LINK_CONTROL 0xbc
6056
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006058#define BAR_USTRORM_INTMEM 0x400000
6059#define BAR_CSTRORM_INTMEM 0x410000
6060#define BAR_XSTRORM_INTMEM 0x420000
6061#define BAR_TSTRORM_INTMEM 0x430000
6062
Eilon Greenstein5c862842008-08-13 15:51:48 -07006063/* for accessing the IGU in case of status block ACK */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006064#define BAR_IGU_INTMEM 0x440000
6065
6066#define BAR_DOORBELL_OFFSET 0x800000
6067
6068#define BAR_ME_REGISTER 0x450000
6069
Eilon Greenstein5c862842008-08-13 15:51:48 -07006070/* config_2 offset */
6071#define GRC_CONFIG_2_SIZE_REG 0x408
6072#define PCI_CONFIG_2_BAR1_SIZE (0xfL<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006073#define PCI_CONFIG_2_BAR1_SIZE_DISABLED (0L<<0)
6074#define PCI_CONFIG_2_BAR1_SIZE_64K (1L<<0)
6075#define PCI_CONFIG_2_BAR1_SIZE_128K (2L<<0)
6076#define PCI_CONFIG_2_BAR1_SIZE_256K (3L<<0)
6077#define PCI_CONFIG_2_BAR1_SIZE_512K (4L<<0)
6078#define PCI_CONFIG_2_BAR1_SIZE_1M (5L<<0)
6079#define PCI_CONFIG_2_BAR1_SIZE_2M (6L<<0)
6080#define PCI_CONFIG_2_BAR1_SIZE_4M (7L<<0)
6081#define PCI_CONFIG_2_BAR1_SIZE_8M (8L<<0)
6082#define PCI_CONFIG_2_BAR1_SIZE_16M (9L<<0)
6083#define PCI_CONFIG_2_BAR1_SIZE_32M (10L<<0)
6084#define PCI_CONFIG_2_BAR1_SIZE_64M (11L<<0)
6085#define PCI_CONFIG_2_BAR1_SIZE_128M (12L<<0)
6086#define PCI_CONFIG_2_BAR1_SIZE_256M (13L<<0)
6087#define PCI_CONFIG_2_BAR1_SIZE_512M (14L<<0)
6088#define PCI_CONFIG_2_BAR1_SIZE_1G (15L<<0)
Eilon Greenstein5c862842008-08-13 15:51:48 -07006089#define PCI_CONFIG_2_BAR1_64ENA (1L<<4)
6090#define PCI_CONFIG_2_EXP_ROM_RETRY (1L<<5)
6091#define PCI_CONFIG_2_CFG_CYCLE_RETRY (1L<<6)
6092#define PCI_CONFIG_2_FIRST_CFG_DONE (1L<<7)
6093#define PCI_CONFIG_2_EXP_ROM_SIZE (0xffL<<8)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006094#define PCI_CONFIG_2_EXP_ROM_SIZE_DISABLED (0L<<8)
6095#define PCI_CONFIG_2_EXP_ROM_SIZE_2K (1L<<8)
6096#define PCI_CONFIG_2_EXP_ROM_SIZE_4K (2L<<8)
6097#define PCI_CONFIG_2_EXP_ROM_SIZE_8K (3L<<8)
6098#define PCI_CONFIG_2_EXP_ROM_SIZE_16K (4L<<8)
6099#define PCI_CONFIG_2_EXP_ROM_SIZE_32K (5L<<8)
6100#define PCI_CONFIG_2_EXP_ROM_SIZE_64K (6L<<8)
6101#define PCI_CONFIG_2_EXP_ROM_SIZE_128K (7L<<8)
6102#define PCI_CONFIG_2_EXP_ROM_SIZE_256K (8L<<8)
6103#define PCI_CONFIG_2_EXP_ROM_SIZE_512K (9L<<8)
6104#define PCI_CONFIG_2_EXP_ROM_SIZE_1M (10L<<8)
6105#define PCI_CONFIG_2_EXP_ROM_SIZE_2M (11L<<8)
6106#define PCI_CONFIG_2_EXP_ROM_SIZE_4M (12L<<8)
6107#define PCI_CONFIG_2_EXP_ROM_SIZE_8M (13L<<8)
6108#define PCI_CONFIG_2_EXP_ROM_SIZE_16M (14L<<8)
6109#define PCI_CONFIG_2_EXP_ROM_SIZE_32M (15L<<8)
Eilon Greenstein5c862842008-08-13 15:51:48 -07006110#define PCI_CONFIG_2_BAR_PREFETCH (1L<<16)
6111#define PCI_CONFIG_2_RESERVED0 (0x7fffL<<17)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006112
6113/* config_3 offset */
Eilon Greenstein5c862842008-08-13 15:51:48 -07006114#define GRC_CONFIG_3_SIZE_REG 0x40c
6115#define PCI_CONFIG_3_STICKY_BYTE (0xffL<<0)
6116#define PCI_CONFIG_3_FORCE_PME (1L<<24)
6117#define PCI_CONFIG_3_PME_STATUS (1L<<25)
6118#define PCI_CONFIG_3_PME_ENABLE (1L<<26)
6119#define PCI_CONFIG_3_PM_STATE (0x3L<<27)
6120#define PCI_CONFIG_3_VAUX_PRESET (1L<<30)
6121#define PCI_CONFIG_3_PCI_POWER (1L<<31)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006122
6123#define GRC_BAR2_CONFIG 0x4e0
Eilon Greenstein5c862842008-08-13 15:51:48 -07006124#define PCI_CONFIG_2_BAR2_SIZE (0xfL<<0)
6125#define PCI_CONFIG_2_BAR2_SIZE_DISABLED (0L<<0)
6126#define PCI_CONFIG_2_BAR2_SIZE_64K (1L<<0)
6127#define PCI_CONFIG_2_BAR2_SIZE_128K (2L<<0)
6128#define PCI_CONFIG_2_BAR2_SIZE_256K (3L<<0)
6129#define PCI_CONFIG_2_BAR2_SIZE_512K (4L<<0)
6130#define PCI_CONFIG_2_BAR2_SIZE_1M (5L<<0)
6131#define PCI_CONFIG_2_BAR2_SIZE_2M (6L<<0)
6132#define PCI_CONFIG_2_BAR2_SIZE_4M (7L<<0)
6133#define PCI_CONFIG_2_BAR2_SIZE_8M (8L<<0)
6134#define PCI_CONFIG_2_BAR2_SIZE_16M (9L<<0)
6135#define PCI_CONFIG_2_BAR2_SIZE_32M (10L<<0)
6136#define PCI_CONFIG_2_BAR2_SIZE_64M (11L<<0)
6137#define PCI_CONFIG_2_BAR2_SIZE_128M (12L<<0)
6138#define PCI_CONFIG_2_BAR2_SIZE_256M (13L<<0)
6139#define PCI_CONFIG_2_BAR2_SIZE_512M (14L<<0)
6140#define PCI_CONFIG_2_BAR2_SIZE_1G (15L<<0)
6141#define PCI_CONFIG_2_BAR2_64ENA (1L<<4)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006142
Eilon Greenstein5c862842008-08-13 15:51:48 -07006143#define PCI_PM_DATA_A 0x410
6144#define PCI_PM_DATA_B 0x414
6145#define PCI_ID_VAL1 0x434
6146#define PCI_ID_VAL2 0x438
6147
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006148#define PXPCS_TL_CONTROL_5 0x814
6149#define PXPCS_TL_CONTROL_5_UNKNOWNTYPE_ERR_ATTN (1 << 29) /*WC*/
6150#define PXPCS_TL_CONTROL_5_BOUNDARY4K_ERR_ATTN (1 << 28) /*WC*/
6151#define PXPCS_TL_CONTROL_5_MRRS_ERR_ATTN (1 << 27) /*WC*/
6152#define PXPCS_TL_CONTROL_5_MPS_ERR_ATTN (1 << 26) /*WC*/
6153#define PXPCS_TL_CONTROL_5_TTX_BRIDGE_FORWARD_ERR (1 << 25) /*WC*/
6154#define PXPCS_TL_CONTROL_5_TTX_TXINTF_OVERFLOW (1 << 24) /*WC*/
6155#define PXPCS_TL_CONTROL_5_PHY_ERR_ATTN (1 << 23) /*RO*/
6156#define PXPCS_TL_CONTROL_5_DL_ERR_ATTN (1 << 22) /*RO*/
6157#define PXPCS_TL_CONTROL_5_TTX_ERR_NP_TAG_IN_USE (1 << 21) /*WC*/
6158#define PXPCS_TL_CONTROL_5_TRX_ERR_UNEXP_RTAG (1 << 20) /*WC*/
6159#define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT1 (1 << 19) /*WC*/
6160#define PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 (1 << 18) /*WC*/
6161#define PXPCS_TL_CONTROL_5_ERR_ECRC1 (1 << 17) /*WC*/
6162#define PXPCS_TL_CONTROL_5_ERR_MALF_TLP1 (1 << 16) /*WC*/
6163#define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW1 (1 << 15) /*WC*/
6164#define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL1 (1 << 14) /*WC*/
6165#define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT1 (1 << 13) /*WC*/
6166#define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT1 (1 << 12) /*WC*/
6167#define PXPCS_TL_CONTROL_5_ERR_FC_PRTL1 (1 << 11) /*WC*/
6168#define PXPCS_TL_CONTROL_5_ERR_PSND_TLP1 (1 << 10) /*WC*/
6169#define PXPCS_TL_CONTROL_5_PRI_SIG_TARGET_ABORT (1 << 9) /*WC*/
6170#define PXPCS_TL_CONTROL_5_ERR_UNSPPORT (1 << 8) /*WC*/
6171#define PXPCS_TL_CONTROL_5_ERR_ECRC (1 << 7) /*WC*/
6172#define PXPCS_TL_CONTROL_5_ERR_MALF_TLP (1 << 6) /*WC*/
6173#define PXPCS_TL_CONTROL_5_ERR_RX_OFLOW (1 << 5) /*WC*/
6174#define PXPCS_TL_CONTROL_5_ERR_UNEXP_CPL (1 << 4) /*WC*/
6175#define PXPCS_TL_CONTROL_5_ERR_MASTER_ABRT (1 << 3) /*WC*/
6176#define PXPCS_TL_CONTROL_5_ERR_CPL_TIMEOUT (1 << 2) /*WC*/
6177#define PXPCS_TL_CONTROL_5_ERR_FC_PRTL (1 << 1) /*WC*/
6178#define PXPCS_TL_CONTROL_5_ERR_PSND_TLP (1 << 0) /*WC*/
6179
6180
6181#define PXPCS_TL_FUNC345_STAT 0x854
6182#define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT4 (1 << 29) /* WC */
6183#define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4\
6184 (1 << 28) /* Unsupported Request Error Status in function4, if \
6185 set, generate pcie_err_attn output when this error is seen. WC */
6186#define PXPCS_TL_FUNC345_STAT_ERR_ECRC4\
6187 (1 << 27) /* ECRC Error TLP Status Status in function 4, if set, \
6188 generate pcie_err_attn output when this error is seen.. WC */
6189#define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP4\
6190 (1 << 26) /* Malformed TLP Status Status in function 4, if set, \
6191 generate pcie_err_attn output when this error is seen.. WC */
6192#define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW4\
6193 (1 << 25) /* Receiver Overflow Status Status in function 4, if \
6194 set, generate pcie_err_attn output when this error is seen.. WC \
6195 */
6196#define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL4\
6197 (1 << 24) /* Unexpected Completion Status Status in function 4, \
6198 if set, generate pcie_err_attn output when this error is seen. WC \
6199 */
6200#define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT4\
6201 (1 << 23) /* Receive UR Statusin function 4. If set, generate \
6202 pcie_err_attn output when this error is seen. WC */
6203#define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT4\
6204 (1 << 22) /* Completer Timeout Status Status in function 4, if \
6205 set, generate pcie_err_attn output when this error is seen. WC */
6206#define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL4\
6207 (1 << 21) /* Flow Control Protocol Error Status Status in \
6208 function 4, if set, generate pcie_err_attn output when this error \
6209 is seen. WC */
6210#define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP4\
6211 (1 << 20) /* Poisoned Error Status Status in function 4, if set, \
6212 generate pcie_err_attn output when this error is seen.. WC */
6213#define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT3 (1 << 19) /* WC */
6214#define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3\
6215 (1 << 18) /* Unsupported Request Error Status in function3, if \
6216 set, generate pcie_err_attn output when this error is seen. WC */
6217#define PXPCS_TL_FUNC345_STAT_ERR_ECRC3\
6218 (1 << 17) /* ECRC Error TLP Status Status in function 3, if set, \
6219 generate pcie_err_attn output when this error is seen.. WC */
6220#define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP3\
6221 (1 << 16) /* Malformed TLP Status Status in function 3, if set, \
6222 generate pcie_err_attn output when this error is seen.. WC */
6223#define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW3\
6224 (1 << 15) /* Receiver Overflow Status Status in function 3, if \
6225 set, generate pcie_err_attn output when this error is seen.. WC \
6226 */
6227#define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL3\
6228 (1 << 14) /* Unexpected Completion Status Status in function 3, \
6229 if set, generate pcie_err_attn output when this error is seen. WC \
6230 */
6231#define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT3\
6232 (1 << 13) /* Receive UR Statusin function 3. If set, generate \
6233 pcie_err_attn output when this error is seen. WC */
6234#define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT3\
6235 (1 << 12) /* Completer Timeout Status Status in function 3, if \
6236 set, generate pcie_err_attn output when this error is seen. WC */
6237#define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL3\
6238 (1 << 11) /* Flow Control Protocol Error Status Status in \
6239 function 3, if set, generate pcie_err_attn output when this error \
6240 is seen. WC */
6241#define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP3\
6242 (1 << 10) /* Poisoned Error Status Status in function 3, if set, \
6243 generate pcie_err_attn output when this error is seen.. WC */
6244#define PXPCS_TL_FUNC345_STAT_PRI_SIG_TARGET_ABORT2 (1 << 9) /* WC */
6245#define PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2\
6246 (1 << 8) /* Unsupported Request Error Status for Function 2, if \
6247 set, generate pcie_err_attn output when this error is seen. WC */
6248#define PXPCS_TL_FUNC345_STAT_ERR_ECRC2\
6249 (1 << 7) /* ECRC Error TLP Status Status for Function 2, if set, \
6250 generate pcie_err_attn output when this error is seen.. WC */
6251#define PXPCS_TL_FUNC345_STAT_ERR_MALF_TLP2\
6252 (1 << 6) /* Malformed TLP Status Status for Function 2, if set, \
6253 generate pcie_err_attn output when this error is seen.. WC */
6254#define PXPCS_TL_FUNC345_STAT_ERR_RX_OFLOW2\
6255 (1 << 5) /* Receiver Overflow Status Status for Function 2, if \
6256 set, generate pcie_err_attn output when this error is seen.. WC \
6257 */
6258#define PXPCS_TL_FUNC345_STAT_ERR_UNEXP_CPL2\
6259 (1 << 4) /* Unexpected Completion Status Status for Function 2, \
6260 if set, generate pcie_err_attn output when this error is seen. WC \
6261 */
6262#define PXPCS_TL_FUNC345_STAT_ERR_MASTER_ABRT2\
6263 (1 << 3) /* Receive UR Statusfor Function 2. If set, generate \
6264 pcie_err_attn output when this error is seen. WC */
6265#define PXPCS_TL_FUNC345_STAT_ERR_CPL_TIMEOUT2\
6266 (1 << 2) /* Completer Timeout Status Status for Function 2, if \
6267 set, generate pcie_err_attn output when this error is seen. WC */
6268#define PXPCS_TL_FUNC345_STAT_ERR_FC_PRTL2\
6269 (1 << 1) /* Flow Control Protocol Error Status Status for \
6270 Function 2, if set, generate pcie_err_attn output when this error \
6271 is seen. WC */
6272#define PXPCS_TL_FUNC345_STAT_ERR_PSND_TLP2\
6273 (1 << 0) /* Poisoned Error Status Status for Function 2, if set, \
6274 generate pcie_err_attn output when this error is seen.. WC */
6275
6276
6277#define PXPCS_TL_FUNC678_STAT 0x85C
6278#define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT7 (1 << 29) /* WC */
6279#define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7\
6280 (1 << 28) /* Unsupported Request Error Status in function7, if \
6281 set, generate pcie_err_attn output when this error is seen. WC */
6282#define PXPCS_TL_FUNC678_STAT_ERR_ECRC7\
6283 (1 << 27) /* ECRC Error TLP Status Status in function 7, if set, \
6284 generate pcie_err_attn output when this error is seen.. WC */
6285#define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP7\
6286 (1 << 26) /* Malformed TLP Status Status in function 7, if set, \
6287 generate pcie_err_attn output when this error is seen.. WC */
6288#define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW7\
6289 (1 << 25) /* Receiver Overflow Status Status in function 7, if \
6290 set, generate pcie_err_attn output when this error is seen.. WC \
6291 */
6292#define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL7\
6293 (1 << 24) /* Unexpected Completion Status Status in function 7, \
6294 if set, generate pcie_err_attn output when this error is seen. WC \
6295 */
6296#define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT7\
6297 (1 << 23) /* Receive UR Statusin function 7. If set, generate \
6298 pcie_err_attn output when this error is seen. WC */
6299#define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT7\
6300 (1 << 22) /* Completer Timeout Status Status in function 7, if \
6301 set, generate pcie_err_attn output when this error is seen. WC */
6302#define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL7\
6303 (1 << 21) /* Flow Control Protocol Error Status Status in \
6304 function 7, if set, generate pcie_err_attn output when this error \
6305 is seen. WC */
6306#define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP7\
6307 (1 << 20) /* Poisoned Error Status Status in function 7, if set, \
6308 generate pcie_err_attn output when this error is seen.. WC */
6309#define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT6 (1 << 19) /* WC */
6310#define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6\
6311 (1 << 18) /* Unsupported Request Error Status in function6, if \
6312 set, generate pcie_err_attn output when this error is seen. WC */
6313#define PXPCS_TL_FUNC678_STAT_ERR_ECRC6\
6314 (1 << 17) /* ECRC Error TLP Status Status in function 6, if set, \
6315 generate pcie_err_attn output when this error is seen.. WC */
6316#define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP6\
6317 (1 << 16) /* Malformed TLP Status Status in function 6, if set, \
6318 generate pcie_err_attn output when this error is seen.. WC */
6319#define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW6\
6320 (1 << 15) /* Receiver Overflow Status Status in function 6, if \
6321 set, generate pcie_err_attn output when this error is seen.. WC \
6322 */
6323#define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL6\
6324 (1 << 14) /* Unexpected Completion Status Status in function 6, \
6325 if set, generate pcie_err_attn output when this error is seen. WC \
6326 */
6327#define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT6\
6328 (1 << 13) /* Receive UR Statusin function 6. If set, generate \
6329 pcie_err_attn output when this error is seen. WC */
6330#define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT6\
6331 (1 << 12) /* Completer Timeout Status Status in function 6, if \
6332 set, generate pcie_err_attn output when this error is seen. WC */
6333#define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL6\
6334 (1 << 11) /* Flow Control Protocol Error Status Status in \
6335 function 6, if set, generate pcie_err_attn output when this error \
6336 is seen. WC */
6337#define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP6\
6338 (1 << 10) /* Poisoned Error Status Status in function 6, if set, \
6339 generate pcie_err_attn output when this error is seen.. WC */
6340#define PXPCS_TL_FUNC678_STAT_PRI_SIG_TARGET_ABORT5 (1 << 9) /* WC */
6341#define PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5\
6342 (1 << 8) /* Unsupported Request Error Status for Function 5, if \
6343 set, generate pcie_err_attn output when this error is seen. WC */
6344#define PXPCS_TL_FUNC678_STAT_ERR_ECRC5\
6345 (1 << 7) /* ECRC Error TLP Status Status for Function 5, if set, \
6346 generate pcie_err_attn output when this error is seen.. WC */
6347#define PXPCS_TL_FUNC678_STAT_ERR_MALF_TLP5\
6348 (1 << 6) /* Malformed TLP Status Status for Function 5, if set, \
6349 generate pcie_err_attn output when this error is seen.. WC */
6350#define PXPCS_TL_FUNC678_STAT_ERR_RX_OFLOW5\
6351 (1 << 5) /* Receiver Overflow Status Status for Function 5, if \
6352 set, generate pcie_err_attn output when this error is seen.. WC \
6353 */
6354#define PXPCS_TL_FUNC678_STAT_ERR_UNEXP_CPL5\
6355 (1 << 4) /* Unexpected Completion Status Status for Function 5, \
6356 if set, generate pcie_err_attn output when this error is seen. WC \
6357 */
6358#define PXPCS_TL_FUNC678_STAT_ERR_MASTER_ABRT5\
6359 (1 << 3) /* Receive UR Statusfor Function 5. If set, generate \
6360 pcie_err_attn output when this error is seen. WC */
6361#define PXPCS_TL_FUNC678_STAT_ERR_CPL_TIMEOUT5\
6362 (1 << 2) /* Completer Timeout Status Status for Function 5, if \
6363 set, generate pcie_err_attn output when this error is seen. WC */
6364#define PXPCS_TL_FUNC678_STAT_ERR_FC_PRTL5\
6365 (1 << 1) /* Flow Control Protocol Error Status Status for \
6366 Function 5, if set, generate pcie_err_attn output when this error \
6367 is seen. WC */
6368#define PXPCS_TL_FUNC678_STAT_ERR_PSND_TLP5\
6369 (1 << 0) /* Poisoned Error Status Status for Function 5, if set, \
6370 generate pcie_err_attn output when this error is seen.. WC */
6371
6372
6373#define BAR_USTRORM_INTMEM 0x400000
6374#define BAR_CSTRORM_INTMEM 0x410000
6375#define BAR_XSTRORM_INTMEM 0x420000
6376#define BAR_TSTRORM_INTMEM 0x430000
6377
6378/* for accessing the IGU in case of status block ACK */
6379#define BAR_IGU_INTMEM 0x440000
6380
6381#define BAR_DOORBELL_OFFSET 0x800000
6382
6383#define BAR_ME_REGISTER 0x450000
6384#define ME_REG_PF_NUM_SHIFT 0
6385#define ME_REG_PF_NUM\
6386 (7L<<ME_REG_PF_NUM_SHIFT) /* Relative PF Num */
6387#define ME_REG_VF_VALID (1<<8)
6388#define ME_REG_VF_NUM_SHIFT 9
6389#define ME_REG_VF_NUM_MASK (0x3f<<ME_REG_VF_NUM_SHIFT)
6390#define ME_REG_VF_ERR (0x1<<3)
6391#define ME_REG_ABS_PF_NUM_SHIFT 16
6392#define ME_REG_ABS_PF_NUM\
6393 (7L<<ME_REG_ABS_PF_NUM_SHIFT) /* Absolute PF Num */
6394
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006395
Yaniv Rosner7846e472009-11-05 19:18:07 +02006396#define MDIO_REG_BANK_CL73_IEEEB0 0x0
6397#define MDIO_CL73_IEEEB0_CL73_AN_CONTROL 0x0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006398#define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_RESTART_AN 0x0200
6399#define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_AN_EN 0x1000
6400#define MDIO_CL73_IEEEB0_CL73_AN_CONTROL_MAIN_RST 0x8000
6401
Yaniv Rosner7846e472009-11-05 19:18:07 +02006402#define MDIO_REG_BANK_CL73_IEEEB1 0x10
6403#define MDIO_CL73_IEEEB1_AN_ADV1 0x00
6404#define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE 0x0400
6405#define MDIO_CL73_IEEEB1_AN_ADV1_ASYMMETRIC 0x0800
6406#define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_BOTH 0x0C00
6407#define MDIO_CL73_IEEEB1_AN_ADV1_PAUSE_MASK 0x0C00
6408#define MDIO_CL73_IEEEB1_AN_ADV2 0x01
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006409#define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M 0x0000
6410#define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_1000M_KX 0x0020
6411#define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KX4 0x0040
6412#define MDIO_CL73_IEEEB1_AN_ADV2_ADVR_10G_KR 0x0080
Yaniv Rosner7846e472009-11-05 19:18:07 +02006413#define MDIO_CL73_IEEEB1_AN_LP_ADV1 0x03
6414#define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE 0x0400
6415#define MDIO_CL73_IEEEB1_AN_LP_ADV1_ASYMMETRIC 0x0800
6416#define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_BOTH 0x0C00
6417#define MDIO_CL73_IEEEB1_AN_LP_ADV1_PAUSE_MASK 0x0C00
Mintz Yuval9e7e8392012-02-15 02:10:24 +00006418#define MDIO_CL73_IEEEB1_AN_LP_ADV2 0x04
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006419
6420#define MDIO_REG_BANK_RX0 0x80b0
Eilon Greenstein239d6862009-08-12 08:23:04 +00006421#define MDIO_RX0_RX_STATUS 0x10
6422#define MDIO_RX0_RX_STATUS_SIGDET 0x8000
6423#define MDIO_RX0_RX_STATUS_RX_SEQ_DONE 0x1000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006424#define MDIO_RX0_RX_EQ_BOOST 0x1c
6425#define MDIO_RX0_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6426#define MDIO_RX0_RX_EQ_BOOST_OFFSET_CTRL 0x10
6427
6428#define MDIO_REG_BANK_RX1 0x80c0
6429#define MDIO_RX1_RX_EQ_BOOST 0x1c
6430#define MDIO_RX1_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6431#define MDIO_RX1_RX_EQ_BOOST_OFFSET_CTRL 0x10
6432
6433#define MDIO_REG_BANK_RX2 0x80d0
6434#define MDIO_RX2_RX_EQ_BOOST 0x1c
6435#define MDIO_RX2_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6436#define MDIO_RX2_RX_EQ_BOOST_OFFSET_CTRL 0x10
6437
6438#define MDIO_REG_BANK_RX3 0x80e0
6439#define MDIO_RX3_RX_EQ_BOOST 0x1c
6440#define MDIO_RX3_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
6441#define MDIO_RX3_RX_EQ_BOOST_OFFSET_CTRL 0x10
6442
6443#define MDIO_REG_BANK_RX_ALL 0x80f0
6444#define MDIO_RX_ALL_RX_EQ_BOOST 0x1c
6445#define MDIO_RX_ALL_RX_EQ_BOOST_EQUALIZER_CTRL_MASK 0x7
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006446#define MDIO_RX_ALL_RX_EQ_BOOST_OFFSET_CTRL 0x10
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006447
6448#define MDIO_REG_BANK_TX0 0x8060
6449#define MDIO_TX0_TX_DRIVER 0x17
6450#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6451#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6452#define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6453#define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6454#define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6455#define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6456#define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6457#define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6458#define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6459
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00006460#define MDIO_REG_BANK_TX1 0x8070
6461#define MDIO_TX1_TX_DRIVER 0x17
6462#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6463#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6464#define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6465#define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6466#define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6467#define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6468#define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6469#define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6470#define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6471
6472#define MDIO_REG_BANK_TX2 0x8080
6473#define MDIO_TX2_TX_DRIVER 0x17
6474#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6475#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6476#define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6477#define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6478#define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6479#define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6480#define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6481#define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6482#define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6483
6484#define MDIO_REG_BANK_TX3 0x8090
6485#define MDIO_TX3_TX_DRIVER 0x17
6486#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_MASK 0xf000
6487#define MDIO_TX0_TX_DRIVER_PREEMPHASIS_SHIFT 12
6488#define MDIO_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6489#define MDIO_TX0_TX_DRIVER_IDRIVER_SHIFT 8
6490#define MDIO_TX0_TX_DRIVER_IPREDRIVER_MASK 0x00f0
6491#define MDIO_TX0_TX_DRIVER_IPREDRIVER_SHIFT 4
6492#define MDIO_TX0_TX_DRIVER_IFULLSPD_MASK 0x000e
6493#define MDIO_TX0_TX_DRIVER_IFULLSPD_SHIFT 1
6494#define MDIO_TX0_TX_DRIVER_ICBUF1T 1
6495
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006496#define MDIO_REG_BANK_XGXS_BLOCK0 0x8000
6497#define MDIO_BLOCK0_XGXS_CONTROL 0x10
6498
6499#define MDIO_REG_BANK_XGXS_BLOCK1 0x8010
6500#define MDIO_BLOCK1_LANE_CTRL0 0x15
6501#define MDIO_BLOCK1_LANE_CTRL1 0x16
6502#define MDIO_BLOCK1_LANE_CTRL2 0x17
6503#define MDIO_BLOCK1_LANE_PRBS 0x19
6504
6505#define MDIO_REG_BANK_XGXS_BLOCK2 0x8100
6506#define MDIO_XGXS_BLOCK2_RX_LN_SWAP 0x10
6507#define MDIO_XGXS_BLOCK2_RX_LN_SWAP_ENABLE 0x8000
6508#define MDIO_XGXS_BLOCK2_RX_LN_SWAP_FORCE_ENABLE 0x4000
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006509#define MDIO_XGXS_BLOCK2_TX_LN_SWAP 0x11
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006510#define MDIO_XGXS_BLOCK2_TX_LN_SWAP_ENABLE 0x8000
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006511#define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G 0x14
Eliezer Tamirf1410642008-02-28 11:51:50 -08006512#define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_CX4_XGXS 0x0001
6513#define MDIO_XGXS_BLOCK2_UNICORE_MODE_10G_HIGIG_XGXS 0x0010
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006514#define MDIO_XGXS_BLOCK2_TEST_MODE_LANE 0x15
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006515
6516#define MDIO_REG_BANK_GP_STATUS 0x8120
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006517#define MDIO_GP_STATUS_TOP_AN_STATUS1 0x1B
6518#define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_AUTONEG_COMPLETE 0x0001
6519#define MDIO_GP_STATUS_TOP_AN_STATUS1_CL37_AUTONEG_COMPLETE 0x0002
6520#define MDIO_GP_STATUS_TOP_AN_STATUS1_LINK_STATUS 0x0004
6521#define MDIO_GP_STATUS_TOP_AN_STATUS1_DUPLEX_STATUS 0x0008
6522#define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_MR_LP_NP_AN_ABLE 0x0010
6523#define MDIO_GP_STATUS_TOP_AN_STATUS1_CL73_LP_NP_BAM_ABLE 0x0020
6524#define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_TXSIDE 0x0040
6525#define MDIO_GP_STATUS_TOP_AN_STATUS1_PAUSE_RSOLUTION_RXSIDE 0x0080
6526#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_MASK 0x3f00
6527#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10M 0x0000
6528#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_100M 0x0100
6529#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G 0x0200
6530#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_2_5G 0x0300
6531#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_5G 0x0400
6532#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_6G 0x0500
6533#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_HIG 0x0600
6534#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_CX4 0x0700
6535#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12G_HIG 0x0800
6536#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_12_5G 0x0900
6537#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_13G 0x0A00
6538#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_15G 0x0B00
6539#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_16G 0x0C00
6540#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_1G_KX 0x0D00
6541#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KX4 0x0E00
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006542#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_KR 0x0F00
6543#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_XFI 0x1B00
6544#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_20G_DXGXS 0x1E00
6545#define MDIO_GP_STATUS_TOP_AN_STATUS1_ACTUAL_SPEED_10G_SFI 0x1F00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006546
6547
6548#define MDIO_REG_BANK_10G_PARALLEL_DETECT 0x8130
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02006549#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS 0x10
6550#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_STATUS_PD_LINK 0x8000
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006551#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL 0x11
6552#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_CONTROL_PARDET10G_EN 0x1
6553#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK 0x13
6554#define MDIO_10G_PARALLEL_DETECT_PAR_DET_10G_LINK_CNT (0xb71<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006555
6556#define MDIO_REG_BANK_SERDES_DIGITAL 0x8300
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006557#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1 0x10
6558#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_FIBER_MODE 0x0001
6559#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_TBI_IF 0x0002
6560#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_SIGNAL_DETECT_EN 0x0004
6561#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_INVERT_SIGNAL_DETECT 0x0008
6562#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_AUTODET 0x0010
6563#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL1_MSTR_MODE 0x0020
6564#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2 0x11
6565#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_PRL_DT_EN 0x0001
6566#define MDIO_SERDES_DIGITAL_A_1000X_CONTROL2_AN_FST_TMR 0x0040
6567#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1 0x14
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006568#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SGMII 0x0001
6569#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_LINK 0x0002
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006570#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_DUPLEX 0x0004
6571#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_MASK 0x0018
6572#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_SHIFT 3
6573#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_2_5G 0x0018
6574#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_1G 0x0010
6575#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_100M 0x0008
6576#define MDIO_SERDES_DIGITAL_A_1000X_STATUS1_SPEED_10M 0x0000
Yaniv Rosner15ddd2d2009-11-05 19:18:12 +02006577#define MDIO_SERDES_DIGITAL_A_1000X_STATUS2 0x15
6578#define MDIO_SERDES_DIGITAL_A_1000X_STATUS2_AN_DISABLED 0x0002
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006579#define MDIO_SERDES_DIGITAL_MISC1 0x18
6580#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_MASK 0xE000
6581#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_25M 0x0000
6582#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_100M 0x2000
6583#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_125M 0x4000
6584#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_156_25M 0x6000
6585#define MDIO_SERDES_DIGITAL_MISC1_REFCLK_SEL_187_5M 0x8000
6586#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_SEL 0x0010
6587#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_MASK 0x000f
6588#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_2_5G 0x0000
6589#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_5G 0x0001
6590#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_6G 0x0002
6591#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_HIG 0x0003
6592#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_10G_CX4 0x0004
6593#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12G 0x0005
6594#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_12_5G 0x0006
6595#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_13G 0x0007
6596#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_15G 0x0008
6597#define MDIO_SERDES_DIGITAL_MISC1_FORCE_SPEED_16G 0x0009
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006598
6599#define MDIO_REG_BANK_OVER_1G 0x8320
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006600#define MDIO_OVER_1G_DIGCTL_3_4 0x14
6601#define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_MASK 0xffe0
6602#define MDIO_OVER_1G_DIGCTL_3_4_MP_ID_SHIFT 5
6603#define MDIO_OVER_1G_UP1 0x19
6604#define MDIO_OVER_1G_UP1_2_5G 0x0001
6605#define MDIO_OVER_1G_UP1_5G 0x0002
6606#define MDIO_OVER_1G_UP1_6G 0x0004
6607#define MDIO_OVER_1G_UP1_10G 0x0010
6608#define MDIO_OVER_1G_UP1_10GH 0x0008
6609#define MDIO_OVER_1G_UP1_12G 0x0020
6610#define MDIO_OVER_1G_UP1_12_5G 0x0040
6611#define MDIO_OVER_1G_UP1_13G 0x0080
6612#define MDIO_OVER_1G_UP1_15G 0x0100
6613#define MDIO_OVER_1G_UP1_16G 0x0200
6614#define MDIO_OVER_1G_UP2 0x1A
6615#define MDIO_OVER_1G_UP2_IPREDRIVER_MASK 0x0007
6616#define MDIO_OVER_1G_UP2_IDRIVER_MASK 0x0038
6617#define MDIO_OVER_1G_UP2_PREEMPHASIS_MASK 0x03C0
6618#define MDIO_OVER_1G_UP3 0x1B
6619#define MDIO_OVER_1G_UP3_HIGIG2 0x0001
6620#define MDIO_OVER_1G_LP_UP1 0x1C
6621#define MDIO_OVER_1G_LP_UP2 0x1D
6622#define MDIO_OVER_1G_LP_UP2_MR_ADV_OVER_1G_MASK 0x03ff
6623#define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_MASK 0x0780
6624#define MDIO_OVER_1G_LP_UP2_PREEMPHASIS_SHIFT 7
6625#define MDIO_OVER_1G_LP_UP3 0x1E
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006626
Eilon Greenstein239d6862009-08-12 08:23:04 +00006627#define MDIO_REG_BANK_REMOTE_PHY 0x8330
6628#define MDIO_REMOTE_PHY_MISC_RX_STATUS 0x10
6629#define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_OVER1G_MSG 0x0010
6630#define MDIO_REMOTE_PHY_MISC_RX_STATUS_CL37_FSM_RECEIVED_BRCM_OUI_MSG 0x0600
6631
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006632#define MDIO_REG_BANK_BAM_NEXT_PAGE 0x8350
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006633#define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL 0x10
6634#define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_BAM_MODE 0x0001
6635#define MDIO_BAM_NEXT_PAGE_MP5_NEXT_PAGE_CTRL_TETON_AN 0x0002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006636
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006637#define MDIO_REG_BANK_CL73_USERB0 0x8370
Eilon Greenstein239d6862009-08-12 08:23:04 +00006638#define MDIO_CL73_USERB0_CL73_UCTRL 0x10
6639#define MDIO_CL73_USERB0_CL73_UCTRL_USTAT1_MUXSEL 0x0002
6640#define MDIO_CL73_USERB0_CL73_USTAT1 0x11
6641#define MDIO_CL73_USERB0_CL73_USTAT1_LINK_STATUS_CHECK 0x0100
6642#define MDIO_CL73_USERB0_CL73_USTAT1_AN_GOOD_CHECK_BAM37 0x0400
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006643#define MDIO_CL73_USERB0_CL73_BAM_CTRL1 0x12
6644#define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_EN 0x8000
6645#define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_STATION_MNGR_EN 0x4000
6646#define MDIO_CL73_USERB0_CL73_BAM_CTRL1_BAM_NP_AFTER_BP_EN 0x2000
6647#define MDIO_CL73_USERB0_CL73_BAM_CTRL3 0x14
6648#define MDIO_CL73_USERB0_CL73_BAM_CTRL3_USE_CL73_HCD_MR 0x0001
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006649
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006650#define MDIO_REG_BANK_AER_BLOCK 0xFFD0
6651#define MDIO_AER_BLOCK_AER_REG 0x1E
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006652
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006653#define MDIO_REG_BANK_COMBO_IEEE0 0xFFE0
6654#define MDIO_COMBO_IEEE0_MII_CONTROL 0x10
6655#define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_MASK 0x2040
6656#define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_10 0x0000
6657#define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_100 0x2000
6658#define MDIO_COMBO_IEEO_MII_CONTROL_MAN_SGMII_SP_1000 0x0040
6659#define MDIO_COMBO_IEEO_MII_CONTROL_FULL_DUPLEX 0x0100
6660#define MDIO_COMBO_IEEO_MII_CONTROL_RESTART_AN 0x0200
6661#define MDIO_COMBO_IEEO_MII_CONTROL_AN_EN 0x1000
6662#define MDIO_COMBO_IEEO_MII_CONTROL_LOOPBACK 0x4000
6663#define MDIO_COMBO_IEEO_MII_CONTROL_RESET 0x8000
6664#define MDIO_COMBO_IEEE0_MII_STATUS 0x11
6665#define MDIO_COMBO_IEEE0_MII_STATUS_LINK_PASS 0x0004
6666#define MDIO_COMBO_IEEE0_MII_STATUS_AUTONEG_COMPLETE 0x0020
6667#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV 0x14
6668#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_FULL_DUPLEX 0x0020
6669#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_HALF_DUPLEX 0x0040
6670#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK 0x0180
6671#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE 0x0000
6672#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_SYMMETRIC 0x0080
6673#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC 0x0100
6674#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH 0x0180
6675#define MDIO_COMBO_IEEE0_AUTO_NEG_ADV_NEXT_PAGE 0x8000
6676#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1 0x15
6677#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_NEXT_PAGE 0x8000
6678#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_ACK 0x4000
6679#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_MASK 0x0180
6680#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_NONE 0x0000
6681#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_PAUSE_BOTH 0x0180
6682#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_HALF_DUP_CAP 0x0040
6683#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_FULL_DUP_CAP 0x0020
6684/*WhenthelinkpartnerisinSGMIImode(bit0=1),then
6685bit15=link,bit12=duplex,bits11:10=speed,bit14=acknowledge.
6686Theotherbitsarereservedandshouldbezero*/
6687#define MDIO_COMBO_IEEE0_AUTO_NEG_LINK_PARTNER_ABILITY1_SGMII_MODE 0x0001
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006688
6689
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006690#define MDIO_PMA_DEVAD 0x1
6691/*ieee*/
6692#define MDIO_PMA_REG_CTRL 0x0
6693#define MDIO_PMA_REG_STATUS 0x1
6694#define MDIO_PMA_REG_10G_CTRL2 0x7
Yaniv Rosner85242ee2011-07-05 01:06:53 +00006695#define MDIO_PMA_REG_TX_DISABLE 0x0009
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006696#define MDIO_PMA_REG_RX_SD 0xa
6697/*bcm*/
6698#define MDIO_PMA_REG_BCM_CTRL 0x0096
6699#define MDIO_PMA_REG_FEC_CTRL 0x00ab
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006700#define MDIO_PMA_REG_PHY_IDENTIFIER 0xc800
6701#define MDIO_PMA_REG_DIGITAL_CTRL 0xc808
6702#define MDIO_PMA_REG_DIGITAL_STATUS 0xc809
6703#define MDIO_PMA_REG_TX_POWER_DOWN 0xca02
6704#define MDIO_PMA_REG_CMU_PLL_BYPASS 0xca09
6705#define MDIO_PMA_REG_MISC_CTRL 0xca0a
6706#define MDIO_PMA_REG_GEN_CTRL 0xca10
6707#define MDIO_PMA_REG_GEN_CTRL_ROM_RESET_INTERNAL_MP 0x0188
6708#define MDIO_PMA_REG_GEN_CTRL_ROM_MICRO_RESET 0x018a
Yaniv Rosner57963ed2008-08-13 15:55:28 -07006709#define MDIO_PMA_REG_M8051_MSGIN_REG 0xca12
6710#define MDIO_PMA_REG_M8051_MSGOUT_REG 0xca13
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006711#define MDIO_PMA_REG_ROM_VER1 0xca19
6712#define MDIO_PMA_REG_ROM_VER2 0xca1a
6713#define MDIO_PMA_REG_EDC_FFE_MAIN 0xca1b
6714#define MDIO_PMA_REG_PLL_BANDWIDTH 0xca1d
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006715#define MDIO_PMA_REG_PLL_CTRL 0xca1e
Eilon Greenstein589abe32009-02-12 08:36:55 +00006716#define MDIO_PMA_REG_MISC_CTRL0 0xca23
6717#define MDIO_PMA_REG_LRM_MODE 0xca3f
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006718#define MDIO_PMA_REG_CDR_BANDWIDTH 0xca46
6719#define MDIO_PMA_REG_MISC_CTRL1 0xca85
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006720
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006721#define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL 0x8000
6722#define MDIO_PMA_REG_SFP_TWO_WIRE_CTRL_STATUS_MASK 0x000c
6723#define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IDLE 0x0000
6724#define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_COMPLETE 0x0004
6725#define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_IN_PROGRESS 0x0008
6726#define MDIO_PMA_REG_SFP_TWO_WIRE_STATUS_FAILED 0x000c
6727#define MDIO_PMA_REG_SFP_TWO_WIRE_BYTE_CNT 0x8002
6728#define MDIO_PMA_REG_SFP_TWO_WIRE_MEM_ADDR 0x8003
Eilon Greenstein589abe32009-02-12 08:36:55 +00006729#define MDIO_PMA_REG_8726_TWO_WIRE_DATA_BUF 0xc820
6730#define MDIO_PMA_REG_8726_TWO_WIRE_DATA_MASK 0xff
6731#define MDIO_PMA_REG_8726_TX_CTRL1 0xca01
6732#define MDIO_PMA_REG_8726_TX_CTRL2 0xca05
6733
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006734#define MDIO_PMA_REG_8727_TWO_WIRE_SLAVE_ADDR 0x8005
6735#define MDIO_PMA_REG_8727_TWO_WIRE_DATA_BUF 0x8007
6736#define MDIO_PMA_REG_8727_TWO_WIRE_DATA_MASK 0xff
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006737#define MDIO_PMA_REG_8727_TX_CTRL1 0xca02
6738#define MDIO_PMA_REG_8727_TX_CTRL2 0xca05
6739#define MDIO_PMA_REG_8727_PCS_OPT_CTRL 0xc808
6740#define MDIO_PMA_REG_8727_GPIO_CTRL 0xc80e
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006741#define MDIO_PMA_REG_8727_PCS_GP 0xc842
Yaniv Rosnera8db5b42011-01-31 04:22:28 +00006742#define MDIO_PMA_REG_8727_OPT_CFG_REG 0xc8e4
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006743
6744#define MDIO_AN_REG_8727_MISC_CTRL 0x8309
Eilon Greenstein589abe32009-02-12 08:36:55 +00006745
Eilon Greenstein052a38e2009-02-12 08:37:16 +00006746#define MDIO_PMA_REG_8073_CHIP_REV 0xc801
6747#define MDIO_PMA_REG_8073_SPEED_LINK_STATUS 0xc820
6748#define MDIO_PMA_REG_8073_XAUI_WA 0xc841
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006749#define MDIO_PMA_REG_8073_OPT_DIGITAL_CTRL 0xcd08
Eilon Greenstein052a38e2009-02-12 08:37:16 +00006750
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006751#define MDIO_PMA_REG_7101_RESET 0xc000
6752#define MDIO_PMA_REG_7107_LED_CNTL 0xc007
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006753#define MDIO_PMA_REG_7107_LINK_LED_CNTL 0xc009
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006754#define MDIO_PMA_REG_7101_VER1 0xc026
6755#define MDIO_PMA_REG_7101_VER2 0xc027
Eliezer Tamirf1410642008-02-28 11:51:50 -08006756
Yaniv Rosner7f02c4a2010-09-07 11:41:23 +00006757#define MDIO_PMA_REG_8481_PMD_SIGNAL 0xa811
6758#define MDIO_PMA_REG_8481_LED1_MASK 0xa82c
6759#define MDIO_PMA_REG_8481_LED2_MASK 0xa82f
6760#define MDIO_PMA_REG_8481_LED3_MASK 0xa832
6761#define MDIO_PMA_REG_8481_LED3_BLINK 0xa834
6762#define MDIO_PMA_REG_8481_LED5_MASK 0xa838
6763#define MDIO_PMA_REG_8481_SIGNAL_MASK 0xa835
6764#define MDIO_PMA_REG_8481_LINK_SIGNAL 0xa83b
6765#define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_MASK 0x800
6766#define MDIO_PMA_REG_8481_LINK_SIGNAL_LED4_ENABLE_SHIFT 11
Eilon Greenstein2f904462009-08-12 08:22:16 +00006767
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006768
6769#define MDIO_WIS_DEVAD 0x2
6770/*bcm*/
6771#define MDIO_WIS_REG_LASI_CNTL 0x9002
6772#define MDIO_WIS_REG_LASI_STATUS 0x9005
6773
6774#define MDIO_PCS_DEVAD 0x3
6775#define MDIO_PCS_REG_STATUS 0x0020
6776#define MDIO_PCS_REG_LASI_STATUS 0x9005
6777#define MDIO_PCS_REG_7101_DSP_ACCESS 0xD000
6778#define MDIO_PCS_REG_7101_SPI_MUX 0xD008
6779#define MDIO_PCS_REG_7101_SPI_CTRL_ADDR 0xE12A
6780#define MDIO_PCS_REG_7101_SPI_RESET_BIT (5)
6781#define MDIO_PCS_REG_7101_SPI_FIFO_ADDR 0xE02A
6782#define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_WRITE_ENABLE_CMD (6)
6783#define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_BULK_ERASE_CMD (0xC7)
6784#define MDIO_PCS_REG_7101_SPI_FIFO_ADDR_PAGE_PROGRAM_CMD (2)
6785#define MDIO_PCS_REG_7101_SPI_BYTES_TO_TRANSFER_ADDR 0xE028
6786
6787
6788#define MDIO_XS_DEVAD 0x4
6789#define MDIO_XS_PLL_SEQUENCER 0x8000
6790#define MDIO_XS_SFX7101_XGXS_TEST1 0xc00a
6791
Eilon Greenstein589abe32009-02-12 08:36:55 +00006792#define MDIO_XS_8706_REG_BANK_RX0 0x80bc
6793#define MDIO_XS_8706_REG_BANK_RX1 0x80cc
6794#define MDIO_XS_8706_REG_BANK_RX2 0x80dc
6795#define MDIO_XS_8706_REG_BANK_RX3 0x80ec
6796#define MDIO_XS_8706_REG_BANK_RXA 0x80fc
6797
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006798#define MDIO_XS_REG_8073_RX_CTRL_PCIE 0x80FA
6799
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006800#define MDIO_AN_DEVAD 0x7
6801/*ieee*/
6802#define MDIO_AN_REG_CTRL 0x0000
6803#define MDIO_AN_REG_STATUS 0x0001
6804#define MDIO_AN_REG_STATUS_AN_COMPLETE 0x0020
6805#define MDIO_AN_REG_ADV_PAUSE 0x0010
6806#define MDIO_AN_REG_ADV_PAUSE_PAUSE 0x0400
6807#define MDIO_AN_REG_ADV_PAUSE_ASYMMETRIC 0x0800
6808#define MDIO_AN_REG_ADV_PAUSE_BOTH 0x0C00
6809#define MDIO_AN_REG_ADV_PAUSE_MASK 0x0C00
6810#define MDIO_AN_REG_ADV 0x0011
6811#define MDIO_AN_REG_ADV2 0x0012
Mintz Yuval9e7e8392012-02-15 02:10:24 +00006812#define MDIO_AN_REG_LP_AUTO_NEG 0x0013
6813#define MDIO_AN_REG_LP_AUTO_NEG2 0x0014
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006814#define MDIO_AN_REG_MASTER_STATUS 0x0021
6815/*bcm*/
6816#define MDIO_AN_REG_LINK_STATUS 0x8304
6817#define MDIO_AN_REG_CL37_CL73 0x8370
6818#define MDIO_AN_REG_CL37_AN 0xffe0
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07006819#define MDIO_AN_REG_CL37_FC_LD 0xffe4
Mintz Yuval9e7e8392012-02-15 02:10:24 +00006820#define MDIO_AN_REG_CL37_FC_LP 0xffe5
6821#define MDIO_AN_REG_1000T_STATUS 0xffea
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006822
Eilon Greenstein052a38e2009-02-12 08:37:16 +00006823#define MDIO_AN_REG_8073_2_5G 0x8329
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006824#define MDIO_AN_REG_8073_BAM 0x8350
Eilon Greenstein052a38e2009-02-12 08:37:16 +00006825
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00006826#define MDIO_AN_REG_8481_10GBASE_T_AN_CTRL 0x0020
Eilon Greenstein2f904462009-08-12 08:22:16 +00006827#define MDIO_AN_REG_8481_LEGACY_MII_CTRL 0xffe0
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006828#define MDIO_AN_REG_8481_LEGACY_MII_STATUS 0xffe1
Eilon Greenstein2f904462009-08-12 08:22:16 +00006829#define MDIO_AN_REG_8481_LEGACY_AN_ADV 0xffe4
Yaniv Rosnere10bc842010-09-07 11:40:50 +00006830#define MDIO_AN_REG_8481_LEGACY_AN_EXPANSION 0xffe6
Eilon Greenstein2f904462009-08-12 08:22:16 +00006831#define MDIO_AN_REG_8481_1000T_CTRL 0xffe9
6832#define MDIO_AN_REG_8481_EXPANSION_REG_RD_RW 0xfff5
6833#define MDIO_AN_REG_8481_EXPANSION_REG_ACCESS 0xfff7
Yaniv Rosnerac4d9442010-09-01 09:51:25 +00006834#define MDIO_AN_REG_8481_AUX_CTRL 0xfff8
Eilon Greenstein2f904462009-08-12 08:22:16 +00006835#define MDIO_AN_REG_8481_LEGACY_SHADOW 0xfffc
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006836
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006837/* BCM84823 only */
6838#define MDIO_CTL_DEVAD 0x1e
6839#define MDIO_CTL_REG_84823_MEDIA 0x401a
6840#define MDIO_CTL_REG_84823_MEDIA_MAC_MASK 0x0018
6841 /* These pins configure the BCM84823 interface to MAC after reset. */
6842#define MDIO_CTL_REG_84823_CTRL_MAC_XFI 0x0008
6843#define MDIO_CTL_REG_84823_MEDIA_MAC_XAUI_M 0x0010
6844 /* These pins configure the BCM84823 interface to Line after reset. */
6845#define MDIO_CTL_REG_84823_MEDIA_LINE_MASK 0x0060
6846#define MDIO_CTL_REG_84823_MEDIA_LINE_XAUI_L 0x0020
6847#define MDIO_CTL_REG_84823_MEDIA_LINE_XFI 0x0040
6848 /* When this pin is active high during reset, 10GBASE-T core is power
6849 * down, When it is active low the 10GBASE-T is power up
6850 */
6851#define MDIO_CTL_REG_84823_MEDIA_COPPER_CORE_DOWN 0x0080
6852#define MDIO_CTL_REG_84823_MEDIA_PRIORITY_MASK 0x0100
6853#define MDIO_CTL_REG_84823_MEDIA_PRIORITY_COPPER 0x0000
6854#define MDIO_CTL_REG_84823_MEDIA_PRIORITY_FIBER 0x0100
6855#define MDIO_CTL_REG_84823_MEDIA_FIBER_1G 0x1000
Yaniv Rosner521683d2011-11-28 00:49:48 +00006856#define MDIO_CTL_REG_84823_USER_CTRL_REG 0x4005
6857#define MDIO_CTL_REG_84823_USER_CTRL_CMS 0x0080
6858#define MDIO_PMA_REG_84823_CTL_SLOW_CLK_CNT_HIGH 0xa82b
6859#define MDIO_PMA_REG_84823_BLINK_RATE_VAL_15P9HZ 0x2f
6860#define MDIO_PMA_REG_84823_CTL_LED_CTL_1 0xa8e3
6861#define MDIO_PMA_REG_84833_CTL_LED_CTL_1 0xa8ec
6862#define MDIO_PMA_REG_84823_LED3_STRETCH_EN 0x0080
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006863
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00006864/* BCM84833 only */
6865#define MDIO_84833_TOP_CFG_XGPHY_STRAP1 0x401a
6866#define MDIO_84833_SUPER_ISOLATE 0x8000
6867/* These are mailbox register set used by 84833. */
6868#define MDIO_84833_TOP_CFG_SCRATCH_REG0 0x4005
6869#define MDIO_84833_TOP_CFG_SCRATCH_REG1 0x4006
6870#define MDIO_84833_TOP_CFG_SCRATCH_REG2 0x4007
6871#define MDIO_84833_TOP_CFG_SCRATCH_REG3 0x4008
6872#define MDIO_84833_TOP_CFG_SCRATCH_REG4 0x4009
Yaniv Rosner521683d2011-11-28 00:49:48 +00006873#define MDIO_84833_TOP_CFG_SCRATCH_REG26 0x4037
6874#define MDIO_84833_TOP_CFG_SCRATCH_REG27 0x4038
6875#define MDIO_84833_TOP_CFG_SCRATCH_REG28 0x4039
6876#define MDIO_84833_TOP_CFG_SCRATCH_REG29 0x403a
6877#define MDIO_84833_TOP_CFG_SCRATCH_REG30 0x403b
6878#define MDIO_84833_TOP_CFG_SCRATCH_REG31 0x403c
6879#define MDIO_84833_CMD_HDLR_COMMAND MDIO_84833_TOP_CFG_SCRATCH_REG0
6880#define MDIO_84833_CMD_HDLR_STATUS MDIO_84833_TOP_CFG_SCRATCH_REG26
6881#define MDIO_84833_CMD_HDLR_DATA1 MDIO_84833_TOP_CFG_SCRATCH_REG27
6882#define MDIO_84833_CMD_HDLR_DATA2 MDIO_84833_TOP_CFG_SCRATCH_REG28
6883#define MDIO_84833_CMD_HDLR_DATA3 MDIO_84833_TOP_CFG_SCRATCH_REG29
6884#define MDIO_84833_CMD_HDLR_DATA4 MDIO_84833_TOP_CFG_SCRATCH_REG30
6885#define MDIO_84833_CMD_HDLR_DATA5 MDIO_84833_TOP_CFG_SCRATCH_REG31
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00006886
6887/* Mailbox command set used by 84833. */
Yaniv Rosner521683d2011-11-28 00:49:48 +00006888#define PHY84833_CMD_SET_PAIR_SWAP 0x8001
6889#define PHY84833_CMD_GET_EEE_MODE 0x8008
6890#define PHY84833_CMD_SET_EEE_MODE 0x8009
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00006891/* Mailbox status set used by 84833. */
Yaniv Rosner521683d2011-11-28 00:49:48 +00006892#define PHY84833_STATUS_CMD_RECEIVED 0x0001
6893#define PHY84833_STATUS_CMD_IN_PROGRESS 0x0002
6894#define PHY84833_STATUS_CMD_COMPLETE_PASS 0x0004
6895#define PHY84833_STATUS_CMD_COMPLETE_ERROR 0x0008
6896#define PHY84833_STATUS_CMD_OPEN_FOR_CMDS 0x0010
6897#define PHY84833_STATUS_CMD_SYSTEM_BOOT 0x0020
6898#define PHY84833_STATUS_CMD_NOT_OPEN_FOR_CMDS 0x0040
6899#define PHY84833_STATUS_CMD_CLEAR_COMPLETE 0x0080
6900#define PHY84833_STATUS_CMD_OPEN_OVERRIDE 0xa5a5
Yaniv Rosnerbac27bd2011-05-31 21:28:10 +00006901
Yaniv Rosnera89a1d42011-07-05 01:07:05 +00006902
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006903/* Warpcore clause 45 addressing */
6904#define MDIO_WC_DEVAD 0x3
6905#define MDIO_WC_REG_IEEE0BLK_MIICNTL 0x0
6906#define MDIO_WC_REG_IEEE0BLK_AUTONEGNP 0x7
6907#define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT0 0x10
6908#define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT1 0x11
Yaniv Rosner6b1f3902011-09-07 00:47:54 +00006909#define MDIO_WC_REG_AN_IEEE1BLK_AN_ADVERTISEMENT2 0x12
6910#define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_ABILITY 0x4000
6911#define MDIO_WC_REG_AN_IEEE1BLK_AN_ADV2_FEC_REQ 0x8000
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006912#define MDIO_WC_REG_PMD_IEEE9BLK_TENGBASE_KR_PMD_CONTROL_REGISTER_150 0x96
6913#define MDIO_WC_REG_XGXSBLK0_XGXSCONTROL 0x8000
6914#define MDIO_WC_REG_XGXSBLK0_MISCCONTROL1 0x800e
6915#define MDIO_WC_REG_XGXSBLK1_DESKEW 0x8010
6916#define MDIO_WC_REG_XGXSBLK1_LANECTRL0 0x8015
6917#define MDIO_WC_REG_XGXSBLK1_LANECTRL1 0x8016
6918#define MDIO_WC_REG_XGXSBLK1_LANECTRL2 0x8017
6919#define MDIO_WC_REG_TX0_ANA_CTRL0 0x8061
6920#define MDIO_WC_REG_TX1_ANA_CTRL0 0x8071
6921#define MDIO_WC_REG_TX2_ANA_CTRL0 0x8081
6922#define MDIO_WC_REG_TX3_ANA_CTRL0 0x8091
6923#define MDIO_WC_REG_TX0_TX_DRIVER 0x8067
6924#define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_OFFSET 0x04
6925#define MDIO_WC_REG_TX0_TX_DRIVER_IPRE_DRIVER_MASK 0x00f0
6926#define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_OFFSET 0x08
6927#define MDIO_WC_REG_TX0_TX_DRIVER_IDRIVER_MASK 0x0f00
6928#define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_OFFSET 0x0c
6929#define MDIO_WC_REG_TX0_TX_DRIVER_POST2_COEFF_MASK 0x7000
6930#define MDIO_WC_REG_TX1_TX_DRIVER 0x8077
6931#define MDIO_WC_REG_TX2_TX_DRIVER 0x8087
6932#define MDIO_WC_REG_TX3_TX_DRIVER 0x8097
6933#define MDIO_WC_REG_RX0_ANARXCONTROL1G 0x80b9
6934#define MDIO_WC_REG_RX2_ANARXCONTROL1G 0x80d9
6935#define MDIO_WC_REG_RX0_PCI_CTRL 0x80ba
6936#define MDIO_WC_REG_RX1_PCI_CTRL 0x80ca
6937#define MDIO_WC_REG_RX2_PCI_CTRL 0x80da
6938#define MDIO_WC_REG_RX3_PCI_CTRL 0x80ea
6939#define MDIO_WC_REG_XGXSBLK2_UNICORE_MODE_10G 0x8104
6940#define MDIO_WC_REG_XGXS_STATUS3 0x8129
6941#define MDIO_WC_REG_PAR_DET_10G_STATUS 0x8130
6942#define MDIO_WC_REG_PAR_DET_10G_CTRL 0x8131
6943#define MDIO_WC_REG_XGXS_X2_CONTROL2 0x8141
6944#define MDIO_WC_REG_XGXS_RX_LN_SWAP1 0x816B
6945#define MDIO_WC_REG_XGXS_TX_LN_SWAP1 0x8169
6946#define MDIO_WC_REG_GP2_STATUS_GP_2_0 0x81d0
6947#define MDIO_WC_REG_GP2_STATUS_GP_2_1 0x81d1
6948#define MDIO_WC_REG_GP2_STATUS_GP_2_2 0x81d2
6949#define MDIO_WC_REG_GP2_STATUS_GP_2_3 0x81d3
6950#define MDIO_WC_REG_GP2_STATUS_GP_2_4 0x81d4
6951#define MDIO_WC_REG_UC_INFO_B0_DEAD_TRAP 0x81EE
6952#define MDIO_WC_REG_UC_INFO_B1_VERSION 0x81F0
6953#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE 0x81F2
6954#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE0_OFFSET 0x0
6955#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_DEFAULT 0x0
6956#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_OPT_LR 0x1
6957#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_DAC 0x2
6958#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_SFP_XLAUI 0x3
6959#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_MODE_LONG_CH_6G 0x4
6960#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE1_OFFSET 0x4
6961#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE2_OFFSET 0x8
6962#define MDIO_WC_REG_UC_INFO_B1_FIRMWARE_LANE3_OFFSET 0xc
6963#define MDIO_WC_REG_UC_INFO_B1_CRC 0x81FE
6964#define MDIO_WC_REG_DSC_SMC 0x8213
6965#define MDIO_WC_REG_DSC2B0_DSC_MISC_CTRL0 0x821e
6966#define MDIO_WC_REG_TX_FIR_TAP 0x82e2
6967#define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_OFFSET 0x00
6968#define MDIO_WC_REG_TX_FIR_TAP_PRE_TAP_MASK 0x000f
6969#define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_OFFSET 0x04
6970#define MDIO_WC_REG_TX_FIR_TAP_MAIN_TAP_MASK 0x03f0
6971#define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_OFFSET 0x0a
6972#define MDIO_WC_REG_TX_FIR_TAP_POST_TAP_MASK 0x7c00
6973#define MDIO_WC_REG_TX_FIR_TAP_ENABLE 0x8000
6974#define MDIO_WC_REG_CL72_USERB0_CL72_MISC1_CONTROL 0x82e3
6975#define MDIO_WC_REG_CL72_USERB0_CL72_OS_DEF_CTRL 0x82e6
6976#define MDIO_WC_REG_CL72_USERB0_CL72_BR_DEF_CTRL 0x82e7
6977#define MDIO_WC_REG_CL72_USERB0_CL72_2P5_DEF_CTRL 0x82e8
6978#define MDIO_WC_REG_CL72_USERB0_CL72_MISC4_CONTROL 0x82ec
6979#define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X1 0x8300
6980#define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X2 0x8301
6981#define MDIO_WC_REG_SERDESDIGITAL_CONTROL1000X3 0x8302
6982#define MDIO_WC_REG_SERDESDIGITAL_STATUS1000X1 0x8304
6983#define MDIO_WC_REG_SERDESDIGITAL_MISC1 0x8308
6984#define MDIO_WC_REG_SERDESDIGITAL_MISC2 0x8309
6985#define MDIO_WC_REG_DIGITAL3_UP1 0x8329
Mintz Yuval9e7e8392012-02-15 02:10:24 +00006986#define MDIO_WC_REG_DIGITAL3_LP_UP1 0x832c
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006987#define MDIO_WC_REG_DIGITAL4_MISC3 0x833c
6988#define MDIO_WC_REG_DIGITAL5_MISC6 0x8345
6989#define MDIO_WC_REG_DIGITAL5_MISC7 0x8349
6990#define MDIO_WC_REG_DIGITAL5_ACTUAL_SPEED 0x834e
Yaniv Rosnera34bc962011-07-05 01:06:41 +00006991#define MDIO_WC_REG_DIGITAL6_MP5_NEXTPAGECTRL 0x8350
Yaniv Rosner3c9ada22011-06-14 01:34:12 +00006992#define MDIO_WC_REG_CL49_USERB0_CTRL 0x8368
6993#define MDIO_WC_REG_TX66_CONTROL 0x83b0
6994#define MDIO_WC_REG_RX66_CONTROL 0x83c0
6995#define MDIO_WC_REG_RX66_SCW0 0x83c2
6996#define MDIO_WC_REG_RX66_SCW1 0x83c3
6997#define MDIO_WC_REG_RX66_SCW2 0x83c4
6998#define MDIO_WC_REG_RX66_SCW3 0x83c5
6999#define MDIO_WC_REG_RX66_SCW0_MASK 0x83c6
7000#define MDIO_WC_REG_RX66_SCW1_MASK 0x83c7
7001#define MDIO_WC_REG_RX66_SCW2_MASK 0x83c8
7002#define MDIO_WC_REG_RX66_SCW3_MASK 0x83c9
7003#define MDIO_WC_REG_FX100_CTRL1 0x8400
7004#define MDIO_WC_REG_FX100_CTRL3 0x8402
7005
7006#define MDIO_WC_REG_MICROBLK_CMD 0xffc2
7007#define MDIO_WC_REG_MICROBLK_DL_STATUS 0xffc5
7008#define MDIO_WC_REG_MICROBLK_CMD3 0xffcc
7009
7010#define MDIO_WC_REG_AERBLK_AER 0xffde
7011#define MDIO_WC_REG_COMBO_IEEE0_MIICTRL 0xffe0
7012#define MDIO_WC_REG_COMBO_IEEE0_MIIISTAT 0xffe1
7013
7014#define MDIO_WC0_XGXS_BLK2_LANE_RESET 0x810A
7015#define MDIO_WC0_XGXS_BLK2_LANE_RESET_RX_BITSHIFT 0
7016#define MDIO_WC0_XGXS_BLK2_LANE_RESET_TX_BITSHIFT 4
7017
7018#define MDIO_WC0_XGXS_BLK6_XGXS_X2_CONTROL2 0x8141
7019
7020#define DIGITAL5_ACTUAL_SPEED_TX_MASK 0x003f
7021
Yaniv Rosner52c4d6c2011-07-05 01:06:34 +00007022/* 54618se */
7023#define MDIO_REG_GPHY_PHYID_LSB 0x3
7024#define MDIO_REG_GPHY_ID_54618SE 0x5cd5
7025#define MDIO_REG_GPHY_CL45_ADDR_REG 0xd
7026#define MDIO_REG_GPHY_CL45_DATA_REG 0xe
7027#define MDIO_REG_GPHY_EEE_ADV 0x3c
7028#define MDIO_REG_GPHY_EEE_1G (0x1 << 2)
7029#define MDIO_REG_GPHY_EEE_100 (0x1 << 1)
7030#define MDIO_REG_GPHY_EEE_RESOLVED 0x803e
Yaniv Rosner6583e332011-06-14 01:34:17 +00007031#define MDIO_REG_INTR_STATUS 0x1a
7032#define MDIO_REG_INTR_MASK 0x1b
7033#define MDIO_REG_INTR_MASK_LINK_STATUS (0x1 << 1)
7034#define MDIO_REG_GPHY_SHADOW 0x1c
Yaniv Rosner1d125bd2011-11-23 03:54:08 +00007035#define MDIO_REG_GPHY_SHADOW_LED_SEL1 (0x0d << 10)
Yaniv Rosner6583e332011-06-14 01:34:17 +00007036#define MDIO_REG_GPHY_SHADOW_LED_SEL2 (0x0e << 10)
7037#define MDIO_REG_GPHY_SHADOW_WR_ENA (0x1 << 15)
7038#define MDIO_REG_GPHY_SHADOW_AUTO_DET_MED (0x1e << 10)
7039#define MDIO_REG_GPHY_SHADOW_INVERT_FIB_SD (0x1 << 8)
7040
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07007041#define IGU_FUNC_BASE 0x0400
7042
7043#define IGU_ADDR_MSIX 0x0000
7044#define IGU_ADDR_INT_ACK 0x0200
7045#define IGU_ADDR_PROD_UPD 0x0201
7046#define IGU_ADDR_ATTN_BITS_UPD 0x0202
7047#define IGU_ADDR_ATTN_BITS_SET 0x0203
7048#define IGU_ADDR_ATTN_BITS_CLR 0x0204
7049#define IGU_ADDR_COALESCE_NOW 0x0205
7050#define IGU_ADDR_SIMD_MASK 0x0206
7051#define IGU_ADDR_SIMD_NOMASK 0x0207
7052#define IGU_ADDR_MSI_CTL 0x0210
7053#define IGU_ADDR_MSI_ADDR_LO 0x0211
7054#define IGU_ADDR_MSI_ADDR_HI 0x0212
7055#define IGU_ADDR_MSI_DATA 0x0213
7056
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007057#define IGU_USE_REGISTER_ustorm_type_0_sb_cleanup 0
7058#define IGU_USE_REGISTER_ustorm_type_1_sb_cleanup 1
7059#define IGU_USE_REGISTER_cstorm_type_0_sb_cleanup 2
7060#define IGU_USE_REGISTER_cstorm_type_1_sb_cleanup 3
7061
Eilon Greenstein5c862842008-08-13 15:51:48 -07007062#define COMMAND_REG_INT_ACK 0x0
7063#define COMMAND_REG_PROD_UPD 0x4
7064#define COMMAND_REG_ATTN_BITS_UPD 0x8
7065#define COMMAND_REG_ATTN_BITS_SET 0xc
7066#define COMMAND_REG_ATTN_BITS_CLR 0x10
7067#define COMMAND_REG_COALESCE_NOW 0x14
7068#define COMMAND_REG_SIMD_MASK 0x18
7069#define COMMAND_REG_SIMD_NOMASK 0x1c
7070
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007071
Eilon Greenstein573f2032009-08-12 08:24:14 +00007072#define IGU_MEM_BASE 0x0000
7073
7074#define IGU_MEM_MSIX_BASE 0x0000
7075#define IGU_MEM_MSIX_UPPER 0x007f
7076#define IGU_MEM_MSIX_RESERVED_UPPER 0x01ff
7077
7078#define IGU_MEM_PBA_MSIX_BASE 0x0200
7079#define IGU_MEM_PBA_MSIX_UPPER 0x0200
7080
7081#define IGU_CMD_BACKWARD_COMP_PROD_UPD 0x0201
7082#define IGU_MEM_PBA_MSIX_RESERVED_UPPER 0x03ff
7083
7084#define IGU_CMD_INT_ACK_BASE 0x0400
7085#define IGU_CMD_INT_ACK_UPPER\
7086 (IGU_CMD_INT_ACK_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7087#define IGU_CMD_INT_ACK_RESERVED_UPPER 0x04ff
7088
7089#define IGU_CMD_E2_PROD_UPD_BASE 0x0500
7090#define IGU_CMD_E2_PROD_UPD_UPPER\
7091 (IGU_CMD_E2_PROD_UPD_BASE + MAX_SB_PER_PORT * NUM_OF_PORTS_PER_PATH - 1)
7092#define IGU_CMD_E2_PROD_UPD_RESERVED_UPPER 0x059f
7093
7094#define IGU_CMD_ATTN_BIT_UPD_UPPER 0x05a0
7095#define IGU_CMD_ATTN_BIT_SET_UPPER 0x05a1
7096#define IGU_CMD_ATTN_BIT_CLR_UPPER 0x05a2
7097
7098#define IGU_REG_SISR_MDPC_WMASK_UPPER 0x05a3
7099#define IGU_REG_SISR_MDPC_WMASK_LSB_UPPER 0x05a4
7100#define IGU_REG_SISR_MDPC_WMASK_MSB_UPPER 0x05a5
7101#define IGU_REG_SISR_MDPC_WOMASK_UPPER 0x05a6
7102
7103#define IGU_REG_RESERVED_UPPER 0x05ff
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007104/* Fields of IGU PF CONFIGRATION REGISTER */
7105#define IGU_PF_CONF_FUNC_EN (0x1<<0) /* function enable */
7106#define IGU_PF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7107#define IGU_PF_CONF_INT_LINE_EN (0x1<<2) /* INT enable */
7108#define IGU_PF_CONF_ATTN_BIT_EN (0x1<<3) /* attention enable */
7109#define IGU_PF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7110#define IGU_PF_CONF_SIMD_MODE (0x1<<5) /* simd all ones mode */
7111
7112/* Fields of IGU VF CONFIGRATION REGISTER */
7113#define IGU_VF_CONF_FUNC_EN (0x1<<0) /* function enable */
7114#define IGU_VF_CONF_MSI_MSIX_EN (0x1<<1) /* MSI/MSIX enable */
7115#define IGU_VF_CONF_PARENT_MASK (0x3<<2) /* Parent PF */
7116#define IGU_VF_CONF_PARENT_SHIFT 2 /* Parent PF */
7117#define IGU_VF_CONF_SINGLE_ISR_EN (0x1<<4) /* single ISR mode enable */
7118
7119
7120#define IGU_BC_DSB_NUM_SEGS 5
7121#define IGU_BC_NDSB_NUM_SEGS 2
7122#define IGU_NORM_DSB_NUM_SEGS 2
7123#define IGU_NORM_NDSB_NUM_SEGS 1
7124#define IGU_BC_BASE_DSB_PROD 128
7125#define IGU_NORM_BASE_DSB_PROD 136
7126
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007127 /* FID (if VF - [6] = 0; [5:0] = VF number; if PF - [6] = 1; \
7128 [5:2] = 0; [1:0] = PF number) */
7129#define IGU_FID_ENCODE_IS_PF (0x1<<6)
7130#define IGU_FID_ENCODE_IS_PF_SHIFT 6
7131#define IGU_FID_VF_NUM_MASK (0x3f)
7132#define IGU_FID_PF_NUM_MASK (0x7)
7133
7134#define IGU_REG_MAPPING_MEMORY_VALID (1<<0)
7135#define IGU_REG_MAPPING_MEMORY_VECTOR_MASK (0x3F<<1)
7136#define IGU_REG_MAPPING_MEMORY_VECTOR_SHIFT 1
7137#define IGU_REG_MAPPING_MEMORY_FID_MASK (0x7F<<7)
7138#define IGU_REG_MAPPING_MEMORY_FID_SHIFT 7
Eilon Greenstein573f2032009-08-12 08:24:14 +00007139
7140
7141#define CDU_REGION_NUMBER_XCM_AG 2
7142#define CDU_REGION_NUMBER_UCM_AG 4
7143
7144
7145/**
7146 * String-to-compress [31:8] = CID (all 24 bits)
7147 * String-to-compress [7:4] = Region
7148 * String-to-compress [3:0] = Type
7149 */
7150#define CDU_VALID_DATA(_cid, _region, _type)\
7151 (((_cid) << 8) | (((_region)&0xf)<<4) | (((_type)&0xf)))
7152#define CDU_CRC8(_cid, _region, _type)\
7153 (calc_crc8(CDU_VALID_DATA(_cid, _region, _type), 0xff))
7154#define CDU_RSRVD_VALUE_TYPE_A(_cid, _region, _type)\
7155 (0x80 | ((CDU_CRC8(_cid, _region, _type)) & 0x7f))
7156#define CDU_RSRVD_VALUE_TYPE_B(_crc, _type)\
7157 (0x80 | ((_type)&0xf << 3) | ((CDU_CRC8(_cid, _region, _type)) & 0x7))
7158#define CDU_RSRVD_INVALIDATE_CONTEXT_VALUE(_val) ((_val) & ~0x80)
7159
7160/******************************************************************************
7161 * Description:
7162 * Calculates crc 8 on a word value: polynomial 0-1-2-8
7163 * Code was translated from Verilog.
7164 * Return:
7165 *****************************************************************************/
7166static inline u8 calc_crc8(u32 data, u8 crc)
7167{
7168 u8 D[32];
7169 u8 NewCRC[8];
7170 u8 C[8];
7171 u8 crc_res;
7172 u8 i;
7173
7174 /* split the data into 31 bits */
7175 for (i = 0; i < 32; i++) {
7176 D[i] = (u8)(data & 1);
7177 data = data >> 1;
7178 }
7179
7180 /* split the crc into 8 bits */
7181 for (i = 0; i < 8; i++) {
7182 C[i] = crc & 1;
7183 crc = crc >> 1;
7184 }
7185
7186 NewCRC[0] = D[31] ^ D[30] ^ D[28] ^ D[23] ^ D[21] ^ D[19] ^ D[18] ^
7187 D[16] ^ D[14] ^ D[12] ^ D[8] ^ D[7] ^ D[6] ^ D[0] ^ C[4] ^
7188 C[6] ^ C[7];
7189 NewCRC[1] = D[30] ^ D[29] ^ D[28] ^ D[24] ^ D[23] ^ D[22] ^ D[21] ^
7190 D[20] ^ D[18] ^ D[17] ^ D[16] ^ D[15] ^ D[14] ^ D[13] ^
7191 D[12] ^ D[9] ^ D[6] ^ D[1] ^ D[0] ^ C[0] ^ C[4] ^ C[5] ^
7192 C[6];
7193 NewCRC[2] = D[29] ^ D[28] ^ D[25] ^ D[24] ^ D[22] ^ D[17] ^ D[15] ^
7194 D[13] ^ D[12] ^ D[10] ^ D[8] ^ D[6] ^ D[2] ^ D[1] ^ D[0] ^
7195 C[0] ^ C[1] ^ C[4] ^ C[5];
7196 NewCRC[3] = D[30] ^ D[29] ^ D[26] ^ D[25] ^ D[23] ^ D[18] ^ D[16] ^
7197 D[14] ^ D[13] ^ D[11] ^ D[9] ^ D[7] ^ D[3] ^ D[2] ^ D[1] ^
7198 C[1] ^ C[2] ^ C[5] ^ C[6];
7199 NewCRC[4] = D[31] ^ D[30] ^ D[27] ^ D[26] ^ D[24] ^ D[19] ^ D[17] ^
7200 D[15] ^ D[14] ^ D[12] ^ D[10] ^ D[8] ^ D[4] ^ D[3] ^ D[2] ^
7201 C[0] ^ C[2] ^ C[3] ^ C[6] ^ C[7];
7202 NewCRC[5] = D[31] ^ D[28] ^ D[27] ^ D[25] ^ D[20] ^ D[18] ^ D[16] ^
7203 D[15] ^ D[13] ^ D[11] ^ D[9] ^ D[5] ^ D[4] ^ D[3] ^ C[1] ^
7204 C[3] ^ C[4] ^ C[7];
7205 NewCRC[6] = D[29] ^ D[28] ^ D[26] ^ D[21] ^ D[19] ^ D[17] ^ D[16] ^
7206 D[14] ^ D[12] ^ D[10] ^ D[6] ^ D[5] ^ D[4] ^ C[2] ^ C[4] ^
7207 C[5];
7208 NewCRC[7] = D[30] ^ D[29] ^ D[27] ^ D[22] ^ D[20] ^ D[18] ^ D[17] ^
7209 D[15] ^ D[13] ^ D[11] ^ D[7] ^ D[6] ^ D[5] ^ C[3] ^ C[5] ^
7210 C[6];
7211
7212 crc_res = 0;
7213 for (i = 0; i < 8; i++)
7214 crc_res |= (NewCRC[i] << i);
7215
7216 return crc_res;
7217}
7218
7219
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00007220#endif /* BNX2X_REG_H */