blob: 9de573cd36838a0d019b059d08480b2e746c0098 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
36#include <drm/drm_edid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080037
Adam Jackson13931572010-08-03 14:38:19 -040038#define version_greater(edid, maj, min) \
39 (((edid)->version > (maj)) || \
40 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080041
Adam Jacksond1ff6402010-03-29 21:43:26 +000042#define EDID_EST_TIMINGS 16
43#define EDID_STD_TIMINGS 8
44#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080045
46/*
47 * EDID blocks out in the wild have a variety of bugs, try to collect
48 * them here (note that userspace may work around broken monitors first,
49 * but fixes should make their way here so that the kernel "just works"
50 * on as many displays as possible).
51 */
52
53/* First detailed mode wrong, use largest 60Hz mode */
54#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
55/* Reported 135MHz pixel clock is too high, needs adjustment */
56#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
57/* Prefer the largest mode at 75 Hz */
58#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
59/* Detail timing is in cm not mm */
60#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
61/* Detailed timing descriptors have bogus size values, so just take the
62 * maximum size and use that.
63 */
64#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
65/* Monitor forgot to set the first detailed is preferred bit. */
66#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
67/* use +hsync +vsync for detailed mode */
68#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040069/* Force reduced-blanking timings for detailed modes */
70#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Alex Deucher3c537882010-02-05 04:21:19 -050071
Adam Jackson13931572010-08-03 14:38:19 -040072struct detailed_mode_closure {
73 struct drm_connector *connector;
74 struct edid *edid;
75 bool preferred;
76 u32 quirks;
77 int modes;
78};
Dave Airlief453ba02008-11-07 14:05:41 -080079
Zhao Yakui5c612592009-06-22 13:17:10 +080080#define LEVEL_DMT 0
81#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000082#define LEVEL_GTF2 2
83#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080084
Dave Airlief453ba02008-11-07 14:05:41 -080085static struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050086 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080087 int product_id;
88 u32 quirks;
89} edid_quirk_list[] = {
90 /* Acer AL1706 */
91 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
92 /* Acer F51 */
93 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
94 /* Unknown Acer */
95 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
96
97 /* Belinea 10 15 55 */
98 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
99 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
100
101 /* Envision Peripherals, Inc. EN-7100e */
102 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000103 /* Envision EN2028 */
104 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800105
106 /* Funai Electronics PM36B */
107 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
108 EDID_QUIRK_DETAILED_IN_CM },
109
110 /* LG Philips LCD LP154W01-A5 */
111 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
112 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
113
114 /* Philips 107p5 CRT */
115 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
116
117 /* Proview AY765C */
118 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
119
120 /* Samsung SyncMaster 205BW. Note: irony */
121 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
122 /* Samsung SyncMaster 22[5-6]BW */
123 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
124 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400125
126 /* ViewSonic VA2026w */
127 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Dave Airlief453ba02008-11-07 14:05:41 -0800128};
129
Thierry Redinga6b21832012-11-23 15:01:42 +0100130/*
131 * Autogenerated from the DMT spec.
132 * This table is copied from xfree86/modes/xf86EdidModes.c.
133 */
134static const struct drm_display_mode drm_dmt_modes[] = {
135 /* 640x350@85Hz */
136 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
137 736, 832, 0, 350, 382, 385, 445, 0,
138 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
139 /* 640x400@85Hz */
140 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
141 736, 832, 0, 400, 401, 404, 445, 0,
142 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
143 /* 720x400@85Hz */
144 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
145 828, 936, 0, 400, 401, 404, 446, 0,
146 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
147 /* 640x480@60Hz */
148 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
149 752, 800, 0, 480, 489, 492, 525, 0,
150 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
151 /* 640x480@72Hz */
152 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
153 704, 832, 0, 480, 489, 492, 520, 0,
154 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
155 /* 640x480@75Hz */
156 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
157 720, 840, 0, 480, 481, 484, 500, 0,
158 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
159 /* 640x480@85Hz */
160 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
161 752, 832, 0, 480, 481, 484, 509, 0,
162 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
163 /* 800x600@56Hz */
164 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
165 896, 1024, 0, 600, 601, 603, 625, 0,
166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
167 /* 800x600@60Hz */
168 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
169 968, 1056, 0, 600, 601, 605, 628, 0,
170 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
171 /* 800x600@72Hz */
172 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
173 976, 1040, 0, 600, 637, 643, 666, 0,
174 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
175 /* 800x600@75Hz */
176 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
177 896, 1056, 0, 600, 601, 604, 625, 0,
178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
179 /* 800x600@85Hz */
180 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
181 896, 1048, 0, 600, 601, 604, 631, 0,
182 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
183 /* 800x600@120Hz RB */
184 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
185 880, 960, 0, 600, 603, 607, 636, 0,
186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
187 /* 848x480@60Hz */
188 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
189 976, 1088, 0, 480, 486, 494, 517, 0,
190 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
191 /* 1024x768@43Hz, interlace */
192 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
193 1208, 1264, 0, 768, 768, 772, 817, 0,
194 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
195 DRM_MODE_FLAG_INTERLACE) },
196 /* 1024x768@60Hz */
197 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
198 1184, 1344, 0, 768, 771, 777, 806, 0,
199 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
200 /* 1024x768@70Hz */
201 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
202 1184, 1328, 0, 768, 771, 777, 806, 0,
203 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
204 /* 1024x768@75Hz */
205 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
206 1136, 1312, 0, 768, 769, 772, 800, 0,
207 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
208 /* 1024x768@85Hz */
209 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
210 1168, 1376, 0, 768, 769, 772, 808, 0,
211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
212 /* 1024x768@120Hz RB */
213 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
214 1104, 1184, 0, 768, 771, 775, 813, 0,
215 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
216 /* 1152x864@75Hz */
217 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
218 1344, 1600, 0, 864, 865, 868, 900, 0,
219 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
220 /* 1280x768@60Hz RB */
221 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
222 1360, 1440, 0, 768, 771, 778, 790, 0,
223 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
224 /* 1280x768@60Hz */
225 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
226 1472, 1664, 0, 768, 771, 778, 798, 0,
227 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
228 /* 1280x768@75Hz */
229 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
230 1488, 1696, 0, 768, 771, 778, 805, 0,
231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
232 /* 1280x768@85Hz */
233 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
234 1496, 1712, 0, 768, 771, 778, 809, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
236 /* 1280x768@120Hz RB */
237 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
238 1360, 1440, 0, 768, 771, 778, 813, 0,
239 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
240 /* 1280x800@60Hz RB */
241 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
242 1360, 1440, 0, 800, 803, 809, 823, 0,
243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
244 /* 1280x800@60Hz */
245 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
246 1480, 1680, 0, 800, 803, 809, 831, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
248 /* 1280x800@75Hz */
249 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
250 1488, 1696, 0, 800, 803, 809, 838, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
252 /* 1280x800@85Hz */
253 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
254 1496, 1712, 0, 800, 803, 809, 843, 0,
255 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
256 /* 1280x800@120Hz RB */
257 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
258 1360, 1440, 0, 800, 803, 809, 847, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
260 /* 1280x960@60Hz */
261 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
262 1488, 1800, 0, 960, 961, 964, 1000, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
264 /* 1280x960@85Hz */
265 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
266 1504, 1728, 0, 960, 961, 964, 1011, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
268 /* 1280x960@120Hz RB */
269 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
270 1360, 1440, 0, 960, 963, 967, 1017, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
272 /* 1280x1024@60Hz */
273 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
274 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
276 /* 1280x1024@75Hz */
277 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
278 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
280 /* 1280x1024@85Hz */
281 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
282 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
284 /* 1280x1024@120Hz RB */
285 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
286 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
287 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
288 /* 1360x768@60Hz */
289 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
290 1536, 1792, 0, 768, 771, 777, 795, 0,
291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
292 /* 1360x768@120Hz RB */
293 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
294 1440, 1520, 0, 768, 771, 776, 813, 0,
295 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
296 /* 1400x1050@60Hz RB */
297 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
298 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
299 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
300 /* 1400x1050@60Hz */
301 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
302 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
303 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
304 /* 1400x1050@75Hz */
305 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
306 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
307 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
308 /* 1400x1050@85Hz */
309 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
310 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
311 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
312 /* 1400x1050@120Hz RB */
313 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
314 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
316 /* 1440x900@60Hz RB */
317 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
318 1520, 1600, 0, 900, 903, 909, 926, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
320 /* 1440x900@60Hz */
321 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
322 1672, 1904, 0, 900, 903, 909, 934, 0,
323 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
324 /* 1440x900@75Hz */
325 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
326 1688, 1936, 0, 900, 903, 909, 942, 0,
327 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
328 /* 1440x900@85Hz */
329 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
330 1696, 1952, 0, 900, 903, 909, 948, 0,
331 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
332 /* 1440x900@120Hz RB */
333 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
334 1520, 1600, 0, 900, 903, 909, 953, 0,
335 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
336 /* 1600x1200@60Hz */
337 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
338 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
339 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
340 /* 1600x1200@65Hz */
341 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
342 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
344 /* 1600x1200@70Hz */
345 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
346 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
348 /* 1600x1200@75Hz */
349 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
350 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
352 /* 1600x1200@85Hz */
353 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
354 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
355 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
356 /* 1600x1200@120Hz RB */
357 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
358 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
359 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
360 /* 1680x1050@60Hz RB */
361 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
362 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
363 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
364 /* 1680x1050@60Hz */
365 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
366 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
367 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
368 /* 1680x1050@75Hz */
369 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
370 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
371 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
372 /* 1680x1050@85Hz */
373 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
374 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
375 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
376 /* 1680x1050@120Hz RB */
377 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
378 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
379 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
380 /* 1792x1344@60Hz */
381 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
382 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
383 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
384 /* 1792x1344@75Hz */
385 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
386 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
387 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
388 /* 1792x1344@120Hz RB */
389 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
390 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
392 /* 1856x1392@60Hz */
393 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
394 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
395 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
396 /* 1856x1392@75Hz */
397 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
398 2208, 2560, 0, 1392, 1395, 1399, 1500, 0,
399 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
400 /* 1856x1392@120Hz RB */
401 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
402 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
403 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
404 /* 1920x1200@60Hz RB */
405 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
406 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
407 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
408 /* 1920x1200@60Hz */
409 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
410 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
411 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
412 /* 1920x1200@75Hz */
413 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
414 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
415 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
416 /* 1920x1200@85Hz */
417 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
418 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
419 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
420 /* 1920x1200@120Hz RB */
421 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
422 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
423 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
424 /* 1920x1440@60Hz */
425 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
426 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
427 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
428 /* 1920x1440@75Hz */
429 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
430 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
431 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
432 /* 1920x1440@120Hz RB */
433 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
434 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
435 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
436 /* 2560x1600@60Hz RB */
437 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
438 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
440 /* 2560x1600@60Hz */
441 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
442 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
443 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
444 /* 2560x1600@75HZ */
445 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
446 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
447 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
448 /* 2560x1600@85HZ */
449 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
450 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
452 /* 2560x1600@120Hz RB */
453 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
454 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
455 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
456};
457
458static const struct drm_display_mode edid_est_modes[] = {
459 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
460 968, 1056, 0, 600, 601, 605, 628, 0,
461 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
462 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
463 896, 1024, 0, 600, 601, 603, 625, 0,
464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
465 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
466 720, 840, 0, 480, 481, 484, 500, 0,
467 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
468 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
469 704, 832, 0, 480, 489, 491, 520, 0,
470 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
471 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
472 768, 864, 0, 480, 483, 486, 525, 0,
473 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
474 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25200, 640, 656,
475 752, 800, 0, 480, 490, 492, 525, 0,
476 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
477 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
478 846, 900, 0, 400, 421, 423, 449, 0,
479 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
480 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
481 846, 900, 0, 400, 412, 414, 449, 0,
482 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
483 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
484 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
485 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
486 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78800, 1024, 1040,
487 1136, 1312, 0, 768, 769, 772, 800, 0,
488 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
489 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
490 1184, 1328, 0, 768, 771, 777, 806, 0,
491 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
492 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
493 1184, 1344, 0, 768, 771, 777, 806, 0,
494 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
495 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
496 1208, 1264, 0, 768, 768, 776, 817, 0,
497 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
498 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
499 928, 1152, 0, 624, 625, 628, 667, 0,
500 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
501 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
502 896, 1056, 0, 600, 601, 604, 625, 0,
503 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
504 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
505 976, 1040, 0, 600, 637, 643, 666, 0,
506 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
507 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
508 1344, 1600, 0, 864, 865, 868, 900, 0,
509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
510};
511
512struct minimode {
513 short w;
514 short h;
515 short r;
516 short rb;
517};
518
519static const struct minimode est3_modes[] = {
520 /* byte 6 */
521 { 640, 350, 85, 0 },
522 { 640, 400, 85, 0 },
523 { 720, 400, 85, 0 },
524 { 640, 480, 85, 0 },
525 { 848, 480, 60, 0 },
526 { 800, 600, 85, 0 },
527 { 1024, 768, 85, 0 },
528 { 1152, 864, 75, 0 },
529 /* byte 7 */
530 { 1280, 768, 60, 1 },
531 { 1280, 768, 60, 0 },
532 { 1280, 768, 75, 0 },
533 { 1280, 768, 85, 0 },
534 { 1280, 960, 60, 0 },
535 { 1280, 960, 85, 0 },
536 { 1280, 1024, 60, 0 },
537 { 1280, 1024, 85, 0 },
538 /* byte 8 */
539 { 1360, 768, 60, 0 },
540 { 1440, 900, 60, 1 },
541 { 1440, 900, 60, 0 },
542 { 1440, 900, 75, 0 },
543 { 1440, 900, 85, 0 },
544 { 1400, 1050, 60, 1 },
545 { 1400, 1050, 60, 0 },
546 { 1400, 1050, 75, 0 },
547 /* byte 9 */
548 { 1400, 1050, 85, 0 },
549 { 1680, 1050, 60, 1 },
550 { 1680, 1050, 60, 0 },
551 { 1680, 1050, 75, 0 },
552 { 1680, 1050, 85, 0 },
553 { 1600, 1200, 60, 0 },
554 { 1600, 1200, 65, 0 },
555 { 1600, 1200, 70, 0 },
556 /* byte 10 */
557 { 1600, 1200, 75, 0 },
558 { 1600, 1200, 85, 0 },
559 { 1792, 1344, 60, 0 },
560 { 1792, 1344, 85, 0 },
561 { 1856, 1392, 60, 0 },
562 { 1856, 1392, 75, 0 },
563 { 1920, 1200, 60, 1 },
564 { 1920, 1200, 60, 0 },
565 /* byte 11 */
566 { 1920, 1200, 75, 0 },
567 { 1920, 1200, 85, 0 },
568 { 1920, 1440, 60, 0 },
569 { 1920, 1440, 75, 0 },
570};
571
572static const struct minimode extra_modes[] = {
573 { 1024, 576, 60, 0 },
574 { 1366, 768, 60, 0 },
575 { 1600, 900, 60, 0 },
576 { 1680, 945, 60, 0 },
577 { 1920, 1080, 60, 0 },
578 { 2048, 1152, 60, 0 },
579 { 2048, 1536, 60, 0 },
580};
581
582/*
583 * Probably taken from CEA-861 spec.
584 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
585 */
586static const struct drm_display_mode edid_cea_modes[] = {
587 /* 1 - 640x480@60Hz */
588 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
589 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300590 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
591 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100592 /* 2 - 720x480@60Hz */
593 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
594 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300595 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
596 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100597 /* 3 - 720x480@60Hz */
598 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
599 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300600 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
601 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100602 /* 4 - 1280x720@60Hz */
603 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
604 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300605 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
606 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100607 /* 5 - 1920x1080i@60Hz */
608 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
609 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
610 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300611 DRM_MODE_FLAG_INTERLACE),
612 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100613 /* 6 - 1440x480i@60Hz */
614 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
615 1602, 1716, 0, 480, 488, 494, 525, 0,
616 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300617 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
618 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100619 /* 7 - 1440x480i@60Hz */
620 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
621 1602, 1716, 0, 480, 488, 494, 525, 0,
622 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300623 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
624 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100625 /* 8 - 1440x240@60Hz */
626 { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
627 1602, 1716, 0, 240, 244, 247, 262, 0,
628 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300629 DRM_MODE_FLAG_DBLCLK),
630 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100631 /* 9 - 1440x240@60Hz */
632 { DRM_MODE("1440x240", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1478,
633 1602, 1716, 0, 240, 244, 247, 262, 0,
634 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300635 DRM_MODE_FLAG_DBLCLK),
636 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100637 /* 10 - 2880x480i@60Hz */
638 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
639 3204, 3432, 0, 480, 488, 494, 525, 0,
640 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300641 DRM_MODE_FLAG_INTERLACE),
642 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100643 /* 11 - 2880x480i@60Hz */
644 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
645 3204, 3432, 0, 480, 488, 494, 525, 0,
646 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300647 DRM_MODE_FLAG_INTERLACE),
648 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100649 /* 12 - 2880x240@60Hz */
650 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
651 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300652 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
653 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100654 /* 13 - 2880x240@60Hz */
655 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
656 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300657 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
658 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100659 /* 14 - 1440x480@60Hz */
660 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
661 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300662 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
663 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100664 /* 15 - 1440x480@60Hz */
665 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
666 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300667 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
668 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100669 /* 16 - 1920x1080@60Hz */
670 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
671 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300672 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
673 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100674 /* 17 - 720x576@50Hz */
675 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
676 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300677 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
678 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100679 /* 18 - 720x576@50Hz */
680 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
681 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300682 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
683 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100684 /* 19 - 1280x720@50Hz */
685 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
686 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300687 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
688 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100689 /* 20 - 1920x1080i@50Hz */
690 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
691 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
692 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300693 DRM_MODE_FLAG_INTERLACE),
694 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100695 /* 21 - 1440x576i@50Hz */
696 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
697 1590, 1728, 0, 576, 580, 586, 625, 0,
698 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300699 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
700 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100701 /* 22 - 1440x576i@50Hz */
702 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
703 1590, 1728, 0, 576, 580, 586, 625, 0,
704 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300705 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
706 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100707 /* 23 - 1440x288@50Hz */
708 { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
709 1590, 1728, 0, 288, 290, 293, 312, 0,
710 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300711 DRM_MODE_FLAG_DBLCLK),
712 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100713 /* 24 - 1440x288@50Hz */
714 { DRM_MODE("1440x288", DRM_MODE_TYPE_DRIVER, 27000, 1440, 1464,
715 1590, 1728, 0, 288, 290, 293, 312, 0,
716 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300717 DRM_MODE_FLAG_DBLCLK),
718 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 /* 25 - 2880x576i@50Hz */
720 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
721 3180, 3456, 0, 576, 580, 586, 625, 0,
722 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300723 DRM_MODE_FLAG_INTERLACE),
724 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100725 /* 26 - 2880x576i@50Hz */
726 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
727 3180, 3456, 0, 576, 580, 586, 625, 0,
728 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300729 DRM_MODE_FLAG_INTERLACE),
730 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100731 /* 27 - 2880x288@50Hz */
732 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
733 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300734 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
735 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100736 /* 28 - 2880x288@50Hz */
737 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
738 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300739 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
740 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100741 /* 29 - 1440x576@50Hz */
742 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
743 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300744 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
745 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100746 /* 30 - 1440x576@50Hz */
747 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
748 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300749 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
750 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100751 /* 31 - 1920x1080@50Hz */
752 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
753 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300754 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
755 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100756 /* 32 - 1920x1080@24Hz */
757 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
758 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300759 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
760 .vrefresh = 24, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100761 /* 33 - 1920x1080@25Hz */
762 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
763 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300764 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
765 .vrefresh = 25, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100766 /* 34 - 1920x1080@30Hz */
767 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
768 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300769 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
770 .vrefresh = 30, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100771 /* 35 - 2880x480@60Hz */
772 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
773 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300774 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
775 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100776 /* 36 - 2880x480@60Hz */
777 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
778 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300779 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
780 .vrefresh = 60, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100781 /* 37 - 2880x576@50Hz */
782 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
783 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300784 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
785 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100786 /* 38 - 2880x576@50Hz */
787 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
788 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300789 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
790 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 /* 39 - 1920x1080i@50Hz */
792 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
793 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
794 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300795 DRM_MODE_FLAG_INTERLACE),
796 .vrefresh = 50, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100797 /* 40 - 1920x1080i@100Hz */
798 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
799 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
800 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300801 DRM_MODE_FLAG_INTERLACE),
802 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100803 /* 41 - 1280x720@100Hz */
804 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
805 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300806 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
807 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100808 /* 42 - 720x576@100Hz */
809 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
810 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300811 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
812 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100813 /* 43 - 720x576@100Hz */
814 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
815 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300816 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
817 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100818 /* 44 - 1440x576i@100Hz */
819 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
820 1590, 1728, 0, 576, 580, 586, 625, 0,
821 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300822 DRM_MODE_FLAG_DBLCLK),
823 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100824 /* 45 - 1440x576i@100Hz */
825 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
826 1590, 1728, 0, 576, 580, 586, 625, 0,
827 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300828 DRM_MODE_FLAG_DBLCLK),
829 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100830 /* 46 - 1920x1080i@120Hz */
831 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
832 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
833 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300834 DRM_MODE_FLAG_INTERLACE),
835 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100836 /* 47 - 1280x720@120Hz */
837 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
838 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
840 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 /* 48 - 720x480@120Hz */
842 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
843 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300844 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
845 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100846 /* 49 - 720x480@120Hz */
847 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
848 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300849 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
850 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100851 /* 50 - 1440x480i@120Hz */
852 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
853 1602, 1716, 0, 480, 488, 494, 525, 0,
854 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300855 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
856 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100857 /* 51 - 1440x480i@120Hz */
858 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1478,
859 1602, 1716, 0, 480, 488, 494, 525, 0,
860 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300861 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
862 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 /* 52 - 720x576@200Hz */
864 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
865 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300866 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
867 .vrefresh = 200, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 /* 53 - 720x576@200Hz */
869 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
870 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300871 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
872 .vrefresh = 200, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100873 /* 54 - 1440x576i@200Hz */
874 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
875 1590, 1728, 0, 576, 580, 586, 625, 0,
876 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300877 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
878 .vrefresh = 200, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100879 /* 55 - 1440x576i@200Hz */
880 { DRM_MODE("1440x576i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1464,
881 1590, 1728, 0, 576, 580, 586, 625, 0,
882 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300883 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
884 .vrefresh = 200, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100885 /* 56 - 720x480@240Hz */
886 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
887 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300888 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
889 .vrefresh = 240, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100890 /* 57 - 720x480@240Hz */
891 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
892 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300893 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
894 .vrefresh = 240, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100895 /* 58 - 1440x480i@240 */
896 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
897 1602, 1716, 0, 480, 488, 494, 525, 0,
898 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300899 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
900 .vrefresh = 240, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100901 /* 59 - 1440x480i@240 */
902 { DRM_MODE("1440x480i", DRM_MODE_TYPE_DRIVER, 108000, 1440, 1478,
903 1602, 1716, 0, 480, 488, 494, 525, 0,
904 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300905 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
906 .vrefresh = 240, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100907 /* 60 - 1280x720@24Hz */
908 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
909 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
911 .vrefresh = 24, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100912 /* 61 - 1280x720@25Hz */
913 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
914 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300915 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
916 .vrefresh = 25, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100917 /* 62 - 1280x720@30Hz */
918 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
919 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300920 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
921 .vrefresh = 30, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100922 /* 63 - 1920x1080@120Hz */
923 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
924 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300925 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
926 .vrefresh = 120, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100927 /* 64 - 1920x1080@100Hz */
928 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
929 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300930 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
931 .vrefresh = 100, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100932};
933
Lespiau, Damien7ebe1962013-08-19 16:58:54 +0100934/*
935 * HDMI 1.4 4k modes.
936 */
937static const struct drm_display_mode edid_4k_modes[] = {
938 /* 1 - 3840x2160@30Hz */
939 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
940 3840, 4016, 4104, 4400, 0,
941 2160, 2168, 2178, 2250, 0,
942 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
943 .vrefresh = 30, },
944 /* 2 - 3840x2160@25Hz */
945 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
946 3840, 4896, 4984, 5280, 0,
947 2160, 2168, 2178, 2250, 0,
948 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
949 .vrefresh = 25, },
950 /* 3 - 3840x2160@24Hz */
951 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
952 3840, 5116, 5204, 5500, 0,
953 2160, 2168, 2178, 2250, 0,
954 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
955 .vrefresh = 24, },
956 /* 4 - 4096x2160@24Hz (SMPTE) */
957 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
958 4096, 5116, 5204, 5500, 0,
959 2160, 2168, 2178, 2250, 0,
960 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
961 .vrefresh = 24, },
962};
963
Adam Jackson61e57a82010-03-29 21:43:18 +0000964/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -0800965
Adam Jackson083ae052009-09-23 17:30:45 -0400966static const u8 edid_header[] = {
967 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
968};
Dave Airlief453ba02008-11-07 14:05:41 -0800969
Thomas Reim051963d2011-07-29 14:28:57 +0000970 /*
971 * Sanity check the header of the base EDID block. Return 8 if the header
972 * is perfect, down to 0 if it's totally wrong.
973 */
974int drm_edid_header_is_valid(const u8 *raw_edid)
975{
976 int i, score = 0;
977
978 for (i = 0; i < sizeof(edid_header); i++)
979 if (raw_edid[i] == edid_header[i])
980 score++;
981
982 return score;
983}
984EXPORT_SYMBOL(drm_edid_header_is_valid);
985
Adam Jackson47819ba2012-05-30 16:42:39 -0400986static int edid_fixup __read_mostly = 6;
987module_param_named(edid_fixup, edid_fixup, int, 0400);
988MODULE_PARM_DESC(edid_fixup,
989 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +0000990
Adam Jackson61e57a82010-03-29 21:43:18 +0000991/*
992 * Sanity check the EDID block (base or extension). Return 0 if the block
993 * doesn't check out, or 1 if it's valid.
Dave Airlief453ba02008-11-07 14:05:41 -0800994 */
Jerome Glisse0b2443e2012-08-09 11:25:51 -0400995bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid)
Dave Airlief453ba02008-11-07 14:05:41 -0800996{
Adam Jackson61e57a82010-03-29 21:43:18 +0000997 int i;
Dave Airlief453ba02008-11-07 14:05:41 -0800998 u8 csum = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +0000999 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001000
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001001 if (WARN_ON(!raw_edid))
1002 return false;
1003
Adam Jackson47819ba2012-05-30 16:42:39 -04001004 if (edid_fixup > 8 || edid_fixup < 0)
1005 edid_fixup = 6;
1006
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001007 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001008 int score = drm_edid_header_is_valid(raw_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001009 if (score == 8) ;
Adam Jackson47819ba2012-05-30 16:42:39 -04001010 else if (score >= edid_fixup) {
Adam Jackson61e57a82010-03-29 21:43:18 +00001011 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1012 memcpy(raw_edid, edid_header, sizeof(edid_header));
1013 } else {
1014 goto bad;
1015 }
1016 }
Dave Airlief453ba02008-11-07 14:05:41 -08001017
1018 for (i = 0; i < EDID_LENGTH; i++)
1019 csum += raw_edid[i];
1020 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001021 if (print_bad_edid) {
1022 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1023 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001024
1025 /* allow CEA to slide through, switches mangle this */
1026 if (raw_edid[0] != 0x02)
1027 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001028 }
1029
Adam Jackson61e57a82010-03-29 21:43:18 +00001030 /* per-block-type checks */
1031 switch (raw_edid[0]) {
1032 case 0: /* base */
1033 if (edid->version != 1) {
1034 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1035 goto bad;
1036 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001037
Adam Jackson61e57a82010-03-29 21:43:18 +00001038 if (edid->revision > 4)
1039 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1040 break;
1041
1042 default:
1043 break;
1044 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001045
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001046 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001047
1048bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001049 if (print_bad_edid) {
Dave Airlief49dadb2011-06-14 06:13:54 +00001050 printk(KERN_ERR "Raw EDID:\n");
Tormod Volden0aff47f2011-07-05 20:12:53 +00001051 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
1052 raw_edid, EDID_LENGTH, false);
Dave Airlief453ba02008-11-07 14:05:41 -08001053 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001054 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001055}
Carsten Emdeda0df922012-03-18 22:37:33 +01001056EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001057
1058/**
1059 * drm_edid_is_valid - sanity check EDID data
1060 * @edid: EDID data
1061 *
1062 * Sanity-check an entire EDID record (including extensions)
1063 */
1064bool drm_edid_is_valid(struct edid *edid)
1065{
1066 int i;
1067 u8 *raw = (u8 *)edid;
1068
1069 if (!edid)
1070 return false;
1071
1072 for (i = 0; i <= edid->extensions; i++)
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001073 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true))
Adam Jackson61e57a82010-03-29 21:43:18 +00001074 return false;
1075
1076 return true;
1077}
Alex Deucher3c537882010-02-05 04:21:19 -05001078EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001079
Adam Jackson61e57a82010-03-29 21:43:18 +00001080#define DDC_SEGMENT_ADDR 0x30
1081/**
1082 * Get EDID information via I2C.
1083 *
1084 * \param adapter : i2c device adaptor
1085 * \param buf : EDID data buffer to be filled
1086 * \param len : EDID data buffer length
1087 * \return 0 on success or -1 on failure.
1088 *
1089 * Try to fetch EDID information by calling i2c driver function.
1090 */
1091static int
1092drm_do_probe_ddc_edid(struct i2c_adapter *adapter, unsigned char *buf,
1093 int block, int len)
1094{
1095 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001096 unsigned char segment = block >> 1;
1097 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001098 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001099
Chris Wilson4819d2e2011-03-15 11:04:41 +00001100 /* The core i2c driver will automatically retry the transfer if the
1101 * adapter reports EAGAIN. However, we find that bit-banging transfers
1102 * are susceptible to errors under a heavily loaded machine and
1103 * generate spurious NAKs and timeouts. Retrying the transfer
1104 * of the individual block a few times seems to overcome this.
1105 */
1106 do {
1107 struct i2c_msg msgs[] = {
1108 {
Shirish Scd004b32012-08-30 07:04:06 +00001109 .addr = DDC_SEGMENT_ADDR,
1110 .flags = 0,
1111 .len = 1,
1112 .buf = &segment,
1113 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001114 .addr = DDC_ADDR,
1115 .flags = 0,
1116 .len = 1,
1117 .buf = &start,
1118 }, {
1119 .addr = DDC_ADDR,
1120 .flags = I2C_M_RD,
1121 .len = len,
1122 .buf = buf,
1123 }
1124 };
Shirish Scd004b32012-08-30 07:04:06 +00001125
1126 /*
1127 * Avoid sending the segment addr to not upset non-compliant ddc
1128 * monitors.
1129 */
1130 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1131
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001132 if (ret == -ENXIO) {
1133 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1134 adapter->name);
1135 break;
1136 }
Shirish Scd004b32012-08-30 07:04:06 +00001137 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001138
Shirish Scd004b32012-08-30 07:04:06 +00001139 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001140}
1141
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001142static bool drm_edid_is_zero(u8 *in_edid, int length)
1143{
Akinobu Mita63118032012-11-09 12:10:42 +00001144 if (memchr_inv(in_edid, 0, length))
1145 return false;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001146
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001147 return true;
1148}
1149
Adam Jackson61e57a82010-03-29 21:43:18 +00001150static u8 *
1151drm_do_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
1152{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001153 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001154 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001155 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001156
1157 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1158 return NULL;
1159
1160 /* base block fetch */
1161 for (i = 0; i < 4; i++) {
1162 if (drm_do_probe_ddc_edid(adapter, block, 0, EDID_LENGTH))
1163 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001164 if (drm_edid_block_valid(block, 0, print_bad_edid))
Adam Jackson61e57a82010-03-29 21:43:18 +00001165 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001166 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1167 connector->null_edid_counter++;
1168 goto carp;
1169 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001170 }
1171 if (i == 4)
1172 goto carp;
1173
1174 /* if there's no extensions, we're done */
1175 if (block[0x7e] == 0)
1176 return block;
1177
1178 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1179 if (!new)
1180 goto out;
1181 block = new;
1182
1183 for (j = 1; j <= block[0x7e]; j++) {
1184 for (i = 0; i < 4; i++) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001185 if (drm_do_probe_ddc_edid(adapter,
1186 block + (valid_extensions + 1) * EDID_LENGTH,
1187 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001188 goto out;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001189 if (drm_edid_block_valid(block + (valid_extensions + 1) * EDID_LENGTH, j, print_bad_edid)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001190 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001191 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001192 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001193 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001194
1195 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001196 dev_warn(connector->dev->dev,
1197 "%s: Ignoring invalid EDID block %d.\n",
1198 drm_get_connector_name(connector), j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001199
1200 connector->bad_edid_counter++;
1201 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001202 }
1203
1204 if (valid_extensions != block[0x7e]) {
1205 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1206 block[0x7e] = valid_extensions;
1207 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1208 if (!new)
1209 goto out;
1210 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001211 }
1212
1213 return block;
1214
1215carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001216 if (print_bad_edid) {
1217 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
1218 drm_get_connector_name(connector), j);
1219 }
1220 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001221
1222out:
1223 kfree(block);
1224 return NULL;
1225}
1226
1227/**
1228 * Probe DDC presence.
1229 *
1230 * \param adapter : i2c device adaptor
1231 * \return 1 on success
1232 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001233bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001234drm_probe_ddc(struct i2c_adapter *adapter)
1235{
1236 unsigned char out;
1237
1238 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1239}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001240EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001241
1242/**
1243 * drm_get_edid - get EDID data, if available
1244 * @connector: connector we're probing
1245 * @adapter: i2c adapter to use for DDC
1246 *
1247 * Poke the given i2c channel to grab EDID data if possible. If found,
1248 * attach it to the connector.
1249 *
1250 * Return edid data or NULL if we couldn't find any.
1251 */
1252struct edid *drm_get_edid(struct drm_connector *connector,
1253 struct i2c_adapter *adapter)
1254{
1255 struct edid *edid = NULL;
1256
1257 if (drm_probe_ddc(adapter))
1258 edid = (struct edid *)drm_do_get_edid(connector, adapter);
1259
Adam Jackson61e57a82010-03-29 21:43:18 +00001260 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001261}
1262EXPORT_SYMBOL(drm_get_edid);
1263
1264/*** EDID parsing ***/
1265
Dave Airlief453ba02008-11-07 14:05:41 -08001266/**
1267 * edid_vendor - match a string against EDID's obfuscated vendor field
1268 * @edid: EDID to match
1269 * @vendor: vendor string
1270 *
1271 * Returns true if @vendor is in @edid, false otherwise
1272 */
1273static bool edid_vendor(struct edid *edid, char *vendor)
1274{
1275 char edid_vendor[3];
1276
1277 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1278 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1279 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001280 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001281
1282 return !strncmp(edid_vendor, vendor, 3);
1283}
1284
1285/**
1286 * edid_get_quirks - return quirk flags for a given EDID
1287 * @edid: EDID to process
1288 *
1289 * This tells subsequent routines what fixes they need to apply.
1290 */
1291static u32 edid_get_quirks(struct edid *edid)
1292{
1293 struct edid_quirk *quirk;
1294 int i;
1295
1296 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1297 quirk = &edid_quirk_list[i];
1298
1299 if (edid_vendor(edid, quirk->vendor) &&
1300 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1301 return quirk->quirks;
1302 }
1303
1304 return 0;
1305}
1306
1307#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
1308#define MODE_REFRESH_DIFF(m,r) (abs((m)->vrefresh - target_refresh))
1309
Dave Airlief453ba02008-11-07 14:05:41 -08001310/**
1311 * edid_fixup_preferred - set preferred modes based on quirk list
1312 * @connector: has mode list to fix up
1313 * @quirks: quirks list
1314 *
1315 * Walk the mode list for @connector, clearing the preferred status
1316 * on existing modes and setting it anew for the right mode ala @quirks.
1317 */
1318static void edid_fixup_preferred(struct drm_connector *connector,
1319 u32 quirks)
1320{
1321 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001322 int target_refresh = 0;
Dave Airlief453ba02008-11-07 14:05:41 -08001323
1324 if (list_empty(&connector->probed_modes))
1325 return;
1326
1327 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1328 target_refresh = 60;
1329 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1330 target_refresh = 75;
1331
1332 preferred_mode = list_first_entry(&connector->probed_modes,
1333 struct drm_display_mode, head);
1334
1335 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1336 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1337
1338 if (cur_mode == preferred_mode)
1339 continue;
1340
1341 /* Largest mode is preferred */
1342 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1343 preferred_mode = cur_mode;
1344
1345 /* At a given size, try to get closest to target refresh */
1346 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
1347 MODE_REFRESH_DIFF(cur_mode, target_refresh) <
1348 MODE_REFRESH_DIFF(preferred_mode, target_refresh)) {
1349 preferred_mode = cur_mode;
1350 }
1351 }
1352
1353 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1354}
1355
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001356static bool
1357mode_is_rb(const struct drm_display_mode *mode)
1358{
1359 return (mode->htotal - mode->hdisplay == 160) &&
1360 (mode->hsync_end - mode->hdisplay == 80) &&
1361 (mode->hsync_end - mode->hsync_start == 32) &&
1362 (mode->vsync_start - mode->vdisplay == 3);
1363}
1364
Adam Jackson33c75312012-04-13 16:33:29 -04001365/*
1366 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1367 * @dev: Device to duplicate against
1368 * @hsize: Mode width
1369 * @vsize: Mode height
1370 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001371 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001372 *
1373 * Walk the DMT mode list looking for a match for the given parameters.
1374 * Return a newly allocated copy of the mode, or NULL if not found.
1375 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001376struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001377 int hsize, int vsize, int fresh,
1378 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001379{
Adam Jackson07a5e632009-12-03 17:44:38 -05001380 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001381
Thierry Redinga6b21832012-11-23 15:01:42 +01001382 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001383 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001384 if (hsize != ptr->hdisplay)
1385 continue;
1386 if (vsize != ptr->vdisplay)
1387 continue;
1388 if (fresh != drm_mode_vrefresh(ptr))
1389 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001390 if (rb != mode_is_rb(ptr))
1391 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001392
1393 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001394 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001395
1396 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001397}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001398EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001399
Adam Jacksond1ff6402010-03-29 21:43:26 +00001400typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1401
1402static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001403cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1404{
1405 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001406 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001407 u8 *det_base = ext + d;
1408
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001409 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001410 for (i = 0; i < n; i++)
1411 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1412}
1413
1414static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001415vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1416{
1417 unsigned int i, n = min((int)ext[0x02], 6);
1418 u8 *det_base = ext + 5;
1419
1420 if (ext[0x01] != 1)
1421 return; /* unknown version */
1422
1423 for (i = 0; i < n; i++)
1424 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1425}
1426
1427static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001428drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1429{
1430 int i;
1431 struct edid *edid = (struct edid *)raw_edid;
1432
1433 if (edid == NULL)
1434 return;
1435
1436 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1437 cb(&(edid->detailed_timings[i]), closure);
1438
Adam Jackson4d76a222010-08-03 14:38:17 -04001439 for (i = 1; i <= raw_edid[0x7e]; i++) {
1440 u8 *ext = raw_edid + (i * EDID_LENGTH);
1441 switch (*ext) {
1442 case CEA_EXT:
1443 cea_for_each_detailed_block(ext, cb, closure);
1444 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001445 case VTB_EXT:
1446 vtb_for_each_detailed_block(ext, cb, closure);
1447 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001448 default:
1449 break;
1450 }
1451 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001452}
1453
1454static void
1455is_rb(struct detailed_timing *t, void *data)
1456{
1457 u8 *r = (u8 *)t;
1458 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1459 if (r[15] & 0x10)
1460 *(bool *)data = true;
1461}
1462
1463/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1464static bool
1465drm_monitor_supports_rb(struct edid *edid)
1466{
1467 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001468 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001469 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1470 return ret;
1471 }
1472
1473 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1474}
1475
Adam Jackson7a374352010-03-29 21:43:30 +00001476static void
1477find_gtf2(struct detailed_timing *t, void *data)
1478{
1479 u8 *r = (u8 *)t;
1480 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1481 *(u8 **)data = r;
1482}
1483
1484/* Secondary GTF curve kicks in above some break frequency */
1485static int
1486drm_gtf2_hbreak(struct edid *edid)
1487{
1488 u8 *r = NULL;
1489 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1490 return r ? (r[12] * 2) : 0;
1491}
1492
1493static int
1494drm_gtf2_2c(struct edid *edid)
1495{
1496 u8 *r = NULL;
1497 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1498 return r ? r[13] : 0;
1499}
1500
1501static int
1502drm_gtf2_m(struct edid *edid)
1503{
1504 u8 *r = NULL;
1505 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1506 return r ? (r[15] << 8) + r[14] : 0;
1507}
1508
1509static int
1510drm_gtf2_k(struct edid *edid)
1511{
1512 u8 *r = NULL;
1513 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1514 return r ? r[16] : 0;
1515}
1516
1517static int
1518drm_gtf2_2j(struct edid *edid)
1519{
1520 u8 *r = NULL;
1521 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1522 return r ? r[17] : 0;
1523}
1524
1525/**
1526 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1527 * @edid: EDID block to scan
1528 */
1529static int standard_timing_level(struct edid *edid)
1530{
1531 if (edid->revision >= 2) {
1532 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1533 return LEVEL_CVT;
1534 if (drm_gtf2_hbreak(edid))
1535 return LEVEL_GTF2;
1536 return LEVEL_GTF;
1537 }
1538 return LEVEL_DMT;
1539}
1540
Adam Jackson23425ca2009-09-23 17:30:58 -04001541/*
1542 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1543 * monitors fill with ascii space (0x20) instead.
1544 */
1545static int
1546bad_std_timing(u8 a, u8 b)
1547{
1548 return (a == 0x00 && b == 0x00) ||
1549 (a == 0x01 && b == 0x01) ||
1550 (a == 0x20 && b == 0x20);
1551}
1552
Dave Airlief453ba02008-11-07 14:05:41 -08001553/**
1554 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
1555 * @t: standard timing params
Zhao Yakui5c612592009-06-22 13:17:10 +08001556 * @timing_level: standard timing level
Dave Airlief453ba02008-11-07 14:05:41 -08001557 *
1558 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001559 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001560 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001561static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001562drm_mode_std(struct drm_connector *connector, struct edid *edid,
1563 struct std_timing *t, int revision)
Dave Airlief453ba02008-11-07 14:05:41 -08001564{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001565 struct drm_device *dev = connector->dev;
1566 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001567 int hsize, vsize;
1568 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001569 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1570 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001571 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1572 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001573 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001574
Adam Jackson23425ca2009-09-23 17:30:58 -04001575 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1576 return NULL;
1577
Zhao Yakui5c612592009-06-22 13:17:10 +08001578 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1579 hsize = t->hsize * 8 + 248;
1580 /* vrefresh_rate = vfreq + 60 */
1581 vrefresh_rate = vfreq + 60;
1582 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001583 if (aspect_ratio == 0) {
1584 if (revision < 3)
1585 vsize = hsize;
1586 else
1587 vsize = (hsize * 10) / 16;
1588 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001589 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001590 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001591 vsize = (hsize * 4) / 5;
1592 else
1593 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001594
1595 /* HDTV hack, part 1 */
1596 if (vrefresh_rate == 60 &&
1597 ((hsize == 1360 && vsize == 765) ||
1598 (hsize == 1368 && vsize == 769))) {
1599 hsize = 1366;
1600 vsize = 768;
1601 }
1602
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001603 /*
1604 * If this connector already has a mode for this size and refresh
1605 * rate (because it came from detailed or CVT info), use that
1606 * instead. This way we don't have to guess at interlace or
1607 * reduced blanking.
1608 */
Adam Jackson522032d2010-04-09 16:52:49 +00001609 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001610 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1611 drm_mode_vrefresh(m) == vrefresh_rate)
1612 return NULL;
1613
Adam Jacksona0910c82010-03-29 21:43:28 +00001614 /* HDTV hack, part 2 */
1615 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1616 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001617 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001618 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10001619 mode->hsync_start = mode->hsync_start - 1;
1620 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001621 return mode;
1622 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001623
Zhao Yakui559ee212009-09-03 09:33:47 +08001624 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001625 if (drm_monitor_supports_rb(edid)) {
1626 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1627 true);
1628 if (mode)
1629 return mode;
1630 }
1631 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001632 if (mode)
1633 return mode;
1634
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001635 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001636 switch (timing_level) {
1637 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001638 break;
1639 case LEVEL_GTF:
1640 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1641 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001642 case LEVEL_GTF2:
1643 /*
1644 * This is potentially wrong if there's ever a monitor with
1645 * more than one ranges section, each claiming a different
1646 * secondary GTF curve. Please don't do that.
1647 */
1648 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001649 if (!mode)
1650 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001651 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001652 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001653 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1654 vrefresh_rate, 0, 0,
1655 drm_gtf2_m(edid),
1656 drm_gtf2_2c(edid),
1657 drm_gtf2_k(edid),
1658 drm_gtf2_2j(edid));
1659 }
1660 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001661 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001662 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1663 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001664 break;
1665 }
Dave Airlief453ba02008-11-07 14:05:41 -08001666 return mode;
1667}
1668
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001669/*
1670 * EDID is delightfully ambiguous about how interlaced modes are to be
1671 * encoded. Our internal representation is of frame height, but some
1672 * HDTV detailed timings are encoded as field height.
1673 *
1674 * The format list here is from CEA, in frame size. Technically we
1675 * should be checking refresh rate too. Whatever.
1676 */
1677static void
1678drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1679 struct detailed_pixel_timing *pt)
1680{
1681 int i;
1682 static const struct {
1683 int w, h;
1684 } cea_interlaced[] = {
1685 { 1920, 1080 },
1686 { 720, 480 },
1687 { 1440, 480 },
1688 { 2880, 480 },
1689 { 720, 576 },
1690 { 1440, 576 },
1691 { 2880, 576 },
1692 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001693
1694 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1695 return;
1696
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001697 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001698 if ((mode->hdisplay == cea_interlaced[i].w) &&
1699 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1700 mode->vdisplay *= 2;
1701 mode->vsync_start *= 2;
1702 mode->vsync_end *= 2;
1703 mode->vtotal *= 2;
1704 mode->vtotal |= 1;
1705 }
1706 }
1707
1708 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1709}
1710
Dave Airlief453ba02008-11-07 14:05:41 -08001711/**
1712 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1713 * @dev: DRM device (needed to create new mode)
1714 * @edid: EDID block
1715 * @timing: EDID detailed timing info
1716 * @quirks: quirks to apply
1717 *
1718 * An EDID detailed timing block contains enough info for us to create and
1719 * return a new struct drm_display_mode.
1720 */
1721static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1722 struct edid *edid,
1723 struct detailed_timing *timing,
1724 u32 quirks)
1725{
1726 struct drm_display_mode *mode;
1727 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001728 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1729 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1730 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1731 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001732 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1733 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001734 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001735 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001736
Adam Jacksonfc438962009-06-04 10:20:34 +10001737 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001738 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001739 return NULL;
1740
Michel Dänzer0454bea2009-06-15 16:56:07 +02001741 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001742 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001743 return NULL;
1744 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001745 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001746 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001747 }
1748
Zhao Yakuifcb45612009-10-14 09:11:25 +08001749 /* it is incorrect if hsync/vsync width is zero */
1750 if (!hsync_pulse_width || !vsync_pulse_width) {
1751 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1752 "Wrong Hsync/Vsync pulse width\n");
1753 return NULL;
1754 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001755
1756 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1757 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1758 if (!mode)
1759 return NULL;
1760
1761 goto set_size;
1762 }
1763
Dave Airlief453ba02008-11-07 14:05:41 -08001764 mode = drm_mode_create(dev);
1765 if (!mode)
1766 return NULL;
1767
Dave Airlief453ba02008-11-07 14:05:41 -08001768 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001769 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001770
Michel Dänzer0454bea2009-06-15 16:56:07 +02001771 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001772
Michel Dänzer0454bea2009-06-15 16:56:07 +02001773 mode->hdisplay = hactive;
1774 mode->hsync_start = mode->hdisplay + hsync_offset;
1775 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1776 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001777
Michel Dänzer0454bea2009-06-15 16:56:07 +02001778 mode->vdisplay = vactive;
1779 mode->vsync_start = mode->vdisplay + vsync_offset;
1780 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1781 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001782
Jesse Barnes7064fef2009-11-05 10:12:54 -08001783 /* Some EDIDs have bogus h/vtotal values */
1784 if (mode->hsync_end > mode->htotal)
1785 mode->htotal = mode->hsync_end + 1;
1786 if (mode->vsync_end > mode->vtotal)
1787 mode->vtotal = mode->vsync_end + 1;
1788
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001789 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08001790
1791 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02001792 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08001793 }
1794
Michel Dänzer0454bea2009-06-15 16:56:07 +02001795 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1796 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
1797 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
1798 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08001799
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001800set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02001801 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
1802 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08001803
1804 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
1805 mode->width_mm *= 10;
1806 mode->height_mm *= 10;
1807 }
1808
1809 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
1810 mode->width_mm = edid->width_cm * 10;
1811 mode->height_mm = edid->height_cm * 10;
1812 }
1813
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001814 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01001815 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001816 drm_mode_set_name(mode);
1817
Dave Airlief453ba02008-11-07 14:05:41 -08001818 return mode;
1819}
1820
Adam Jackson07a5e632009-12-03 17:44:38 -05001821static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001822mode_in_hsync_range(const struct drm_display_mode *mode,
1823 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001824{
1825 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05001826
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001827 hmin = t[7];
1828 if (edid->revision >= 4)
1829 hmin += ((t[4] & 0x04) ? 255 : 0);
1830 hmax = t[8];
1831 if (edid->revision >= 4)
1832 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05001833 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05001834
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001835 return (hsync <= hmax && hsync >= hmin);
1836}
1837
1838static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001839mode_in_vsync_range(const struct drm_display_mode *mode,
1840 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001841{
1842 int vsync, vmin, vmax;
1843
1844 vmin = t[5];
1845 if (edid->revision >= 4)
1846 vmin += ((t[4] & 0x01) ? 255 : 0);
1847 vmax = t[6];
1848 if (edid->revision >= 4)
1849 vmax += ((t[4] & 0x02) ? 255 : 0);
1850 vsync = drm_mode_vrefresh(mode);
1851
1852 return (vsync <= vmax && vsync >= vmin);
1853}
1854
1855static u32
1856range_pixel_clock(struct edid *edid, u8 *t)
1857{
1858 /* unspecified */
1859 if (t[9] == 0 || t[9] == 255)
1860 return 0;
1861
1862 /* 1.4 with CVT support gives us real precision, yay */
1863 if (edid->revision >= 4 && t[10] == 0x04)
1864 return (t[9] * 10000) - ((t[12] >> 2) * 250);
1865
1866 /* 1.3 is pathetic, so fuzz up a bit */
1867 return t[9] * 10000 + 5001;
1868}
1869
Adam Jackson07a5e632009-12-03 17:44:38 -05001870static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001871mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001872 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001873{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001874 u32 max_clock;
1875 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05001876
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001877 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001878 return false;
1879
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001880 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05001881 return false;
1882
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001883 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05001884 if (mode->clock > max_clock)
1885 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001886
1887 /* 1.4 max horizontal check */
1888 if (edid->revision >= 4 && t[10] == 0x04)
1889 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
1890 return false;
1891
1892 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
1893 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05001894
1895 return true;
1896}
1897
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001898static bool valid_inferred_mode(const struct drm_connector *connector,
1899 const struct drm_display_mode *mode)
1900{
1901 struct drm_display_mode *m;
1902 bool ok = false;
1903
1904 list_for_each_entry(m, &connector->probed_modes, head) {
1905 if (mode->hdisplay == m->hdisplay &&
1906 mode->vdisplay == m->vdisplay &&
1907 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
1908 return false; /* duplicated */
1909 if (mode->hdisplay <= m->hdisplay &&
1910 mode->vdisplay <= m->vdisplay)
1911 ok = true;
1912 }
1913 return ok;
1914}
1915
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001916static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04001917drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00001918 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05001919{
1920 int i, modes = 0;
1921 struct drm_display_mode *newmode;
1922 struct drm_device *dev = connector->dev;
1923
Thierry Redinga6b21832012-11-23 15:01:42 +01001924 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001925 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
1926 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05001927 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
1928 if (newmode) {
1929 drm_mode_probed_add(connector, newmode);
1930 modes++;
1931 }
1932 }
1933 }
1934
1935 return modes;
1936}
1937
Takashi Iwaic09dedb2012-04-23 17:40:33 +01001938/* fix up 1366x768 mode from 1368x768;
1939 * GFT/CVT can't express 1366 width which isn't dividable by 8
1940 */
1941static void fixup_mode_1366x768(struct drm_display_mode *mode)
1942{
1943 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
1944 mode->hdisplay = 1366;
1945 mode->hsync_start--;
1946 mode->hsync_end--;
1947 drm_mode_set_name(mode);
1948 }
1949}
1950
Adam Jacksonb309bd32012-04-13 16:33:40 -04001951static int
1952drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
1953 struct detailed_timing *timing)
1954{
1955 int i, modes = 0;
1956 struct drm_display_mode *newmode;
1957 struct drm_device *dev = connector->dev;
1958
Thierry Redinga6b21832012-11-23 15:01:42 +01001959 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04001960 const struct minimode *m = &extra_modes[i];
1961 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001962 if (!newmode)
1963 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04001964
Takashi Iwaic09dedb2012-04-23 17:40:33 +01001965 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001966 if (!mode_in_range(newmode, edid, timing) ||
1967 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04001968 drm_mode_destroy(dev, newmode);
1969 continue;
1970 }
1971
1972 drm_mode_probed_add(connector, newmode);
1973 modes++;
1974 }
1975
1976 return modes;
1977}
1978
1979static int
1980drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
1981 struct detailed_timing *timing)
1982{
1983 int i, modes = 0;
1984 struct drm_display_mode *newmode;
1985 struct drm_device *dev = connector->dev;
1986 bool rb = drm_monitor_supports_rb(edid);
1987
Thierry Redinga6b21832012-11-23 15:01:42 +01001988 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04001989 const struct minimode *m = &extra_modes[i];
1990 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001991 if (!newmode)
1992 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04001993
Takashi Iwaic09dedb2012-04-23 17:40:33 +01001994 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02001995 if (!mode_in_range(newmode, edid, timing) ||
1996 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04001997 drm_mode_destroy(dev, newmode);
1998 continue;
1999 }
2000
2001 drm_mode_probed_add(connector, newmode);
2002 modes++;
2003 }
2004
2005 return modes;
2006}
2007
Adam Jackson13931572010-08-03 14:38:19 -04002008static void
2009do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002010{
Adam Jackson13931572010-08-03 14:38:19 -04002011 struct detailed_mode_closure *closure = c;
2012 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002013 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002014
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002015 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2016 return;
2017
2018 closure->modes += drm_dmt_modes_for_range(closure->connector,
2019 closure->edid,
2020 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002021
2022 if (!version_greater(closure->edid, 1, 1))
2023 return; /* GTF not defined yet */
2024
2025 switch (range->flags) {
2026 case 0x02: /* secondary gtf, XXX could do more */
2027 case 0x00: /* default gtf */
2028 closure->modes += drm_gtf_modes_for_range(closure->connector,
2029 closure->edid,
2030 timing);
2031 break;
2032 case 0x04: /* cvt, only in 1.4+ */
2033 if (!version_greater(closure->edid, 1, 3))
2034 break;
2035
2036 closure->modes += drm_cvt_modes_for_range(closure->connector,
2037 closure->edid,
2038 timing);
2039 break;
2040 case 0x01: /* just the ranges, no formula */
2041 default:
2042 break;
2043 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002044}
2045
Adam Jackson13931572010-08-03 14:38:19 -04002046static int
2047add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2048{
2049 struct detailed_mode_closure closure = {
2050 connector, edid, 0, 0, 0
2051 };
2052
2053 if (version_greater(edid, 1, 0))
2054 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2055 &closure);
2056
2057 return closure.modes;
2058}
2059
Adam Jackson2255be12010-03-29 21:43:22 +00002060static int
2061drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2062{
2063 int i, j, m, modes = 0;
2064 struct drm_display_mode *mode;
2065 u8 *est = ((u8 *)timing) + 5;
2066
2067 for (i = 0; i < 6; i++) {
2068 for (j = 7; j > 0; j--) {
2069 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002070 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002071 break;
2072 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002073 mode = drm_mode_find_dmt(connector->dev,
2074 est3_modes[m].w,
2075 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002076 est3_modes[m].r,
2077 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002078 if (mode) {
2079 drm_mode_probed_add(connector, mode);
2080 modes++;
2081 }
2082 }
2083 }
2084 }
2085
2086 return modes;
2087}
2088
Adam Jackson13931572010-08-03 14:38:19 -04002089static void
2090do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002091{
Adam Jackson13931572010-08-03 14:38:19 -04002092 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002093 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002094
2095 if (data->type == EDID_DETAIL_EST_TIMINGS)
2096 closure->modes += drm_est3_modes(closure->connector, timing);
2097}
2098
2099/**
2100 * add_established_modes - get est. modes from EDID and add them
2101 * @edid: EDID block to scan
2102 *
2103 * Each EDID block contains a bitmap of the supported "established modes" list
2104 * (defined above). Tease them out and add them to the global modes list.
2105 */
2106static int
2107add_established_modes(struct drm_connector *connector, struct edid *edid)
2108{
Adam Jackson9cf00972009-12-03 17:44:36 -05002109 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002110 unsigned long est_bits = edid->established_timings.t1 |
2111 (edid->established_timings.t2 << 8) |
2112 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2113 int i, modes = 0;
2114 struct detailed_mode_closure closure = {
2115 connector, edid, 0, 0, 0
2116 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002117
Adam Jackson13931572010-08-03 14:38:19 -04002118 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2119 if (est_bits & (1<<i)) {
2120 struct drm_display_mode *newmode;
2121 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2122 if (newmode) {
2123 drm_mode_probed_add(connector, newmode);
2124 modes++;
2125 }
2126 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002127 }
2128
Adam Jackson13931572010-08-03 14:38:19 -04002129 if (version_greater(edid, 1, 0))
2130 drm_for_each_detailed_block((u8 *)edid,
2131 do_established_modes, &closure);
2132
2133 return modes + closure.modes;
2134}
2135
2136static void
2137do_standard_modes(struct detailed_timing *timing, void *c)
2138{
2139 struct detailed_mode_closure *closure = c;
2140 struct detailed_non_pixel *data = &timing->data.other_data;
2141 struct drm_connector *connector = closure->connector;
2142 struct edid *edid = closure->edid;
2143
2144 if (data->type == EDID_DETAIL_STD_MODES) {
2145 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002146 for (i = 0; i < 6; i++) {
2147 struct std_timing *std;
2148 struct drm_display_mode *newmode;
2149
2150 std = &data->data.timings[i];
Adam Jackson7a374352010-03-29 21:43:30 +00002151 newmode = drm_mode_std(connector, edid, std,
2152 edid->revision);
Adam Jackson9cf00972009-12-03 17:44:36 -05002153 if (newmode) {
2154 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002155 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002156 }
2157 }
Adam Jackson13931572010-08-03 14:38:19 -04002158 }
2159}
2160
2161/**
2162 * add_standard_modes - get std. modes from EDID and add them
2163 * @edid: EDID block to scan
2164 *
2165 * Standard modes can be calculated using the appropriate standard (DMT,
2166 * GTF or CVT. Grab them from @edid and add them to the list.
2167 */
2168static int
2169add_standard_modes(struct drm_connector *connector, struct edid *edid)
2170{
2171 int i, modes = 0;
2172 struct detailed_mode_closure closure = {
2173 connector, edid, 0, 0, 0
2174 };
2175
2176 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2177 struct drm_display_mode *newmode;
2178
2179 newmode = drm_mode_std(connector, edid,
2180 &edid->standard_timings[i],
2181 edid->revision);
2182 if (newmode) {
2183 drm_mode_probed_add(connector, newmode);
2184 modes++;
2185 }
2186 }
2187
2188 if (version_greater(edid, 1, 0))
2189 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2190 &closure);
2191
2192 /* XXX should also look for standard codes in VTB blocks */
2193
2194 return modes + closure.modes;
2195}
2196
Dave Airlief453ba02008-11-07 14:05:41 -08002197static int drm_cvt_modes(struct drm_connector *connector,
2198 struct detailed_timing *timing)
2199{
2200 int i, j, modes = 0;
2201 struct drm_display_mode *newmode;
2202 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002203 struct cvt_timing *cvt;
2204 const int rates[] = { 60, 85, 75, 60, 50 };
2205 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002206
2207 for (i = 0; i < 4; i++) {
2208 int uninitialized_var(width), height;
2209 cvt = &(timing->data.other_data.data.cvt[i]);
2210
2211 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002212 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002213
2214 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002215 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002216 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002217 width = height * 4 / 3;
2218 break;
2219 case 0x04:
2220 width = height * 16 / 9;
2221 break;
2222 case 0x08:
2223 width = height * 16 / 10;
2224 break;
2225 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002226 width = height * 15 / 9;
2227 break;
2228 }
2229
2230 for (j = 1; j < 5; j++) {
2231 if (cvt->code[2] & (1 << j)) {
2232 newmode = drm_cvt_mode(dev, width, height,
2233 rates[j], j == 0,
2234 false, false);
2235 if (newmode) {
2236 drm_mode_probed_add(connector, newmode);
2237 modes++;
2238 }
2239 }
2240 }
2241 }
2242
2243 return modes;
2244}
2245
Adam Jackson13931572010-08-03 14:38:19 -04002246static void
2247do_cvt_mode(struct detailed_timing *timing, void *c)
2248{
2249 struct detailed_mode_closure *closure = c;
2250 struct detailed_non_pixel *data = &timing->data.other_data;
2251
2252 if (data->type == EDID_DETAIL_CVT_3BYTE)
2253 closure->modes += drm_cvt_modes(closure->connector, timing);
2254}
Adam Jackson9cf00972009-12-03 17:44:36 -05002255
2256static int
Adam Jackson13931572010-08-03 14:38:19 -04002257add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2258{
2259 struct detailed_mode_closure closure = {
2260 connector, edid, 0, 0, 0
2261 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002262
Adam Jackson13931572010-08-03 14:38:19 -04002263 if (version_greater(edid, 1, 2))
2264 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002265
Adam Jackson13931572010-08-03 14:38:19 -04002266 /* XXX should also look for CVT codes in VTB blocks */
2267
2268 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002269}
2270
Adam Jackson13931572010-08-03 14:38:19 -04002271static void
2272do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002273{
Adam Jackson13931572010-08-03 14:38:19 -04002274 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002275 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002276
2277 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002278 newmode = drm_mode_detailed(closure->connector->dev,
2279 closure->edid, timing,
2280 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002281 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002282 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002283
Adam Jackson13931572010-08-03 14:38:19 -04002284 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002285 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2286
Adam Jackson13931572010-08-03 14:38:19 -04002287 drm_mode_probed_add(closure->connector, newmode);
2288 closure->modes++;
2289 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002290 }
Ma Ling167f3a02009-03-20 14:09:48 +08002291}
2292
Adam Jackson13931572010-08-03 14:38:19 -04002293/*
2294 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002295 * @connector: attached connector
2296 * @edid: EDID block to scan
2297 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002298 */
Adam Jackson13931572010-08-03 14:38:19 -04002299static int
2300add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2301 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002302{
Adam Jackson13931572010-08-03 14:38:19 -04002303 struct detailed_mode_closure closure = {
2304 connector,
2305 edid,
2306 1,
2307 quirks,
2308 0
2309 };
Dave Airlief453ba02008-11-07 14:05:41 -08002310
Adam Jackson13931572010-08-03 14:38:19 -04002311 if (closure.preferred && !version_greater(edid, 1, 3))
2312 closure.preferred =
2313 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002314
Adam Jackson13931572010-08-03 14:38:19 -04002315 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002316
Adam Jackson13931572010-08-03 14:38:19 -04002317 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002318}
Dave Airlief453ba02008-11-07 14:05:41 -08002319
Ma Lingf23c20c2009-03-26 19:26:23 +08002320#define HDMI_IDENTIFIER 0x000C03
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002321#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002322#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002323#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002324#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002325#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002326#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002327#define EDID_CEA_YCRCB444 (1 << 5)
2328#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002329#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002330
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002331/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002332 * Search EDID for CEA extension block.
2333 */
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002334static u8 *drm_find_cea_extension(struct edid *edid)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002335{
2336 u8 *edid_ext = NULL;
2337 int i;
2338
2339 /* No EDID or EDID extensions */
2340 if (edid == NULL || edid->extensions == 0)
2341 return NULL;
2342
2343 /* Find CEA extension */
2344 for (i = 0; i < edid->extensions; i++) {
2345 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
2346 if (edid_ext[0] == CEA_EXT)
2347 break;
2348 }
2349
2350 if (i == edid->extensions)
2351 return NULL;
2352
2353 return edid_ext;
2354}
2355
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002356/*
2357 * Calculate the alternate clock for the CEA mode
2358 * (60Hz vs. 59.94Hz etc.)
2359 */
2360static unsigned int
2361cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2362{
2363 unsigned int clock = cea_mode->clock;
2364
2365 if (cea_mode->vrefresh % 6 != 0)
2366 return clock;
2367
2368 /*
2369 * edid_cea_modes contains the 59.94Hz
2370 * variant for 240 and 480 line modes,
2371 * and the 60Hz variant otherwise.
2372 */
2373 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
2374 clock = clock * 1001 / 1000;
2375 else
2376 clock = DIV_ROUND_UP(clock * 1000, 1001);
2377
2378 return clock;
2379}
2380
Thierry Reding18316c82012-12-20 15:41:44 +01002381/**
2382 * drm_match_cea_mode - look for a CEA mode matching given mode
2383 * @to_match: display mode
2384 *
2385 * Returns the CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
2386 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002387 */
Thierry Reding18316c82012-12-20 15:41:44 +01002388u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002389{
Stephane Marchesina4799032012-11-09 16:21:05 +00002390 u8 mode;
2391
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002392 if (!to_match->clock)
2393 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002394
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002395 for (mode = 0; mode < ARRAY_SIZE(edid_cea_modes); mode++) {
2396 const struct drm_display_mode *cea_mode = &edid_cea_modes[mode];
2397 unsigned int clock1, clock2;
2398
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002399 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002400 clock1 = cea_mode->clock;
2401 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002402
2403 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2404 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
2405 drm_mode_equal_no_clocks(to_match, cea_mode))
Stephane Marchesina4799032012-11-09 16:21:05 +00002406 return mode + 1;
2407 }
2408 return 0;
2409}
2410EXPORT_SYMBOL(drm_match_cea_mode);
2411
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002412static int
2413add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2414{
2415 struct drm_device *dev = connector->dev;
2416 struct drm_display_mode *mode, *tmp;
2417 LIST_HEAD(list);
2418 int modes = 0;
2419
2420 /* Don't add CEA modes if the CEA extension block is missing */
2421 if (!drm_find_cea_extension(edid))
2422 return 0;
2423
2424 /*
2425 * Go through all probed modes and create a new mode
2426 * with the alternate clock for certain CEA modes.
2427 */
2428 list_for_each_entry(mode, &connector->probed_modes, head) {
2429 const struct drm_display_mode *cea_mode;
2430 struct drm_display_mode *newmode;
2431 u8 cea_mode_idx = drm_match_cea_mode(mode) - 1;
2432 unsigned int clock1, clock2;
2433
2434 if (cea_mode_idx >= ARRAY_SIZE(edid_cea_modes))
2435 continue;
2436
2437 cea_mode = &edid_cea_modes[cea_mode_idx];
2438
2439 clock1 = cea_mode->clock;
2440 clock2 = cea_mode_alternate_clock(cea_mode);
2441
2442 if (clock1 == clock2)
2443 continue;
2444
2445 if (mode->clock != clock1 && mode->clock != clock2)
2446 continue;
2447
2448 newmode = drm_mode_duplicate(dev, cea_mode);
2449 if (!newmode)
2450 continue;
2451
2452 /*
2453 * The current mode could be either variant. Make
2454 * sure to pick the "other" clock for the new mode.
2455 */
2456 if (mode->clock != clock1)
2457 newmode->clock = clock1;
2458 else
2459 newmode->clock = clock2;
2460
2461 list_add_tail(&newmode->head, &list);
2462 }
2463
2464 list_for_each_entry_safe(mode, tmp, &list, head) {
2465 list_del(&mode->head);
2466 drm_mode_probed_add(connector, mode);
2467 modes++;
2468 }
2469
2470 return modes;
2471}
Stephane Marchesina4799032012-11-09 16:21:05 +00002472
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002473static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002474do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002475{
2476 struct drm_device *dev = connector->dev;
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002477 const u8 *mode;
2478 u8 cea_mode;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002479 int modes = 0;
2480
2481 for (mode = db; mode < db + len; mode++) {
2482 cea_mode = (*mode & 127) - 1; /* CEA modes are numbered 1..127 */
Thierry Redinga6b21832012-11-23 15:01:42 +01002483 if (cea_mode < ARRAY_SIZE(edid_cea_modes)) {
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002484 struct drm_display_mode *newmode;
2485 newmode = drm_mode_duplicate(dev,
2486 &edid_cea_modes[cea_mode]);
2487 if (newmode) {
Ville Syrjäläee7925b2013-04-24 19:07:17 +03002488 newmode->vrefresh = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002489 drm_mode_probed_add(connector, newmode);
2490 modes++;
2491 }
2492 }
2493 }
2494
2495 return modes;
2496}
2497
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002498/*
2499 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
2500 * @connector: connector corresponding to the HDMI sink
2501 * @db: start of the CEA vendor specific block
2502 * @len: length of the CEA block payload, ie. one can access up to db[len]
2503 *
2504 * Parses the HDMI VSDB looking for modes to add to @connector.
2505 */
2506static int
2507do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len)
2508{
2509 struct drm_device *dev = connector->dev;
2510 int modes = 0, offset = 0, i;
2511 u8 vic_len;
2512
2513 if (len < 8)
2514 goto out;
2515
2516 /* no HDMI_Video_Present */
2517 if (!(db[8] & (1 << 5)))
2518 goto out;
2519
2520 /* Latency_Fields_Present */
2521 if (db[8] & (1 << 7))
2522 offset += 2;
2523
2524 /* I_Latency_Fields_Present */
2525 if (db[8] & (1 << 6))
2526 offset += 2;
2527
2528 /* the declared length is not long enough for the 2 first bytes
2529 * of additional video format capabilities */
2530 offset += 2;
2531 if (len < (8 + offset))
2532 goto out;
2533
2534 vic_len = db[8 + offset] >> 5;
2535
2536 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
2537 struct drm_display_mode *newmode;
2538 u8 vic;
2539
2540 vic = db[9 + offset + i];
2541
2542 vic--; /* VICs start at 1 */
2543 if (vic >= ARRAY_SIZE(edid_4k_modes)) {
2544 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2545 continue;
2546 }
2547
2548 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2549 if (!newmode)
2550 continue;
2551
2552 drm_mode_probed_add(connector, newmode);
2553 modes++;
2554 }
2555
2556out:
2557 return modes;
2558}
2559
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002560static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002561cea_db_payload_len(const u8 *db)
2562{
2563 return db[0] & 0x1f;
2564}
2565
2566static int
2567cea_db_tag(const u8 *db)
2568{
2569 return db[0] >> 5;
2570}
2571
2572static int
2573cea_revision(const u8 *cea)
2574{
2575 return cea[1];
2576}
2577
2578static int
2579cea_db_offsets(const u8 *cea, int *start, int *end)
2580{
2581 /* Data block offset in CEA extension block */
2582 *start = 4;
2583 *end = cea[2];
2584 if (*end == 0)
2585 *end = 127;
2586 if (*end < 4 || *end > 127)
2587 return -ERANGE;
2588 return 0;
2589}
2590
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002591static bool cea_db_is_hdmi_vsdb(const u8 *db)
2592{
2593 int hdmi_id;
2594
2595 if (cea_db_tag(db) != VENDOR_BLOCK)
2596 return false;
2597
2598 if (cea_db_payload_len(db) < 5)
2599 return false;
2600
2601 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
2602
2603 return hdmi_id == HDMI_IDENTIFIER;
2604}
2605
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002606#define for_each_cea_db(cea, i, start, end) \
2607 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
2608
2609static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002610add_cea_modes(struct drm_connector *connector, struct edid *edid)
2611{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002612 const u8 *cea = drm_find_cea_extension(edid);
2613 const u8 *db;
2614 u8 dbl;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002615 int modes = 0;
2616
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002617 if (cea && cea_revision(cea) >= 3) {
2618 int i, start, end;
2619
2620 if (cea_db_offsets(cea, &start, &end))
2621 return 0;
2622
2623 for_each_cea_db(cea, i, start, end) {
2624 db = &cea[i];
2625 dbl = cea_db_payload_len(db);
2626
2627 if (cea_db_tag(db) == VIDEO_BLOCK)
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002628 modes += do_cea_modes(connector, db + 1, dbl);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002629 else if (cea_db_is_hdmi_vsdb(db))
2630 modes += do_hdmi_vsdb_modes(connector, db, dbl);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002631 }
2632 }
2633
2634 return modes;
2635}
2636
Wu Fengguang76adaa342011-09-05 14:23:20 +08002637static void
Ville Syrjälä85040722012-08-16 14:55:05 +00002638parse_hdmi_vsdb(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08002639{
Ville Syrjälä85040722012-08-16 14:55:05 +00002640 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08002641
Ville Syrjälä85040722012-08-16 14:55:05 +00002642 if (len >= 6) {
2643 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
2644 connector->dvi_dual = db[6] & 1;
2645 }
2646 if (len >= 7)
2647 connector->max_tmds_clock = db[7] * 5;
2648 if (len >= 8) {
2649 connector->latency_present[0] = db[8] >> 7;
2650 connector->latency_present[1] = (db[8] >> 6) & 1;
2651 }
2652 if (len >= 9)
2653 connector->video_latency[0] = db[9];
2654 if (len >= 10)
2655 connector->audio_latency[0] = db[10];
2656 if (len >= 11)
2657 connector->video_latency[1] = db[11];
2658 if (len >= 12)
2659 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08002660
Daniel Vetter670c1ef2012-11-22 09:53:55 +01002661 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
Wu Fengguang76adaa342011-09-05 14:23:20 +08002662 "max TMDS clock %d, "
2663 "latency present %d %d, "
2664 "video latency %d %d, "
2665 "audio latency %d %d\n",
2666 connector->dvi_dual,
2667 connector->max_tmds_clock,
2668 (int) connector->latency_present[0],
2669 (int) connector->latency_present[1],
2670 connector->video_latency[0],
2671 connector->video_latency[1],
2672 connector->audio_latency[0],
2673 connector->audio_latency[1]);
2674}
2675
2676static void
2677monitor_name(struct detailed_timing *t, void *data)
2678{
2679 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
2680 *(u8 **)data = t->data.other_data.data.str.str;
2681}
2682
2683/**
2684 * drm_edid_to_eld - build ELD from EDID
2685 * @connector: connector corresponding to the HDMI/DP sink
2686 * @edid: EDID to parse
2687 *
2688 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver.
2689 * Some ELD fields are left to the graphics driver caller:
2690 * - Conn_Type
2691 * - HDCP
2692 * - Port_ID
2693 */
2694void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
2695{
2696 uint8_t *eld = connector->eld;
2697 u8 *cea;
2698 u8 *name;
2699 u8 *db;
2700 int sad_count = 0;
2701 int mnl;
2702 int dbl;
2703
2704 memset(eld, 0, sizeof(connector->eld));
2705
2706 cea = drm_find_cea_extension(edid);
2707 if (!cea) {
2708 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
2709 return;
2710 }
2711
2712 name = NULL;
2713 drm_for_each_detailed_block((u8 *)edid, monitor_name, &name);
2714 for (mnl = 0; name && mnl < 13; mnl++) {
2715 if (name[mnl] == 0x0a)
2716 break;
2717 eld[20 + mnl] = name[mnl];
2718 }
2719 eld[4] = (cea[1] << 5) | mnl;
2720 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
2721
2722 eld[0] = 2 << 3; /* ELD version: 2 */
2723
2724 eld[16] = edid->mfg_id[0];
2725 eld[17] = edid->mfg_id[1];
2726 eld[18] = edid->prod_code[0];
2727 eld[19] = edid->prod_code[1];
2728
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002729 if (cea_revision(cea) >= 3) {
2730 int i, start, end;
2731
2732 if (cea_db_offsets(cea, &start, &end)) {
2733 start = 0;
2734 end = 0;
2735 }
2736
2737 for_each_cea_db(cea, i, start, end) {
2738 db = &cea[i];
2739 dbl = cea_db_payload_len(db);
2740
2741 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01002742 case AUDIO_BLOCK:
2743 /* Audio Data Block, contains SADs */
2744 sad_count = dbl / 3;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002745 if (dbl >= 1)
2746 memcpy(eld + 20 + mnl, &db[1], dbl);
Christian Schmidta0ab7342011-12-19 20:03:38 +01002747 break;
2748 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002749 /* Speaker Allocation Data Block */
2750 if (dbl >= 1)
2751 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01002752 break;
2753 case VENDOR_BLOCK:
2754 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002755 if (cea_db_is_hdmi_vsdb(db))
Christian Schmidta0ab7342011-12-19 20:03:38 +01002756 parse_hdmi_vsdb(connector, db);
2757 break;
2758 default:
2759 break;
2760 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08002761 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002762 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08002763 eld[5] |= sad_count << 4;
2764 eld[2] = (20 + mnl + sad_count * 3 + 3) / 4;
2765
2766 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", (int)eld[2], sad_count);
2767}
2768EXPORT_SYMBOL(drm_edid_to_eld);
2769
2770/**
Rafał Miłeckife214162013-04-19 19:01:25 +02002771 * drm_edid_to_sad - extracts SADs from EDID
2772 * @edid: EDID to parse
2773 * @sads: pointer that will be set to the extracted SADs
2774 *
2775 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
2776 * Note: returned pointer needs to be kfreed
2777 *
2778 * Return number of found SADs or negative number on error.
2779 */
2780int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
2781{
2782 int count = 0;
2783 int i, start, end, dbl;
2784 u8 *cea;
2785
2786 cea = drm_find_cea_extension(edid);
2787 if (!cea) {
2788 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
2789 return -ENOENT;
2790 }
2791
2792 if (cea_revision(cea) < 3) {
2793 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
2794 return -ENOTSUPP;
2795 }
2796
2797 if (cea_db_offsets(cea, &start, &end)) {
2798 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
2799 return -EPROTO;
2800 }
2801
2802 for_each_cea_db(cea, i, start, end) {
2803 u8 *db = &cea[i];
2804
2805 if (cea_db_tag(db) == AUDIO_BLOCK) {
2806 int j;
2807 dbl = cea_db_payload_len(db);
2808
2809 count = dbl / 3; /* SAD is 3B */
2810 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
2811 if (!*sads)
2812 return -ENOMEM;
2813 for (j = 0; j < count; j++) {
2814 u8 *sad = &db[1 + j * 3];
2815
2816 (*sads)[j].format = (sad[0] & 0x78) >> 3;
2817 (*sads)[j].channels = sad[0] & 0x7;
2818 (*sads)[j].freq = sad[1] & 0x7F;
2819 (*sads)[j].byte2 = sad[2];
2820 }
2821 break;
2822 }
2823 }
2824
2825 return count;
2826}
2827EXPORT_SYMBOL(drm_edid_to_sad);
2828
2829/**
Wu Fengguang76adaa342011-09-05 14:23:20 +08002830 * drm_av_sync_delay - HDMI/DP sink audio-video sync delay in millisecond
2831 * @connector: connector associated with the HDMI/DP sink
2832 * @mode: the display mode
2833 */
2834int drm_av_sync_delay(struct drm_connector *connector,
2835 struct drm_display_mode *mode)
2836{
2837 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
2838 int a, v;
2839
2840 if (!connector->latency_present[0])
2841 return 0;
2842 if (!connector->latency_present[1])
2843 i = 0;
2844
2845 a = connector->audio_latency[i];
2846 v = connector->video_latency[i];
2847
2848 /*
2849 * HDMI/DP sink doesn't support audio or video?
2850 */
2851 if (a == 255 || v == 255)
2852 return 0;
2853
2854 /*
2855 * Convert raw EDID values to millisecond.
2856 * Treat unknown latency as 0ms.
2857 */
2858 if (a)
2859 a = min(2 * (a - 1), 500);
2860 if (v)
2861 v = min(2 * (v - 1), 500);
2862
2863 return max(v - a, 0);
2864}
2865EXPORT_SYMBOL(drm_av_sync_delay);
2866
2867/**
2868 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
2869 * @encoder: the encoder just changed display mode
2870 * @mode: the adjusted display mode
2871 *
2872 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
2873 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
2874 */
2875struct drm_connector *drm_select_eld(struct drm_encoder *encoder,
2876 struct drm_display_mode *mode)
2877{
2878 struct drm_connector *connector;
2879 struct drm_device *dev = encoder->dev;
2880
2881 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
2882 if (connector->encoder == encoder && connector->eld[0])
2883 return connector;
2884
2885 return NULL;
2886}
2887EXPORT_SYMBOL(drm_select_eld);
2888
Ma Lingf23c20c2009-03-26 19:26:23 +08002889/**
2890 * drm_detect_hdmi_monitor - detect whether monitor is hdmi.
2891 * @edid: monitor EDID information
2892 *
2893 * Parse the CEA extension according to CEA-861-B.
2894 * Return true if HDMI, false if not or unknown.
2895 */
2896bool drm_detect_hdmi_monitor(struct edid *edid)
2897{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002898 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002899 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08002900 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08002901
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002902 edid_ext = drm_find_cea_extension(edid);
2903 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002904 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08002905
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002906 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002907 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08002908
2909 /*
2910 * Because HDMI identifier is in Vendor Specific Block,
2911 * search it from all data blocks of CEA extension.
2912 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002913 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002914 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
2915 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08002916 }
2917
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00002918 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08002919}
2920EXPORT_SYMBOL(drm_detect_hdmi_monitor);
2921
Dave Airlief453ba02008-11-07 14:05:41 -08002922/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002923 * drm_detect_monitor_audio - check monitor audio capability
2924 *
2925 * Monitor should have CEA extension block.
2926 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
2927 * audio' only. If there is any audio extension block and supported
2928 * audio format, assume at least 'basic audio' support, even if 'basic
2929 * audio' is not defined in EDID.
2930 *
2931 */
2932bool drm_detect_monitor_audio(struct edid *edid)
2933{
2934 u8 *edid_ext;
2935 int i, j;
2936 bool has_audio = false;
2937 int start_offset, end_offset;
2938
2939 edid_ext = drm_find_cea_extension(edid);
2940 if (!edid_ext)
2941 goto end;
2942
2943 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
2944
2945 if (has_audio) {
2946 DRM_DEBUG_KMS("Monitor has basic audio support\n");
2947 goto end;
2948 }
2949
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002950 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
2951 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002952
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002953 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
2954 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002955 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00002956 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002957 DRM_DEBUG_KMS("CEA audio format %d\n",
2958 (edid_ext[i + j] >> 3) & 0xf);
2959 goto end;
2960 }
2961 }
2962end:
2963 return has_audio;
2964}
2965EXPORT_SYMBOL(drm_detect_monitor_audio);
2966
2967/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002968 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
2969 *
2970 * Check whether the monitor reports the RGB quantization range selection
2971 * as supported. The AVI infoframe can then be used to inform the monitor
2972 * which quantization range (full or limited) is used.
2973 */
2974bool drm_rgb_quant_range_selectable(struct edid *edid)
2975{
2976 u8 *edid_ext;
2977 int i, start, end;
2978
2979 edid_ext = drm_find_cea_extension(edid);
2980 if (!edid_ext)
2981 return false;
2982
2983 if (cea_db_offsets(edid_ext, &start, &end))
2984 return false;
2985
2986 for_each_cea_db(edid_ext, i, start, end) {
2987 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
2988 cea_db_payload_len(&edid_ext[i]) == 2) {
2989 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
2990 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
2991 }
2992 }
2993
2994 return false;
2995}
2996EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
2997
2998/**
Jesse Barnes3b112282011-04-15 12:49:23 -07002999 * drm_add_display_info - pull display info out if present
3000 * @edid: EDID data
3001 * @info: display info (attached to connector)
3002 *
3003 * Grab any available display info and stuff it into the drm_display_info
3004 * structure that's part of the connector. Useful for tracking bpp and
3005 * color spaces.
3006 */
3007static void drm_add_display_info(struct edid *edid,
3008 struct drm_display_info *info)
3009{
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07003010 u8 *edid_ext;
3011
Jesse Barnes3b112282011-04-15 12:49:23 -07003012 info->width_mm = edid->width_cm * 10;
3013 info->height_mm = edid->height_cm * 10;
3014
3015 /* driver figures it out in this case */
3016 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003017 info->color_formats = 0;
Jesse Barnes3b112282011-04-15 12:49:23 -07003018
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003019 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003020 return;
3021
3022 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3023 return;
3024
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003025 /* Get data from CEA blocks if present */
3026 edid_ext = drm_find_cea_extension(edid);
3027 if (edid_ext) {
3028 info->cea_rev = edid_ext[1];
3029
3030 /* The existence of a CEA block should imply RGB support */
3031 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3032 if (edid_ext[3] & EDID_CEA_YCRCB444)
3033 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3034 if (edid_ext[3] & EDID_CEA_YCRCB422)
3035 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
3036 }
3037
3038 /* Only defined for 1.4 with digital displays */
3039 if (edid->revision < 4)
3040 return;
3041
Jesse Barnes3b112282011-04-15 12:49:23 -07003042 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3043 case DRM_EDID_DIGITAL_DEPTH_6:
3044 info->bpc = 6;
3045 break;
3046 case DRM_EDID_DIGITAL_DEPTH_8:
3047 info->bpc = 8;
3048 break;
3049 case DRM_EDID_DIGITAL_DEPTH_10:
3050 info->bpc = 10;
3051 break;
3052 case DRM_EDID_DIGITAL_DEPTH_12:
3053 info->bpc = 12;
3054 break;
3055 case DRM_EDID_DIGITAL_DEPTH_14:
3056 info->bpc = 14;
3057 break;
3058 case DRM_EDID_DIGITAL_DEPTH_16:
3059 info->bpc = 16;
3060 break;
3061 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3062 default:
3063 info->bpc = 0;
3064 break;
3065 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003066
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003067 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003068 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3069 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3070 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3071 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003072}
3073
3074/**
Dave Airlief453ba02008-11-07 14:05:41 -08003075 * drm_add_edid_modes - add modes from EDID data, if available
3076 * @connector: connector we're probing
3077 * @edid: edid data
3078 *
3079 * Add the specified modes to the connector's mode list.
3080 *
3081 * Return number of modes added or 0 if we couldn't find any.
3082 */
3083int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
3084{
3085 int num_modes = 0;
3086 u32 quirks;
3087
3088 if (edid == NULL) {
3089 return 0;
3090 }
Alex Deucher3c537882010-02-05 04:21:19 -05003091 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06003092 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Dave Airlief453ba02008-11-07 14:05:41 -08003093 drm_get_connector_name(connector));
3094 return 0;
3095 }
3096
3097 quirks = edid_get_quirks(edid);
3098
Adam Jacksonc867df72010-03-29 21:43:21 +00003099 /*
3100 * EDID spec says modes should be preferred in this order:
3101 * - preferred detailed mode
3102 * - other detailed modes from base block
3103 * - detailed modes from extension blocks
3104 * - CVT 3-byte code modes
3105 * - standard timing codes
3106 * - established timing codes
3107 * - modes inferred from GTF or CVT range information
3108 *
Adam Jackson13931572010-08-03 14:38:19 -04003109 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00003110 *
3111 * XXX order for additional mode types in extension blocks?
3112 */
Adam Jackson13931572010-08-03 14:38:19 -04003113 num_modes += add_detailed_modes(connector, edid, quirks);
3114 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00003115 num_modes += add_standard_modes(connector, edid);
3116 num_modes += add_established_modes(connector, edid);
Paulo Zanoni196e0772013-02-15 13:36:27 -02003117 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
3118 num_modes += add_inferred_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003119 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003120 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08003121
3122 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
3123 edid_fixup_preferred(connector, quirks);
3124
Jesse Barnes3b112282011-04-15 12:49:23 -07003125 drm_add_display_info(edid, &connector->display_info);
Dave Airlief453ba02008-11-07 14:05:41 -08003126
3127 return num_modes;
3128}
3129EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003130
3131/**
3132 * drm_add_modes_noedid - add modes for the connectors without EDID
3133 * @connector: connector we're probing
3134 * @hdisplay: the horizontal display limit
3135 * @vdisplay: the vertical display limit
3136 *
3137 * Add the specified modes to the connector's mode list. Only when the
3138 * hdisplay/vdisplay is not beyond the given limit, it will be added.
3139 *
3140 * Return number of modes added or 0 if we couldn't find any.
3141 */
3142int drm_add_modes_noedid(struct drm_connector *connector,
3143 int hdisplay, int vdisplay)
3144{
3145 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003146 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003147 struct drm_device *dev = connector->dev;
3148
3149 count = sizeof(drm_dmt_modes) / sizeof(struct drm_display_mode);
3150 if (hdisplay < 0)
3151 hdisplay = 0;
3152 if (vdisplay < 0)
3153 vdisplay = 0;
3154
3155 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00003156 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003157 if (hdisplay && vdisplay) {
3158 /*
3159 * Only when two are valid, they will be used to check
3160 * whether the mode should be added to the mode list of
3161 * the connector.
3162 */
3163 if (ptr->hdisplay > hdisplay ||
3164 ptr->vdisplay > vdisplay)
3165 continue;
3166 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05003167 if (drm_mode_vrefresh(ptr) > 61)
3168 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08003169 mode = drm_mode_duplicate(dev, ptr);
3170 if (mode) {
3171 drm_mode_probed_add(connector, mode);
3172 num_modes++;
3173 }
3174 }
3175 return num_modes;
3176}
3177EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01003178
3179/**
3180 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
3181 * data from a DRM display mode
3182 * @frame: HDMI AVI infoframe
3183 * @mode: DRM display mode
3184 *
3185 * Returns 0 on success or a negative error code on failure.
3186 */
3187int
3188drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
3189 const struct drm_display_mode *mode)
3190{
3191 int err;
3192
3193 if (!frame || !mode)
3194 return -EINVAL;
3195
3196 err = hdmi_avi_infoframe_init(frame);
3197 if (err < 0)
3198 return err;
3199
Damien Lespiaubf02db92013-08-06 20:32:22 +01003200 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
3201 frame->pixel_repeat = 1;
3202
Thierry Reding10a85122012-11-21 15:31:35 +01003203 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01003204
3205 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Damien Lespiau03a7a182013-08-06 20:32:17 +01003206 frame->active_info_valid = 1;
Thierry Reding10a85122012-11-21 15:31:35 +01003207 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
3208
3209 return 0;
3210}
3211EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);