blob: f8a6dd13ee02a0a29f86c838e414210e1caf60b8 [file] [log] [blame]
Mingkai Hu8b60d6c2010-10-12 18:18:32 +08001/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080011#include <linux/delay.h>
Xiubo Lia3108362014-09-29 10:57:06 +080012#include <linux/err.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080013#include <linux/fsl_devices.h>
Xiubo Lia3108362014-09-29 10:57:06 +080014#include <linux/interrupt.h>
Xiubo Lia3108362014-09-29 10:57:06 +080015#include <linux/module.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080016#include <linux/mm.h>
17#include <linux/of.h>
Rob Herring5af50732013-09-17 14:28:33 -050018#include <linux/of_address.h>
19#include <linux/of_irq.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080020#include <linux/of_platform.h>
Xiubo Lia3108362014-09-29 10:57:06 +080021#include <linux/platform_device.h>
22#include <linux/spi/spi.h>
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020023#include <linux/pm_runtime.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080024#include <sysdev/fsl_soc.h>
25
Grant Likelyca632f52011-06-06 01:16:30 -060026#include "spi-fsl-lib.h"
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080027
28/* eSPI Controller registers */
29struct fsl_espi_reg {
30 __be32 mode; /* 0x000 - eSPI mode register */
31 __be32 event; /* 0x004 - eSPI event register */
32 __be32 mask; /* 0x008 - eSPI mask register */
33 __be32 command; /* 0x00c - eSPI command register */
34 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
35 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
36 u8 res[8]; /* 0x018 - 0x01c reserved */
37 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
38};
39
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080040/* eSPI Controller mode register definitions */
41#define SPMODE_ENABLE (1 << 31)
42#define SPMODE_LOOP (1 << 30)
43#define SPMODE_TXTHR(x) ((x) << 8)
44#define SPMODE_RXTHR(x) ((x) << 0)
45
46/* eSPI Controller CS mode register definitions */
47#define CSMODE_CI_INACTIVEHIGH (1 << 31)
48#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
49#define CSMODE_REV (1 << 29)
50#define CSMODE_DIV16 (1 << 28)
51#define CSMODE_PM(x) ((x) << 24)
52#define CSMODE_POL_1 (1 << 20)
53#define CSMODE_LEN(x) ((x) << 16)
54#define CSMODE_BEF(x) ((x) << 12)
55#define CSMODE_AFT(x) ((x) << 8)
56#define CSMODE_CG(x) ((x) << 3)
57
58/* Default mode/csmode for eSPI controller */
59#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
60#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
61 | CSMODE_AFT(0) | CSMODE_CG(1))
62
63/* SPIE register values */
64#define SPIE_NE 0x00000200 /* Not empty */
65#define SPIE_NF 0x00000100 /* Not full */
66
67/* SPIM register values */
68#define SPIM_NE 0x00000200 /* Not empty */
69#define SPIM_NF 0x00000100 /* Not full */
70#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
71#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
72
73/* SPCOM register values */
74#define SPCOM_CS(x) ((x) << 30)
75#define SPCOM_TRANLEN(x) ((x) << 0)
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +080076#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080077
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020078#define AUTOSUSPEND_TIMEOUT 2000
79
Heiner Kallweit7c159aa2016-09-07 22:50:53 +020080static unsigned int fsl_espi_copy_to_buf(struct spi_message *m,
81 struct mpc8xxx_spi *mspi)
82{
83 unsigned int tx_only = 0;
84 struct spi_transfer *t;
85 u8 *buf = mspi->local_buf;
86
87 list_for_each_entry(t, &m->transfers, transfer_list) {
88 if (t->tx_buf) {
89 memcpy(buf, t->tx_buf, t->len);
90 if (!t->rx_buf)
91 tx_only += t->len;
92 } else {
93 memset(buf, 0, t->len);
94 }
95 buf += t->len;
96 }
97
98 return tx_only;
99}
100
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800101static void fsl_espi_change_mode(struct spi_device *spi)
102{
103 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
104 struct spi_mpc8xxx_cs *cs = spi->controller_state;
105 struct fsl_espi_reg *reg_base = mspi->reg_base;
106 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
107 __be32 __iomem *espi_mode = &reg_base->mode;
108 u32 tmp;
109 unsigned long flags;
110
111 /* Turn off IRQs locally to minimize time that SPI is disabled. */
112 local_irq_save(flags);
113
114 /* Turn off SPI unit prior changing mode */
115 tmp = mpc8xxx_spi_read_reg(espi_mode);
116 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
117 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
118 mpc8xxx_spi_write_reg(espi_mode, tmp);
119
120 local_irq_restore(flags);
121}
122
123static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
124{
125 u32 data;
126 u16 data_h;
127 u16 data_l;
128 const u32 *tx = mpc8xxx_spi->tx;
129
130 if (!tx)
131 return 0;
132
133 data = *tx++ << mpc8xxx_spi->tx_shift;
134 data_l = data & 0xffff;
135 data_h = (data >> 16) & 0xffff;
136 swab16s(&data_l);
137 swab16s(&data_h);
138 data = data_h | data_l;
139
140 mpc8xxx_spi->tx = tx;
141 return data;
142}
143
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200144static void fsl_espi_setup_transfer(struct spi_device *spi,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800145 struct spi_transfer *t)
146{
147 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
148 int bits_per_word = 0;
149 u8 pm;
150 u32 hz = 0;
151 struct spi_mpc8xxx_cs *cs = spi->controller_state;
152
153 if (t) {
154 bits_per_word = t->bits_per_word;
155 hz = t->speed_hz;
156 }
157
158 /* spi_transfer level calls that work per-word */
159 if (!bits_per_word)
160 bits_per_word = spi->bits_per_word;
161
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800162 if (!hz)
163 hz = spi->max_speed_hz;
164
165 cs->rx_shift = 0;
166 cs->tx_shift = 0;
167 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
168 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
169 if (bits_per_word <= 8) {
170 cs->rx_shift = 8 - bits_per_word;
Stephen Warren51faed62013-05-30 09:59:41 -0600171 } else {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800172 cs->rx_shift = 16 - bits_per_word;
173 if (spi->mode & SPI_LSB_FIRST)
174 cs->get_tx = fsl_espi_tx_buf_lsb;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800175 }
176
177 mpc8xxx_spi->rx_shift = cs->rx_shift;
178 mpc8xxx_spi->tx_shift = cs->tx_shift;
179 mpc8xxx_spi->get_rx = cs->get_rx;
180 mpc8xxx_spi->get_tx = cs->get_tx;
181
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800182 /* mask out bits we are going to set */
183 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
184
Heiner Kallweita755af52016-09-04 09:56:57 +0200185 cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800186
187 if ((mpc8xxx_spi->spibrg / hz) > 64) {
188 cs->hw_mode |= CSMODE_DIV16;
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100189 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800190
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100191 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800192 "Will use %d Hz instead.\n", dev_name(&spi->dev),
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100193 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
194 if (pm > 33)
195 pm = 33;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800196 } else {
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100197 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800198 }
199 if (pm)
200 pm--;
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100201 if (pm < 2)
202 pm = 2;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800203
204 cs->hw_mode |= CSMODE_PM(pm);
205
206 fsl_espi_change_mode(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800207}
208
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200209static void fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800210 unsigned int len)
211{
212 u32 word;
213 struct fsl_espi_reg *reg_base = mspi->reg_base;
214
215 mspi->count = len;
216
217 /* enable rx ints */
218 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
219
220 /* transmit word */
221 word = mspi->get_tx(mspi);
222 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800223}
224
225static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
226{
227 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
228 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
229 unsigned int len = t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800230 int ret;
231
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800232 mpc8xxx_spi->len = t->len;
233 len = roundup(len, 4) / 4;
234
235 mpc8xxx_spi->tx = t->tx_buf;
236 mpc8xxx_spi->rx = t->rx_buf;
237
Wolfram Sang16735d02013-11-14 14:32:02 -0800238 reinit_completion(&mpc8xxx_spi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800239
240 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +0800241 if (t->len > SPCOM_TRANLEN_MAX) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800242 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
243 " beyond the SPCOM[TRANLEN] field\n", t->len);
244 return -EINVAL;
245 }
246 mpc8xxx_spi_write_reg(&reg_base->command,
247 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
248
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200249 fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800250
Nobuteru Hayashiaa70e562016-03-18 11:35:21 +0000251 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
252 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
253 if (ret == 0)
254 dev_err(mpc8xxx_spi->dev,
255 "Transaction hanging up (left %d bytes)\n",
256 mpc8xxx_spi->count);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800257
258 /* disable rx ints */
259 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
260
261 return mpc8xxx_spi->count;
262}
263
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200264static int fsl_espi_do_trans(struct spi_message *m, struct spi_transfer *trans)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800265{
266 struct spi_device *spi = m->spi;
267 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200268 struct spi_transfer *t, *first;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200269 int ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800270
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800271 first = list_first_entry(&m->transfers, struct spi_transfer,
272 transfer_list);
273 list_for_each_entry(t, &m->transfers, transfer_list) {
274 if ((first->bits_per_word != t->bits_per_word) ||
275 (first->speed_hz != t->speed_hz)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300276 dev_err(mspi->dev,
277 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200278 return -EINVAL;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800279 }
280
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200281 trans->speed_hz = t->speed_hz;
282 trans->bits_per_word = t->bits_per_word;
283 trans->delay_usecs = max(first->delay_usecs, t->delay_usecs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800284 }
285
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200286 fsl_espi_setup_transfer(spi, trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800287
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200288 if (trans->len)
289 ret = fsl_espi_bufs(spi, trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800290
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200291 if (ret)
292 ret = -EMSGSIZE;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800293
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200294 if (trans->delay_usecs)
295 udelay(trans->delay_usecs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800296
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800297 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200298
299 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800300}
301
Heiner Kallweit809b1e02016-09-07 22:52:25 +0200302static int fsl_espi_trans(struct spi_message *m, struct spi_transfer *trans,
303 u8 *rx_buff)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800304{
Heiner Kallweit14238772016-09-07 22:50:22 +0200305 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
Heiner Kallweit7c159aa2016-09-07 22:50:53 +0200306 unsigned int tx_only;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200307 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800308
Heiner Kallweit7c159aa2016-09-07 22:50:53 +0200309 tx_only = fsl_espi_copy_to_buf(m, mspi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800310
Heiner Kallweit14238772016-09-07 22:50:22 +0200311 trans->tx_buf = mspi->local_buf;
312 trans->rx_buf = mspi->local_buf;
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200313 ret = fsl_espi_do_trans(m, trans);
Jonatas Rech20000582015-04-15 12:23:18 -0300314
Heiner Kallweit809b1e02016-09-07 22:52:25 +0200315 /* If there is at least one RX byte then copy it to rx_buff */
316 if (!ret && rx_buff && trans->len > tx_only)
317 memcpy(rx_buff, trans->rx_buf + tx_only, trans->len - tx_only);
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200318
319 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800320}
321
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100322static int fsl_espi_do_one_msg(struct spi_master *master,
323 struct spi_message *m)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800324{
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800325 u8 *rx_buf = NULL;
Jonatas Rech20000582015-04-15 12:23:18 -0300326 unsigned int xfer_len = 0;
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200327 struct spi_transfer *t, trans = {};
Heiner Kallweite33a3ad2016-09-07 22:51:10 +0200328 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800329
330 list_for_each_entry(t, &m->transfers, transfer_list) {
Heiner Kallweitdaae0202016-09-04 09:53:01 +0200331 if (t->rx_buf)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800332 rx_buf = t->rx_buf;
Jonatas Rech20000582015-04-15 12:23:18 -0300333 if ((t->tx_buf) || (t->rx_buf))
334 xfer_len += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800335 }
336
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200337 trans.len = xfer_len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800338
Heiner Kallweit809b1e02016-09-07 22:52:25 +0200339 ret = fsl_espi_trans(m, &trans, rx_buf);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800340
Heiner Kallweitfaceef32016-09-07 22:52:06 +0200341 m->actual_length = ret ? 0 : trans.len;
Heiner Kallweit5cd7b8b2016-09-07 22:51:48 +0200342
Heiner Kallweit0319d492016-09-07 22:51:29 +0200343 if (m->status == -EINPROGRESS)
344 m->status = ret;
345
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100346 spi_finalize_current_message(master);
Heiner Kallweit0319d492016-09-07 22:51:29 +0200347
348 return ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800349}
350
351static int fsl_espi_setup(struct spi_device *spi)
352{
353 struct mpc8xxx_spi *mpc8xxx_spi;
354 struct fsl_espi_reg *reg_base;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800355 u32 hw_mode;
356 u32 loop_mode;
Axel Lind9f26742014-08-31 12:44:09 +0800357 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800358
359 if (!spi->max_speed_hz)
360 return -EINVAL;
361
362 if (!cs) {
Axel Lind9f26742014-08-31 12:44:09 +0800363 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800364 if (!cs)
365 return -ENOMEM;
Axel Lind9f26742014-08-31 12:44:09 +0800366 spi_set_ctldata(spi, cs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800367 }
368
369 mpc8xxx_spi = spi_master_get_devdata(spi->master);
370 reg_base = mpc8xxx_spi->reg_base;
371
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200372 pm_runtime_get_sync(mpc8xxx_spi->dev);
373
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300374 hw_mode = cs->hw_mode; /* Save original settings */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800375 cs->hw_mode = mpc8xxx_spi_read_reg(
376 &reg_base->csmode[spi->chip_select]);
377 /* mask out bits we are going to set */
378 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
379 | CSMODE_REV);
380
381 if (spi->mode & SPI_CPHA)
382 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
383 if (spi->mode & SPI_CPOL)
384 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
385 if (!(spi->mode & SPI_LSB_FIRST))
386 cs->hw_mode |= CSMODE_REV;
387
388 /* Handle the loop mode */
389 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
390 loop_mode &= ~SPMODE_LOOP;
391 if (spi->mode & SPI_LOOP)
392 loop_mode |= SPMODE_LOOP;
393 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
394
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200395 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200396
397 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
398 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
399
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800400 return 0;
401}
402
Axel Lind9f26742014-08-31 12:44:09 +0800403static void fsl_espi_cleanup(struct spi_device *spi)
404{
405 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
406
407 kfree(cs);
408 spi_set_ctldata(spi, NULL);
409}
410
Heiner Kallweit10ed1e62016-08-25 06:45:16 +0200411static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800412{
413 struct fsl_espi_reg *reg_base = mspi->reg_base;
414
415 /* We need handle RX first */
416 if (events & SPIE_NE) {
Mingkai Hue6289d62010-12-21 09:26:07 +0800417 u32 rx_data, tmp;
418 u8 rx_data_8;
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000419 int rx_nr_bytes = 4;
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000420 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800421
422 /* Spin until RX is done */
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000423 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
424 ret = spin_event_timeout(
425 !(SPIE_RXCNT(events =
426 mpc8xxx_spi_read_reg(&reg_base->event)) <
427 min(4, mspi->len)),
428 10000, 0); /* 10 msec */
429 if (!ret)
430 dev_err(mspi->dev,
431 "tired waiting for SPIE_RXCNT\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800432 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800433
Mingkai Hue6289d62010-12-21 09:26:07 +0800434 if (mspi->len >= 4) {
435 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000436 } else if (mspi->len <= 0) {
437 dev_err(mspi->dev,
438 "unexpected RX(SPIE_NE) interrupt occurred,\n"
439 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
440 min(4, mspi->len), SPIE_RXCNT(events));
441 rx_nr_bytes = 0;
Mingkai Hue6289d62010-12-21 09:26:07 +0800442 } else {
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000443 rx_nr_bytes = mspi->len;
Mingkai Hue6289d62010-12-21 09:26:07 +0800444 tmp = mspi->len;
445 rx_data = 0;
446 while (tmp--) {
447 rx_data_8 = in_8((u8 *)&reg_base->receive);
448 rx_data |= (rx_data_8 << (tmp * 8));
449 }
450
451 rx_data <<= (4 - mspi->len) * 8;
452 }
453
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000454 mspi->len -= rx_nr_bytes;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800455
456 if (mspi->rx)
457 mspi->get_rx(rx_data, mspi);
458 }
459
460 if (!(events & SPIE_NF)) {
461 int ret;
462
463 /* spin until TX is done */
464 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
Jane Wan7a0a1752015-05-01 16:37:42 -0700465 &reg_base->event)) & SPIE_NF), 1000, 0);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800466 if (!ret) {
467 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
Jane Wan7a0a1752015-05-01 16:37:42 -0700468
469 /* Clear the SPIE bits */
470 mpc8xxx_spi_write_reg(&reg_base->event, events);
471 complete(&mspi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800472 return;
473 }
474 }
475
476 /* Clear the events */
477 mpc8xxx_spi_write_reg(&reg_base->event, events);
478
479 mspi->count -= 1;
480 if (mspi->count) {
481 u32 word = mspi->get_tx(mspi);
482
483 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
484 } else {
485 complete(&mspi->done);
486 }
487}
488
489static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
490{
491 struct mpc8xxx_spi *mspi = context_data;
492 struct fsl_espi_reg *reg_base = mspi->reg_base;
493 irqreturn_t ret = IRQ_NONE;
494 u32 events;
495
496 /* Get interrupt events(tx/rx) */
497 events = mpc8xxx_spi_read_reg(&reg_base->event);
498 if (events)
499 ret = IRQ_HANDLED;
500
501 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
502
503 fsl_espi_cpu_irq(mspi, events);
504
505 return ret;
506}
507
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200508#ifdef CONFIG_PM
509static int fsl_espi_runtime_suspend(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100510{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200511 struct spi_master *master = dev_get_drvdata(dev);
512 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
513 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100514 u32 regval;
515
Heiner Kallweit75506d02014-12-03 07:56:19 +0100516 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
517 regval &= ~SPMODE_ENABLE;
518 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
519
520 return 0;
521}
522
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200523static int fsl_espi_runtime_resume(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100524{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200525 struct spi_master *master = dev_get_drvdata(dev);
526 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
527 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100528 u32 regval;
529
Heiner Kallweit75506d02014-12-03 07:56:19 +0100530 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
531 regval |= SPMODE_ENABLE;
532 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
533
534 return 0;
535}
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200536#endif
Heiner Kallweit75506d02014-12-03 07:56:19 +0100537
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200538static size_t fsl_espi_max_message_size(struct spi_device *spi)
Michal Suchanekb541eef2015-12-02 10:38:21 +0000539{
540 return SPCOM_TRANLEN_MAX;
541}
542
Grant Likelyfd4a3192012-12-07 16:57:14 +0000543static struct spi_master * fsl_espi_probe(struct device *dev,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800544 struct resource *mem, unsigned int irq)
545{
Jingoo Han8074cf02013-07-30 16:58:59 +0900546 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800547 struct spi_master *master;
548 struct mpc8xxx_spi *mpc8xxx_spi;
549 struct fsl_espi_reg *reg_base;
Jane Wand0fb47a52014-04-16 13:09:39 -0700550 struct device_node *nc;
551 const __be32 *prop;
552 u32 regval, csmode;
553 int i, len, ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800554
555 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
556 if (!master) {
557 ret = -ENOMEM;
558 goto err;
559 }
560
561 dev_set_drvdata(dev, master);
562
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100563 mpc8xxx_spi_probe(dev, mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800564
Stephen Warren24778be2013-05-21 20:36:35 -0600565 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800566 master->setup = fsl_espi_setup;
Axel Lind9f26742014-08-31 12:44:09 +0800567 master->cleanup = fsl_espi_cleanup;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100568 master->transfer_one_message = fsl_espi_do_one_msg;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200569 master->auto_runtime_pm = true;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200570 master->max_message_size = fsl_espi_max_message_size;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800571
572 mpc8xxx_spi = spi_master_get_devdata(master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800573
Heiner Kallweit14238772016-09-07 22:50:22 +0200574 mpc8xxx_spi->local_buf =
575 devm_kmalloc(dev, SPCOM_TRANLEN_MAX, GFP_KERNEL);
576 if (!mpc8xxx_spi->local_buf) {
577 ret = -ENOMEM;
578 goto err_probe;
579 }
580
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200581 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
Axel Lin37c5db72015-08-30 18:35:51 +0800582 if (IS_ERR(mpc8xxx_spi->reg_base)) {
583 ret = PTR_ERR(mpc8xxx_spi->reg_base);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800584 goto err_probe;
585 }
586
587 reg_base = mpc8xxx_spi->reg_base;
588
589 /* Register for SPI Interrupt */
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200590 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800591 0, "fsl_espi", mpc8xxx_spi);
592 if (ret)
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200593 goto err_probe;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800594
595 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
596 mpc8xxx_spi->rx_shift = 16;
597 mpc8xxx_spi->tx_shift = 24;
598 }
599
600 /* SPI controller initializations */
601 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
602 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
603 mpc8xxx_spi_write_reg(&reg_base->command, 0);
604 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
605
606 /* Init eSPI CS mode register */
Jane Wand0fb47a52014-04-16 13:09:39 -0700607 for_each_available_child_of_node(master->dev.of_node, nc) {
608 /* get chip select */
609 prop = of_get_property(nc, "reg", &len);
610 if (!prop || len < sizeof(*prop))
611 continue;
612 i = be32_to_cpup(prop);
613 if (i < 0 || i >= pdata->max_chipselect)
614 continue;
615
616 csmode = CSMODE_INIT_VAL;
617 /* check if CSBEF is set in device tree */
618 prop = of_get_property(nc, "fsl,csbef", &len);
619 if (prop && len >= sizeof(*prop)) {
620 csmode &= ~(CSMODE_BEF(0xf));
621 csmode |= CSMODE_BEF(be32_to_cpup(prop));
622 }
623 /* check if CSAFT is set in device tree */
624 prop = of_get_property(nc, "fsl,csaft", &len);
625 if (prop && len >= sizeof(*prop)) {
626 csmode &= ~(CSMODE_AFT(0xf));
627 csmode |= CSMODE_AFT(be32_to_cpup(prop));
628 }
629 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
630
631 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
632 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800633
634 /* Enable SPI interface */
635 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
636
637 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
638
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200639 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
640 pm_runtime_use_autosuspend(dev);
641 pm_runtime_set_active(dev);
642 pm_runtime_enable(dev);
643 pm_runtime_get_sync(dev);
644
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200645 ret = devm_spi_register_master(dev, master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800646 if (ret < 0)
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200647 goto err_pm;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800648
649 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
650
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200651 pm_runtime_mark_last_busy(dev);
652 pm_runtime_put_autosuspend(dev);
653
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800654 return master;
655
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200656err_pm:
657 pm_runtime_put_noidle(dev);
658 pm_runtime_disable(dev);
659 pm_runtime_set_suspended(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800660err_probe:
661 spi_master_put(master);
662err:
663 return ERR_PTR(ret);
664}
665
666static int of_fsl_espi_get_chipselects(struct device *dev)
667{
668 struct device_node *np = dev->of_node;
Jingoo Han8074cf02013-07-30 16:58:59 +0900669 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800670 const u32 *prop;
671 int len;
672
673 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
674 if (!prop || len < sizeof(*prop)) {
675 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
676 return -EINVAL;
677 }
678
679 pdata->max_chipselect = *prop;
680 pdata->cs_control = NULL;
681
682 return 0;
683}
684
Grant Likelyfd4a3192012-12-07 16:57:14 +0000685static int of_fsl_espi_probe(struct platform_device *ofdev)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800686{
687 struct device *dev = &ofdev->dev;
688 struct device_node *np = ofdev->dev.of_node;
689 struct spi_master *master;
690 struct resource mem;
Thierry Redingf7578492013-09-18 15:24:44 +0200691 unsigned int irq;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800692 int ret = -ENOMEM;
693
Grant Likely18d306d2011-02-22 21:02:43 -0700694 ret = of_mpc8xxx_spi_probe(ofdev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800695 if (ret)
696 return ret;
697
698 ret = of_fsl_espi_get_chipselects(dev);
699 if (ret)
700 goto err;
701
702 ret = of_address_to_resource(np, 0, &mem);
703 if (ret)
704 goto err;
705
Thierry Redingf7578492013-09-18 15:24:44 +0200706 irq = irq_of_parse_and_map(np, 0);
Hou Zhiqiang7227cd12013-12-11 13:09:40 +0800707 if (!irq) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800708 ret = -EINVAL;
709 goto err;
710 }
711
Thierry Redingf7578492013-09-18 15:24:44 +0200712 master = fsl_espi_probe(dev, &mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800713 if (IS_ERR(master)) {
714 ret = PTR_ERR(master);
715 goto err;
716 }
717
718 return 0;
719
720err:
721 return ret;
722}
723
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200724static int of_fsl_espi_remove(struct platform_device *dev)
725{
726 pm_runtime_disable(&dev->dev);
727
728 return 0;
729}
730
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800731#ifdef CONFIG_PM_SLEEP
732static int of_fsl_espi_suspend(struct device *dev)
733{
734 struct spi_master *master = dev_get_drvdata(dev);
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800735 int ret;
736
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800737 ret = spi_master_suspend(master);
738 if (ret) {
739 dev_warn(dev, "cannot suspend master\n");
740 return ret;
741 }
742
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200743 ret = pm_runtime_force_suspend(dev);
744 if (ret < 0)
745 return ret;
746
747 return 0;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800748}
749
750static int of_fsl_espi_resume(struct device *dev)
751{
752 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
753 struct spi_master *master = dev_get_drvdata(dev);
754 struct mpc8xxx_spi *mpc8xxx_spi;
755 struct fsl_espi_reg *reg_base;
756 u32 regval;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200757 int i, ret;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800758
759 mpc8xxx_spi = spi_master_get_devdata(master);
760 reg_base = mpc8xxx_spi->reg_base;
761
762 /* SPI controller initializations */
763 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
764 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
765 mpc8xxx_spi_write_reg(&reg_base->command, 0);
766 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
767
768 /* Init eSPI CS mode register */
769 for (i = 0; i < pdata->max_chipselect; i++)
770 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
771
772 /* Enable SPI interface */
773 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
774
775 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
776
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200777 ret = pm_runtime_force_resume(dev);
778 if (ret < 0)
779 return ret;
780
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800781 return spi_master_resume(master);
782}
783#endif /* CONFIG_PM_SLEEP */
784
785static const struct dev_pm_ops espi_pm = {
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200786 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
787 fsl_espi_runtime_resume, NULL)
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800788 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
789};
790
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800791static const struct of_device_id of_fsl_espi_match[] = {
792 { .compatible = "fsl,mpc8536-espi" },
793 {}
794};
795MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
796
Grant Likely18d306d2011-02-22 21:02:43 -0700797static struct platform_driver fsl_espi_driver = {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800798 .driver = {
799 .name = "fsl_espi",
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800800 .of_match_table = of_fsl_espi_match,
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800801 .pm = &espi_pm,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800802 },
803 .probe = of_fsl_espi_probe,
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200804 .remove = of_fsl_espi_remove,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800805};
Grant Likely940ab882011-10-05 11:29:49 -0600806module_platform_driver(fsl_espi_driver);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800807
808MODULE_AUTHOR("Mingkai Hu");
809MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
810MODULE_LICENSE("GPL");