blob: 823d7f70878e6c7ea56a3794e15bd1efb3791354 [file] [log] [blame]
Mike Turquetteb24764902012-03-15 23:11:19 -07001/*
2 * linux/include/linux/clk-provider.h
3 *
4 * Copyright (c) 2010-2011 Jeremy Kerr <jeremy.kerr@canonical.com>
5 * Copyright (C) 2011-2012 Linaro Ltd <mturquette@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#ifndef __LINUX_CLK_PROVIDER_H
12#define __LINUX_CLK_PROVIDER_H
13
14#include <linux/clk.h>
Gerhard Sittigaa514ce2013-07-22 14:14:40 +020015#include <linux/io.h>
Maxime Ripard355bb162014-08-30 21:18:00 +020016#include <linux/of.h>
Mike Turquetteb24764902012-03-15 23:11:19 -070017
18#ifdef CONFIG_COMMON_CLK
19
Mike Turquetteb24764902012-03-15 23:11:19 -070020/*
21 * flags used across common struct clk. these flags should only affect the
22 * top-level framework. custom flags for dealing with hardware specifics
23 * belong in struct clk_foo
24 */
25#define CLK_SET_RATE_GATE BIT(0) /* must be gated across rate change */
26#define CLK_SET_PARENT_GATE BIT(1) /* must be gated across re-parent */
27#define CLK_SET_RATE_PARENT BIT(2) /* propagate rate change up one level */
28#define CLK_IGNORE_UNUSED BIT(3) /* do not gate even if unused */
29#define CLK_IS_ROOT BIT(4) /* root clk, has no parent */
Rajendra Nayakf7d8caa2012-06-01 14:02:47 +053030#define CLK_IS_BASIC BIT(5) /* Basic clk, can't do a to_clk_foo() */
Ulf Hanssona093bde2012-08-31 14:21:28 +020031#define CLK_GET_RATE_NOCACHE BIT(6) /* do not use the cached clk rate */
James Hogan819c1de2013-07-29 12:25:01 +010032#define CLK_SET_RATE_NO_REPARENT BIT(7) /* don't re-parent on rate change */
Boris BREZILLON5279fc42013-12-21 10:34:47 +010033#define CLK_GET_ACCURACY_NOCACHE BIT(8) /* do not use the cached clk accuracy */
Bartlomiej Zolnierkiewiczd8d91982015-04-03 18:43:44 +020034#define CLK_RECALC_NEW_RATES BIT(9) /* recalc rates after notifications */
Mike Turquetteb24764902012-03-15 23:11:19 -070035
Saravana Kannan0197b3e2012-04-25 22:58:56 -070036struct clk_hw;
Tomeu Vizoso035a61c2015-01-23 12:03:30 +010037struct clk_core;
Alex Elderc646cbf2014-03-21 06:43:56 -050038struct dentry;
Saravana Kannan0197b3e2012-04-25 22:58:56 -070039
Mike Turquetteb24764902012-03-15 23:11:19 -070040/**
41 * struct clk_ops - Callback operations for hardware clocks; these are to
42 * be provided by the clock implementation, and will be called by drivers
43 * through the clk_* api.
44 *
45 * @prepare: Prepare the clock for enabling. This must not return until
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020046 * the clock is fully prepared, and it's safe to call clk_enable.
47 * This callback is intended to allow clock implementations to
48 * do any initialisation that may sleep. Called with
49 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070050 *
51 * @unprepare: Release the clock from its prepared state. This will typically
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020052 * undo any work done in the @prepare callback. Called with
53 * prepare_lock held.
Mike Turquetteb24764902012-03-15 23:11:19 -070054 *
Ulf Hansson3d6ee282013-03-12 20:26:02 +010055 * @is_prepared: Queries the hardware to determine if the clock is prepared.
56 * This function is allowed to sleep. Optional, if this op is not
57 * set then the prepare count will be used.
58 *
Ulf Hansson3cc82472013-03-12 20:26:04 +010059 * @unprepare_unused: Unprepare the clock atomically. Only called from
60 * clk_disable_unused for prepare clocks with special needs.
61 * Called with prepare mutex held. This function may sleep.
62 *
Mike Turquetteb24764902012-03-15 23:11:19 -070063 * @enable: Enable the clock atomically. This must not return until the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020064 * clock is generating a valid clock signal, usable by consumer
65 * devices. Called with enable_lock held. This function must not
66 * sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070067 *
68 * @disable: Disable the clock atomically. Called with enable_lock held.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020069 * This function must not sleep.
Mike Turquetteb24764902012-03-15 23:11:19 -070070 *
Stephen Boyd119c7122012-10-03 23:38:53 -070071 * @is_enabled: Queries the hardware to determine if the clock is enabled.
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020072 * This function must not sleep. Optional, if this op is not
73 * set then the enable count will be used.
Stephen Boyd119c7122012-10-03 23:38:53 -070074 *
Mike Turquette7c045a52012-12-04 11:00:35 -080075 * @disable_unused: Disable the clock atomically. Only called from
76 * clk_disable_unused for gate clocks with special needs.
77 * Called with enable_lock held. This function must not
78 * sleep.
79 *
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -070080 * @recalc_rate Recalculate the rate of this clock, by querying hardware. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +020081 * parent rate is an input parameter. It is up to the caller to
82 * ensure that the prepare_mutex is held across this call.
83 * Returns the calculated rate. Optional, but recommended - if
84 * this op is not set then clock rate will be initialized to 0.
Mike Turquetteb24764902012-03-15 23:11:19 -070085 *
86 * @round_rate: Given a target rate as input, returns the closest rate actually
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020087 * supported by the clock. The parent rate is an input/output
88 * parameter.
Mike Turquetteb24764902012-03-15 23:11:19 -070089 *
James Hogan71472c02013-07-29 12:25:00 +010090 * @determine_rate: Given a target rate as input, returns the closest rate
91 * actually supported by the clock, and optionally the parent clock
92 * that should be used to provide the clock rate.
93 *
Mike Turquetteb24764902012-03-15 23:11:19 -070094 * @set_parent: Change the input source of this clock; for clocks with multiple
Geert Uytterhoeven54e73012014-04-22 15:11:42 +020095 * possible parents specify a new parent by passing in the index
96 * as a u8 corresponding to the parent in either the .parent_names
97 * or .parents arrays. This function in affect translates an
98 * array index into the value programmed into the hardware.
99 * Returns 0 on success, -EERROR otherwise.
100 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700101 * @get_parent: Queries the hardware to determine the parent of a clock. The
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200102 * return value is a u8 which specifies the index corresponding to
103 * the parent clock. This index can be applied to either the
104 * .parent_names or .parents arrays. In short, this function
105 * translates the parent value read from hardware into an array
106 * index. Currently only called when the clock is initialized by
107 * __clk_init. This callback is mandatory for clocks with
108 * multiple parents. It is optional (and unnecessary) for clocks
109 * with 0 or 1 parents.
Mike Turquetteb24764902012-03-15 23:11:19 -0700110 *
Shawn Guo1c0035d2012-04-12 20:50:18 +0800111 * @set_rate: Change the rate of this clock. The requested rate is specified
112 * by the second argument, which should typically be the return
113 * of .round_rate call. The third argument gives the parent rate
114 * which is likely helpful for most .set_rate implementation.
115 * Returns 0 on success, -EERROR otherwise.
Mike Turquetteb24764902012-03-15 23:11:19 -0700116 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800117 * @set_rate_and_parent: Change the rate and the parent of this clock. The
118 * requested rate is specified by the second argument, which
119 * should typically be the return of .round_rate call. The
120 * third argument gives the parent rate which is likely helpful
121 * for most .set_rate_and_parent implementation. The fourth
122 * argument gives the parent index. This callback is optional (and
123 * unnecessary) for clocks with 0 or 1 parents as well as
124 * for clocks that can tolerate switching the rate and the parent
125 * separately via calls to .set_parent and .set_rate.
126 * Returns 0 on success, -EERROR otherwise.
127 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200128 * @recalc_accuracy: Recalculate the accuracy of this clock. The clock accuracy
129 * is expressed in ppb (parts per billion). The parent accuracy is
130 * an input parameter.
131 * Returns the calculated accuracy. Optional - if this op is not
132 * set then clock accuracy will be initialized to parent accuracy
133 * or 0 (perfect clock) if clock has no parent.
134 *
Maxime Ripard9824cf72014-07-14 13:53:27 +0200135 * @get_phase: Queries the hardware to get the current phase of a clock.
136 * Returned values are 0-359 degrees on success, negative
137 * error codes on failure.
138 *
Mike Turquettee59c5372014-02-18 21:21:25 -0800139 * @set_phase: Shift the phase this clock signal in degrees specified
140 * by the second argument. Valid values for degrees are
141 * 0-359. Return 0 on success, otherwise -EERROR.
142 *
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200143 * @init: Perform platform-specific initialization magic.
144 * This is not not used by any of the basic clock types.
145 * Please consider other ways of solving initialization problems
146 * before using this callback, as its use is discouraged.
147 *
Alex Elderc646cbf2014-03-21 06:43:56 -0500148 * @debug_init: Set up type-specific debugfs entries for this clock. This
149 * is called once, after the debugfs directory entry for this
150 * clock has been created. The dentry pointer representing that
151 * directory is provided as an argument. Called with
152 * prepare_lock held. Returns 0 on success, -EERROR otherwise.
153 *
Stephen Boyd3fa22522014-01-15 10:47:22 -0800154 *
Mike Turquetteb24764902012-03-15 23:11:19 -0700155 * The clk_enable/clk_disable and clk_prepare/clk_unprepare pairs allow
156 * implementations to split any work between atomic (enable) and sleepable
157 * (prepare) contexts. If enabling a clock requires code that might sleep,
158 * this must be done in clk_prepare. Clock enable code that will never be
Stephen Boyd7ce3e8c2012-10-03 23:38:54 -0700159 * called in a sleepable context may be implemented in clk_enable.
Mike Turquetteb24764902012-03-15 23:11:19 -0700160 *
161 * Typically, drivers will call clk_prepare when a clock may be needed later
162 * (eg. when a device is opened), and clk_enable when the clock is actually
163 * required (eg. from an interrupt). Note that clk_prepare MUST have been
164 * called before clk_enable.
165 */
166struct clk_ops {
167 int (*prepare)(struct clk_hw *hw);
168 void (*unprepare)(struct clk_hw *hw);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100169 int (*is_prepared)(struct clk_hw *hw);
Ulf Hansson3cc82472013-03-12 20:26:04 +0100170 void (*unprepare_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700171 int (*enable)(struct clk_hw *hw);
172 void (*disable)(struct clk_hw *hw);
173 int (*is_enabled)(struct clk_hw *hw);
Mike Turquette7c045a52012-12-04 11:00:35 -0800174 void (*disable_unused)(struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700175 unsigned long (*recalc_rate)(struct clk_hw *hw,
176 unsigned long parent_rate);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200177 long (*round_rate)(struct clk_hw *hw, unsigned long rate,
178 unsigned long *parent_rate);
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100179 long (*determine_rate)(struct clk_hw *hw,
180 unsigned long rate,
181 unsigned long min_rate,
182 unsigned long max_rate,
183 unsigned long *best_parent_rate,
184 struct clk_hw **best_parent_hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700185 int (*set_parent)(struct clk_hw *hw, u8 index);
186 u8 (*get_parent)(struct clk_hw *hw);
Geert Uytterhoeven54e73012014-04-22 15:11:42 +0200187 int (*set_rate)(struct clk_hw *hw, unsigned long rate,
188 unsigned long parent_rate);
Stephen Boyd3fa22522014-01-15 10:47:22 -0800189 int (*set_rate_and_parent)(struct clk_hw *hw,
190 unsigned long rate,
191 unsigned long parent_rate, u8 index);
Boris BREZILLON5279fc42013-12-21 10:34:47 +0100192 unsigned long (*recalc_accuracy)(struct clk_hw *hw,
193 unsigned long parent_accuracy);
Maxime Ripard9824cf72014-07-14 13:53:27 +0200194 int (*get_phase)(struct clk_hw *hw);
Mike Turquettee59c5372014-02-18 21:21:25 -0800195 int (*set_phase)(struct clk_hw *hw, int degrees);
Mike Turquetteb24764902012-03-15 23:11:19 -0700196 void (*init)(struct clk_hw *hw);
Alex Elderc646cbf2014-03-21 06:43:56 -0500197 int (*debug_init)(struct clk_hw *hw, struct dentry *dentry);
Mike Turquetteb24764902012-03-15 23:11:19 -0700198};
199
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700200/**
201 * struct clk_init_data - holds init data that's common to all clocks and is
202 * shared between the clock provider and the common clock framework.
203 *
204 * @name: clock name
205 * @ops: operations this clock supports
206 * @parent_names: array of string names for all possible parents
207 * @num_parents: number of possible parents
208 * @flags: framework-level hints and quirks
209 */
210struct clk_init_data {
211 const char *name;
212 const struct clk_ops *ops;
Sascha Hauer2893c372015-03-31 20:16:52 +0200213 const char * const *parent_names;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700214 u8 num_parents;
215 unsigned long flags;
216};
217
218/**
219 * struct clk_hw - handle for traversing from a struct clk to its corresponding
220 * hardware-specific structure. struct clk_hw should be declared within struct
221 * clk_foo and then referenced by the struct clk instance that uses struct
222 * clk_foo's clk_ops
223 *
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100224 * @core: pointer to the struct clk_core instance that points back to this
225 * struct clk_hw instance
226 *
227 * @clk: pointer to the per-user struct clk instance that can be used to call
228 * into the clk API
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700229 *
230 * @init: pointer to struct clk_init_data that contains the init data shared
231 * with the common clock framework.
232 */
233struct clk_hw {
Tomeu Vizoso035a61c2015-01-23 12:03:30 +0100234 struct clk_core *core;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700235 struct clk *clk;
Mark Browndc4cd942012-05-14 15:12:42 +0100236 const struct clk_init_data *init;
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700237};
238
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700239/*
240 * DOC: Basic clock implementations common to many platforms
241 *
242 * Each basic clock hardware type is comprised of a structure describing the
243 * clock hardware, implementations of the relevant callbacks in struct clk_ops,
244 * unique flags for that hardware type, a registration function and an
245 * alternative macro for static initialization
246 */
247
248/**
249 * struct clk_fixed_rate - fixed-rate clock
250 * @hw: handle between common and hardware-specific interfaces
251 * @fixed_rate: constant frequency of clock
252 */
253struct clk_fixed_rate {
254 struct clk_hw hw;
255 unsigned long fixed_rate;
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100256 unsigned long fixed_accuracy;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700257 u8 flags;
258};
259
Shawn Guobffad662012-03-27 15:23:23 +0800260extern const struct clk_ops clk_fixed_rate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700261struct clk *clk_register_fixed_rate(struct device *dev, const char *name,
262 const char *parent_name, unsigned long flags,
263 unsigned long fixed_rate);
Boris BREZILLON0903ea62013-12-21 10:34:48 +0100264struct clk *clk_register_fixed_rate_with_accuracy(struct device *dev,
265 const char *name, const char *parent_name, unsigned long flags,
266 unsigned long fixed_rate, unsigned long fixed_accuracy);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700267
Grant Likely015ba402012-04-07 21:39:39 -0500268void of_fixed_clk_setup(struct device_node *np);
269
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700270/**
271 * struct clk_gate - gating clock
272 *
273 * @hw: handle between common and hardware-specific interfaces
274 * @reg: register controlling gate
275 * @bit_idx: single bit controlling gate
276 * @flags: hardware-specific flags
277 * @lock: register lock
278 *
279 * Clock which can gate its output. Implements .enable & .disable
280 *
281 * Flags:
Viresh Kumar1f73f312012-04-17 16:45:35 +0530282 * CLK_GATE_SET_TO_DISABLE - by default this clock sets the bit at bit_idx to
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200283 * enable the clock. Setting this flag does the opposite: setting the bit
284 * disable the clock and clearing it enables the clock
Haojian Zhuang04577992013-06-08 22:47:19 +0800285 * CLK_GATE_HIWORD_MASK - The gate settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200286 * of this register, and mask of gate bits are in higher 16-bit of this
287 * register. While setting the gate bits, higher 16-bit should also be
288 * updated to indicate changing gate bits.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700289 */
290struct clk_gate {
291 struct clk_hw hw;
292 void __iomem *reg;
293 u8 bit_idx;
294 u8 flags;
295 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700296};
297
298#define CLK_GATE_SET_TO_DISABLE BIT(0)
Haojian Zhuang04577992013-06-08 22:47:19 +0800299#define CLK_GATE_HIWORD_MASK BIT(1)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700300
Shawn Guobffad662012-03-27 15:23:23 +0800301extern const struct clk_ops clk_gate_ops;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700302struct clk *clk_register_gate(struct device *dev, const char *name,
303 const char *parent_name, unsigned long flags,
304 void __iomem *reg, u8 bit_idx,
305 u8 clk_gate_flags, spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100306void clk_unregister_gate(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700307
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530308struct clk_div_table {
309 unsigned int val;
310 unsigned int div;
311};
312
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700313/**
314 * struct clk_divider - adjustable divider clock
315 *
316 * @hw: handle between common and hardware-specific interfaces
317 * @reg: register containing the divider
318 * @shift: shift to the divider bit field
319 * @width: width of the divider bit field
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530320 * @table: array of value/divider pairs, last entry should have div = 0
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700321 * @lock: register lock
322 *
323 * Clock with an adjustable divider affecting its output frequency. Implements
324 * .recalc_rate, .set_rate and .round_rate
325 *
326 * Flags:
327 * CLK_DIVIDER_ONE_BASED - by default the divisor is the value read from the
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200328 * register plus one. If CLK_DIVIDER_ONE_BASED is set then the divider is
329 * the raw value read from the register, with the value of zero considered
Soren Brinkmann056b20532013-04-02 15:36:56 -0700330 * invalid, unless CLK_DIVIDER_ALLOW_ZERO is set.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700331 * CLK_DIVIDER_POWER_OF_TWO - clock divisor is 2 raised to the value read from
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200332 * the hardware register
Soren Brinkmann056b20532013-04-02 15:36:56 -0700333 * CLK_DIVIDER_ALLOW_ZERO - Allow zero divisors. For dividers which have
334 * CLK_DIVIDER_ONE_BASED set, it is possible to end up with a zero divisor.
335 * Some hardware implementations gracefully handle this case and allow a
336 * zero divisor by not modifying their input clock
337 * (divide by one / bypass).
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800338 * CLK_DIVIDER_HIWORD_MASK - The divider settings are only in lower 16-bit
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200339 * of this register, and mask of divider bits are in higher 16-bit of this
340 * register. While setting the divider bits, higher 16-bit should also be
341 * updated to indicate changing divider bits.
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100342 * CLK_DIVIDER_ROUND_CLOSEST - Makes the best calculated divider to be rounded
343 * to the closest integer instead of the up one.
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530344 * CLK_DIVIDER_READ_ONLY - The divider settings are preconfigured and should
345 * not be changed by the clock framework.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700346 */
347struct clk_divider {
348 struct clk_hw hw;
349 void __iomem *reg;
350 u8 shift;
351 u8 width;
352 u8 flags;
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530353 const struct clk_div_table *table;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700354 spinlock_t *lock;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700355};
356
357#define CLK_DIVIDER_ONE_BASED BIT(0)
358#define CLK_DIVIDER_POWER_OF_TWO BIT(1)
Soren Brinkmann056b20532013-04-02 15:36:56 -0700359#define CLK_DIVIDER_ALLOW_ZERO BIT(2)
Haojian Zhuangd57dfe72013-06-08 22:47:18 +0800360#define CLK_DIVIDER_HIWORD_MASK BIT(3)
Maxime COQUELIN774b5142014-01-29 17:24:07 +0100361#define CLK_DIVIDER_ROUND_CLOSEST BIT(4)
Heiko Stuebner79c6ab52014-05-23 18:32:15 +0530362#define CLK_DIVIDER_READ_ONLY BIT(5)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700363
Shawn Guobffad662012-03-27 15:23:23 +0800364extern const struct clk_ops clk_divider_ops;
Stephen Boydbca96902015-01-19 18:05:29 -0800365
366unsigned long divider_recalc_rate(struct clk_hw *hw, unsigned long parent_rate,
367 unsigned int val, const struct clk_div_table *table,
368 unsigned long flags);
369long divider_round_rate(struct clk_hw *hw, unsigned long rate,
370 unsigned long *prate, const struct clk_div_table *table,
371 u8 width, unsigned long flags);
372int divider_get_val(unsigned long rate, unsigned long parent_rate,
373 const struct clk_div_table *table, u8 width,
374 unsigned long flags);
375
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700376struct clk *clk_register_divider(struct device *dev, const char *name,
377 const char *parent_name, unsigned long flags,
378 void __iomem *reg, u8 shift, u8 width,
379 u8 clk_divider_flags, spinlock_t *lock);
Rajendra Nayak357c3f02012-06-29 19:06:32 +0530380struct clk *clk_register_divider_table(struct device *dev, const char *name,
381 const char *parent_name, unsigned long flags,
382 void __iomem *reg, u8 shift, u8 width,
383 u8 clk_divider_flags, const struct clk_div_table *table,
384 spinlock_t *lock);
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100385void clk_unregister_divider(struct clk *clk);
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700386
387/**
388 * struct clk_mux - multiplexer clock
389 *
390 * @hw: handle between common and hardware-specific interfaces
391 * @reg: register controlling multiplexer
392 * @shift: shift to multiplexer bit field
393 * @width: width of mutliplexer bit field
James Hogan3566d402013-03-25 14:35:07 +0000394 * @flags: hardware-specific flags
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700395 * @lock: register lock
396 *
397 * Clock with multiple selectable parents. Implements .get_parent, .set_parent
398 * and .recalc_rate
399 *
400 * Flags:
401 * CLK_MUX_INDEX_ONE - register index starts at 1, not 0
Viresh Kumar1f73f312012-04-17 16:45:35 +0530402 * CLK_MUX_INDEX_BIT - register index is a single bit (power of two)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800403 * CLK_MUX_HIWORD_MASK - The mux settings are only in lower 16-bit of this
Geert Uytterhoeven725b4182014-04-22 15:11:41 +0200404 * register, and mask of mux bits are in higher 16-bit of this register.
405 * While setting the mux bits, higher 16-bit should also be updated to
406 * indicate changing mux bits.
Stephen Boyd15a02c12015-01-19 18:05:28 -0800407 * CLK_MUX_ROUND_CLOSEST - Use the parent rate that is closest to the desired
408 * frequency.
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700409 */
410struct clk_mux {
411 struct clk_hw hw;
412 void __iomem *reg;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200413 u32 *table;
414 u32 mask;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700415 u8 shift;
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700416 u8 flags;
417 spinlock_t *lock;
418};
419
420#define CLK_MUX_INDEX_ONE BIT(0)
421#define CLK_MUX_INDEX_BIT BIT(1)
Haojian Zhuangba492e92013-06-08 22:47:17 +0800422#define CLK_MUX_HIWORD_MASK BIT(2)
Stephen Boyd15a02c12015-01-19 18:05:28 -0800423#define CLK_MUX_READ_ONLY BIT(3) /* mux can't be changed */
424#define CLK_MUX_ROUND_CLOSEST BIT(4)
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700425
Shawn Guobffad662012-03-27 15:23:23 +0800426extern const struct clk_ops clk_mux_ops;
Tomasz Figac57acd12013-07-23 01:49:18 +0200427extern const struct clk_ops clk_mux_ro_ops;
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200428
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700429struct clk *clk_register_mux(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200430 const char * const *parent_names, u8 num_parents,
431 unsigned long flags,
Mike Turquette9d9f78e2012-03-15 23:11:20 -0700432 void __iomem *reg, u8 shift, u8 width,
433 u8 clk_mux_flags, spinlock_t *lock);
Mike Turquetteb24764902012-03-15 23:11:19 -0700434
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200435struct clk *clk_register_mux_table(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200436 const char * const *parent_names, u8 num_parents,
437 unsigned long flags,
Peter De Schrijverce4f3312013-03-22 14:07:53 +0200438 void __iomem *reg, u8 shift, u32 mask,
439 u8 clk_mux_flags, u32 *table, spinlock_t *lock);
440
Krzysztof Kozlowski4e3c0212015-01-05 10:52:40 +0100441void clk_unregister_mux(struct clk *clk);
442
Gregory CLEMENT79b16642013-04-12 13:57:44 +0200443void of_fixed_factor_clk_setup(struct device_node *node);
444
Mike Turquetteb24764902012-03-15 23:11:19 -0700445/**
Sascha Hauerf0948f52012-05-03 15:36:14 +0530446 * struct clk_fixed_factor - fixed multiplier and divider clock
447 *
448 * @hw: handle between common and hardware-specific interfaces
449 * @mult: multiplier
450 * @div: divider
451 *
452 * Clock with a fixed multiplier and divider. The output frequency is the
453 * parent clock rate divided by div and multiplied by mult.
454 * Implements .recalc_rate, .set_rate and .round_rate
455 */
456
457struct clk_fixed_factor {
458 struct clk_hw hw;
459 unsigned int mult;
460 unsigned int div;
461};
462
Daniel Thompson3037e9e2015-06-10 21:04:54 +0100463extern const struct clk_ops clk_fixed_factor_ops;
Sascha Hauerf0948f52012-05-03 15:36:14 +0530464struct clk *clk_register_fixed_factor(struct device *dev, const char *name,
465 const char *parent_name, unsigned long flags,
466 unsigned int mult, unsigned int div);
467
Heikki Krogeruse2d0e902014-05-15 16:40:25 +0300468/**
469 * struct clk_fractional_divider - adjustable fractional divider clock
470 *
471 * @hw: handle between common and hardware-specific interfaces
472 * @reg: register containing the divider
473 * @mshift: shift to the numerator bit field
474 * @mwidth: width of the numerator bit field
475 * @nshift: shift to the denominator bit field
476 * @nwidth: width of the denominator bit field
477 * @lock: register lock
478 *
479 * Clock with adjustable fractional divider affecting its output frequency.
480 */
481
482struct clk_fractional_divider {
483 struct clk_hw hw;
484 void __iomem *reg;
485 u8 mshift;
486 u32 mmask;
487 u8 nshift;
488 u32 nmask;
489 u8 flags;
490 spinlock_t *lock;
491};
492
493extern const struct clk_ops clk_fractional_divider_ops;
494struct clk *clk_register_fractional_divider(struct device *dev,
495 const char *name, const char *parent_name, unsigned long flags,
496 void __iomem *reg, u8 mshift, u8 mwidth, u8 nshift, u8 nwidth,
497 u8 clk_divider_flags, spinlock_t *lock);
498
Prashant Gaikwadece70092013-03-20 17:30:34 +0530499/***
500 * struct clk_composite - aggregate clock of mux, divider and gate clocks
501 *
502 * @hw: handle between common and hardware-specific interfaces
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700503 * @mux_hw: handle between composite and hardware-specific mux clock
504 * @rate_hw: handle between composite and hardware-specific rate clock
505 * @gate_hw: handle between composite and hardware-specific gate clock
Prashant Gaikwadece70092013-03-20 17:30:34 +0530506 * @mux_ops: clock ops for mux
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700507 * @rate_ops: clock ops for rate
Prashant Gaikwadece70092013-03-20 17:30:34 +0530508 * @gate_ops: clock ops for gate
509 */
510struct clk_composite {
511 struct clk_hw hw;
512 struct clk_ops ops;
513
514 struct clk_hw *mux_hw;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700515 struct clk_hw *rate_hw;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530516 struct clk_hw *gate_hw;
517
518 const struct clk_ops *mux_ops;
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700519 const struct clk_ops *rate_ops;
Prashant Gaikwadece70092013-03-20 17:30:34 +0530520 const struct clk_ops *gate_ops;
521};
522
523struct clk *clk_register_composite(struct device *dev, const char *name,
Sascha Hauer2893c372015-03-31 20:16:52 +0200524 const char * const *parent_names, int num_parents,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530525 struct clk_hw *mux_hw, const struct clk_ops *mux_ops,
Mike Turquetted3a1c7b2013-04-11 11:31:36 -0700526 struct clk_hw *rate_hw, const struct clk_ops *rate_ops,
Prashant Gaikwadece70092013-03-20 17:30:34 +0530527 struct clk_hw *gate_hw, const struct clk_ops *gate_ops,
528 unsigned long flags);
529
Jyri Sarhac873d142014-09-05 15:21:34 +0300530/***
531 * struct clk_gpio_gate - gpio gated clock
532 *
533 * @hw: handle between common and hardware-specific interfaces
534 * @gpiod: gpio descriptor
535 *
536 * Clock with a gpio control for enabling and disabling the parent clock.
537 * Implements .enable, .disable and .is_enabled
538 */
539
540struct clk_gpio {
541 struct clk_hw hw;
542 struct gpio_desc *gpiod;
543};
544
545extern const struct clk_ops clk_gpio_gate_ops;
546struct clk *clk_register_gpio_gate(struct device *dev, const char *name,
Martin Fuzzey820ad972015-03-18 14:53:17 +0100547 const char *parent_name, unsigned gpio, bool active_low,
Jyri Sarhac873d142014-09-05 15:21:34 +0300548 unsigned long flags);
549
550void of_gpio_clk_gate_setup(struct device_node *node);
551
Sascha Hauerf0948f52012-05-03 15:36:14 +0530552/**
Sergej Sawazki80eeb1f2015-06-28 16:24:55 +0200553 * struct clk_gpio_mux - gpio controlled clock multiplexer
554 *
555 * @hw: see struct clk_gpio
556 * @gpiod: gpio descriptor to select the parent of this clock multiplexer
557 *
558 * Clock with a gpio control for selecting the parent clock.
559 * Implements .get_parent, .set_parent and .determine_rate
560 */
561
562extern const struct clk_ops clk_gpio_mux_ops;
563struct clk *clk_register_gpio_mux(struct device *dev, const char *name,
564 const char **parent_names, u8 num_parents, unsigned gpio,
565 bool active_low, unsigned long flags);
566
567void of_gpio_mux_clk_setup(struct device_node *node);
568
569/**
Mike Turquetteb24764902012-03-15 23:11:19 -0700570 * clk_register - allocate a new clock, register it and return an opaque cookie
571 * @dev: device that is registering this clock
Mike Turquetteb24764902012-03-15 23:11:19 -0700572 * @hw: link to hardware-specific clock data
Mike Turquetteb24764902012-03-15 23:11:19 -0700573 *
574 * clk_register is the primary interface for populating the clock tree with new
575 * clock nodes. It returns a pointer to the newly allocated struct clk which
576 * cannot be dereferenced by driver code but may be used in conjuction with the
Mike Turquetted1302a32012-03-29 14:30:40 -0700577 * rest of the clock API. In the event of an error clk_register will return an
578 * error code; drivers must test for an error code after calling clk_register.
Mike Turquetteb24764902012-03-15 23:11:19 -0700579 */
Saravana Kannan0197b3e2012-04-25 22:58:56 -0700580struct clk *clk_register(struct device *dev, struct clk_hw *hw);
Stephen Boyd46c87732012-09-24 13:38:04 -0700581struct clk *devm_clk_register(struct device *dev, struct clk_hw *hw);
Mike Turquetteb24764902012-03-15 23:11:19 -0700582
Mark Brown1df5c932012-04-18 09:07:12 +0100583void clk_unregister(struct clk *clk);
Stephen Boyd46c87732012-09-24 13:38:04 -0700584void devm_clk_unregister(struct device *dev, struct clk *clk);
Mark Brown1df5c932012-04-18 09:07:12 +0100585
Mike Turquetteb24764902012-03-15 23:11:19 -0700586/* helper functions */
587const char *__clk_get_name(struct clk *clk);
588struct clk_hw *__clk_get_hw(struct clk *clk);
589u8 __clk_get_num_parents(struct clk *clk);
590struct clk *__clk_get_parent(struct clk *clk);
James Hogan7ef3dcc2013-07-29 12:24:58 +0100591struct clk *clk_get_parent_by_index(struct clk *clk, u8 index);
Linus Torvalds93874682012-12-11 11:25:08 -0800592unsigned int __clk_get_enable_count(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700593unsigned long __clk_get_rate(struct clk *clk);
594unsigned long __clk_get_flags(struct clk *clk);
Ulf Hansson3d6ee282013-03-12 20:26:02 +0100595bool __clk_is_prepared(struct clk *clk);
Stephen Boyd2ac6b1f2012-10-03 23:38:55 -0700596bool __clk_is_enabled(struct clk *clk);
Mike Turquetteb24764902012-03-15 23:11:19 -0700597struct clk *__clk_lookup(const char *name);
James Hogane366fdd2013-07-29 12:25:02 +0100598long __clk_mux_determine_rate(struct clk_hw *hw, unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100599 unsigned long min_rate,
600 unsigned long max_rate,
James Hogane366fdd2013-07-29 12:25:02 +0100601 unsigned long *best_parent_rate,
Tomeu Vizoso646cafc2014-12-02 08:54:22 +0100602 struct clk_hw **best_parent_p);
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100603unsigned long __clk_determine_rate(struct clk_hw *core,
604 unsigned long rate,
605 unsigned long min_rate,
606 unsigned long max_rate);
Stephen Boyd15a02c12015-01-19 18:05:28 -0800607long __clk_mux_determine_rate_closest(struct clk_hw *hw, unsigned long rate,
Tomeu Vizoso1c8e6002015-01-23 12:03:31 +0100608 unsigned long min_rate,
609 unsigned long max_rate,
Stephen Boyd15a02c12015-01-19 18:05:28 -0800610 unsigned long *best_parent_rate,
611 struct clk_hw **best_parent_p);
Tomeu Vizoso42c86542015-03-11 11:34:25 +0100612void clk_hw_reparent(struct clk_hw *hw, struct clk_hw *new_parent);
Mike Turquetteb24764902012-03-15 23:11:19 -0700613
Javier Martinez Canillas2e65d8b2015-02-12 14:58:29 +0100614static inline void __clk_hw_set_clk(struct clk_hw *dst, struct clk_hw *src)
615{
616 dst->clk = src->clk;
617 dst->core = src->core;
618}
619
Mike Turquetteb24764902012-03-15 23:11:19 -0700620/*
621 * FIXME clock api without lock protection
622 */
Mike Turquetteb24764902012-03-15 23:11:19 -0700623unsigned long __clk_round_rate(struct clk *clk, unsigned long rate);
624
Grant Likely766e6a42012-04-09 14:50:06 -0500625struct of_device_id;
626
627typedef void (*of_clk_init_cb_t)(struct device_node *);
628
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200629struct clk_onecell_data {
630 struct clk **clks;
631 unsigned int clk_num;
632};
633
Tero Kristo819b4862013-10-22 11:39:36 +0300634extern struct of_device_id __clk_of_table;
635
Rob Herring54196cc2014-05-08 16:09:24 -0500636#define CLK_OF_DECLARE(name, compat, fn) OF_DECLARE_1(clk, name, compat, fn)
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200637
638#ifdef CONFIG_OF
Grant Likely766e6a42012-04-09 14:50:06 -0500639int of_clk_add_provider(struct device_node *np,
640 struct clk *(*clk_src_get)(struct of_phandle_args *args,
641 void *data),
642 void *data);
643void of_clk_del_provider(struct device_node *np);
644struct clk *of_clk_src_simple_get(struct of_phandle_args *clkspec,
645 void *data);
Shawn Guo494bfec2012-08-22 21:36:27 +0800646struct clk *of_clk_src_onecell_get(struct of_phandle_args *clkspec, void *data);
Mike Turquettef6102742013-10-07 23:12:13 -0700647int of_clk_get_parent_count(struct device_node *np);
Dinh Nguyen2e61dfb2015-06-05 11:26:13 -0500648int of_clk_parent_fill(struct device_node *np, const char **parents,
649 unsigned int size);
Grant Likely766e6a42012-04-09 14:50:06 -0500650const char *of_clk_get_parent_name(struct device_node *np, int index);
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530651
Grant Likely766e6a42012-04-09 14:50:06 -0500652void of_clk_init(const struct of_device_id *matches);
653
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200654#else /* !CONFIG_OF */
Prashant Gaikwadf2f6c252013-01-04 12:30:52 +0530655
Sebastian Hesselbarth0b151de2013-05-01 02:58:28 +0200656static inline int of_clk_add_provider(struct device_node *np,
657 struct clk *(*clk_src_get)(struct of_phandle_args *args,
658 void *data),
659 void *data)
660{
661 return 0;
662}
663#define of_clk_del_provider(np) \
664 { while (0); }
665static inline struct clk *of_clk_src_simple_get(
666 struct of_phandle_args *clkspec, void *data)
667{
668 return ERR_PTR(-ENOENT);
669}
670static inline struct clk *of_clk_src_onecell_get(
671 struct of_phandle_args *clkspec, void *data)
672{
673 return ERR_PTR(-ENOENT);
674}
675static inline const char *of_clk_get_parent_name(struct device_node *np,
676 int index)
677{
678 return NULL;
679}
680#define of_clk_init(matches) \
681 { while (0); }
682#endif /* CONFIG_OF */
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200683
684/*
685 * wrap access to peripherals in accessor routines
686 * for improved portability across platforms
687 */
688
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100689#if IS_ENABLED(CONFIG_PPC)
690
691static inline u32 clk_readl(u32 __iomem *reg)
692{
693 return ioread32be(reg);
694}
695
696static inline void clk_writel(u32 val, u32 __iomem *reg)
697{
698 iowrite32be(val, reg);
699}
700
701#else /* platform dependent I/O accessors */
702
Gerhard Sittigaa514ce2013-07-22 14:14:40 +0200703static inline u32 clk_readl(u32 __iomem *reg)
704{
705 return readl(reg);
706}
707
708static inline void clk_writel(u32 val, u32 __iomem *reg)
709{
710 writel(val, reg);
711}
712
Gerhard Sittig6d8cdb62013-11-30 23:51:24 +0100713#endif /* platform dependent I/O accessors */
714
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300715#ifdef CONFIG_DEBUG_FS
Tomeu Vizoso61c7cdd2014-12-02 08:54:21 +0100716struct dentry *clk_debugfs_add_file(struct clk_hw *hw, char *name, umode_t mode,
Peter De Schrijverfb2b3c92014-06-26 18:00:53 +0300717 void *data, const struct file_operations *fops);
718#endif
719
Mike Turquetteb24764902012-03-15 23:11:19 -0700720#endif /* CONFIG_COMMON_CLK */
721#endif /* CLK_PROVIDER_H */