blob: 839755c7f2b0fefd3ae86d6c72c561bd59a6f4ac [file] [log] [blame]
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01001/*
2 * linux/drivers/mmc/host/tmio_mmc.h
3 *
Wolfram Sangac860452016-04-26 17:55:26 +02004 * Copyright (C) 2016 Sang Engineering, Wolfram Sang
5 * Copyright (C) 2015-16 Renesas Electronics Corporation
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +01006 * Copyright (C) 2007 Ian Molton
7 * Copyright (C) 2004 Ian Molton
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Driver for the MMC / SD / SDIO cell found in:
14 *
15 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
16 */
17
18#ifndef TMIO_MMC_H
19#define TMIO_MMC_H
20
Kuninori Morimoto361936e2015-01-13 04:59:14 +000021#include <linux/dmaengine.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010022#include <linux/highmem.h>
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +020023#include <linux/mutex.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010024#include <linux/pagemap.h>
Rafael J. Wysocki6c0cbef2011-07-26 20:50:23 +020025#include <linux/scatterlist.h>
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +010026#include <linux/spinlock.h>
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010027
Wolfram Sangac860452016-04-26 17:55:26 +020028#define CTL_SD_CMD 0x00
29#define CTL_ARG_REG 0x04
30#define CTL_STOP_INTERNAL_ACTION 0x08
31#define CTL_XFER_BLK_COUNT 0xa
32#define CTL_RESPONSE 0x0c
Wolfram Sang184adf22016-04-27 18:51:27 +020033/* driver merges STATUS and following STATUS2 */
Wolfram Sangac860452016-04-26 17:55:26 +020034#define CTL_STATUS 0x1c
Wolfram Sang184adf22016-04-27 18:51:27 +020035/* driver merges IRQ_MASK and following IRQ_MASK2 */
Wolfram Sangac860452016-04-26 17:55:26 +020036#define CTL_IRQ_MASK 0x20
37#define CTL_SD_CARD_CLK_CTL 0x24
38#define CTL_SD_XFER_LEN 0x26
39#define CTL_SD_MEM_CARD_OPT 0x28
40#define CTL_SD_ERROR_DETAIL_STATUS 0x2c
41#define CTL_SD_DATA_PORT 0x30
42#define CTL_TRANSACTION_CTL 0x34
43#define CTL_SDIO_STATUS 0x36
44#define CTL_SDIO_IRQ_MASK 0x38
45#define CTL_DMA_ENABLE 0xd8
46#define CTL_RESET_SD 0xe0
47#define CTL_VERSION 0xe2
48#define CTL_SDIO_REGS 0x100
49#define CTL_CLK_AND_WAIT_CTL 0x138
50#define CTL_RESET_SDIO 0x1e0
51
52/* Definitions for values the CTRL_STATUS register can take. */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020053#define TMIO_STAT_CMDRESPEND BIT(0)
54#define TMIO_STAT_DATAEND BIT(2)
55#define TMIO_STAT_CARD_REMOVE BIT(3)
56#define TMIO_STAT_CARD_INSERT BIT(4)
57#define TMIO_STAT_SIGSTATE BIT(5)
58#define TMIO_STAT_WRPROTECT BIT(7)
59#define TMIO_STAT_CARD_REMOVE_A BIT(8)
60#define TMIO_STAT_CARD_INSERT_A BIT(9)
61#define TMIO_STAT_SIGSTATE_A BIT(10)
62
63/* These belong technically to CTRL_STATUS2, but the driver merges them */
64#define TMIO_STAT_CMD_IDX_ERR BIT(16)
65#define TMIO_STAT_CRCFAIL BIT(17)
66#define TMIO_STAT_STOPBIT_ERR BIT(18)
67#define TMIO_STAT_DATATIMEOUT BIT(19)
68#define TMIO_STAT_RXOVERFLOW BIT(20)
69#define TMIO_STAT_TXUNDERRUN BIT(21)
70#define TMIO_STAT_CMDTIMEOUT BIT(22)
Wolfram Sang83e95352016-04-27 18:51:25 +020071#define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020072#define TMIO_STAT_RXRDY BIT(24)
73#define TMIO_STAT_TXRQ BIT(25)
Wolfram Sanga21553c2016-04-27 18:51:26 +020074#define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
75#define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
Wolfram Sang2cafc5c2016-04-27 18:51:24 +020076#define TMIO_STAT_CMD_BUSY BIT(30)
77#define TMIO_STAT_ILL_ACCESS BIT(31)
Wolfram Sangac860452016-04-26 17:55:26 +020078
Wolfram Sangac860452016-04-26 17:55:26 +020079#define CLK_CTL_DIV_MASK 0xff
80#define CLK_CTL_SCLKEN BIT(8)
81
Wolfram Sang0bc0b6e2016-09-19 22:57:48 +020082#define CARD_OPT_WIDTH8 BIT(13)
83#define CARD_OPT_WIDTH BIT(15)
84
Wolfram Sangac860452016-04-26 17:55:26 +020085#define TMIO_BBS 512 /* Boot block size */
86
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010087/* Definitions for values the CTRL_SDIO_STATUS register can take. */
Simon Hormancba179a2011-03-24 09:48:36 +010088#define TMIO_SDIO_STAT_IOIRQ 0x0001
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010089#define TMIO_SDIO_STAT_EXPUB52 0x4000
Simon Hormancba179a2011-03-24 09:48:36 +010090#define TMIO_SDIO_STAT_EXWT 0x8000
91#define TMIO_SDIO_MASK_ALL 0xc007
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +010092
93/* Define some IRQ masks */
94/* This is the mask used at reset by the chip */
95#define TMIO_MASK_ALL 0x837f031d
96#define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
97#define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
98#define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
99 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
100#define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
101
102struct tmio_mmc_data;
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000103struct tmio_mmc_host;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100104
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000105struct tmio_mmc_dma {
Kuninori Morimoto361936e2015-01-13 04:59:14 +0000106 enum dma_slave_buswidth dma_buswidth;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000107 bool (*filter)(struct dma_chan *chan, void *arg);
Kuninori Morimoto5add2ac2015-01-13 04:59:05 +0000108 void (*enable)(struct tmio_mmc_host *host, bool enable);
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000109};
110
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100111struct tmio_mmc_host {
112 void __iomem *ctl;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100113 struct mmc_command *cmd;
114 struct mmc_request *mrq;
115 struct mmc_data *data;
116 struct mmc_host *mmc;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100117
118 /* Callbacks for clock / power control */
119 void (*set_pwr)(struct platform_device *host, int state);
120 void (*set_clk_div)(struct platform_device *host, int state);
121
122 /* pio related stuff */
123 struct scatterlist *sg_ptr;
124 struct scatterlist *sg_orig;
125 unsigned int sg_len;
126 unsigned int sg_off;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000127 unsigned long bus_shift;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100128
129 struct platform_device *pdev;
130 struct tmio_mmc_data *pdata;
Kuninori Morimoto7ecc09b2015-01-13 04:57:33 +0000131 struct tmio_mmc_dma *dma;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100132
133 /* DMA support */
134 bool force_pio;
135 struct dma_chan *chan_rx;
136 struct dma_chan *chan_tx;
137 struct tasklet_struct dma_complete;
138 struct tasklet_struct dma_issue;
139 struct scatterlist bounce_sg;
140 u8 *bounce_buf;
141
142 /* Track lost interrupts */
143 struct delayed_work delayed_reset_work;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200144 struct work_struct done;
145
Ulf Hanssonae12d252013-10-30 00:16:17 +0100146 /* Cache */
Simon Horman54680fe2011-08-25 10:27:25 +0900147 u32 sdcard_irq_mask;
148 u32 sdio_irq_mask;
Ulf Hanssonae12d252013-10-30 00:16:17 +0100149 unsigned int clk_cache;
Simon Horman54680fe2011-08-25 10:27:25 +0900150
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200151 spinlock_t lock; /* protect host private data */
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100152 unsigned long last_req_ts;
Guennadi Liakhovetskib9269fd2011-07-14 12:12:38 +0200153 struct mutex ios_lock; /* protect set_ios() context */
Guennadi Liakhovetski2b1ac5c2012-02-09 22:57:08 +0100154 bool native_hotplug;
Ulf Hansson7501c432013-10-24 15:58:45 +0200155 bool sdio_irq_enabled;
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000156
157 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200158 int (*clk_enable)(struct tmio_mmc_host *host);
Ben Hutchings2fb55952016-04-01 17:44:32 +0200159 unsigned int (*clk_update)(struct tmio_mmc_host *host,
160 unsigned int new_clock);
Ben Hutchings0ea28212016-04-01 17:44:31 +0200161 void (*clk_disable)(struct tmio_mmc_host *host);
Kuninori Morimoto85c02dd2015-01-13 04:58:10 +0000162 int (*multi_io_quirk)(struct mmc_card *card,
163 unsigned int direction, int blk_size);
Wolfram Sang6a4679f2016-08-24 11:34:37 +0200164 int (*card_busy)(struct mmc_host *mmc);
Wolfram Sang452e5ee2016-04-01 17:44:33 +0200165 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
166 struct mmc_ios *ios);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100167};
168
Kuninori Morimoto94b110a2015-01-13 04:57:22 +0000169struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
170void tmio_mmc_host_free(struct tmio_mmc_host *host);
171int tmio_mmc_host_probe(struct tmio_mmc_host *host,
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100172 struct tmio_mmc_data *pdata);
173void tmio_mmc_host_remove(struct tmio_mmc_host *host);
174void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
175
176void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
177void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
Magnus Damm8e7bfdb2011-05-06 11:02:33 +0000178irqreturn_t tmio_mmc_irq(int irq, void *devid);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100179
180static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
181 unsigned long *flags)
182{
183 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800184 return kmap_atomic(sg_page(sg)) + sg->offset;
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100185}
186
187static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
188 unsigned long *flags, void *virt)
189{
Cong Wang482fce92011-11-27 13:27:00 +0800190 kunmap_atomic(virt - sg->offset);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100191 local_irq_restore(*flags);
192}
193
Guennadi Liakhovetski42051e82011-03-14 09:52:33 +0100194#if defined(CONFIG_MMC_SDHI) || defined(CONFIG_MMC_SDHI_MODULE)
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100195void tmio_mmc_start_dma(struct tmio_mmc_host *host, struct mmc_data *data);
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200196void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100197void tmio_mmc_request_dma(struct tmio_mmc_host *host, struct tmio_mmc_data *pdata);
198void tmio_mmc_release_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100199void tmio_mmc_abort_dma(struct tmio_mmc_host *host);
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100200#else
201static inline void tmio_mmc_start_dma(struct tmio_mmc_host *host,
202 struct mmc_data *data)
203{
204}
205
Guennadi Liakhovetski162f43e2011-07-14 18:39:10 +0200206static inline void tmio_mmc_enable_dma(struct tmio_mmc_host *host, bool enable)
207{
208}
209
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100210static inline void tmio_mmc_request_dma(struct tmio_mmc_host *host,
211 struct tmio_mmc_data *pdata)
212{
213 host->chan_tx = NULL;
214 host->chan_rx = NULL;
215}
216
217static inline void tmio_mmc_release_dma(struct tmio_mmc_host *host)
218{
219}
Guennadi Liakhovetskie3de2be2012-01-06 13:06:51 +0100220
221static inline void tmio_mmc_abort_dma(struct tmio_mmc_host *host)
222{
223}
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100224#endif
225
Ulf Hansson9ade7db2014-08-25 12:03:20 +0200226#ifdef CONFIG_PM
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000227int tmio_mmc_host_runtime_suspend(struct device *dev);
228int tmio_mmc_host_runtime_resume(struct device *dev);
Ulf Hansson710dec92013-10-23 14:55:07 +0200229#endif
Guennadi Liakhovetski7311bef2011-05-11 16:51:11 +0000230
Simon Hormana11862d2011-06-21 08:00:09 +0900231static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
232{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000233 return readw(host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900234}
235
236static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
237 u16 *buf, int count)
238{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000239 readsw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900240}
241
Wolfram Sang2c545062016-04-27 18:51:23 +0200242static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host, int addr)
Simon Hormana11862d2011-06-21 08:00:09 +0900243{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000244 return readw(host->ctl + (addr << host->bus_shift)) |
245 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
Simon Hormana11862d2011-06-21 08:00:09 +0900246}
247
Chris Brandt8185e512016-09-12 10:15:06 -0400248static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
249 u32 *buf, int count)
250{
251 readsl(host->ctl + (addr << host->bus_shift), buf, count);
252}
253
Simon Hormana11862d2011-06-21 08:00:09 +0900254static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr, u16 val)
255{
Simon Horman973ed3a2011-06-21 08:00:10 +0900256 /* If there is a hook and it returns non-zero then there
257 * is an error and the write should be skipped
258 */
Kuninori Morimotodfe9a222015-01-13 04:57:42 +0000259 if (host->write16_hook && host->write16_hook(host, addr))
Simon Horman973ed3a2011-06-21 08:00:10 +0900260 return;
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000261 writew(val, host->ctl + (addr << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900262}
263
264static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
265 u16 *buf, int count)
266{
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000267 writesw(host->ctl + (addr << host->bus_shift), buf, count);
Simon Hormana11862d2011-06-21 08:00:09 +0900268}
269
Wolfram Sang2c545062016-04-27 18:51:23 +0200270static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host, int addr, u32 val)
Simon Hormana11862d2011-06-21 08:00:09 +0900271{
Wolfram Sang7c42dbf2016-05-27 14:10:29 +0200272 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
Kuninori Morimoto7445bf92015-01-13 04:58:20 +0000273 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
Simon Hormana11862d2011-06-21 08:00:09 +0900274}
275
Chris Brandt8185e512016-09-12 10:15:06 -0400276static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
277 const u32 *buf, int count)
278{
279 writesl(host->ctl + (addr << host->bus_shift), buf, count);
280}
281
Guennadi Liakhovetskib6147492011-03-23 12:42:44 +0100282#endif