blob: 91b22b2ea3aa7d4cf11c46ffb3b679c8a9c9942f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __LINUX_UHCI_HCD_H
2#define __LINUX_UHCI_HCD_H
3
4#include <linux/list.h>
5#include <linux/usb.h>
6
7#define usb_packetid(pipe) (usb_pipein(pipe) ? USB_PID_IN : USB_PID_OUT)
8#define PIPE_DEVEP_MASK 0x0007ff00
9
Alan Stern8b262bd2005-09-26 16:31:15 -040010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011/*
12 * Universal Host Controller Interface data structures and defines
13 */
14
15/* Command register */
16#define USBCMD 0
17#define USBCMD_RS 0x0001 /* Run/Stop */
18#define USBCMD_HCRESET 0x0002 /* Host reset */
19#define USBCMD_GRESET 0x0004 /* Global reset */
20#define USBCMD_EGSM 0x0008 /* Global Suspend Mode */
21#define USBCMD_FGR 0x0010 /* Force Global Resume */
22#define USBCMD_SWDBG 0x0020 /* SW Debug mode */
23#define USBCMD_CF 0x0040 /* Config Flag (sw only) */
24#define USBCMD_MAXP 0x0080 /* Max Packet (0 = 32, 1 = 64) */
25
26/* Status register */
27#define USBSTS 2
28#define USBSTS_USBINT 0x0001 /* Interrupt due to IOC */
29#define USBSTS_ERROR 0x0002 /* Interrupt due to error */
30#define USBSTS_RD 0x0004 /* Resume Detect */
Alan Sterndccf4a42005-12-17 17:58:46 -050031#define USBSTS_HSE 0x0008 /* Host System Error: PCI problems */
32#define USBSTS_HCPE 0x0010 /* Host Controller Process Error:
33 * the schedule is buggy */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define USBSTS_HCH 0x0020 /* HC Halted */
35
36/* Interrupt enable register */
37#define USBINTR 4
38#define USBINTR_TIMEOUT 0x0001 /* Timeout/CRC error enable */
39#define USBINTR_RESUME 0x0002 /* Resume interrupt enable */
40#define USBINTR_IOC 0x0004 /* Interrupt On Complete enable */
41#define USBINTR_SP 0x0008 /* Short packet interrupt enable */
42
43#define USBFRNUM 6
44#define USBFLBASEADD 8
45#define USBSOF 12
Alan Sterna8bed8b2005-04-09 17:29:00 -040046#define USBSOF_DEFAULT 64 /* Frame length is exactly 1 ms */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48/* USB port status and control registers */
49#define USBPORTSC1 16
50#define USBPORTSC2 18
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +100051#define USBPORTSC3 20
52#define USBPORTSC4 22
Alan Sterndccf4a42005-12-17 17:58:46 -050053#define USBPORTSC_CCS 0x0001 /* Current Connect Status
54 * ("device present") */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055#define USBPORTSC_CSC 0x0002 /* Connect Status Change */
56#define USBPORTSC_PE 0x0004 /* Port Enable */
57#define USBPORTSC_PEC 0x0008 /* Port Enable Change */
58#define USBPORTSC_DPLUS 0x0010 /* D+ high (line status) */
59#define USBPORTSC_DMINUS 0x0020 /* D- high (line status) */
60#define USBPORTSC_RD 0x0040 /* Resume Detect */
61#define USBPORTSC_RES1 0x0080 /* reserved, always 1 */
62#define USBPORTSC_LSDA 0x0100 /* Low Speed Device Attached */
63#define USBPORTSC_PR 0x0200 /* Port Reset */
64/* OC and OCC from Intel 430TX and later (not UHCI 1.1d spec) */
65#define USBPORTSC_OC 0x0400 /* Over Current condition */
66#define USBPORTSC_OCC 0x0800 /* Over Current Change R/WC */
67#define USBPORTSC_SUSP 0x1000 /* Suspend */
68#define USBPORTSC_RES2 0x2000 /* reserved, write zeroes */
69#define USBPORTSC_RES3 0x4000 /* reserved, write zeroes */
70#define USBPORTSC_RES4 0x8000 /* reserved, write zeroes */
71
Alan Stern0d436b42010-06-25 14:02:49 -040072/* PCI legacy support register */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define USBLEGSUP 0xc0
74#define USBLEGSUP_DEFAULT 0x2000 /* only PIRQ enable set */
Alan Sterna8bed8b2005-04-09 17:29:00 -040075#define USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
76#define USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Alan Stern0d436b42010-06-25 14:02:49 -040078/* PCI Intel-specific resume-enable register */
79#define USBRES_INTEL 0xc4
80#define USBPORT1EN 0x01
81#define USBPORT2EN 0x02
82
Jan Andersson51e2f622011-05-18 10:44:51 +020083#define UHCI_PTR_BITS(uhci) cpu_to_hc32((uhci), 0x000F)
84#define UHCI_PTR_TERM(uhci) cpu_to_hc32((uhci), 0x0001)
85#define UHCI_PTR_QH(uhci) cpu_to_hc32((uhci), 0x0002)
86#define UHCI_PTR_DEPTH(uhci) cpu_to_hc32((uhci), 0x0004)
87#define UHCI_PTR_BREADTH(uhci) cpu_to_hc32((uhci), 0x0000)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89#define UHCI_NUMFRAMES 1024 /* in the frame list [array] */
90#define UHCI_MAX_SOF_NUMBER 2047 /* in an SOF packet */
Alan Sterndccf4a42005-12-17 17:58:46 -050091#define CAN_SCHEDULE_FRAMES 1000 /* how far in the future frames
92 * can be scheduled */
Alan Stern3ca2a322007-01-16 11:56:32 -050093#define MAX_PHASE 32 /* Periodic scheduling length */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
Alan Stern84afddd2006-05-12 11:35:45 -040095/* When no queues need Full-Speed Bandwidth Reclamation,
96 * delay this long before turning FSBR off */
Alan Sternc5e3b742006-06-05 12:28:57 -040097#define FSBR_OFF_DELAY msecs_to_jiffies(10)
Alan Stern84afddd2006-05-12 11:35:45 -040098
99/* If a queue hasn't advanced after this much time, assume it is stuck */
100#define QH_WAIT_TIMEOUT msecs_to_jiffies(200)
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Alan Stern8b262bd2005-09-26 16:31:15 -0400103/*
Jan Andersson51e2f622011-05-18 10:44:51 +0200104 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
105 * __leXX (normally) or __beXX (given UHCI_BIG_ENDIAN_DESC), depending on
106 * the host controller implementation.
107 *
108 * To facilitate the strongest possible byte-order checking from "sparse"
109 * and so on, we use __leXX unless that's not practical.
110 */
111#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_DESC
112typedef __u32 __bitwise __hc32;
113typedef __u16 __bitwise __hc16;
114#else
115#define __hc32 __le32
116#define __hc16 __le16
117#endif
118
119/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400120 * Queue Headers
121 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500124 * One role of a QH is to hold a queue of TDs for some endpoint. One QH goes
125 * with each endpoint, and qh->element (updated by the HC) is either:
126 * - the next unprocessed TD in the endpoint's queue, or
127 * - UHCI_PTR_TERM (when there's no more traffic for this endpoint).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 *
129 * The other role of a QH is to serve as a "skeleton" framelist entry, so we
130 * can easily splice a QH for some endpoint into the schedule at the right
131 * place. Then qh->element is UHCI_PTR_TERM.
132 *
Alan Sterndccf4a42005-12-17 17:58:46 -0500133 * In the schedule, qh->link maintains a list of QHs seen by the HC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * skel1 --> ep1-qh --> ep2-qh --> ... --> skel2 --> ...
Alan Sterndccf4a42005-12-17 17:58:46 -0500135 *
136 * qh->node is the software equivalent of qh->link. The differences
137 * are that the software list is doubly-linked and QHs in the UNLINKING
138 * state are on the software list but not the hardware schedule.
139 *
140 * For bookkeeping purposes we maintain QHs even for Isochronous endpoints,
141 * but they never get added to the hardware schedule.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 */
Alan Sterndccf4a42005-12-17 17:58:46 -0500143#define QH_STATE_IDLE 1 /* QH is not being used */
144#define QH_STATE_UNLINKING 2 /* QH has been removed from the
145 * schedule but the hardware may
146 * still be using it */
147#define QH_STATE_ACTIVE 3 /* QH is on the schedule */
148
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149struct uhci_qh {
150 /* Hardware fields */
Jan Andersson51e2f622011-05-18 10:44:51 +0200151 __hc32 link; /* Next QH in the schedule */
152 __hc32 element; /* Queue element (TD) pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 /* Software fields */
Alan Stern28b93252007-02-19 15:51:51 -0500155 dma_addr_t dma_handle;
156
Alan Sterndccf4a42005-12-17 17:58:46 -0500157 struct list_head node; /* Node in the list of QHs */
158 struct usb_host_endpoint *hep; /* Endpoint information */
159 struct usb_device *udev;
160 struct list_head queue; /* Queue of urbps for this QH */
Alan Sternaf0bb592005-12-17 18:00:12 -0500161 struct uhci_td *dummy_td; /* Dummy TD to end the queue */
Alan Stern59e29ed2006-05-12 11:19:19 -0400162 struct uhci_td *post_td; /* Last TD completed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Alan Sternc8155cc2006-05-19 16:52:35 -0400164 struct usb_iso_packet_descriptor *iso_packet_desc;
165 /* Next urb->iso_frame_desc entry */
Alan Stern84afddd2006-05-12 11:35:45 -0400166 unsigned long advance_jiffies; /* Time of last queue advance */
Alan Sterndccf4a42005-12-17 17:58:46 -0500167 unsigned int unlink_frame; /* When the QH was unlinked */
Alan Sterncaf38272006-05-19 16:44:55 -0400168 unsigned int period; /* For Interrupt and Isochronous QHs */
Alan Stern3ca2a322007-01-16 11:56:32 -0500169 short phase; /* Between 0 and period-1 */
170 short load; /* Periodic time requirement, in us */
Alan Sternc8155cc2006-05-19 16:52:35 -0400171 unsigned int iso_frame; /* Frame # for iso_packet_desc */
Alan Sterncaf38272006-05-19 16:44:55 -0400172
Alan Sterndccf4a42005-12-17 17:58:46 -0500173 int state; /* QH_STATE_xxx; see above */
Alan Stern4de7d2c2006-05-05 16:26:58 -0400174 int type; /* Queue type (control, bulk, etc) */
Alan Stern17230ac2007-02-19 15:52:45 -0500175 int skel; /* Skeleton queue number */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500176
177 unsigned int initial_toggle:1; /* Endpoint's current toggle value */
178 unsigned int needs_fixup:1; /* Must fix the TD toggle values */
Alan Stern59e29ed2006-05-12 11:19:19 -0400179 unsigned int is_stopped:1; /* Queue was stopped by error/unlink */
Alan Stern84afddd2006-05-12 11:35:45 -0400180 unsigned int wait_expired:1; /* QH_WAIT_TIMEOUT has expired */
Alan Stern3ca2a322007-01-16 11:56:32 -0500181 unsigned int bandwidth_reserved:1; /* Periodic bandwidth has
182 * been allocated */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183} __attribute__((aligned(16)));
184
185/*
186 * We need a special accessor for the element pointer because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400187 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 */
Alan Sternbab1ff12011-05-18 10:44:50 +0200189#define qh_element(qh) ACCESS_ONCE((qh)->element)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Jan Andersson51e2f622011-05-18 10:44:51 +0200191#define LINK_TO_QH(uhci, qh) (UHCI_PTR_QH((uhci)) | \
192 cpu_to_hc32((uhci), (qh)->dma_handle))
Alan Stern28b93252007-02-19 15:51:51 -0500193
Alan Stern8b262bd2005-09-26 16:31:15 -0400194
195/*
196 * Transfer Descriptors
197 */
198
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199/*
200 * for TD <status>:
201 */
202#define TD_CTRL_SPD (1 << 29) /* Short Packet Detect */
203#define TD_CTRL_C_ERR_MASK (3 << 27) /* Error Counter bits */
204#define TD_CTRL_C_ERR_SHIFT 27
205#define TD_CTRL_LS (1 << 26) /* Low Speed Device */
206#define TD_CTRL_IOS (1 << 25) /* Isochronous Select */
207#define TD_CTRL_IOC (1 << 24) /* Interrupt on Complete */
208#define TD_CTRL_ACTIVE (1 << 23) /* TD Active */
209#define TD_CTRL_STALLED (1 << 22) /* TD Stalled */
210#define TD_CTRL_DBUFERR (1 << 21) /* Data Buffer Error */
211#define TD_CTRL_BABBLE (1 << 20) /* Babble Detected */
212#define TD_CTRL_NAK (1 << 19) /* NAK Received */
213#define TD_CTRL_CRCTIMEO (1 << 18) /* CRC/Time Out Error */
214#define TD_CTRL_BITSTUFF (1 << 17) /* Bit Stuff Error */
215#define TD_CTRL_ACTLEN_MASK 0x7FF /* actual length, encoded as n - 1 */
216
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217#define uhci_maxerr(err) ((err) << TD_CTRL_C_ERR_SHIFT)
218#define uhci_status_bits(ctrl_sts) ((ctrl_sts) & 0xF60000)
Alan Sterndccf4a42005-12-17 17:58:46 -0500219#define uhci_actual_length(ctrl_sts) (((ctrl_sts) + 1) & \
220 TD_CTRL_ACTLEN_MASK) /* 1-based */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222/*
223 * for TD <info>: (a.k.a. Token)
224 */
Jan Andersson51e2f622011-05-18 10:44:51 +0200225#define td_token(uhci, td) hc32_to_cpu((uhci), (td)->token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#define TD_TOKEN_DEVADDR_SHIFT 8
227#define TD_TOKEN_TOGGLE_SHIFT 19
228#define TD_TOKEN_TOGGLE (1 << 19)
229#define TD_TOKEN_EXPLEN_SHIFT 21
Alan Sterndccf4a42005-12-17 17:58:46 -0500230#define TD_TOKEN_EXPLEN_MASK 0x7FF /* expected length, encoded as n-1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231#define TD_TOKEN_PID_MASK 0xFF
232
Alan Sternfa346562005-11-30 11:57:51 -0500233#define uhci_explen(len) ((((len) - 1) & TD_TOKEN_EXPLEN_MASK) << \
234 TD_TOKEN_EXPLEN_SHIFT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Alan Sternfa346562005-11-30 11:57:51 -0500236#define uhci_expected_length(token) ((((token) >> TD_TOKEN_EXPLEN_SHIFT) + \
237 1) & TD_TOKEN_EXPLEN_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238#define uhci_toggle(token) (((token) >> TD_TOKEN_TOGGLE_SHIFT) & 1)
239#define uhci_endpoint(token) (((token) >> 15) & 0xf)
240#define uhci_devaddr(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7f)
241#define uhci_devep(token) (((token) >> TD_TOKEN_DEVADDR_SHIFT) & 0x7ff)
242#define uhci_packetid(token) ((token) & TD_TOKEN_PID_MASK)
243#define uhci_packetout(token) (uhci_packetid(token) != USB_PID_IN)
244#define uhci_packetin(token) (uhci_packetid(token) == USB_PID_IN)
245
246/*
247 * The documentation says "4 words for hardware, 4 words for software".
248 *
249 * That's silly, the hardware doesn't care. The hardware only cares that
250 * the hardware words are 16-byte aligned, and we can have any amount of
Alan Stern8b262bd2005-09-26 16:31:15 -0400251 * sw space after the TD entry.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 *
253 * td->link points to either another TD (not necessarily for the same urb or
Alan Sterndccf4a42005-12-17 17:58:46 -0500254 * even the same endpoint), or nothing (PTR_TERM), or a QH.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 */
256struct uhci_td {
257 /* Hardware fields */
Jan Andersson51e2f622011-05-18 10:44:51 +0200258 __hc32 link;
259 __hc32 status;
260 __hc32 token;
261 __hc32 buffer;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
263 /* Software fields */
264 dma_addr_t dma_handle;
265
Alan Stern8b262bd2005-09-26 16:31:15 -0400266 struct list_head list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 int frame; /* for iso: what frame? */
Alan Stern8b262bd2005-09-26 16:31:15 -0400269 struct list_head fl_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270} __attribute__((aligned(16)));
271
272/*
273 * We need a special accessor for the control/status word because it is
Alan Stern8b262bd2005-09-26 16:31:15 -0400274 * subject to asynchronous updates by the controller.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 */
Jan Andersson51e2f622011-05-18 10:44:51 +0200276#define td_status(uhci, td) hc32_to_cpu((uhci), \
277 ACCESS_ONCE((td)->status))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Jan Andersson51e2f622011-05-18 10:44:51 +0200279#define LINK_TO_TD(uhci, td) (cpu_to_hc32((uhci), (td)->dma_handle))
Alan Stern28b93252007-02-19 15:51:51 -0500280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400283 * Skeleton Queue Headers
284 */
285
286/*
Alan Sterndccf4a42005-12-17 17:58:46 -0500287 * The UHCI driver uses QHs with Interrupt, Control and Bulk URBs for
288 * automatic queuing. To make it easy to insert entries into the schedule,
Alan Stern17230ac2007-02-19 15:52:45 -0500289 * we have a skeleton of QHs for each predefined Interrupt latency.
290 * Asynchronous QHs (low-speed control, full-speed control, and bulk)
291 * go onto the period-1 interrupt list, since they all get accessed on
292 * every frame.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 *
Alan Stern17230ac2007-02-19 15:52:45 -0500294 * When we want to add a new QH, we add it to the list starting from the
295 * appropriate skeleton QH. For instance, the schedule can look like this:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 *
297 * skel int128 QH
298 * dev 1 interrupt QH
299 * dev 5 interrupt QH
300 * skel int64 QH
301 * skel int32 QH
302 * ...
Alan Stern17230ac2007-02-19 15:52:45 -0500303 * skel int1 + async QH
304 * dev 5 low-speed control QH
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 * dev 1 bulk QH
306 * dev 2 bulk QH
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 *
Alan Stern17230ac2007-02-19 15:52:45 -0500308 * There is a special terminating QH used to keep full-speed bandwidth
309 * reclamation active when no full-speed control or bulk QHs are linked
310 * into the schedule. It has an inactive TD (to work around a PIIX bug,
311 * see the Intel errata) and it points back to itself.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 *
Alan Stern17230ac2007-02-19 15:52:45 -0500313 * There's a special skeleton QH for Isochronous QHs which never appears
314 * on the schedule. Isochronous TDs go on the schedule before the
Alan Sterndccf4a42005-12-17 17:58:46 -0500315 * the skeleton QHs. The hardware accesses them directly rather than
316 * through their QH, which is used only for bookkeeping purposes.
317 * While the UHCI spec doesn't forbid the use of QHs for Isochronous,
318 * it doesn't use them either. And the spec says that queues never
319 * advance on an error completion status, which makes them totally
320 * unsuitable for Isochronous transfers.
Alan Stern17230ac2007-02-19 15:52:45 -0500321 *
322 * There's also a special skeleton QH used for QHs which are in the process
323 * of unlinking and so may still be in use by the hardware. It too never
324 * appears on the schedule.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 */
326
Alan Stern17230ac2007-02-19 15:52:45 -0500327#define UHCI_NUM_SKELQH 11
328#define SKEL_UNLINK 0
329#define skel_unlink_qh skelqh[SKEL_UNLINK]
330#define SKEL_ISO 1
331#define skel_iso_qh skelqh[SKEL_ISO]
332 /* int128, int64, ..., int1 = 2, 3, ..., 9 */
333#define SKEL_INDEX(exponent) (9 - exponent)
334#define SKEL_ASYNC 9
335#define skel_async_qh skelqh[SKEL_ASYNC]
336#define SKEL_TERM 10
337#define skel_term_qh skelqh[SKEL_TERM]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Alan Stern17230ac2007-02-19 15:52:45 -0500339/* The following entries refer to sublists of skel_async_qh */
340#define SKEL_LS_CONTROL 20
341#define SKEL_FS_CONTROL 21
342#define SKEL_FSBR SKEL_FS_CONTROL
343#define SKEL_BULK 22
Alan Stern8b262bd2005-09-26 16:31:15 -0400344
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400346 * The UHCI controller and root hub
347 */
348
349/*
350 * States for the root hub:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 *
352 * To prevent "bouncing" in the presence of electrical noise,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400353 * when there are no devices attached we delay for 1 second in the
354 * RUNNING_NODEVS state before switching to the AUTO_STOPPED state.
355 *
356 * (Note that the AUTO_STOPPED state won't be necessary once the hub
357 * driver learns to autosuspend.)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400359enum uhci_rh_state {
Alan Stern6c1b4452005-04-21 16:04:58 -0400360 /* In the following states the HC must be halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400361 * These two must come first. */
Alan Stern6c1b4452005-04-21 16:04:58 -0400362 UHCI_RH_RESET,
Alan Sternc8f4fe42005-04-09 17:27:32 -0400363 UHCI_RH_SUSPENDED,
Alan Sterna8bed8b2005-04-09 17:29:00 -0400364
Alan Sternc8f4fe42005-04-09 17:27:32 -0400365 UHCI_RH_AUTO_STOPPED,
366 UHCI_RH_RESUMING,
367
Alan Stern6c1b4452005-04-21 16:04:58 -0400368 /* In this state the HC changes from running to halted,
369 * so it can legally appear either way. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400370 UHCI_RH_SUSPENDING,
371
Alan Stern6c1b4452005-04-21 16:04:58 -0400372 /* In the following states it's an error if the HC is halted.
Alan Stern8b262bd2005-09-26 16:31:15 -0400373 * These two must come last. */
Alan Sternc8f4fe42005-04-09 17:27:32 -0400374 UHCI_RH_RUNNING, /* The normal state */
375 UHCI_RH_RUNNING_NODEVS, /* Running with no devices attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376};
377
378/*
Alan Stern8b262bd2005-09-26 16:31:15 -0400379 * The full UHCI controller information:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
381struct uhci_hcd {
382
383 /* debugfs */
384 struct dentry *dentry;
385
386 /* Grabbed from PCI */
387 unsigned long io_addr;
388
Jan Anderssond3219d12011-05-06 12:00:17 +0200389 /* Used when registers are memory mapped */
390 void __iomem *regs;
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 struct dma_pool *qh_pool;
393 struct dma_pool *td_pool;
394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 struct uhci_td *term_td; /* Terminating TD, see UHCI bug */
Alan Stern687f5f32005-11-30 17:16:19 -0500396 struct uhci_qh *skelqh[UHCI_NUM_SKELQH]; /* Skeleton QHs */
Alan Stern0ed8fee2005-12-17 18:02:38 -0500397 struct uhci_qh *next_qh; /* Next QH to scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
399 spinlock_t lock;
Alan Sterna1d59ce2005-09-16 14:22:51 -0400400
Alan Sterndccf4a42005-12-17 17:58:46 -0500401 dma_addr_t frame_dma_handle; /* Hardware frame list */
Jan Andersson51e2f622011-05-18 10:44:51 +0200402 __hc32 *frame;
Alan Sterndccf4a42005-12-17 17:58:46 -0500403 void **frame_cpu; /* CPU's frame list */
Alan Sterna1d59ce2005-09-16 14:22:51 -0400404
Alan Sternc8f4fe42005-04-09 17:27:32 -0400405 enum uhci_rh_state rh_state;
406 unsigned long auto_stop_time; /* When to AUTO_STOP */
407
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 unsigned int frame_number; /* As of last check */
409 unsigned int is_stopped;
410#define UHCI_IS_STOPPED 9999 /* Larger than a frame # */
Alan Sternc8155cc2006-05-19 16:52:35 -0400411 unsigned int last_iso_frame; /* Frame of last scan */
412 unsigned int cur_iso_frame; /* Frame for current scan */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 unsigned int scan_in_progress:1; /* Schedule scan is running */
415 unsigned int need_rescan:1; /* Redo the schedule scan */
Alan Sterne323de42006-06-05 12:21:30 -0400416 unsigned int dead:1; /* Controller has died */
Alan Sternd8f12ab2008-04-22 10:49:15 -0400417 unsigned int RD_enable:1; /* Suspended root hub with
418 Resume-Detect interrupts
419 enabled */
Alan Stern8d402e12005-12-17 18:03:37 -0500420 unsigned int is_initialized:1; /* Data structure is usable */
Alan Stern84afddd2006-05-12 11:35:45 -0400421 unsigned int fsbr_is_on:1; /* FSBR is turned on */
Alan Sternc5e3b742006-06-05 12:28:57 -0400422 unsigned int fsbr_is_wanted:1; /* Does any URB want FSBR? */
423 unsigned int fsbr_expiring:1; /* FSBR is timing out */
424
425 struct timer_list fsbr_timer; /* For turning off FBSR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Jan Anderssondfeca7a2011-05-06 12:00:12 +0200427 /* Silicon quirks */
428 unsigned int oc_low:1; /* OverCurrent bit active low */
429 unsigned int wait_for_hp:1; /* Wait for HP port reset */
Jan Andersson8452c672011-05-18 10:44:49 +0200430 unsigned int big_endian_mmio:1; /* Big endian registers */
Jan Andersson51e2f622011-05-18 10:44:51 +0200431 unsigned int big_endian_desc:1; /* Big endian descriptors */
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000432 unsigned int is_aspeed:1; /* Aspeed impl. workarounds */
Jan Anderssondfeca7a2011-05-06 12:00:12 +0200433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 /* Support for port suspend/resume/reset */
435 unsigned long port_c_suspend; /* Bit-arrays of ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 unsigned long resuming_ports;
437 unsigned long ports_timeout; /* Time to stop signalling */
438
Alan Sterndccf4a42005-12-17 17:58:46 -0500439 struct list_head idle_qh_list; /* Where the idle QHs live */
440
Alan Stern1f09df82005-09-05 13:59:51 -0400441 int rh_numports; /* Number of root-hub ports */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443 wait_queue_head_t waitqh; /* endpoint_disable waiters */
Alan Sterndccf4a42005-12-17 17:58:46 -0500444 int num_waiting; /* Number of waiters */
Alan Stern3ca2a322007-01-16 11:56:32 -0500445
446 int total_load; /* Sum of array values */
447 short load[MAX_PHASE]; /* Periodic allocations */
Jan Anderssone7652e12011-05-06 12:00:13 +0200448
449 /* Reset host controller */
450 void (*reset_hc) (struct uhci_hcd *uhci);
451 int (*check_and_reset_hc) (struct uhci_hcd *uhci);
452 /* configure_hc should perform arch specific settings, if needed */
453 void (*configure_hc) (struct uhci_hcd *uhci);
454 /* Check for broken resume detect interrupts */
455 int (*resume_detect_interrupts_are_broken) (struct uhci_hcd *uhci);
456 /* Check for broken global suspend */
457 int (*global_suspend_mode_is_broken) (struct uhci_hcd *uhci);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458};
459
460/* Convert between a usb_hcd pointer and the corresponding uhci_hcd */
461static inline struct uhci_hcd *hcd_to_uhci(struct usb_hcd *hcd)
462{
463 return (struct uhci_hcd *) (hcd->hcd_priv);
464}
465static inline struct usb_hcd *uhci_to_hcd(struct uhci_hcd *uhci)
466{
467 return container_of((void *) uhci, struct usb_hcd, hcd_priv);
468}
469
470#define uhci_dev(u) (uhci_to_hcd(u)->self.controller)
471
Alan Sternc4334722006-05-19 16:34:57 -0400472/* Utility macro for comparing frame numbers */
473#define uhci_frame_before_eq(f1, f2) (0 <= (int) ((f2) - (f1)))
474
Alan Stern8b262bd2005-09-26 16:31:15 -0400475
476/*
477 * Private per-URB data
478 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479struct urb_priv {
Alan Sterndccf4a42005-12-17 17:58:46 -0500480 struct list_head node; /* Node in the QH's urbp list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 struct urb *urb;
483
484 struct uhci_qh *qh; /* QH for this URB */
Alan Stern8b262bd2005-09-26 16:31:15 -0400485 struct list_head td_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Alan Stern84afddd2006-05-12 11:35:45 -0400487 unsigned fsbr:1; /* URB wants FSBR */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488};
489
Alan Stern8b262bd2005-09-26 16:31:15 -0400490
Alan Sternc8f4fe42005-04-09 17:27:32 -0400491/* Some special IDs */
492
493#define PCI_VENDOR_ID_GENESYS 0x17a0
494#define PCI_DEVICE_ID_GL880S_UHCI 0x8083
Alan Sternc8f4fe42005-04-09 17:27:32 -0400495
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000496/* Aspeed SoC needs some quirks */
497static inline bool uhci_is_aspeed(const struct uhci_hcd *uhci)
498{
499 return IS_ENABLED(CONFIG_USB_UHCI_ASPEED) && uhci->is_aspeed;
500}
501
Jan Anderssond3219d12011-05-06 12:00:17 +0200502/*
503 * Functions used to access controller registers. The UCHI spec says that host
504 * controller I/O registers are mapped into PCI I/O space. For non-PCI hosts
505 * we use memory mapped registers.
506 */
507
Jan Andersson8452c672011-05-18 10:44:49 +0200508#ifndef CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC
Jan Anderssond3219d12011-05-06 12:00:17 +0200509/* Support PCI only */
Jan Andersson8452c672011-05-18 10:44:49 +0200510static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200511{
512 return inl(uhci->io_addr + reg);
513}
514
Jan Andersson8452c672011-05-18 10:44:49 +0200515static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200516{
517 outl(val, uhci->io_addr + reg);
518}
519
Jan Andersson8452c672011-05-18 10:44:49 +0200520static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200521{
522 return inw(uhci->io_addr + reg);
523}
524
Jan Andersson8452c672011-05-18 10:44:49 +0200525static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200526{
527 outw(val, uhci->io_addr + reg);
528}
529
Jan Andersson8452c672011-05-18 10:44:49 +0200530static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200531{
532 return inb(uhci->io_addr + reg);
533}
534
Jan Andersson8452c672011-05-18 10:44:49 +0200535static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
Jan Andersson9faa0912011-05-06 12:00:16 +0200536{
537 outb(val, uhci->io_addr + reg);
538}
539
Jan Anderssond3219d12011-05-06 12:00:17 +0200540#else
Jan Andersson8452c672011-05-18 10:44:49 +0200541/* Support non-PCI host controllers */
yuan linyu2c93e792017-02-25 19:20:55 +0800542#ifdef CONFIG_USB_PCI
Jan Anderssond3219d12011-05-06 12:00:17 +0200543/* Support PCI and non-PCI host controllers */
Jan Anderssond3219d12011-05-06 12:00:17 +0200544#define uhci_has_pci_registers(u) ((u)->io_addr != 0)
Jan Andersson8452c672011-05-18 10:44:49 +0200545#else
546/* Support non-PCI host controllers only */
547#define uhci_has_pci_registers(u) 0
548#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200549
Jan Andersson8452c672011-05-18 10:44:49 +0200550#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
551/* Support (non-PCI) big endian host controllers */
552#define uhci_big_endian_mmio(u) ((u)->big_endian_mmio)
553#else
554#define uhci_big_endian_mmio(u) 0
555#endif
556
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000557static inline int uhci_aspeed_reg(unsigned int reg)
558{
559 switch (reg) {
560 case USBCMD:
561 return 00;
562 case USBSTS:
563 return 0x04;
564 case USBINTR:
565 return 0x08;
566 case USBFRNUM:
567 return 0x80;
568 case USBFLBASEADD:
569 return 0x0c;
570 case USBSOF:
571 return 0x84;
572 case USBPORTSC1:
573 return 0x88;
574 case USBPORTSC2:
575 return 0x8c;
576 case USBPORTSC3:
577 return 0x90;
578 case USBPORTSC4:
579 return 0x94;
580 default:
581 pr_warn("UHCI: Unsupported register 0x%02x on Aspeed\n", reg);
582 /* Return an unimplemented register */
583 return 0x10;
584 }
585}
586
Jan Andersson8452c672011-05-18 10:44:49 +0200587static inline u32 uhci_readl(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200588{
589 if (uhci_has_pci_registers(uhci))
590 return inl(uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000591 else if (uhci_is_aspeed(uhci))
592 return readl(uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200593#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
594 else if (uhci_big_endian_mmio(uhci))
595 return readl_be(uhci->regs + reg);
596#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200597 else
598 return readl(uhci->regs + reg);
599}
600
Jan Andersson8452c672011-05-18 10:44:49 +0200601static inline void uhci_writel(const struct uhci_hcd *uhci, u32 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200602{
603 if (uhci_has_pci_registers(uhci))
604 outl(val, uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000605 else if (uhci_is_aspeed(uhci))
606 writel(val, uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200607#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
608 else if (uhci_big_endian_mmio(uhci))
609 writel_be(val, uhci->regs + reg);
610#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200611 else
612 writel(val, uhci->regs + reg);
613}
614
Jan Andersson8452c672011-05-18 10:44:49 +0200615static inline u16 uhci_readw(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200616{
617 if (uhci_has_pci_registers(uhci))
618 return inw(uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000619 else if (uhci_is_aspeed(uhci))
620 return readl(uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200621#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
622 else if (uhci_big_endian_mmio(uhci))
623 return readw_be(uhci->regs + reg);
624#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200625 else
626 return readw(uhci->regs + reg);
627}
628
Jan Andersson8452c672011-05-18 10:44:49 +0200629static inline void uhci_writew(const struct uhci_hcd *uhci, u16 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200630{
631 if (uhci_has_pci_registers(uhci))
632 outw(val, uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000633 else if (uhci_is_aspeed(uhci))
634 writel(val, uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200635#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
636 else if (uhci_big_endian_mmio(uhci))
637 writew_be(val, uhci->regs + reg);
638#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200639 else
640 writew(val, uhci->regs + reg);
641}
642
Jan Andersson8452c672011-05-18 10:44:49 +0200643static inline u8 uhci_readb(const struct uhci_hcd *uhci, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200644{
645 if (uhci_has_pci_registers(uhci))
646 return inb(uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000647 else if (uhci_is_aspeed(uhci))
648 return readl(uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200649#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
650 else if (uhci_big_endian_mmio(uhci))
651 return readb_be(uhci->regs + reg);
652#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200653 else
654 return readb(uhci->regs + reg);
655}
656
Jan Andersson8452c672011-05-18 10:44:49 +0200657static inline void uhci_writeb(const struct uhci_hcd *uhci, u8 val, int reg)
Jan Anderssond3219d12011-05-06 12:00:17 +0200658{
659 if (uhci_has_pci_registers(uhci))
660 outb(val, uhci->io_addr + reg);
Benjamin Herrenschmidt4642d342017-05-23 10:44:05 +1000661 else if (uhci_is_aspeed(uhci))
662 writel(val, uhci->regs + uhci_aspeed_reg(reg));
Jan Andersson8452c672011-05-18 10:44:49 +0200663#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_MMIO
664 else if (uhci_big_endian_mmio(uhci))
665 writeb_be(val, uhci->regs + reg);
666#endif
Jan Anderssond3219d12011-05-06 12:00:17 +0200667 else
668 writeb(val, uhci->regs + reg);
669}
Jan Andersson8452c672011-05-18 10:44:49 +0200670#endif /* CONFIG_USB_UHCI_SUPPORT_NON_PCI_HC */
Jan Anderssond3219d12011-05-06 12:00:17 +0200671
Jan Andersson51e2f622011-05-18 10:44:51 +0200672/*
673 * The GRLIB GRUSBHC controller can use big endian format for its descriptors.
674 *
675 * UHCI controllers accessed through PCI work normally (little-endian
676 * everywhere), so we don't bother supporting a BE-only mode.
677 */
678#ifdef CONFIG_USB_UHCI_BIG_ENDIAN_DESC
679#define uhci_big_endian_desc(u) ((u)->big_endian_desc)
680
681/* cpu to uhci */
682static inline __hc32 cpu_to_hc32(const struct uhci_hcd *uhci, const u32 x)
683{
684 return uhci_big_endian_desc(uhci)
685 ? (__force __hc32)cpu_to_be32(x)
686 : (__force __hc32)cpu_to_le32(x);
687}
688
689/* uhci to cpu */
690static inline u32 hc32_to_cpu(const struct uhci_hcd *uhci, const __hc32 x)
691{
692 return uhci_big_endian_desc(uhci)
693 ? be32_to_cpu((__force __be32)x)
694 : le32_to_cpu((__force __le32)x);
695}
696
697#else
698/* cpu to uhci */
699static inline __hc32 cpu_to_hc32(const struct uhci_hcd *uhci, const u32 x)
700{
701 return cpu_to_le32(x);
702}
703
704/* uhci to cpu */
705static inline u32 hc32_to_cpu(const struct uhci_hcd *uhci, const __hc32 x)
706{
707 return le32_to_cpu(x);
708}
709#endif
710
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711#endif