Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 1 | /* |
| 2 | * rcar_du_regs.h -- R-Car Display Unit Registers Definitions |
| 3 | * |
Laurent Pinchart | 2427b30 | 2015-09-07 17:34:26 +0300 | [diff] [blame] | 4 | * Copyright (C) 2013-2015 Renesas Electronics Corporation |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 5 | * |
| 6 | * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com) |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 |
| 10 | * as published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __RCAR_DU_REGS_H__ |
| 14 | #define __RCAR_DU_REGS_H__ |
| 15 | |
Laurent Pinchart | a5f0ef5 | 2013-06-17 00:29:25 +0200 | [diff] [blame] | 16 | #define DU0_REG_OFFSET 0x00000 |
| 17 | #define DU1_REG_OFFSET 0x30000 |
| 18 | #define DU2_REG_OFFSET 0x40000 |
Koji Matsuoka | 6a8c49f | 2015-09-04 19:49:05 +0900 | [diff] [blame] | 19 | #define DU3_REG_OFFSET 0x70000 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 20 | |
| 21 | /* ----------------------------------------------------------------------------- |
| 22 | * Display Control Registers |
| 23 | */ |
| 24 | |
| 25 | #define DSYSR 0x00000 /* display 1 */ |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 26 | #define DSYSR_ILTS (1 << 29) |
| 27 | #define DSYSR_DSEC (1 << 20) |
| 28 | #define DSYSR_IUPD (1 << 16) |
| 29 | #define DSYSR_DRES (1 << 9) |
| 30 | #define DSYSR_DEN (1 << 8) |
| 31 | #define DSYSR_TVM_MASTER (0 << 6) |
| 32 | #define DSYSR_TVM_SWITCH (1 << 6) |
| 33 | #define DSYSR_TVM_TVSYNC (2 << 6) |
| 34 | #define DSYSR_TVM_MASK (3 << 6) |
| 35 | #define DSYSR_SCM_INT_NONE (0 << 4) |
| 36 | #define DSYSR_SCM_INT_SYNC (2 << 4) |
| 37 | #define DSYSR_SCM_INT_VIDEO (3 << 4) |
Laurent Pinchart | 906eff7 | 2014-12-09 19:11:18 +0200 | [diff] [blame] | 38 | #define DSYSR_SCM_MASK (3 << 4) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 39 | |
| 40 | #define DSMR 0x00004 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 41 | #define DSMR_VSPM (1 << 28) |
| 42 | #define DSMR_ODPM (1 << 27) |
| 43 | #define DSMR_DIPM_DISP (0 << 25) |
| 44 | #define DSMR_DIPM_CSYNC (1 << 25) |
| 45 | #define DSMR_DIPM_DE (3 << 25) |
| 46 | #define DSMR_DIPM_MASK (3 << 25) |
| 47 | #define DSMR_CSPM (1 << 24) |
| 48 | #define DSMR_DIL (1 << 19) |
| 49 | #define DSMR_VSL (1 << 18) |
| 50 | #define DSMR_HSL (1 << 17) |
| 51 | #define DSMR_DDIS (1 << 16) |
| 52 | #define DSMR_CDEL (1 << 15) |
| 53 | #define DSMR_CDEM_CDE (0 << 13) |
| 54 | #define DSMR_CDEM_LOW (2 << 13) |
| 55 | #define DSMR_CDEM_HIGH (3 << 13) |
| 56 | #define DSMR_CDEM_MASK (3 << 13) |
| 57 | #define DSMR_CDED (1 << 12) |
| 58 | #define DSMR_ODEV (1 << 8) |
| 59 | #define DSMR_CSY_VH_OR (0 << 6) |
| 60 | #define DSMR_CSY_333 (2 << 6) |
| 61 | #define DSMR_CSY_222 (3 << 6) |
| 62 | #define DSMR_CSY_MASK (3 << 6) |
| 63 | |
| 64 | #define DSSR 0x00008 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 65 | #define DSSR_VC1FB_DSA0 (0 << 30) |
| 66 | #define DSSR_VC1FB_DSA1 (1 << 30) |
| 67 | #define DSSR_VC1FB_DSA2 (2 << 30) |
| 68 | #define DSSR_VC1FB_INIT (3 << 30) |
| 69 | #define DSSR_VC1FB_MASK (3 << 30) |
| 70 | #define DSSR_VC0FB_DSA0 (0 << 28) |
| 71 | #define DSSR_VC0FB_DSA1 (1 << 28) |
| 72 | #define DSSR_VC0FB_DSA2 (2 << 28) |
| 73 | #define DSSR_VC0FB_INIT (3 << 28) |
| 74 | #define DSSR_VC0FB_MASK (3 << 28) |
| 75 | #define DSSR_DFB(n) (1 << ((n)+15)) |
| 76 | #define DSSR_TVR (1 << 15) |
| 77 | #define DSSR_FRM (1 << 14) |
| 78 | #define DSSR_VBK (1 << 11) |
| 79 | #define DSSR_RINT (1 << 9) |
| 80 | #define DSSR_HBK (1 << 8) |
| 81 | #define DSSR_ADC(n) (1 << ((n)-1)) |
| 82 | |
| 83 | #define DSRCR 0x0000c |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 84 | #define DSRCR_TVCL (1 << 15) |
| 85 | #define DSRCR_FRCL (1 << 14) |
| 86 | #define DSRCR_VBCL (1 << 11) |
| 87 | #define DSRCR_RICL (1 << 9) |
| 88 | #define DSRCR_HBCL (1 << 8) |
| 89 | #define DSRCR_ADCL(n) (1 << ((n)-1)) |
| 90 | #define DSRCR_MASK 0x0000cbff |
| 91 | |
| 92 | #define DIER 0x00010 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 93 | #define DIER_TVE (1 << 15) |
| 94 | #define DIER_FRE (1 << 14) |
| 95 | #define DIER_VBE (1 << 11) |
| 96 | #define DIER_RIE (1 << 9) |
| 97 | #define DIER_HBE (1 << 8) |
| 98 | #define DIER_ADCE(n) (1 << ((n)-1)) |
| 99 | |
| 100 | #define CPCR 0x00014 |
| 101 | #define CPCR_CP4CE (1 << 19) |
| 102 | #define CPCR_CP3CE (1 << 18) |
| 103 | #define CPCR_CP2CE (1 << 17) |
| 104 | #define CPCR_CP1CE (1 << 16) |
| 105 | |
| 106 | #define DPPR 0x00018 |
| 107 | #define DPPR_DPE(n) (1 << ((n)*4-1)) |
| 108 | #define DPPR_DPS(n, p) (((p)-1) << DPPR_DPS_SHIFT(n)) |
| 109 | #define DPPR_DPS_SHIFT(n) (((n)-1)*4) |
| 110 | #define DPPR_BPP16 (DPPR_DPE(8) | DPPR_DPS(8, 1)) /* plane1 */ |
| 111 | #define DPPR_BPP32_P1 (DPPR_DPE(7) | DPPR_DPS(7, 1)) |
| 112 | #define DPPR_BPP32_P2 (DPPR_DPE(8) | DPPR_DPS(8, 2)) |
| 113 | #define DPPR_BPP32 (DPPR_BPP32_P1 | DPPR_BPP32_P2) /* plane1 & 2 */ |
| 114 | |
| 115 | #define DEFR 0x00020 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 116 | #define DEFR_CODE (0x7773 << 16) |
| 117 | #define DEFR_EXSL (1 << 12) |
| 118 | #define DEFR_EXVL (1 << 11) |
| 119 | #define DEFR_EXUP (1 << 5) |
| 120 | #define DEFR_VCUP (1 << 4) |
| 121 | #define DEFR_DEFE (1 << 0) |
| 122 | |
| 123 | #define DAPCR 0x00024 |
| 124 | #define DAPCR_CODE (0x7773 << 16) |
| 125 | #define DAPCR_AP2E (1 << 4) |
| 126 | #define DAPCR_AP1E (1 << 0) |
| 127 | |
| 128 | #define DCPCR 0x00028 |
| 129 | #define DCPCR_CODE (0x7773 << 16) |
| 130 | #define DCPCR_CA2B (1 << 13) |
| 131 | #define DCPCR_CD2F (1 << 12) |
| 132 | #define DCPCR_DC2E (1 << 8) |
| 133 | #define DCPCR_CAB (1 << 5) |
| 134 | #define DCPCR_CDF (1 << 4) |
| 135 | #define DCPCR_DCE (1 << 0) |
| 136 | |
| 137 | #define DEFR2 0x00034 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 138 | #define DEFR2_CODE (0x7775 << 16) |
| 139 | #define DEFR2_DEFE2G (1 << 0) |
| 140 | |
| 141 | #define DEFR3 0x00038 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 142 | #define DEFR3_CODE (0x7776 << 16) |
| 143 | #define DEFR3_EVDA (1 << 14) |
| 144 | #define DEFR3_EVDM_1 (1 << 12) |
| 145 | #define DEFR3_EVDM_2 (2 << 12) |
| 146 | #define DEFR3_EVDM_3 (3 << 12) |
| 147 | #define DEFR3_VMSM2_EMA (1 << 6) |
| 148 | #define DEFR3_VMSM1_ENA (1 << 4) |
| 149 | #define DEFR3_DEFE3 (1 << 0) |
| 150 | |
| 151 | #define DEFR4 0x0003c |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 152 | #define DEFR4_CODE (0x7777 << 16) |
| 153 | #define DEFR4_LRUO (1 << 5) |
| 154 | #define DEFR4_SPCE (1 << 4) |
| 155 | |
| 156 | #define DVCSR 0x000d0 |
| 157 | #define DVCSR_VCnFB2_DSA0(n) (0 << ((n)*2+16)) |
| 158 | #define DVCSR_VCnFB2_DSA1(n) (1 << ((n)*2+16)) |
| 159 | #define DVCSR_VCnFB2_DSA2(n) (2 << ((n)*2+16)) |
| 160 | #define DVCSR_VCnFB2_INIT(n) (3 << ((n)*2+16)) |
| 161 | #define DVCSR_VCnFB2_MASK(n) (3 << ((n)*2+16)) |
| 162 | #define DVCSR_VCnFB_DSA0(n) (0 << ((n)*2)) |
| 163 | #define DVCSR_VCnFB_DSA1(n) (1 << ((n)*2)) |
| 164 | #define DVCSR_VCnFB_DSA2(n) (2 << ((n)*2)) |
| 165 | #define DVCSR_VCnFB_INIT(n) (3 << ((n)*2)) |
| 166 | #define DVCSR_VCnFB_MASK(n) (3 << ((n)*2)) |
| 167 | |
| 168 | #define DEFR5 0x000e0 |
| 169 | #define DEFR5_CODE (0x66 << 24) |
| 170 | #define DEFR5_YCRGB2_DIS (0 << 14) |
| 171 | #define DEFR5_YCRGB2_PRI1 (1 << 14) |
| 172 | #define DEFR5_YCRGB2_PRI2 (2 << 14) |
| 173 | #define DEFR5_YCRGB2_PRI3 (3 << 14) |
| 174 | #define DEFR5_YCRGB2_MASK (3 << 14) |
| 175 | #define DEFR5_YCRGB1_DIS (0 << 12) |
| 176 | #define DEFR5_YCRGB1_PRI1 (1 << 12) |
| 177 | #define DEFR5_YCRGB1_PRI2 (2 << 12) |
| 178 | #define DEFR5_YCRGB1_PRI3 (3 << 12) |
| 179 | #define DEFR5_YCRGB1_MASK (3 << 12) |
| 180 | #define DEFR5_DEFE5 (1 << 0) |
| 181 | |
| 182 | #define DDLTR 0x000e4 |
| 183 | #define DDLTR_CODE (0x7766 << 16) |
| 184 | #define DDLTR_DLAR2 (1 << 6) |
| 185 | #define DDLTR_DLAY2 (1 << 5) |
| 186 | #define DDLTR_DLAY1 (1 << 1) |
| 187 | |
| 188 | #define DEFR6 0x000e8 |
| 189 | #define DEFR6_CODE (0x7778 << 16) |
Laurent Pinchart | a5e18b2 | 2015-09-07 18:09:55 +0300 | [diff] [blame] | 190 | #define DEFR6_ODPM22_DSMR (0 << 10) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 191 | #define DEFR6_ODPM22_DISP (2 << 10) |
| 192 | #define DEFR6_ODPM22_CDE (3 << 10) |
| 193 | #define DEFR6_ODPM22_MASK (3 << 10) |
| 194 | #define DEFR6_ODPM12_DSMR (0 << 8) |
| 195 | #define DEFR6_ODPM12_DISP (2 << 8) |
| 196 | #define DEFR6_ODPM12_CDE (3 << 8) |
| 197 | #define DEFR6_ODPM12_MASK (3 << 8) |
| 198 | #define DEFR6_TCNE2 (1 << 6) |
| 199 | #define DEFR6_MLOS1 (1 << 2) |
| 200 | #define DEFR6_DEFAULT (DEFR6_CODE | DEFR6_TCNE2) |
| 201 | |
| 202 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | ef2d84b | 2013-06-14 14:16:35 +0200 | [diff] [blame] | 203 | * R8A7790-only Control Registers |
| 204 | */ |
| 205 | |
| 206 | #define DD1SSR 0x20008 |
| 207 | #define DD1SSR_TVR (1 << 15) |
| 208 | #define DD1SSR_FRM (1 << 14) |
| 209 | #define DD1SSR_BUF (1 << 12) |
| 210 | #define DD1SSR_VBK (1 << 11) |
| 211 | #define DD1SSR_RINT (1 << 9) |
| 212 | #define DD1SSR_HBK (1 << 8) |
| 213 | #define DD1SSR_ADC(n) (1 << ((n)-1)) |
| 214 | |
| 215 | #define DD1SRCR 0x2000c |
| 216 | #define DD1SRCR_TVR (1 << 15) |
| 217 | #define DD1SRCR_FRM (1 << 14) |
| 218 | #define DD1SRCR_BUF (1 << 12) |
| 219 | #define DD1SRCR_VBK (1 << 11) |
| 220 | #define DD1SRCR_RINT (1 << 9) |
| 221 | #define DD1SRCR_HBK (1 << 8) |
| 222 | #define DD1SRCR_ADC(n) (1 << ((n)-1)) |
| 223 | |
| 224 | #define DD1IER 0x20010 |
| 225 | #define DD1IER_TVR (1 << 15) |
| 226 | #define DD1IER_FRM (1 << 14) |
| 227 | #define DD1IER_BUF (1 << 12) |
| 228 | #define DD1IER_VBK (1 << 11) |
| 229 | #define DD1IER_RINT (1 << 9) |
| 230 | #define DD1IER_HBK (1 << 8) |
| 231 | #define DD1IER_ADC(n) (1 << ((n)-1)) |
| 232 | |
| 233 | #define DEFR8 0x20020 |
| 234 | #define DEFR8_CODE (0x7790 << 16) |
| 235 | #define DEFR8_VSCS (1 << 6) |
| 236 | #define DEFR8_DRGBS_DU(n) ((n) << 4) |
| 237 | #define DEFR8_DRGBS_MASK (3 << 4) |
| 238 | #define DEFR8_DEFE8 (1 << 0) |
| 239 | |
| 240 | #define DOFLR 0x20024 |
| 241 | #define DOFLR_CODE (0x7790 << 16) |
| 242 | #define DOFLR_HSYCFL1 (1 << 13) |
| 243 | #define DOFLR_VSYCFL1 (1 << 12) |
| 244 | #define DOFLR_ODDFL1 (1 << 11) |
| 245 | #define DOFLR_DISPFL1 (1 << 10) |
| 246 | #define DOFLR_CDEFL1 (1 << 9) |
| 247 | #define DOFLR_RGBFL1 (1 << 8) |
| 248 | #define DOFLR_HSYCFL0 (1 << 5) |
| 249 | #define DOFLR_VSYCFL0 (1 << 4) |
| 250 | #define DOFLR_ODDFL0 (1 << 3) |
| 251 | #define DOFLR_DISPFL0 (1 << 2) |
| 252 | #define DOFLR_CDEFL0 (1 << 1) |
| 253 | #define DOFLR_RGBFL0 (1 << 0) |
| 254 | |
| 255 | #define DIDSR 0x20028 |
| 256 | #define DIDSR_CODE (0x7790 << 16) |
| 257 | #define DIDSR_LCDS_DCLKIN(n) (0 << (8 + (n) * 2)) |
| 258 | #define DIDSR_LCDS_LVDS0(n) (2 << (8 + (n) * 2)) |
| 259 | #define DIDSR_LCDS_LVDS1(n) (3 << (8 + (n) * 2)) |
| 260 | #define DIDSR_LCDS_MASK(n) (3 << (8 + (n) * 2)) |
Laurent Pinchart | 1b30dbd | 2014-12-09 00:24:49 +0200 | [diff] [blame] | 261 | #define DIDSR_PDCS_CLK(n, clk) (clk << ((n) * 2)) |
| 262 | #define DIDSR_PDCS_MASK(n) (3 << ((n) * 2)) |
Laurent Pinchart | ef2d84b | 2013-06-14 14:16:35 +0200 | [diff] [blame] | 263 | |
Laurent Pinchart | 2427b30 | 2015-09-07 17:34:26 +0300 | [diff] [blame] | 264 | #define DEFR10 0x20038 |
| 265 | #define DEFR10_CODE (0x7795 << 16) |
| 266 | #define DEFR10_VSPF1_RGB (0 << 14) |
| 267 | #define DEFR10_VSPF1_YC (1 << 14) |
| 268 | #define DEFR10_DOCF1_RGB (0 << 12) |
| 269 | #define DEFR10_DOCF1_YC (1 << 12) |
| 270 | #define DEFR10_YCDF0_YCBCR444 (0 << 11) |
| 271 | #define DEFR10_YCDF0_YCBCR422 (1 << 11) |
| 272 | #define DEFR10_VSPF0_RGB (0 << 10) |
| 273 | #define DEFR10_VSPF0_YC (1 << 10) |
| 274 | #define DEFR10_DOCF0_RGB (0 << 8) |
| 275 | #define DEFR10_DOCF0_YC (1 << 8) |
| 276 | #define DEFR10_TSEL_H3_TCON1 (0 << 1) /* DEFR102 register only (DU2/DU3) */ |
| 277 | #define DEFR10_DEFE10 (1 << 0) |
| 278 | |
Laurent Pinchart | ef2d84b | 2013-06-14 14:16:35 +0200 | [diff] [blame] | 279 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 280 | * Display Timing Generation Registers |
| 281 | */ |
| 282 | |
| 283 | #define HDSR 0x00040 |
| 284 | #define HDER 0x00044 |
| 285 | #define VDSR 0x00048 |
| 286 | #define VDER 0x0004c |
| 287 | #define HCR 0x00050 |
| 288 | #define HSWR 0x00054 |
| 289 | #define VCR 0x00058 |
| 290 | #define VSPR 0x0005c |
| 291 | #define EQWR 0x00060 |
| 292 | #define SPWR 0x00064 |
| 293 | #define CLAMPSR 0x00070 |
| 294 | #define CLAMPWR 0x00074 |
| 295 | #define DESR 0x00078 |
| 296 | #define DEWR 0x0007c |
| 297 | |
| 298 | /* ----------------------------------------------------------------------------- |
| 299 | * Display Attribute Registers |
| 300 | */ |
| 301 | |
| 302 | #define CP1TR 0x00080 |
| 303 | #define CP2TR 0x00084 |
| 304 | #define CP3TR 0x00088 |
| 305 | #define CP4TR 0x0008c |
| 306 | |
| 307 | #define DOOR 0x00090 |
| 308 | #define DOOR_RGB(r, g, b) (((r) << 18) | ((g) << 10) | ((b) << 2)) |
| 309 | #define CDER 0x00094 |
| 310 | #define CDER_RGB(r, g, b) (((r) << 18) | ((g) << 10) | ((b) << 2)) |
| 311 | #define BPOR 0x00098 |
| 312 | #define BPOR_RGB(r, g, b) (((r) << 18) | ((g) << 10) | ((b) << 2)) |
| 313 | |
| 314 | #define RINTOFSR 0x0009c |
| 315 | |
| 316 | #define DSHPR 0x000c8 |
| 317 | #define DSHPR_CODE (0x7776 << 16) |
| 318 | #define DSHPR_PRIH (0xa << 4) |
| 319 | #define DSHPR_PRIL_BPP16 (0x8 << 0) |
| 320 | #define DSHPR_PRIL_BPP32 (0x9 << 0) |
| 321 | |
| 322 | /* ----------------------------------------------------------------------------- |
| 323 | * Display Plane Registers |
| 324 | */ |
| 325 | |
| 326 | #define PLANE_OFF 0x00100 |
| 327 | |
| 328 | #define PnMR 0x00100 /* plane 1 */ |
| 329 | #define PnMR_VISL_VIN0 (0 << 26) /* use Video Input 0 */ |
| 330 | #define PnMR_VISL_VIN1 (1 << 26) /* use Video Input 1 */ |
| 331 | #define PnMR_VISL_VIN2 (2 << 26) /* use Video Input 2 */ |
| 332 | #define PnMR_VISL_VIN3 (3 << 26) /* use Video Input 3 */ |
| 333 | #define PnMR_YCDF_YUYV (1 << 20) /* YUYV format */ |
| 334 | #define PnMR_TC_R (0 << 17) /* Tranparent color is PnTC1R */ |
| 335 | #define PnMR_TC_CP (1 << 17) /* Tranparent color is color palette */ |
| 336 | #define PnMR_WAE (1 << 16) /* Wrap around Enable */ |
| 337 | #define PnMR_SPIM_TP (0 << 12) /* Transparent Color */ |
| 338 | #define PnMR_SPIM_ALP (1 << 12) /* Alpha Blending */ |
| 339 | #define PnMR_SPIM_EOR (2 << 12) /* EOR */ |
| 340 | #define PnMR_SPIM_TP_OFF (1 << 14) /* No Transparent Color */ |
| 341 | #define PnMR_CPSL_CP1 (0 << 8) /* Color Palette selected 1 */ |
| 342 | #define PnMR_CPSL_CP2 (1 << 8) /* Color Palette selected 2 */ |
| 343 | #define PnMR_CPSL_CP3 (2 << 8) /* Color Palette selected 3 */ |
| 344 | #define PnMR_CPSL_CP4 (3 << 8) /* Color Palette selected 4 */ |
| 345 | #define PnMR_DC (1 << 7) /* Display Area Change */ |
| 346 | #define PnMR_BM_MD (0 << 4) /* Manual Display Change Mode */ |
| 347 | #define PnMR_BM_AR (1 << 4) /* Auto Rendering Mode */ |
| 348 | #define PnMR_BM_AD (2 << 4) /* Auto Display Change Mode */ |
| 349 | #define PnMR_BM_VC (3 << 4) /* Video Capture Mode */ |
| 350 | #define PnMR_DDDF_8BPP (0 << 0) /* 8bit */ |
| 351 | #define PnMR_DDDF_16BPP (1 << 0) /* 16bit or 32bit */ |
| 352 | #define PnMR_DDDF_ARGB (2 << 0) /* ARGB */ |
| 353 | #define PnMR_DDDF_YC (3 << 0) /* YC */ |
| 354 | #define PnMR_DDDF_MASK (3 << 0) |
| 355 | |
| 356 | #define PnMWR 0x00104 |
| 357 | |
| 358 | #define PnALPHAR 0x00108 |
| 359 | #define PnALPHAR_ABIT_1 (0 << 12) |
| 360 | #define PnALPHAR_ABIT_0 (1 << 12) |
| 361 | #define PnALPHAR_ABIT_X (2 << 12) |
| 362 | |
| 363 | #define PnDSXR 0x00110 |
| 364 | #define PnDSYR 0x00114 |
| 365 | #define PnDPXR 0x00118 |
| 366 | #define PnDPYR 0x0011c |
| 367 | |
| 368 | #define PnDSA0R 0x00120 |
| 369 | #define PnDSA1R 0x00124 |
| 370 | #define PnDSA2R 0x00128 |
| 371 | #define PnDSA_MASK 0xfffffff0 |
| 372 | |
| 373 | #define PnSPXR 0x00130 |
| 374 | #define PnSPYR 0x00134 |
| 375 | #define PnWASPR 0x00138 |
| 376 | #define PnWAMWR 0x0013c |
| 377 | |
| 378 | #define PnBTR 0x00140 |
| 379 | |
| 380 | #define PnTC1R 0x00144 |
| 381 | #define PnTC2R 0x00148 |
| 382 | #define PnTC3R 0x0014c |
| 383 | #define PnTC3R_CODE (0x66 << 24) |
| 384 | |
| 385 | #define PnMLR 0x00150 |
| 386 | |
| 387 | #define PnSWAPR 0x00180 |
| 388 | #define PnSWAPR_DIGN (1 << 4) |
| 389 | #define PnSWAPR_SPQW (1 << 3) |
| 390 | #define PnSWAPR_SPLW (1 << 2) |
| 391 | #define PnSWAPR_SPWD (1 << 1) |
| 392 | #define PnSWAPR_SPBY (1 << 0) |
| 393 | |
| 394 | #define PnDDCR 0x00184 |
| 395 | #define PnDDCR_CODE (0x7775 << 16) |
| 396 | #define PnDDCR_LRGB1 (1 << 11) |
| 397 | #define PnDDCR_LRGB0 (1 << 10) |
| 398 | |
| 399 | #define PnDDCR2 0x00188 |
| 400 | #define PnDDCR2_CODE (0x7776 << 16) |
| 401 | #define PnDDCR2_NV21 (1 << 5) |
| 402 | #define PnDDCR2_Y420 (1 << 4) |
| 403 | #define PnDDCR2_DIVU (1 << 1) |
| 404 | #define PnDDCR2_DIVY (1 << 0) |
| 405 | |
| 406 | #define PnDDCR4 0x00190 |
| 407 | #define PnDDCR4_CODE (0x7766 << 16) |
Laurent Pinchart | 34a04f2 | 2013-06-21 17:54:50 +0200 | [diff] [blame] | 408 | #define PnDDCR4_VSPS (1 << 13) |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 409 | #define PnDDCR4_SDFS_RGB (0 << 4) |
| 410 | #define PnDDCR4_SDFS_YC (5 << 4) |
| 411 | #define PnDDCR4_SDFS_MASK (7 << 4) |
| 412 | #define PnDDCR4_EDF_NONE (0 << 0) |
| 413 | #define PnDDCR4_EDF_ARGB8888 (1 << 0) |
| 414 | #define PnDDCR4_EDF_RGB888 (2 << 0) |
| 415 | #define PnDDCR4_EDF_RGB666 (3 << 0) |
| 416 | #define PnDDCR4_EDF_MASK (7 << 0) |
| 417 | |
| 418 | #define APnMR 0x0a100 |
| 419 | #define APnMR_WAE (1 << 16) /* Wrap around Enable */ |
| 420 | #define APnMR_DC (1 << 7) /* Display Area Change */ |
| 421 | #define APnMR_BM_MD (0 << 4) /* Manual Display Change Mode */ |
| 422 | #define APnMR_BM_AD (2 << 4) /* Auto Display Change Mode */ |
| 423 | |
| 424 | #define APnMWR 0x0a104 |
Laurent Pinchart | 6811b1b | 2013-06-03 10:53:48 +0200 | [diff] [blame] | 425 | |
| 426 | #define APnDSXR 0x0a110 |
| 427 | #define APnDSYR 0x0a114 |
| 428 | #define APnDPXR 0x0a118 |
| 429 | #define APnDPYR 0x0a11c |
| 430 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 431 | #define APnDSA0R 0x0a120 |
| 432 | #define APnDSA1R 0x0a124 |
| 433 | #define APnDSA2R 0x0a128 |
Laurent Pinchart | 6811b1b | 2013-06-03 10:53:48 +0200 | [diff] [blame] | 434 | |
| 435 | #define APnSPXR 0x0a130 |
| 436 | #define APnSPYR 0x0a134 |
| 437 | #define APnWASPR 0x0a138 |
| 438 | #define APnWAMWR 0x0a13c |
| 439 | |
| 440 | #define APnBTR 0x0a140 |
| 441 | |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 442 | #define APnMLR 0x0a150 |
Laurent Pinchart | 6811b1b | 2013-06-03 10:53:48 +0200 | [diff] [blame] | 443 | #define APnSWAPR 0x0a180 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 444 | |
| 445 | /* ----------------------------------------------------------------------------- |
| 446 | * Display Capture Registers |
| 447 | */ |
| 448 | |
Laurent Pinchart | ef2d84b | 2013-06-14 14:16:35 +0200 | [diff] [blame] | 449 | #define DCMR 0x0c100 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 450 | #define DCMWR 0x0c104 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 451 | #define DCSAR 0x0c120 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 452 | #define DCMLR 0x0c150 |
Laurent Pinchart | 4bf8e19 | 2013-06-19 13:54:11 +0200 | [diff] [blame] | 453 | |
| 454 | /* ----------------------------------------------------------------------------- |
| 455 | * Color Palette Registers |
| 456 | */ |
| 457 | |
| 458 | #define CP1_000R 0x01000 |
| 459 | #define CP1_255R 0x013fc |
| 460 | #define CP2_000R 0x02000 |
| 461 | #define CP2_255R 0x023fc |
| 462 | #define CP3_000R 0x03000 |
| 463 | #define CP3_255R 0x033fc |
| 464 | #define CP4_000R 0x04000 |
| 465 | #define CP4_255R 0x043fc |
| 466 | |
| 467 | /* ----------------------------------------------------------------------------- |
| 468 | * External Synchronization Control Registers |
| 469 | */ |
| 470 | |
| 471 | #define ESCR 0x10000 |
| 472 | #define ESCR2 0x31000 |
| 473 | #define ESCR_DCLKOINV (1 << 25) |
| 474 | #define ESCR_DCLKSEL_DCLKIN (0 << 20) |
| 475 | #define ESCR_DCLKSEL_CLKS (1 << 20) |
| 476 | #define ESCR_DCLKSEL_MASK (1 << 20) |
| 477 | #define ESCR_DCLKDIS (1 << 16) |
| 478 | #define ESCR_SYNCSEL_OFF (0 << 8) |
| 479 | #define ESCR_SYNCSEL_EXVSYNC (2 << 8) |
| 480 | #define ESCR_SYNCSEL_EXHSYNC (3 << 8) |
| 481 | #define ESCR_FRQSEL_MASK (0x3f << 0) |
| 482 | |
| 483 | #define OTAR 0x10004 |
| 484 | #define OTAR2 0x31004 |
| 485 | |
| 486 | /* ----------------------------------------------------------------------------- |
| 487 | * Dual Display Output Control Registers |
| 488 | */ |
| 489 | |
| 490 | #define DORCR 0x11000 |
| 491 | #define DORCR_PG2T (1 << 30) |
| 492 | #define DORCR_DK2S (1 << 28) |
| 493 | #define DORCR_PG2D_DS1 (0 << 24) |
| 494 | #define DORCR_PG2D_DS2 (1 << 24) |
| 495 | #define DORCR_PG2D_FIX0 (2 << 24) |
| 496 | #define DORCR_PG2D_DOOR (3 << 24) |
| 497 | #define DORCR_PG2D_MASK (3 << 24) |
| 498 | #define DORCR_DR1D (1 << 21) |
| 499 | #define DORCR_PG1D_DS1 (0 << 16) |
| 500 | #define DORCR_PG1D_DS2 (1 << 16) |
| 501 | #define DORCR_PG1D_FIX0 (2 << 16) |
| 502 | #define DORCR_PG1D_DOOR (3 << 16) |
| 503 | #define DORCR_PG1D_MASK (3 << 16) |
| 504 | #define DORCR_RGPV (1 << 4) |
| 505 | #define DORCR_DPRS (1 << 0) |
| 506 | |
| 507 | #define DPTSR 0x11004 |
| 508 | #define DPTSR_PnDK(n) (1 << ((n) + 16)) |
| 509 | #define DPTSR_PnTS(n) (1 << (n)) |
| 510 | |
| 511 | #define DAPTSR 0x11008 |
| 512 | #define DAPTSR_APnDK(n) (1 << ((n) + 16)) |
| 513 | #define DAPTSR_APnTS(n) (1 << (n)) |
| 514 | |
| 515 | #define DS1PR 0x11020 |
| 516 | #define DS2PR 0x11024 |
| 517 | |
| 518 | /* ----------------------------------------------------------------------------- |
| 519 | * YC-RGB Conversion Coefficient Registers |
| 520 | */ |
| 521 | |
| 522 | #define YNCR 0x11080 |
| 523 | #define YNOR 0x11084 |
| 524 | #define CRNOR 0x11088 |
| 525 | #define CBNOR 0x1108c |
| 526 | #define RCRCR 0x11090 |
| 527 | #define GCRCR 0x11094 |
| 528 | #define GCBCR 0x11098 |
| 529 | #define BCBCR 0x1109c |
| 530 | |
| 531 | #endif /* __RCAR_DU_REGS_H__ */ |