blob: 43715308b06874c115d1a5477b00beea79d68a7c [file] [log] [blame]
David Howellse839ca52012-03-28 18:30:03 +01001/*
2 * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
3 * Copyright (C) 2002 Paul Mundt
4 */
5#ifndef __ASM_SH_BARRIER_H
6#define __ASM_SH_BARRIER_H
7
8#if defined(CONFIG_CPU_SH4A) || defined(CONFIG_CPU_SH5)
9#include <asm/cache_insns.h>
10#endif
11
12/*
13 * A brief note on ctrl_barrier(), the control register write barrier.
14 *
15 * Legacy SH cores typically require a sequence of 8 nops after
16 * modification of a control register in order for the changes to take
17 * effect. On newer cores (like the sh4a and sh5) this is accomplished
18 * with icbi.
19 *
20 * Also note that on sh4a in the icbi case we can forego a synco for the
21 * write barrier, as it's not necessary for control registers.
22 *
23 * Historically we have only done this type of barrier for the MMUCR, but
24 * it's also necessary for the CCR, so we make it generic here instead.
25 */
26#if defined(CONFIG_CPU_SH4A) || defined(CONFIG_CPU_SH5)
27#define mb() __asm__ __volatile__ ("synco": : :"memory")
28#define rmb() mb()
Peter Zijlstra93ea02b2013-11-06 14:57:36 +010029#define wmb() mb()
David Howellse839ca52012-03-28 18:30:03 +010030#define ctrl_barrier() __icbi(PAGE_OFFSET)
David Howellse839ca52012-03-28 18:30:03 +010031#else
David Howellse839ca52012-03-28 18:30:03 +010032#define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
David Howellse839ca52012-03-28 18:30:03 +010033#endif
34
35#define set_mb(var, value) do { (void)xchg(&var, value); } while (0)
36
Peter Zijlstra93ea02b2013-11-06 14:57:36 +010037#include <asm-generic/barrier.h>
38
David Howellse839ca52012-03-28 18:30:03 +010039#endif /* __ASM_SH_BARRIER_H */