blob: 5f8b955125801935f33370559476ca93f640c4df [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2000 Ani Joshi <ajoshi@unixbox.com>
Ralf Baechle70342282013-01-22 12:59:30 +01007 * Copyright (C) 2000, 2001, 06 Ralf Baechle <ralf@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * swiped from i386, and cloned for MIPS by Geert, polished by Ralf.
9 */
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/types.h>
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000012#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/mm.h>
14#include <linux/module.h>
Jens Axboe4fcc47a2007-10-23 12:32:34 +020015#include <linux/scatterlist.h>
Ralf Baechle6e86b0b2007-10-29 19:35:33 +000016#include <linux/string.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/gfp.h>
Dezhong Diaoe36863a2010-10-13 16:57:35 -070018#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019
20#include <asm/cache.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020021#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/io.h>
23
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000024#include <dma-coherence.h>
25
Steven J. Hillb6d92b42013-03-25 13:47:29 -050026int coherentio = 0; /* User defined DMA coherency from command line. */
27EXPORT_SYMBOL_GPL(coherentio);
28int hw_coherentio = 0; /* Actual hardware supported DMA coherency setting. */
29
30static int __init setcoherentio(char *str)
31{
32 coherentio = 1;
33 pr_info("Hardware DMA cache coherency (command line)\n");
34 return 0;
35}
36early_param("coherentio", setcoherentio);
37
38static int __init setnocoherentio(char *str)
39{
40 coherentio = 0;
41 pr_info("Software DMA cache coherency (command line)\n");
42 return 0;
43}
44early_param("nocoherentio", setnocoherentio);
45
Dezhong Diaoe36863a2010-10-13 16:57:35 -070046static inline struct page *dma_addr_to_page(struct device *dev,
Kevin Cernekee3807ef32009-04-23 17:25:12 -070047 dma_addr_t dma_addr)
Franck Bui-Huuc9d06962007-03-19 17:36:42 +010048{
Dezhong Diaoe36863a2010-10-13 16:57:35 -070049 return pfn_to_page(
50 plat_dma_addr_to_phys(dev, dma_addr) >> PAGE_SHIFT);
Franck Bui-Huuc9d06962007-03-19 17:36:42 +010051}
52
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/*
Jim Quinlanf86f55d2013-08-27 16:57:51 -040054 * The affected CPUs below in 'cpu_needs_post_dma_flush()' can
55 * speculatively fill random cachelines with stale data at any time,
56 * requiring an extra flush post-DMA.
57 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070058 * Warning on the terminology - Linux calls an uncached area coherent;
59 * MIPS terminology calls memory areas with hardware maintained coherency
60 * coherent.
61 */
Jim Quinlanf86f55d2013-08-27 16:57:51 -040062static inline int cpu_needs_post_dma_flush(struct device *dev)
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000063{
64 return !plat_device_is_coherent(dev) &&
Jerin Jacobd451e732013-09-03 17:31:54 +053065 (boot_cpu_type() == CPU_R10000 ||
Ralf Baechleeb37e6d2013-09-06 19:08:25 +020066 boot_cpu_type() == CPU_R12000 ||
67 boot_cpu_type() == CPU_BMIPS5000);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +000068}
69
Ralf Baechlecce335a2007-11-03 02:05:43 +000070static gfp_t massage_gfp_flags(const struct device *dev, gfp_t gfp)
71{
Ralf Baechlea2e715a2010-09-02 23:22:23 +020072 gfp_t dma_flag;
73
Ralf Baechlecce335a2007-11-03 02:05:43 +000074 /* ignore region specifiers */
75 gfp &= ~(__GFP_DMA | __GFP_DMA32 | __GFP_HIGHMEM);
76
Ralf Baechlea2e715a2010-09-02 23:22:23 +020077#ifdef CONFIG_ISA
Ralf Baechlecce335a2007-11-03 02:05:43 +000078 if (dev == NULL)
Ralf Baechlea2e715a2010-09-02 23:22:23 +020079 dma_flag = __GFP_DMA;
Ralf Baechlecce335a2007-11-03 02:05:43 +000080 else
81#endif
Ralf Baechlea2e715a2010-09-02 23:22:23 +020082#if defined(CONFIG_ZONE_DMA32) && defined(CONFIG_ZONE_DMA)
Ralf Baechlecce335a2007-11-03 02:05:43 +000083 if (dev->coherent_dma_mask < DMA_BIT_MASK(32))
Ralf Baechlea2e715a2010-09-02 23:22:23 +020084 dma_flag = __GFP_DMA;
85 else if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
86 dma_flag = __GFP_DMA32;
Ralf Baechlecce335a2007-11-03 02:05:43 +000087 else
88#endif
Ralf Baechlea2e715a2010-09-02 23:22:23 +020089#if defined(CONFIG_ZONE_DMA32) && !defined(CONFIG_ZONE_DMA)
90 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
91 dma_flag = __GFP_DMA32;
92 else
93#endif
94#if defined(CONFIG_ZONE_DMA) && !defined(CONFIG_ZONE_DMA32)
95 if (dev->coherent_dma_mask < DMA_BIT_MASK(64))
96 dma_flag = __GFP_DMA;
97 else
98#endif
99 dma_flag = 0;
Ralf Baechlecce335a2007-11-03 02:05:43 +0000100
101 /* Don't invoke OOM killer */
102 gfp |= __GFP_NORETRY;
103
Ralf Baechlea2e715a2010-09-02 23:22:23 +0200104 return gfp | dma_flag;
Ralf Baechlecce335a2007-11-03 02:05:43 +0000105}
106
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107void *dma_alloc_noncoherent(struct device *dev, size_t size,
Al Viro185a8ff2005-10-21 03:21:23 -0400108 dma_addr_t * dma_handle, gfp_t gfp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 void *ret;
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000111
Ralf Baechlecce335a2007-11-03 02:05:43 +0000112 gfp = massage_gfp_flags(dev, gfp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 ret = (void *) __get_free_pages(gfp, get_order(size));
115
116 if (ret != NULL) {
117 memset(ret, 0, size);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000118 *dma_handle = plat_map_dma_mem(dev, ret, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 }
120
121 return ret;
122}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123EXPORT_SYMBOL(dma_alloc_noncoherent);
124
David Daney48e1fd52010-10-01 13:27:32 -0700125static void *mips_dma_alloc_coherent(struct device *dev, size_t size,
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200126 dma_addr_t * dma_handle, gfp_t gfp, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 void *ret;
129
Yoichi Yuasaf8ac0422009-06-04 00:16:04 +0900130 if (dma_alloc_from_coherent(dev, size, dma_handle, &ret))
131 return ret;
132
Ralf Baechlecce335a2007-11-03 02:05:43 +0000133 gfp = massage_gfp_flags(dev, gfp);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000134
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000135 ret = (void *) __get_free_pages(gfp, get_order(size));
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 if (ret) {
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000138 memset(ret, 0, size);
139 *dma_handle = plat_map_dma_mem(dev, ret, size);
140
141 if (!plat_device_is_coherent(dev)) {
142 dma_cache_wback_inv((unsigned long) ret, size);
Steven J. Hillb6d92b42013-03-25 13:47:29 -0500143 if (!hw_coherentio)
144 ret = UNCAC_ADDR(ret);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 }
147
148 return ret;
149}
150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151
152void dma_free_noncoherent(struct device *dev, size_t size, void *vaddr,
153 dma_addr_t dma_handle)
154{
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700155 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 free_pages((unsigned long) vaddr, get_order(size));
157}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158EXPORT_SYMBOL(dma_free_noncoherent);
159
David Daney48e1fd52010-10-01 13:27:32 -0700160static void mips_dma_free_coherent(struct device *dev, size_t size, void *vaddr,
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200161 dma_addr_t dma_handle, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162{
163 unsigned long addr = (unsigned long) vaddr;
Yoichi Yuasaf8ac0422009-06-04 00:16:04 +0900164 int order = get_order(size);
165
166 if (dma_release_from_coherent(dev, order, vaddr))
167 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700169 plat_unmap_dma_mem(dev, dma_handle, size, DMA_BIDIRECTIONAL);
David Daney11531ac2008-12-10 18:14:45 -0800170
Steven J. Hillb6d92b42013-03-25 13:47:29 -0500171 if (!plat_device_is_coherent(dev) && !hw_coherentio)
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000172 addr = CAC_ADDR(addr);
173
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 free_pages(addr, get_order(size));
175}
176
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700177static inline void __dma_sync_virtual(void *addr, size_t size,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 enum dma_data_direction direction)
179{
180 switch (direction) {
181 case DMA_TO_DEVICE:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700182 dma_cache_wback((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 break;
184
185 case DMA_FROM_DEVICE:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700186 dma_cache_inv((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 break;
188
189 case DMA_BIDIRECTIONAL:
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700190 dma_cache_wback_inv((unsigned long)addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 break;
192
193 default:
194 BUG();
195 }
196}
197
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700198/*
199 * A single sg entry may refer to multiple physically contiguous
200 * pages. But we still need to process highmem pages individually.
201 * If highmem is not configured then the bulk of this loop gets
202 * optimized out.
203 */
204static inline void __dma_sync(struct page *page,
205 unsigned long offset, size_t size, enum dma_data_direction direction)
206{
207 size_t left = size;
208
209 do {
210 size_t len = left;
211
212 if (PageHighMem(page)) {
213 void *addr;
214
215 if (offset + len > PAGE_SIZE) {
216 if (offset >= PAGE_SIZE) {
217 page += offset >> PAGE_SHIFT;
218 offset &= ~PAGE_MASK;
219 }
220 len = PAGE_SIZE - offset;
221 }
222
223 addr = kmap_atomic(page);
224 __dma_sync_virtual(addr + offset, len, direction);
225 kunmap_atomic(addr);
226 } else
227 __dma_sync_virtual(page_address(page) + offset,
228 size, direction);
229 offset = 0;
230 page++;
231 left -= len;
232 } while (left);
233}
234
David Daney48e1fd52010-10-01 13:27:32 -0700235static void mips_dma_unmap_page(struct device *dev, dma_addr_t dma_addr,
236 size_t size, enum dma_data_direction direction, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237{
Jim Quinlanf86f55d2013-08-27 16:57:51 -0400238 if (cpu_needs_post_dma_flush(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700239 __dma_sync(dma_addr_to_page(dev, dma_addr),
240 dma_addr & ~PAGE_MASK, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700242 plat_unmap_dma_mem(dev, dma_addr, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243}
244
David Daney48e1fd52010-10-01 13:27:32 -0700245static int mips_dma_map_sg(struct device *dev, struct scatterlist *sg,
246 int nents, enum dma_data_direction direction, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 int i;
249
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 for (i = 0; i < nents; i++, sg++) {
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700251 if (!plat_device_is_coherent(dev))
252 __dma_sync(sg_page(sg), sg->offset, sg->length,
253 direction);
Jayachandran C4954a9a2013-06-10 06:28:08 +0000254#ifdef CONFIG_NEED_SG_DMA_LENGTH
255 sg->dma_length = sg->length;
256#endif
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700257 sg->dma_address = plat_map_dma_mem_page(dev, sg_page(sg)) +
258 sg->offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 }
260
261 return nents;
262}
263
David Daney48e1fd52010-10-01 13:27:32 -0700264static dma_addr_t mips_dma_map_page(struct device *dev, struct page *page,
265 unsigned long offset, size_t size, enum dma_data_direction direction,
266 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267{
David Daney48e1fd52010-10-01 13:27:32 -0700268 if (!plat_device_is_coherent(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700269 __dma_sync(page, offset, size, direction);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000270
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700271 return plat_map_dma_mem_page(dev, page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272}
273
David Daney48e1fd52010-10-01 13:27:32 -0700274static void mips_dma_unmap_sg(struct device *dev, struct scatterlist *sg,
275 int nhwentries, enum dma_data_direction direction,
276 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 int i;
279
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 for (i = 0; i < nhwentries; i++, sg++) {
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000281 if (!plat_device_is_coherent(dev) &&
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700282 direction != DMA_TO_DEVICE)
283 __dma_sync(sg_page(sg), sg->offset, sg->length,
284 direction);
Kevin Cernekeed3f634b2009-04-23 17:03:43 -0700285 plat_unmap_dma_mem(dev, sg->dma_address, sg->length, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 }
287}
288
David Daney48e1fd52010-10-01 13:27:32 -0700289static void mips_dma_sync_single_for_cpu(struct device *dev,
290 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291{
Jim Quinlanf86f55d2013-08-27 16:57:51 -0400292 if (cpu_needs_post_dma_flush(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700293 __dma_sync(dma_addr_to_page(dev, dma_handle),
294 dma_handle & ~PAGE_MASK, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295}
296
David Daney48e1fd52010-10-01 13:27:32 -0700297static void mips_dma_sync_single_for_device(struct device *dev,
298 dma_addr_t dma_handle, size_t size, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299{
David Daney843aef42008-12-11 15:33:36 -0800300 plat_extra_sync_for_device(dev);
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700301 if (!plat_device_is_coherent(dev))
302 __dma_sync(dma_addr_to_page(dev, dma_handle),
303 dma_handle & ~PAGE_MASK, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304}
305
David Daney48e1fd52010-10-01 13:27:32 -0700306static void mips_dma_sync_sg_for_cpu(struct device *dev,
307 struct scatterlist *sg, int nelems, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308{
309 int i;
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700310
Jayachandran C55c25c22013-09-25 18:31:05 +0530311 if (cpu_needs_post_dma_flush(dev))
312 for (i = 0; i < nelems; i++, sg++)
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700313 __dma_sync(sg_page(sg), sg->offset, sg->length,
314 direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315}
316
David Daney48e1fd52010-10-01 13:27:32 -0700317static void mips_dma_sync_sg_for_device(struct device *dev,
318 struct scatterlist *sg, int nelems, enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319{
320 int i;
321
Jayachandran C55c25c22013-09-25 18:31:05 +0530322 if (!plat_device_is_coherent(dev))
323 for (i = 0; i < nelems; i++, sg++)
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700324 __dma_sync(sg_page(sg), sg->offset, sg->length,
325 direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326}
327
David Daney48e1fd52010-10-01 13:27:32 -0700328int mips_dma_mapping_error(struct device *dev, dma_addr_t dma_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
David Daney843aef42008-12-11 15:33:36 -0800330 return plat_dma_mapping_error(dev, dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
332
David Daney48e1fd52010-10-01 13:27:32 -0700333int mips_dma_supported(struct device *dev, u64 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334{
David Daney843aef42008-12-11 15:33:36 -0800335 return plat_dma_supported(dev, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336}
337
Ralf Baechlea3aad4a2010-12-09 19:14:09 +0000338void dma_cache_sync(struct device *dev, void *vaddr, size_t size,
David Daney48e1fd52010-10-01 13:27:32 -0700339 enum dma_data_direction direction)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340{
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000341 BUG_ON(direction == DMA_NONE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342
David Daney843aef42008-12-11 15:33:36 -0800343 plat_extra_sync_for_device(dev);
Ralf Baechle9a88cbb2006-11-16 02:56:12 +0000344 if (!plat_device_is_coherent(dev))
Dezhong Diaoe36863a2010-10-13 16:57:35 -0700345 __dma_sync_virtual(vaddr, size, direction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346}
347
Ralf Baechlea3aad4a2010-12-09 19:14:09 +0000348EXPORT_SYMBOL(dma_cache_sync);
349
David Daney48e1fd52010-10-01 13:27:32 -0700350static struct dma_map_ops mips_default_dma_map_ops = {
Andrzej Pietrasiewicze8d51e52012-03-27 14:32:21 +0200351 .alloc = mips_dma_alloc_coherent,
352 .free = mips_dma_free_coherent,
David Daney48e1fd52010-10-01 13:27:32 -0700353 .map_page = mips_dma_map_page,
354 .unmap_page = mips_dma_unmap_page,
355 .map_sg = mips_dma_map_sg,
356 .unmap_sg = mips_dma_unmap_sg,
357 .sync_single_for_cpu = mips_dma_sync_single_for_cpu,
358 .sync_single_for_device = mips_dma_sync_single_for_device,
359 .sync_sg_for_cpu = mips_dma_sync_sg_for_cpu,
360 .sync_sg_for_device = mips_dma_sync_sg_for_device,
361 .mapping_error = mips_dma_mapping_error,
362 .dma_supported = mips_dma_supported
363};
364
365struct dma_map_ops *mips_dma_map_ops = &mips_default_dma_map_ops;
366EXPORT_SYMBOL(mips_dma_map_ops);
367
368#define PREALLOC_DMA_DEBUG_ENTRIES (1 << 16)
369
370static int __init mips_dma_init(void)
371{
372 dma_debug_init(PREALLOC_DMA_DEBUG_ENTRIES);
373
374 return 0;
375}
376fs_initcall(mips_dma_init);