blob: 147d783f7529e681fb1d69645942d00780bd42e0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/ide/pci/sl82c105.c
3 *
4 * SL82C105/Winbond 553 IDE driver
5 *
6 * Maintainer unknown.
7 *
8 * Drive tuning added from Rebel.com's kernel sources
9 * -- Russell King (15/11/98) linux@arm.linux.org.uk
10 *
11 * Merge in Russell's HW workarounds, fix various problems
12 * with the timing registers setup.
13 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
Sergei Shtylyove93df702007-05-05 22:03:49 +020014 *
15 * Copyright (C) 2006-2007 MontaVista Software, Inc. <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
17
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/types.h>
19#include <linux/module.h>
20#include <linux/kernel.h>
21#include <linux/timer.h>
22#include <linux/mm.h>
23#include <linux/ioport.h>
24#include <linux/interrupt.h>
25#include <linux/blkdev.h>
26#include <linux/hdreg.h>
27#include <linux/pci.h>
28#include <linux/ide.h>
29
30#include <asm/io.h>
31#include <asm/dma.h>
32
33#undef DEBUG
34
35#ifdef DEBUG
36#define DBG(arg) printk arg
37#else
38#define DBG(fmt,...)
39#endif
40/*
41 * SL82C105 PCI config register 0x40 bits.
42 */
43#define CTRL_IDE_IRQB (1 << 30)
44#define CTRL_IDE_IRQA (1 << 28)
45#define CTRL_LEGIRQ (1 << 11)
46#define CTRL_P1F16 (1 << 5)
47#define CTRL_P1EN (1 << 4)
48#define CTRL_P0F16 (1 << 1)
49#define CTRL_P0EN (1 << 0)
50
51/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020052 * Convert a PIO mode and cycle time to the required on/off times
53 * for the interface. This has protection against runaway timings.
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 */
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020055static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070056{
Sergei Shtylyove93df702007-05-05 22:03:49 +020057 unsigned int cmd_on, cmd_off;
Bartlomiej Zolnierkiewicz22298332007-07-20 01:11:55 +020058 u8 iordy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020060 cmd_on = (ide_pio_timings[pio].active_time + 29) / 30;
61 cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 if (cmd_on == 0)
64 cmd_on = 1;
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 if (cmd_off == 0)
67 cmd_off = 1;
68
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020069 if (pio > 2 || ide_dev_has_iordy(drive->id))
Bartlomiej Zolnierkiewicz22298332007-07-20 01:11:55 +020070 iordy = 0x40;
71
72 return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073}
74
75/*
Sergei Shtylyove93df702007-05-05 22:03:49 +020076 * Configure the chipset for PIO mode.
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020078static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -070079{
Sergei Shtylyove93df702007-05-05 22:03:49 +020080 struct pci_dev *dev = HWIF(drive)->pci_dev;
81 int reg = 0x44 + drive->dn * 4;
Sergei Shtylyove93df702007-05-05 22:03:49 +020082 u16 drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +020084 drv_ctrl = get_pio_timings(drive, pio);
Sergei Shtylyov46cedc92007-05-16 00:51:44 +020085
86 /*
87 * Store the PIO timings so that we can restore them
88 * in case DMA will be turned off...
89 */
90 drive->drive_data &= 0xffff0000;
91 drive->drive_data |= drv_ctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Sergei Shtylyove93df702007-05-05 22:03:49 +020093 if (!drive->using_dma) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 /*
95 * If we are actually using MW DMA, then we can not
96 * reprogram the interface drive control register.
97 */
Sergei Shtylyove93df702007-05-05 22:03:49 +020098 pci_write_config_word(dev, reg, drv_ctrl);
99 pci_read_config_word (dev, reg, &drv_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 }
Sergei Shtylyove93df702007-05-05 22:03:49 +0200101
102 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
Bartlomiej Zolnierkiewicz7dd00082007-07-20 01:11:56 +0200103 ide_xfer_verbose(pio + XFER_PIO_0),
104 ide_pio_cycle_time(drive, pio), drv_ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105}
106
107/*
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200108 * Configure the chipset for DMA mode.
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200109 */
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200110static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200111{
112 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
113 u16 drv_ctrl;
114
115 DBG(("sl82c105_tune_chipset(drive:%s, speed:%s)\n",
116 drive->name, ide_xfer_verbose(speed)));
117
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200118 switch (speed) {
119 case XFER_MW_DMA_2:
120 case XFER_MW_DMA_1:
121 case XFER_MW_DMA_0:
122 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
123
124 /*
125 * Store the DMA timings so that we can actually program
126 * them when DMA will be turned on...
127 */
128 drive->drive_data &= 0x0000ffff;
129 drive->drive_data |= (unsigned long)drv_ctrl << 16;
130
131 /*
132 * If we are already using DMA, we just reprogram
133 * the drive control register.
134 */
135 if (drive->using_dma) {
136 struct pci_dev *dev = HWIF(drive)->pci_dev;
137 int reg = 0x44 + drive->dn * 4;
138
139 pci_write_config_word(dev, reg, drv_ctrl);
140 }
141 break;
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200142 default:
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200143 return;
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200144 }
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200145}
146
147/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 * The SL82C105 holds off all IDE interrupts while in DMA mode until
149 * all DMA activity is completed. Sometimes this causes problems (eg,
150 * when the drive wants to report an error condition).
151 *
152 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
153 * state machine. We need to kick this to work around various bugs.
154 */
155static inline void sl82c105_reset_host(struct pci_dev *dev)
156{
157 u16 val;
158
159 pci_read_config_word(dev, 0x7e, &val);
160 pci_write_config_word(dev, 0x7e, val | (1 << 2));
161 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
162}
163
164/*
165 * If we get an IRQ timeout, it might be that the DMA state machine
166 * got confused. Fix from Todd Inglett. Details from Winbond.
167 *
168 * This function is called when the IDE timer expires, the drive
169 * indicates that it is READY, and we were waiting for DMA to complete.
170 */
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200171static void sl82c105_dma_lost_irq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200173 ide_hwif_t *hwif = HWIF(drive);
174 struct pci_dev *dev = hwif->pci_dev;
175 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
176 u8 dma_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200178 printk("sl82c105: lost IRQ, resetting host\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179
180 /*
181 * Check the raw interrupt from the drive.
182 */
183 pci_read_config_dword(dev, 0x40, &val);
184 if (val & mask)
185 printk("sl82c105: drive was requesting IRQ, but host lost it\n");
186
187 /*
188 * Was DMA enabled? If so, disable it - we're resetting the
189 * host. The IDE layer will be handling the drive for us.
190 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200191 dma_cmd = inb(hwif->dma_command);
192 if (dma_cmd & 1) {
193 outb(dma_cmd & ~1, hwif->dma_command);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 printk("sl82c105: DMA was enabled\n");
195 }
196
197 sl82c105_reset_host(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
200/*
201 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
202 * Winbond recommend that the DMA state machine is reset prior to
203 * setting the bus master DMA enable bit.
204 *
205 * The generic IDE core will have disabled the BMEN bit before this
206 * function is called.
207 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200208static void sl82c105_dma_start(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200210 ide_hwif_t *hwif = HWIF(drive);
211 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212
213 sl82c105_reset_host(dev);
214 ide_dma_start(drive);
215}
216
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200217static void sl82c105_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218{
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200219 DBG(("sl82c105_dma_timeout(drive:%s)\n", drive->name));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200221 sl82c105_reset_host(HWIF(drive)->pci_dev);
222 ide_dma_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223}
224
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200225static int sl82c105_ide_dma_on(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200227 struct pci_dev *dev = HWIF(drive)->pci_dev;
228 int rc, reg = 0x44 + drive->dn * 4;
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 DBG(("sl82c105_ide_dma_on(drive:%s)\n", drive->name));
231
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200232 rc = __ide_dma_on(drive);
233 if (rc == 0) {
Sergei Shtylyov46cedc92007-05-16 00:51:44 +0200234 pci_write_config_word(dev, reg, drive->drive_data >> 16);
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200235
236 printk(KERN_INFO "%s: DMA enabled\n", drive->name);
237 }
238 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100241static void sl82c105_dma_off_quietly(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242{
Sergei Shtylyove93df702007-05-05 22:03:49 +0200243 struct pci_dev *dev = HWIF(drive)->pci_dev;
244 int reg = 0x44 + drive->dn * 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100246 DBG(("sl82c105_dma_off_quietly(drive:%s)\n", drive->name));
247
Sergei Shtylyove93df702007-05-05 22:03:49 +0200248 pci_write_config_word(dev, reg, drive->drive_data);
249
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100250 ide_dma_off_quietly(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251}
252
253/*
254 * Ok, that is nasty, but we must make sure the DMA timings
255 * won't be used for a PIO access. The solution here is
256 * to make sure the 16 bits mode is diabled on the channel
257 * when DMA is enabled, thus causing the chip to use PIO0
258 * timings for those operations.
259 */
260static void sl82c105_selectproc(ide_drive_t *drive)
261{
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200262 ide_hwif_t *hwif = HWIF(drive);
263 struct pci_dev *dev = hwif->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 u32 val, old, mask;
265
266 //DBG(("sl82c105_selectproc(drive:%s)\n", drive->name));
267
268 mask = hwif->channel ? CTRL_P1F16 : CTRL_P0F16;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800269 old = val = (u32)pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 if (drive->using_dma)
271 val &= ~mask;
272 else
273 val |= mask;
274 if (old != val) {
275 pci_write_config_dword(dev, 0x40, val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800276 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 }
278}
279
280/*
281 * ATA reset will clear the 16 bits mode in the control
282 * register, we need to update our cache
283 */
284static void sl82c105_resetproc(ide_drive_t *drive)
285{
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800286 struct pci_dev *dev = HWIF(drive)->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 u32 val;
288
289 DBG(("sl82c105_resetproc(drive:%s)\n", drive->name));
290
291 pci_read_config_dword(dev, 0x40, &val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800292 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295/*
296 * Return the revision of the Winbond bridge
297 * which this function is part of.
298 */
299static unsigned int sl82c105_bridge_revision(struct pci_dev *dev)
300{
301 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 /*
304 * The bridge should be part of the same device, but function 0.
305 */
Alan Cox640b31b2007-05-16 00:51:46 +0200306 bridge = pci_get_bus_and_slot(dev->bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
308 if (!bridge)
309 return -1;
310
311 /*
312 * Make sure it is a Winbond 553 and is an ISA bridge.
313 */
314 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
315 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
Alan Cox640b31b2007-05-16 00:51:46 +0200316 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
317 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return -1;
Alan Cox640b31b2007-05-16 00:51:46 +0200319 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 /*
321 * We need to find function 0's revision, not function 1
322 */
Alan Cox640b31b2007-05-16 00:51:46 +0200323 pci_dev_put(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324
Auke Kok44c10132007-06-08 15:46:36 -0700325 return bridge->revision;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326}
327
328/*
329 * Enable the PCI device
330 *
331 * --BenH: It's arch fixup code that should enable channels that
332 * have not been enabled by firmware. I decided we can still enable
333 * channel 0 here at least, but channel 1 has to be enabled by
334 * firmware or arch code. We still set both to 16 bits mode.
335 */
Herbert Xu34a62242005-07-03 16:36:56 +0200336static unsigned int __devinit init_chipset_sl82c105(struct pci_dev *dev, const char *msg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
338 u32 val;
339
340 DBG(("init_chipset_sl82c105()\n"));
341
342 pci_read_config_dword(dev, 0x40, &val);
343 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
344 pci_write_config_dword(dev, 0x40, val);
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800345 pci_set_drvdata(dev, (void *)val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346
347 return dev->irq;
348}
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/*
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200351 * Initialise IDE channel
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 */
Herbert Xu34a62242005-07-03 16:36:56 +0200353static void __devinit init_hwif_sl82c105(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354{
Russell King9648f552005-11-12 16:57:29 +0000355 unsigned int rev;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 DBG(("init_hwif_sl82c105(hwif: ide%d)\n", hwif->index));
358
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200359 hwif->set_pio_mode = &sl82c105_set_pio_mode;
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200360 hwif->set_dma_mode = &sl82c105_set_dma_mode;
Sergei Shtylyove93df702007-05-05 22:03:49 +0200361 hwif->selectproc = &sl82c105_selectproc;
362 hwif->resetproc = &sl82c105_resetproc;
Sergei Shtylyovdd607d22006-12-08 02:40:01 -0800363
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 if (!hwif->dma_base)
365 return;
366
Russell King9648f552005-11-12 16:57:29 +0000367 rev = sl82c105_bridge_revision(hwif->pci_dev);
368 if (rev <= 5) {
369 /*
370 * Never ever EVER under any circumstances enable
371 * DMA when the bridge is this old.
372 */
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200373 printk(" %s: Winbond W83C553 bridge revision %d, "
374 "BM-DMA disabled\n", hwif->name, rev);
375 return;
Russell King9648f552005-11-12 16:57:29 +0000376 }
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200377
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200378 hwif->mwdma_mask = ATA_MWDMA2;
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200379
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200380 hwif->ide_dma_on = &sl82c105_ide_dma_on;
381 hwif->dma_off_quietly = &sl82c105_dma_off_quietly;
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200382 hwif->dma_lost_irq = &sl82c105_dma_lost_irq;
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200383 hwif->dma_start = &sl82c105_dma_start;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200384 hwif->dma_timeout = &sl82c105_dma_timeout;
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200385
Sergei Shtylyov688a87d2007-05-05 22:03:49 +0200386 if (hwif->mate)
387 hwif->serialized = hwif->mate->serialized = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200390static const struct ide_port_info sl82c105_chipset __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 .name = "W82C105",
392 .init_chipset = init_chipset_sl82c105,
393 .init_hwif = init_hwif_sl82c105,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
Bartlomiej Zolnierkiewiczcaea7602007-10-20 00:32:30 +0200395 .host_flags = IDE_HFLAG_IO_32BIT |
396 IDE_HFLAG_UNMASK_IRQS |
397 IDE_HFLAG_NO_AUTODMA |
398 IDE_HFLAG_BOOTABLE,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200399 .pio_mask = ATA_PIO5,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
402static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
403{
404 return ide_setup_pci_device(dev, &sl82c105_chipset);
405}
406
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200407static const struct pci_device_id sl82c105_pci_tbl[] = {
408 { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 { 0, },
410};
411MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
412
413static struct pci_driver driver = {
414 .name = "W82C105_IDE",
415 .id_table = sl82c105_pci_tbl,
416 .probe = sl82c105_init_one,
417};
418
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100419static int __init sl82c105_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420{
421 return ide_pci_register_driver(&driver);
422}
423
424module_init(sl82c105_ide_init);
425
426MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
427MODULE_LICENSE("GPL");