blob: 8cd85309c675e6a4099d2bae370787b631b33d56 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
24#include <linux/init.h>
25#include <linux/dma-mapping.h>
26
Francois Romieu99f252b02007-04-02 22:59:59 +020027#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/irq.h>
30
Francois Romieu865c6522008-05-11 14:51:00 +020031#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#define MODULENAME "r8169"
33#define PFX MODULENAME ": "
34
35#ifdef RTL8169_DEBUG
36#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020037 if (!(expr)) { \
38 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070039 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020040 }
Joe Perches06fa7352007-10-18 21:15:00 +020041#define dprintk(fmt, args...) \
42 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#else
44#define assert(expr) do {} while (0)
45#define dprintk(fmt, args...) do {} while (0)
46#endif /* RTL8169_DEBUG */
47
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020048#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070049 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define TX_BUFFS_AVAIL(tp) \
52 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
55 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050056static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
58/* MAC address length */
59#define MAC_ADDR_LEN 6
60
Francois Romieu9c14cea2008-07-05 00:21:15 +020061#define MAX_READ_REQUEST_SHIFT 12
Linus Torvalds1da177e2005-04-16 15:20:36 -070062#define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
63#define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
64#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
Francois Romieu07d3f512007-02-21 22:40:46 +010065#define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
67#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
70#define R8169_NAPI_WEIGHT 64
71#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
72#define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
73#define RX_BUF_SIZE 1536 /* Rx Buffer size */
74#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
75#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
76
77#define RTL8169_TX_TIMEOUT (6*HZ)
78#define RTL8169_PHY_TIMEOUT (10*HZ)
79
françois romieuea8dbdd2009-03-15 01:10:50 +000080#define RTL_EEPROM_SIG cpu_to_le32(0x8129)
81#define RTL_EEPROM_SIG_MASK cpu_to_le32(0xffff)
Francois Romieue1564ec2008-10-16 22:46:13 +020082#define RTL_EEPROM_SIG_ADDR 0x0000
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/* write/read MMIO register */
85#define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
86#define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
87#define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
88#define RTL_R8(reg) readb (ioaddr + (reg))
89#define RTL_R16(reg) readw (ioaddr + (reg))
90#define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
91
92enum mac_version {
Jean Delvaref21b75e2009-05-26 20:54:48 -070093 RTL_GIGA_MAC_NONE = 0x00,
Francois Romieuba6eb6e2007-06-11 23:35:18 +020094 RTL_GIGA_MAC_VER_01 = 0x01, // 8169
95 RTL_GIGA_MAC_VER_02 = 0x02, // 8169S
96 RTL_GIGA_MAC_VER_03 = 0x03, // 8110S
97 RTL_GIGA_MAC_VER_04 = 0x04, // 8169SB
98 RTL_GIGA_MAC_VER_05 = 0x05, // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +010099 RTL_GIGA_MAC_VER_06 = 0x06, // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200100 RTL_GIGA_MAC_VER_07 = 0x07, // 8102e
101 RTL_GIGA_MAC_VER_08 = 0x08, // 8102e
102 RTL_GIGA_MAC_VER_09 = 0x09, // 8102e
103 RTL_GIGA_MAC_VER_10 = 0x0a, // 8101e
Francois Romieu2dd99532007-06-11 23:22:52 +0200104 RTL_GIGA_MAC_VER_11 = 0x0b, // 8168Bb
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200105 RTL_GIGA_MAC_VER_12 = 0x0c, // 8168Be
106 RTL_GIGA_MAC_VER_13 = 0x0d, // 8101Eb
107 RTL_GIGA_MAC_VER_14 = 0x0e, // 8101 ?
108 RTL_GIGA_MAC_VER_15 = 0x0f, // 8101 ?
109 RTL_GIGA_MAC_VER_16 = 0x11, // 8101Ec
110 RTL_GIGA_MAC_VER_17 = 0x10, // 8168Bf
111 RTL_GIGA_MAC_VER_18 = 0x12, // 8168CP
112 RTL_GIGA_MAC_VER_19 = 0x13, // 8168C
Francois Romieu197ff762008-06-28 13:16:02 +0200113 RTL_GIGA_MAC_VER_20 = 0x14, // 8168C
Francois Romieu6fb07052008-06-29 11:54:28 +0200114 RTL_GIGA_MAC_VER_21 = 0x15, // 8168C
Francois Romieuef3386f2008-06-29 12:24:30 +0200115 RTL_GIGA_MAC_VER_22 = 0x16, // 8168C
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200116 RTL_GIGA_MAC_VER_23 = 0x17, // 8168CP
Francois Romieu5b538df2008-07-20 16:22:45 +0200117 RTL_GIGA_MAC_VER_24 = 0x18, // 8168CP
118 RTL_GIGA_MAC_VER_25 = 0x19 // 8168D
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119};
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define _R(NAME,MAC,MASK) \
122 { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
123
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800124static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 const char *name;
126 u8 mac_version;
127 u32 RxConfigMask; /* Clears the bits supported by this chip */
128} rtl_chip_info[] = {
Francois Romieuba6eb6e2007-06-11 23:35:18 +0200129 _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880), // 8169
130 _R("RTL8169s", RTL_GIGA_MAC_VER_02, 0xff7e1880), // 8169S
131 _R("RTL8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880), // 8110S
132 _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880), // 8169SB
133 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880), // 8110SCd
Francois Romieu6dccd162007-02-13 23:38:05 +0100134 _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_06, 0xff7e1880), // 8110SCe
Francois Romieu2857ffb2008-08-02 21:08:49 +0200135 _R("RTL8102e", RTL_GIGA_MAC_VER_07, 0xff7e1880), // PCI-E
136 _R("RTL8102e", RTL_GIGA_MAC_VER_08, 0xff7e1880), // PCI-E
137 _R("RTL8102e", RTL_GIGA_MAC_VER_09, 0xff7e1880), // PCI-E
138 _R("RTL8101e", RTL_GIGA_MAC_VER_10, 0xff7e1880), // PCI-E
Francois Romieubcf0bf92006-07-26 23:14:13 +0200139 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
140 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
141 _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
142 _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
Francois Romieue3cf0cc2007-08-17 14:55:46 +0200143 _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880), // PCI-E 8139
144 _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_17, 0xff7e1880), // PCI-E
145 _R("RTL8101e", RTL_GIGA_MAC_VER_16, 0xff7e1880), // PCI-E
146 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_18, 0xff7e1880), // PCI-E
147 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_19, 0xff7e1880), // PCI-E
Francois Romieu197ff762008-06-28 13:16:02 +0200148 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_20, 0xff7e1880), // PCI-E
Francois Romieu6fb07052008-06-29 11:54:28 +0200149 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_21, 0xff7e1880), // PCI-E
Francois Romieuef3386f2008-06-29 12:24:30 +0200150 _R("RTL8168c/8111c", RTL_GIGA_MAC_VER_22, 0xff7e1880), // PCI-E
Francois Romieu7f3e3d32008-07-20 18:53:20 +0200151 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_23, 0xff7e1880), // PCI-E
Francois Romieu5b538df2008-07-20 16:22:45 +0200152 _R("RTL8168cp/8111cp", RTL_GIGA_MAC_VER_24, 0xff7e1880), // PCI-E
153 _R("RTL8168d/8111d", RTL_GIGA_MAC_VER_25, 0xff7e1880) // PCI-E
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154};
155#undef _R
156
Francois Romieubcf0bf92006-07-26 23:14:13 +0200157enum cfg_version {
158 RTL_CFG_0 = 0x00,
159 RTL_CFG_1,
160 RTL_CFG_2
161};
162
Francois Romieu07ce4062007-02-23 23:36:39 +0100163static void rtl_hw_start_8169(struct net_device *);
164static void rtl_hw_start_8168(struct net_device *);
165static void rtl_hw_start_8101(struct net_device *);
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167static struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200168 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200169 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Francois Romieud81bf552006-09-20 21:31:20 +0200170 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100171 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200172 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
173 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200174 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200175 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
176 { PCI_VENDOR_ID_LINKSYS, 0x1032,
177 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100178 { 0x0001, 0x8168,
179 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 {0,},
181};
182
183MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
184
185static int rx_copybreak = 200;
186static int use_dac;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200187static struct {
188 u32 msg_enable;
189} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Francois Romieu07d3f512007-02-21 22:40:46 +0100191enum rtl_registers {
192 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100193 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100194 MAR0 = 8, /* Multicast filter. */
195 CounterAddrLow = 0x10,
196 CounterAddrHigh = 0x14,
197 TxDescStartAddrLow = 0x20,
198 TxDescStartAddrHigh = 0x24,
199 TxHDescStartAddrLow = 0x28,
200 TxHDescStartAddrHigh = 0x2c,
201 FLASH = 0x30,
202 ERSR = 0x36,
203 ChipCmd = 0x37,
204 TxPoll = 0x38,
205 IntrMask = 0x3c,
206 IntrStatus = 0x3e,
207 TxConfig = 0x40,
208 RxConfig = 0x44,
209 RxMissed = 0x4c,
210 Cfg9346 = 0x50,
211 Config0 = 0x51,
212 Config1 = 0x52,
213 Config2 = 0x53,
214 Config3 = 0x54,
215 Config4 = 0x55,
216 Config5 = 0x56,
217 MultiIntr = 0x5c,
218 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100219 PHYstatus = 0x6c,
220 RxMaxSize = 0xda,
221 CPlusCmd = 0xe0,
222 IntrMitigate = 0xe2,
223 RxDescAddrLow = 0xe4,
224 RxDescAddrHigh = 0xe8,
225 EarlyTxThres = 0xec,
226 FuncEvent = 0xf0,
227 FuncEventMask = 0xf4,
228 FuncPresetState = 0xf8,
229 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
Francois Romieuf162a5d2008-06-01 22:37:49 +0200232enum rtl8110_registers {
233 TBICSR = 0x64,
234 TBI_ANAR = 0x68,
235 TBI_LPAR = 0x6a,
236};
237
238enum rtl8168_8101_registers {
239 CSIDR = 0x64,
240 CSIAR = 0x68,
241#define CSIAR_FLAG 0x80000000
242#define CSIAR_WRITE_CMD 0x80000000
243#define CSIAR_BYTE_ENABLE 0x0f
244#define CSIAR_BYTE_ENABLE_SHIFT 12
245#define CSIAR_ADDR_MASK 0x0fff
246
247 EPHYAR = 0x80,
248#define EPHYAR_FLAG 0x80000000
249#define EPHYAR_WRITE_CMD 0x80000000
250#define EPHYAR_REG_MASK 0x1f
251#define EPHYAR_REG_SHIFT 16
252#define EPHYAR_DATA_MASK 0xffff
253 DBG_REG = 0xd1,
254#define FIX_NAK_1 (1 << 4)
255#define FIX_NAK_2 (1 << 3)
256};
257
Francois Romieu07d3f512007-02-21 22:40:46 +0100258enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100260 SYSErr = 0x8000,
261 PCSTimeout = 0x4000,
262 SWInt = 0x0100,
263 TxDescUnavail = 0x0080,
264 RxFIFOOver = 0x0040,
265 LinkChg = 0x0020,
266 RxOverflow = 0x0010,
267 TxErr = 0x0008,
268 TxOK = 0x0004,
269 RxErr = 0x0002,
270 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200273 RxFOVF = (1 << 23),
274 RxRWT = (1 << 22),
275 RxRES = (1 << 21),
276 RxRUNT = (1 << 20),
277 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 /* ChipCmdBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 CmdReset = 0x10,
281 CmdRxEnb = 0x08,
282 CmdTxEnb = 0x04,
283 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284
Francois Romieu275391a2007-02-23 23:50:28 +0100285 /* TXPoll register p.5 */
286 HPQ = 0x80, /* Poll cmd on the high prio queue */
287 NPQ = 0x40, /* Poll cmd on the low prio queue */
288 FSWInt = 0x01, /* Forced software interrupt */
289
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 Cfg9346_Lock = 0x00,
292 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293
294 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100295 AcceptErr = 0x20,
296 AcceptRunt = 0x10,
297 AcceptBroadcast = 0x08,
298 AcceptMulticast = 0x04,
299 AcceptMyPhys = 0x02,
300 AcceptAllPhys = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302 /* RxConfigBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100303 RxCfgFIFOShift = 13,
304 RxCfgDMAShift = 8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305
306 /* TxConfigBits */
307 TxInterFrameGapShift = 24,
308 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
309
Francois Romieu5d06a992006-02-23 00:47:58 +0100310 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200311 LEDS1 = (1 << 7),
312 LEDS0 = (1 << 6),
Francois Romieufbac58f2007-10-04 22:51:38 +0200313 MSIEnable = (1 << 5), /* Enable Message Signaled Interrupt */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200314 Speed_down = (1 << 4),
315 MEMMAP = (1 << 3),
316 IOMAP = (1 << 2),
317 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100318 PMEnable = (1 << 0), /* Power Management Enable */
319
Francois Romieu6dccd162007-02-13 23:38:05 +0100320 /* Config2 register p. 25 */
321 PCI_Clock_66MHz = 0x01,
322 PCI_Clock_33MHz = 0x00,
323
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100324 /* Config3 register p.25 */
325 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
326 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200327 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100328
Francois Romieu5d06a992006-02-23 00:47:58 +0100329 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100330 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
331 MWF = (1 << 5), /* Accept Multicast wakeup frame */
332 UWF = (1 << 4), /* Accept Unicast wakeup frame */
333 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100334 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
335
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 /* TBICSR p.28 */
337 TBIReset = 0x80000000,
338 TBILoopback = 0x40000000,
339 TBINwEnable = 0x20000000,
340 TBINwRestart = 0x10000000,
341 TBILinkOk = 0x02000000,
342 TBINwComplete = 0x01000000,
343
344 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200345 EnableBist = (1 << 15), // 8168 8101
346 Mac_dbgo_oe = (1 << 14), // 8168 8101
347 Normal_mode = (1 << 13), // unused
348 Force_half_dup = (1 << 12), // 8168 8101
349 Force_rxflow_en = (1 << 11), // 8168 8101
350 Force_txflow_en = (1 << 10), // 8168 8101
351 Cxpl_dbg_sel = (1 << 9), // 8168 8101
352 ASF = (1 << 8), // 8168 8101
353 PktCntrDisable = (1 << 7), // 8168 8101
354 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 RxVlan = (1 << 6),
356 RxChkSum = (1 << 5),
357 PCIDAC = (1 << 4),
358 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100359 INTT_0 = 0x0000, // 8168
360 INTT_1 = 0x0001, // 8168
361 INTT_2 = 0x0002, // 8168
362 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100365 TBI_Enable = 0x80,
366 TxFlowCtrl = 0x40,
367 RxFlowCtrl = 0x20,
368 _1000bpsF = 0x10,
369 _100bps = 0x08,
370 _10bps = 0x04,
371 LinkStatus = 0x02,
372 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100375 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200376
377 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100378 CounterDump = 0x8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379};
380
Francois Romieu07d3f512007-02-21 22:40:46 +0100381enum desc_status_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
383 RingEnd = (1 << 30), /* End of descriptor ring */
384 FirstFrag = (1 << 29), /* First segment of a packet */
385 LastFrag = (1 << 28), /* Final segment of a packet */
386
387 /* Tx private */
388 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
389 MSSShift = 16, /* MSS value position */
390 MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
391 IPCS = (1 << 18), /* Calculate IP checksum */
392 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
393 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
394 TxVlanTag = (1 << 17), /* Add VLAN tag */
395
396 /* Rx private */
397 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
398 PID0 = (1 << 17), /* Protocol ID bit 2/2 */
399
400#define RxProtoUDP (PID1)
401#define RxProtoTCP (PID0)
402#define RxProtoIP (PID1 | PID0)
403#define RxProtoMask RxProtoIP
404
405 IPFail = (1 << 16), /* IP checksum failed */
406 UDPFail = (1 << 15), /* UDP/IP checksum failed */
407 TCPFail = (1 << 14), /* TCP/IP checksum failed */
408 RxVlanTag = (1 << 16), /* VLAN tag available */
409};
410
411#define RsvdMask 0x3fffc000
412
413struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200414 __le32 opts1;
415 __le32 opts2;
416 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417};
418
419struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200420 __le32 opts1;
421 __le32 opts2;
422 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423};
424
425struct ring_info {
426 struct sk_buff *skb;
427 u32 len;
428 u8 __pad[sizeof(void *) - sizeof(u32)];
429};
430
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200431enum features {
Francois Romieuccdffb92008-07-26 14:26:06 +0200432 RTL_FEATURE_WOL = (1 << 0),
433 RTL_FEATURE_MSI = (1 << 1),
434 RTL_FEATURE_GMII = (1 << 2),
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200435};
436
Ivan Vecera355423d2009-02-06 21:49:57 -0800437struct rtl8169_counters {
438 __le64 tx_packets;
439 __le64 rx_packets;
440 __le64 tx_errors;
441 __le32 rx_errors;
442 __le16 rx_missed;
443 __le16 align_errors;
444 __le32 tx_one_collision;
445 __le32 tx_multi_collision;
446 __le64 rx_unicast;
447 __le64 rx_broadcast;
448 __le32 rx_multicast;
449 __le16 tx_aborted;
450 __le16 tx_underun;
451};
452
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453struct rtl8169_private {
454 void __iomem *mmio_addr; /* memory map physical address */
455 struct pci_dev *pci_dev; /* Index of PCI device */
David Howellsc4028952006-11-22 14:57:56 +0000456 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700457 struct napi_struct napi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 spinlock_t lock; /* spin lock flag */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200459 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 int chipset;
461 int mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
463 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
464 u32 dirty_rx;
465 u32 dirty_tx;
466 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
467 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
468 dma_addr_t TxPhyAddr;
469 dma_addr_t RxPhyAddr;
470 struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
471 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Francois Romieubcf0bf92006-07-26 23:14:13 +0200472 unsigned align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 unsigned rx_buf_sz;
474 struct timer_list timer;
475 u16 cp_cmd;
Francois Romieu0e485152007-02-20 00:00:26 +0100476 u16 intr_event;
477 u16 napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 u16 intr_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 int phy_1000_ctrl_reg;
480#ifdef CONFIG_R8169_VLAN
481 struct vlan_group *vlgrp;
482#endif
483 int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
Francois Romieuccdffb92008-07-26 14:26:06 +0200484 int (*get_settings)(struct net_device *, struct ethtool_cmd *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 void (*phy_reset_enable)(void __iomem *);
Francois Romieu07ce4062007-02-23 23:36:39 +0100486 void (*hw_start)(struct net_device *);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 unsigned int (*phy_reset_pending)(void __iomem *);
488 unsigned int (*link_ok)(void __iomem *);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800489 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
Francois Romieu9c14cea2008-07-05 00:21:15 +0200490 int pcie_cap;
David Howellsc4028952006-11-22 14:57:56 +0000491 struct delayed_work task;
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200492 unsigned features;
Francois Romieuccdffb92008-07-26 14:26:06 +0200493
494 struct mii_if_info mii;
Ivan Vecera355423d2009-02-06 21:49:57 -0800495 struct rtl8169_counters counters;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496};
497
Ralf Baechle979b6c12005-06-13 14:30:40 -0700498MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500module_param(rx_copybreak, int, 0);
Stephen Hemminger1b7efd52005-05-27 21:11:45 +0200501MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502module_param(use_dac, int, 0);
503MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200504module_param_named(debug, debug.msg_enable, int, 0);
505MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506MODULE_LICENSE("GPL");
507MODULE_VERSION(RTL8169_VERSION);
508
509static int rtl8169_open(struct net_device *dev);
510static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
David Howells7d12e782006-10-05 14:55:46 +0100511static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512static int rtl8169_init_ring(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100513static void rtl_hw_start(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514static int rtl8169_close(struct net_device *dev);
Francois Romieu07ce4062007-02-23 23:36:39 +0100515static void rtl_set_rx_mode(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516static void rtl8169_tx_timeout(struct net_device *dev);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200517static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700519 void __iomem *, u32 budget);
Richard Dawe4dcb7d32005-05-27 21:12:00 +0200520static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521static void rtl8169_down(struct net_device *dev);
Francois Romieu99f252b02007-04-02 22:59:59 +0200522static void rtl8169_rx_clear(struct rtl8169_private *tp);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700523static int rtl8169_poll(struct napi_struct *napi, int budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525static const unsigned int rtl8169_rx_config =
Francois Romieu5b0384f2006-08-16 16:00:01 +0200526 (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Francois Romieu07d3f512007-02-21 22:40:46 +0100528static void mdio_write(void __iomem *ioaddr, int reg_addr, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
530 int i;
531
Francois Romieua6baf3a2007-11-08 23:23:21 +0100532 RTL_W32(PHYAR, 0x80000000 | (reg_addr & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
Francois Romieu23714082006-01-29 00:49:09 +0100534 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100535 /*
536 * Check if the RTL8169 has completed writing to the specified
537 * MII register.
538 */
Francois Romieu5b0384f2006-08-16 16:00:01 +0200539 if (!(RTL_R32(PHYAR) & 0x80000000))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 break;
Francois Romieu23714082006-01-29 00:49:09 +0100541 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 }
543}
544
Francois Romieu07d3f512007-02-21 22:40:46 +0100545static int mdio_read(void __iomem *ioaddr, int reg_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546{
547 int i, value = -1;
548
Francois Romieua6baf3a2007-11-08 23:23:21 +0100549 RTL_W32(PHYAR, 0x0 | (reg_addr & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Francois Romieu23714082006-01-29 00:49:09 +0100551 for (i = 20; i > 0; i--) {
Francois Romieu07d3f512007-02-21 22:40:46 +0100552 /*
553 * Check if the RTL8169 has completed retrieving data from
554 * the specified MII register.
555 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 if (RTL_R32(PHYAR) & 0x80000000) {
Francois Romieua6baf3a2007-11-08 23:23:21 +0100557 value = RTL_R32(PHYAR) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 break;
559 }
Francois Romieu23714082006-01-29 00:49:09 +0100560 udelay(25);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
562 return value;
563}
564
Francois Romieudacf8152008-08-02 20:44:13 +0200565static void mdio_patch(void __iomem *ioaddr, int reg_addr, int value)
566{
567 mdio_write(ioaddr, reg_addr, mdio_read(ioaddr, reg_addr) | value);
568}
569
Francois Romieuccdffb92008-07-26 14:26:06 +0200570static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
571 int val)
572{
573 struct rtl8169_private *tp = netdev_priv(dev);
574 void __iomem *ioaddr = tp->mmio_addr;
575
576 mdio_write(ioaddr, location, val);
577}
578
579static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
580{
581 struct rtl8169_private *tp = netdev_priv(dev);
582 void __iomem *ioaddr = tp->mmio_addr;
583
584 return mdio_read(ioaddr, location);
585}
586
Francois Romieudacf8152008-08-02 20:44:13 +0200587static void rtl_ephy_write(void __iomem *ioaddr, int reg_addr, int value)
588{
589 unsigned int i;
590
591 RTL_W32(EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
592 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
593
594 for (i = 0; i < 100; i++) {
595 if (!(RTL_R32(EPHYAR) & EPHYAR_FLAG))
596 break;
597 udelay(10);
598 }
599}
600
601static u16 rtl_ephy_read(void __iomem *ioaddr, int reg_addr)
602{
603 u16 value = 0xffff;
604 unsigned int i;
605
606 RTL_W32(EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
607
608 for (i = 0; i < 100; i++) {
609 if (RTL_R32(EPHYAR) & EPHYAR_FLAG) {
610 value = RTL_R32(EPHYAR) & EPHYAR_DATA_MASK;
611 break;
612 }
613 udelay(10);
614 }
615
616 return value;
617}
618
619static void rtl_csi_write(void __iomem *ioaddr, int addr, int value)
620{
621 unsigned int i;
622
623 RTL_W32(CSIDR, value);
624 RTL_W32(CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
625 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
626
627 for (i = 0; i < 100; i++) {
628 if (!(RTL_R32(CSIAR) & CSIAR_FLAG))
629 break;
630 udelay(10);
631 }
632}
633
634static u32 rtl_csi_read(void __iomem *ioaddr, int addr)
635{
636 u32 value = ~0x00;
637 unsigned int i;
638
639 RTL_W32(CSIAR, (addr & CSIAR_ADDR_MASK) |
640 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
641
642 for (i = 0; i < 100; i++) {
643 if (RTL_R32(CSIAR) & CSIAR_FLAG) {
644 value = RTL_R32(CSIDR);
645 break;
646 }
647 udelay(10);
648 }
649
650 return value;
651}
652
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
654{
655 RTL_W16(IntrMask, 0x0000);
656
657 RTL_W16(IntrStatus, 0xffff);
658}
659
660static void rtl8169_asic_down(void __iomem *ioaddr)
661{
662 RTL_W8(ChipCmd, 0x00);
663 rtl8169_irq_mask_and_ack(ioaddr);
664 RTL_R16(CPlusCmd);
665}
666
667static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
668{
669 return RTL_R32(TBICSR) & TBIReset;
670}
671
672static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
673{
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200674 return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675}
676
677static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
678{
679 return RTL_R32(TBICSR) & TBILinkOk;
680}
681
682static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
683{
684 return RTL_R8(PHYstatus) & LinkStatus;
685}
686
687static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
688{
689 RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
690}
691
692static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
693{
694 unsigned int val;
695
Francois Romieu9e0db8e2007-03-08 23:59:54 +0100696 val = mdio_read(ioaddr, MII_BMCR) | BMCR_RESET;
697 mdio_write(ioaddr, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698}
699
700static void rtl8169_check_link_status(struct net_device *dev,
Francois Romieu07d3f512007-02-21 22:40:46 +0100701 struct rtl8169_private *tp,
702 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703{
704 unsigned long flags;
705
706 spin_lock_irqsave(&tp->lock, flags);
707 if (tp->link_ok(ioaddr)) {
708 netif_carrier_on(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200709 if (netif_msg_ifup(tp))
710 printk(KERN_INFO PFX "%s: link up\n", dev->name);
711 } else {
712 if (netif_msg_ifdown(tp))
713 printk(KERN_INFO PFX "%s: link down\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 netif_carrier_off(dev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200715 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 spin_unlock_irqrestore(&tp->lock, flags);
717}
718
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100719static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
720{
721 struct rtl8169_private *tp = netdev_priv(dev);
722 void __iomem *ioaddr = tp->mmio_addr;
723 u8 options;
724
725 wol->wolopts = 0;
726
727#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
728 wol->supported = WAKE_ANY;
729
730 spin_lock_irq(&tp->lock);
731
732 options = RTL_R8(Config1);
733 if (!(options & PMEnable))
734 goto out_unlock;
735
736 options = RTL_R8(Config3);
737 if (options & LinkUp)
738 wol->wolopts |= WAKE_PHY;
739 if (options & MagicPacket)
740 wol->wolopts |= WAKE_MAGIC;
741
742 options = RTL_R8(Config5);
743 if (options & UWF)
744 wol->wolopts |= WAKE_UCAST;
745 if (options & BWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200746 wol->wolopts |= WAKE_BCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100747 if (options & MWF)
Francois Romieu5b0384f2006-08-16 16:00:01 +0200748 wol->wolopts |= WAKE_MCAST;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100749
750out_unlock:
751 spin_unlock_irq(&tp->lock);
752}
753
754static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
755{
756 struct rtl8169_private *tp = netdev_priv(dev);
757 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +0100758 unsigned int i;
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100759 static struct {
760 u32 opt;
761 u16 reg;
762 u8 mask;
763 } cfg[] = {
764 { WAKE_ANY, Config1, PMEnable },
765 { WAKE_PHY, Config3, LinkUp },
766 { WAKE_MAGIC, Config3, MagicPacket },
767 { WAKE_UCAST, Config5, UWF },
768 { WAKE_BCAST, Config5, BWF },
769 { WAKE_MCAST, Config5, MWF },
770 { WAKE_ANY, Config5, LanWake }
771 };
772
773 spin_lock_irq(&tp->lock);
774
775 RTL_W8(Cfg9346, Cfg9346_Unlock);
776
777 for (i = 0; i < ARRAY_SIZE(cfg); i++) {
778 u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
779 if (wol->wolopts & cfg[i].opt)
780 options |= cfg[i].mask;
781 RTL_W8(cfg[i].reg, options);
782 }
783
784 RTL_W8(Cfg9346, Cfg9346_Lock);
785
Francois Romieuf23e7fd2007-10-04 22:36:14 +0200786 if (wol->wolopts)
787 tp->features |= RTL_FEATURE_WOL;
788 else
789 tp->features &= ~RTL_FEATURE_WOL;
Bruno Prémont8b76ab32008-10-08 17:06:25 -0700790 device_set_wakeup_enable(&tp->pci_dev->dev, wol->wolopts);
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100791
792 spin_unlock_irq(&tp->lock);
793
794 return 0;
795}
796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797static void rtl8169_get_drvinfo(struct net_device *dev,
798 struct ethtool_drvinfo *info)
799{
800 struct rtl8169_private *tp = netdev_priv(dev);
801
802 strcpy(info->driver, MODULENAME);
803 strcpy(info->version, RTL8169_VERSION);
804 strcpy(info->bus_info, pci_name(tp->pci_dev));
805}
806
807static int rtl8169_get_regs_len(struct net_device *dev)
808{
809 return R8169_REGS_SIZE;
810}
811
812static int rtl8169_set_speed_tbi(struct net_device *dev,
813 u8 autoneg, u16 speed, u8 duplex)
814{
815 struct rtl8169_private *tp = netdev_priv(dev);
816 void __iomem *ioaddr = tp->mmio_addr;
817 int ret = 0;
818 u32 reg;
819
820 reg = RTL_R32(TBICSR);
821 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
822 (duplex == DUPLEX_FULL)) {
823 RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
824 } else if (autoneg == AUTONEG_ENABLE)
825 RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
826 else {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200827 if (netif_msg_link(tp)) {
828 printk(KERN_WARNING "%s: "
829 "incorrect speed setting refused in TBI mode\n",
830 dev->name);
831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832 ret = -EOPNOTSUPP;
833 }
834
835 return ret;
836}
837
838static int rtl8169_set_speed_xmii(struct net_device *dev,
839 u8 autoneg, u16 speed, u8 duplex)
840{
841 struct rtl8169_private *tp = netdev_priv(dev);
842 void __iomem *ioaddr = tp->mmio_addr;
françois romieu3577aa12009-05-19 10:46:48 +0000843 int giga_ctrl, bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
845 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +0000846 int auto_nego;
847
848 auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200849 auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
850 ADVERTISE_100HALF | ADVERTISE_100FULL);
françois romieu3577aa12009-05-19 10:46:48 +0000851 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
852
853 giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
854 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
855
856 /* The 8100e/8101e/8102e do Fast Ethernet only. */
857 if ((tp->mac_version != RTL_GIGA_MAC_VER_07) &&
858 (tp->mac_version != RTL_GIGA_MAC_VER_08) &&
859 (tp->mac_version != RTL_GIGA_MAC_VER_09) &&
860 (tp->mac_version != RTL_GIGA_MAC_VER_10) &&
861 (tp->mac_version != RTL_GIGA_MAC_VER_13) &&
862 (tp->mac_version != RTL_GIGA_MAC_VER_14) &&
863 (tp->mac_version != RTL_GIGA_MAC_VER_15) &&
864 (tp->mac_version != RTL_GIGA_MAC_VER_16)) {
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200865 giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
françois romieu3577aa12009-05-19 10:46:48 +0000866 } else if (netif_msg_link(tp)) {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200867 printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
868 dev->name);
869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
françois romieu3577aa12009-05-19 10:46:48 +0000871 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +0200872
françois romieu3577aa12009-05-19 10:46:48 +0000873 if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
874 (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
875 (tp->mac_version >= RTL_GIGA_MAC_VER_17)) {
876 /*
877 * Wake up the PHY.
878 * Vendor specific (0x1f) and reserved (0x0e) MII
879 * registers.
880 */
881 mdio_write(ioaddr, 0x1f, 0x0000);
882 mdio_write(ioaddr, 0x0e, 0x0000);
883 }
884
885 mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
886 mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
887 } else {
888 giga_ctrl = 0;
889
890 if (speed == SPEED_10)
891 bmcr = 0;
892 else if (speed == SPEED_100)
893 bmcr = BMCR_SPEED100;
894 else
895 return -EINVAL;
896
897 if (duplex == DUPLEX_FULL)
898 bmcr |= BMCR_FULLDPLX;
899
Roger So2584fbc2007-07-31 23:52:42 +0200900 mdio_write(ioaddr, 0x1f, 0x0000);
Roger So2584fbc2007-07-31 23:52:42 +0200901 }
902
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 tp->phy_1000_ctrl_reg = giga_ctrl;
904
françois romieu3577aa12009-05-19 10:46:48 +0000905 mdio_write(ioaddr, MII_BMCR, bmcr);
906
907 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
908 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
909 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
910 mdio_write(ioaddr, 0x17, 0x2138);
911 mdio_write(ioaddr, 0x0e, 0x0260);
912 } else {
913 mdio_write(ioaddr, 0x17, 0x2108);
914 mdio_write(ioaddr, 0x0e, 0x0000);
915 }
916 }
917
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 return 0;
919}
920
921static int rtl8169_set_speed(struct net_device *dev,
922 u8 autoneg, u16 speed, u8 duplex)
923{
924 struct rtl8169_private *tp = netdev_priv(dev);
925 int ret;
926
927 ret = tp->set_speed(dev, autoneg, speed, duplex);
928
Francois Romieu64e4bfb2006-08-17 12:43:06 +0200929 if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
931
932 return ret;
933}
934
935static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
936{
937 struct rtl8169_private *tp = netdev_priv(dev);
938 unsigned long flags;
939 int ret;
940
941 spin_lock_irqsave(&tp->lock, flags);
942 ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
943 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieu5b0384f2006-08-16 16:00:01 +0200944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 return ret;
946}
947
948static u32 rtl8169_get_rx_csum(struct net_device *dev)
949{
950 struct rtl8169_private *tp = netdev_priv(dev);
951
952 return tp->cp_cmd & RxChkSum;
953}
954
955static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
956{
957 struct rtl8169_private *tp = netdev_priv(dev);
958 void __iomem *ioaddr = tp->mmio_addr;
959 unsigned long flags;
960
961 spin_lock_irqsave(&tp->lock, flags);
962
963 if (data)
964 tp->cp_cmd |= RxChkSum;
965 else
966 tp->cp_cmd &= ~RxChkSum;
967
968 RTL_W16(CPlusCmd, tp->cp_cmd);
969 RTL_R16(CPlusCmd);
970
971 spin_unlock_irqrestore(&tp->lock, flags);
972
973 return 0;
974}
975
976#ifdef CONFIG_R8169_VLAN
977
978static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
979 struct sk_buff *skb)
980{
981 return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
982 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
983}
984
985static void rtl8169_vlan_rx_register(struct net_device *dev,
986 struct vlan_group *grp)
987{
988 struct rtl8169_private *tp = netdev_priv(dev);
989 void __iomem *ioaddr = tp->mmio_addr;
990 unsigned long flags;
991
992 spin_lock_irqsave(&tp->lock, flags);
993 tp->vlgrp = grp;
994 if (tp->vlgrp)
995 tp->cp_cmd |= RxVlan;
996 else
997 tp->cp_cmd &= ~RxVlan;
998 RTL_W16(CPlusCmd, tp->cp_cmd);
999 RTL_R16(CPlusCmd);
1000 spin_unlock_irqrestore(&tp->lock, flags);
1001}
1002
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1004 struct sk_buff *skb)
1005{
1006 u32 opts2 = le32_to_cpu(desc->opts2);
Francois Romieu865c6522008-05-11 14:51:00 +02001007 struct vlan_group *vlgrp = tp->vlgrp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 int ret;
1009
Francois Romieu865c6522008-05-11 14:51:00 +02001010 if (vlgrp && (opts2 & RxVlanTag)) {
1011 vlan_hwaccel_receive_skb(skb, vlgrp, swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 ret = 0;
1013 } else
1014 ret = -1;
1015 desc->opts2 = 0;
1016 return ret;
1017}
1018
1019#else /* !CONFIG_R8169_VLAN */
1020
1021static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
1022 struct sk_buff *skb)
1023{
1024 return 0;
1025}
1026
1027static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
1028 struct sk_buff *skb)
1029{
1030 return -1;
1031}
1032
1033#endif
1034
Francois Romieuccdffb92008-07-26 14:26:06 +02001035static int rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036{
1037 struct rtl8169_private *tp = netdev_priv(dev);
1038 void __iomem *ioaddr = tp->mmio_addr;
1039 u32 status;
1040
1041 cmd->supported =
1042 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
1043 cmd->port = PORT_FIBRE;
1044 cmd->transceiver = XCVR_INTERNAL;
1045
1046 status = RTL_R32(TBICSR);
1047 cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
1048 cmd->autoneg = !!(status & TBINwEnable);
1049
1050 cmd->speed = SPEED_1000;
1051 cmd->duplex = DUPLEX_FULL; /* Always set */
Francois Romieuccdffb92008-07-26 14:26:06 +02001052
1053 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054}
1055
Francois Romieuccdffb92008-07-26 14:26:06 +02001056static int rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057{
1058 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Francois Romieuccdffb92008-07-26 14:26:06 +02001060 return mii_ethtool_gset(&tp->mii, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061}
1062
1063static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1064{
1065 struct rtl8169_private *tp = netdev_priv(dev);
1066 unsigned long flags;
Francois Romieuccdffb92008-07-26 14:26:06 +02001067 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068
1069 spin_lock_irqsave(&tp->lock, flags);
1070
Francois Romieuccdffb92008-07-26 14:26:06 +02001071 rc = tp->get_settings(dev, cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
1073 spin_unlock_irqrestore(&tp->lock, flags);
Francois Romieuccdffb92008-07-26 14:26:06 +02001074 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075}
1076
1077static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1078 void *p)
1079{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001080 struct rtl8169_private *tp = netdev_priv(dev);
1081 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Francois Romieu5b0384f2006-08-16 16:00:01 +02001083 if (regs->len > R8169_REGS_SIZE)
1084 regs->len = R8169_REGS_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
Francois Romieu5b0384f2006-08-16 16:00:01 +02001086 spin_lock_irqsave(&tp->lock, flags);
1087 memcpy_fromio(p, tp->mmio_addr, regs->len);
1088 spin_unlock_irqrestore(&tp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089}
1090
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001091static u32 rtl8169_get_msglevel(struct net_device *dev)
1092{
1093 struct rtl8169_private *tp = netdev_priv(dev);
1094
1095 return tp->msg_enable;
1096}
1097
1098static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1099{
1100 struct rtl8169_private *tp = netdev_priv(dev);
1101
1102 tp->msg_enable = value;
1103}
1104
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001105static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1106 "tx_packets",
1107 "rx_packets",
1108 "tx_errors",
1109 "rx_errors",
1110 "rx_missed",
1111 "align_errors",
1112 "tx_single_collisions",
1113 "tx_multi_collisions",
1114 "unicast",
1115 "broadcast",
1116 "multicast",
1117 "tx_aborted",
1118 "tx_underrun",
1119};
1120
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001121static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001122{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001123 switch (sset) {
1124 case ETH_SS_STATS:
1125 return ARRAY_SIZE(rtl8169_gstrings);
1126 default:
1127 return -EOPNOTSUPP;
1128 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001129}
1130
Ivan Vecera355423d2009-02-06 21:49:57 -08001131static void rtl8169_update_counters(struct net_device *dev)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001132{
1133 struct rtl8169_private *tp = netdev_priv(dev);
1134 void __iomem *ioaddr = tp->mmio_addr;
1135 struct rtl8169_counters *counters;
1136 dma_addr_t paddr;
1137 u32 cmd;
Ivan Vecera355423d2009-02-06 21:49:57 -08001138 int wait = 1000;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001139
Ivan Vecera355423d2009-02-06 21:49:57 -08001140 /*
1141 * Some chips are unable to dump tally counters when the receiver
1142 * is disabled.
1143 */
1144 if ((RTL_R8(ChipCmd) & CmdRxEnb) == 0)
1145 return;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001146
1147 counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
1148 if (!counters)
1149 return;
1150
1151 RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001152 cmd = (u64)paddr & DMA_BIT_MASK(32);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001153 RTL_W32(CounterAddrLow, cmd);
1154 RTL_W32(CounterAddrLow, cmd | CounterDump);
1155
Ivan Vecera355423d2009-02-06 21:49:57 -08001156 while (wait--) {
1157 if ((RTL_R32(CounterAddrLow) & CounterDump) == 0) {
1158 /* copy updated counters */
1159 memcpy(&tp->counters, counters, sizeof(*counters));
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001160 break;
Ivan Vecera355423d2009-02-06 21:49:57 -08001161 }
1162 udelay(10);
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001163 }
1164
1165 RTL_W32(CounterAddrLow, 0);
1166 RTL_W32(CounterAddrHigh, 0);
1167
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001168 pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
1169}
1170
Ivan Vecera355423d2009-02-06 21:49:57 -08001171static void rtl8169_get_ethtool_stats(struct net_device *dev,
1172 struct ethtool_stats *stats, u64 *data)
1173{
1174 struct rtl8169_private *tp = netdev_priv(dev);
1175
1176 ASSERT_RTNL();
1177
1178 rtl8169_update_counters(dev);
1179
1180 data[0] = le64_to_cpu(tp->counters.tx_packets);
1181 data[1] = le64_to_cpu(tp->counters.rx_packets);
1182 data[2] = le64_to_cpu(tp->counters.tx_errors);
1183 data[3] = le32_to_cpu(tp->counters.rx_errors);
1184 data[4] = le16_to_cpu(tp->counters.rx_missed);
1185 data[5] = le16_to_cpu(tp->counters.align_errors);
1186 data[6] = le32_to_cpu(tp->counters.tx_one_collision);
1187 data[7] = le32_to_cpu(tp->counters.tx_multi_collision);
1188 data[8] = le64_to_cpu(tp->counters.rx_unicast);
1189 data[9] = le64_to_cpu(tp->counters.rx_broadcast);
1190 data[10] = le32_to_cpu(tp->counters.rx_multicast);
1191 data[11] = le16_to_cpu(tp->counters.tx_aborted);
1192 data[12] = le16_to_cpu(tp->counters.tx_underun);
1193}
1194
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001195static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1196{
1197 switch(stringset) {
1198 case ETH_SS_STATS:
1199 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1200 break;
1201 }
1202}
1203
Jeff Garzik7282d492006-09-13 14:30:00 -04001204static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 .get_drvinfo = rtl8169_get_drvinfo,
1206 .get_regs_len = rtl8169_get_regs_len,
1207 .get_link = ethtool_op_get_link,
1208 .get_settings = rtl8169_get_settings,
1209 .set_settings = rtl8169_set_settings,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001210 .get_msglevel = rtl8169_get_msglevel,
1211 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 .get_rx_csum = rtl8169_get_rx_csum,
1213 .set_rx_csum = rtl8169_set_rx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 .set_tx_csum = ethtool_op_set_tx_csum,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 .set_sg = ethtool_op_set_sg,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 .set_tso = ethtool_op_set_tso,
1217 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001218 .get_wol = rtl8169_get_wol,
1219 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001220 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001221 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001222 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223};
1224
Francois Romieu07d3f512007-02-21 22:40:46 +01001225static void rtl8169_get_mac_version(struct rtl8169_private *tp,
1226 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
Francois Romieu0e485152007-02-20 00:00:26 +01001228 /*
1229 * The driver currently handles the 8168Bf and the 8168Be identically
1230 * but they can be identified more specifically through the test below
1231 * if needed:
1232 *
1233 * (RTL_R32(TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01001234 *
1235 * Same thing for the 8101Eb and the 8101Ec:
1236 *
1237 * (RTL_R32(TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01001238 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 const struct {
1240 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001241 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242 int mac_version;
1243 } mac_info[] = {
Francois Romieu5b538df2008-07-20 16:22:45 +02001244 /* 8168D family. */
1245 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_25 },
1246
Francois Romieuef808d52008-06-29 13:10:54 +02001247 /* 8168C family. */
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001248 { 0x7cf00000, 0x3ca00000, RTL_GIGA_MAC_VER_24 },
Francois Romieuef3386f2008-06-29 12:24:30 +02001249 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02001250 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001251 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001252 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
1253 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02001254 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieu6fb07052008-06-29 11:54:28 +02001255 { 0x7cf00000, 0x3c400000, RTL_GIGA_MAC_VER_22 },
Francois Romieuef808d52008-06-29 13:10:54 +02001256 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001257
1258 /* 8168B family. */
1259 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
1260 { 0x7cf00000, 0x38500000, RTL_GIGA_MAC_VER_17 },
1261 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
1262 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
1263
1264 /* 8101 family. */
Francois Romieu2857ffb2008-08-02 21:08:49 +02001265 { 0x7cf00000, 0x34a00000, RTL_GIGA_MAC_VER_09 },
1266 { 0x7cf00000, 0x24a00000, RTL_GIGA_MAC_VER_09 },
1267 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
1268 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
1269 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
1270 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001271 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001272 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001273 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02001274 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
1275 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001276 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
1277 /* FIXME: where did these entries come from ? -- FR */
1278 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
1279 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
1280
1281 /* 8110 family. */
1282 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
1283 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
1284 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
1285 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
1286 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
1287 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
1288
Jean Delvaref21b75e2009-05-26 20:54:48 -07001289 /* Catch-all */
1290 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 }, *p = mac_info;
1292 u32 reg;
1293
Francois Romieue3cf0cc2007-08-17 14:55:46 +02001294 reg = RTL_R32(TxConfig);
1295 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 p++;
1297 tp->mac_version = p->mac_version;
1298}
1299
1300static void rtl8169_print_mac_version(struct rtl8169_private *tp)
1301{
Francois Romieubcf0bf92006-07-26 23:14:13 +02001302 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001303}
1304
Francois Romieu867763c2007-08-17 18:21:58 +02001305struct phy_reg {
1306 u16 reg;
1307 u16 val;
1308};
1309
1310static void rtl_phy_write(void __iomem *ioaddr, struct phy_reg *regs, int len)
1311{
1312 while (len-- > 0) {
1313 mdio_write(ioaddr, regs->reg, regs->val);
1314 regs++;
1315 }
1316}
1317
Francois Romieu5615d9f2007-08-17 17:50:46 +02001318static void rtl8169s_hw_phy_config(void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
françois romieu0b9b5712009-08-10 19:44:56 +00001320 struct phy_reg phy_reg_init[] = {
1321 { 0x1f, 0x0001 },
1322 { 0x06, 0x006e },
1323 { 0x08, 0x0708 },
1324 { 0x15, 0x4000 },
1325 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326
françois romieu0b9b5712009-08-10 19:44:56 +00001327 { 0x1f, 0x0001 },
1328 { 0x03, 0x00a1 },
1329 { 0x02, 0x0008 },
1330 { 0x01, 0x0120 },
1331 { 0x00, 0x1000 },
1332 { 0x04, 0x0800 },
1333 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
françois romieu0b9b5712009-08-10 19:44:56 +00001335 { 0x03, 0xff41 },
1336 { 0x02, 0xdf60 },
1337 { 0x01, 0x0140 },
1338 { 0x00, 0x0077 },
1339 { 0x04, 0x7800 },
1340 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
françois romieu0b9b5712009-08-10 19:44:56 +00001342 { 0x03, 0x802f },
1343 { 0x02, 0x4f02 },
1344 { 0x01, 0x0409 },
1345 { 0x00, 0xf0f9 },
1346 { 0x04, 0x9800 },
1347 { 0x04, 0x9000 },
1348
1349 { 0x03, 0xdf01 },
1350 { 0x02, 0xdf20 },
1351 { 0x01, 0xff95 },
1352 { 0x00, 0xba00 },
1353 { 0x04, 0xa800 },
1354 { 0x04, 0xa000 },
1355
1356 { 0x03, 0xff41 },
1357 { 0x02, 0xdf20 },
1358 { 0x01, 0x0140 },
1359 { 0x00, 0x00bb },
1360 { 0x04, 0xb800 },
1361 { 0x04, 0xb000 },
1362
1363 { 0x03, 0xdf41 },
1364 { 0x02, 0xdc60 },
1365 { 0x01, 0x6340 },
1366 { 0x00, 0x007d },
1367 { 0x04, 0xd800 },
1368 { 0x04, 0xd000 },
1369
1370 { 0x03, 0xdf01 },
1371 { 0x02, 0xdf20 },
1372 { 0x01, 0x100a },
1373 { 0x00, 0xa0ff },
1374 { 0x04, 0xf800 },
1375 { 0x04, 0xf000 },
1376
1377 { 0x1f, 0x0000 },
1378 { 0x0b, 0x0000 },
1379 { 0x00, 0x9200 }
1380 };
1381
1382 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383}
1384
Francois Romieu5615d9f2007-08-17 17:50:46 +02001385static void rtl8169sb_hw_phy_config(void __iomem *ioaddr)
1386{
Francois Romieua441d7b2007-08-17 18:26:35 +02001387 struct phy_reg phy_reg_init[] = {
1388 { 0x1f, 0x0002 },
1389 { 0x01, 0x90d0 },
1390 { 0x1f, 0x0000 }
1391 };
1392
1393 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02001394}
1395
françois romieu2e9558562009-08-10 19:44:19 +00001396static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp,
1397 void __iomem *ioaddr)
1398{
1399 struct pci_dev *pdev = tp->pci_dev;
1400 u16 vendor_id, device_id;
1401
1402 pci_read_config_word(pdev, PCI_SUBSYSTEM_VENDOR_ID, &vendor_id);
1403 pci_read_config_word(pdev, PCI_SUBSYSTEM_ID, &device_id);
1404
1405 if ((vendor_id != PCI_VENDOR_ID_GIGABYTE) || (device_id != 0xe000))
1406 return;
1407
1408 mdio_write(ioaddr, 0x1f, 0x0001);
1409 mdio_write(ioaddr, 0x10, 0xf01b);
1410 mdio_write(ioaddr, 0x1f, 0x0000);
1411}
1412
1413static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp,
1414 void __iomem *ioaddr)
1415{
1416 struct phy_reg phy_reg_init[] = {
1417 { 0x1f, 0x0001 },
1418 { 0x04, 0x0000 },
1419 { 0x03, 0x00a1 },
1420 { 0x02, 0x0008 },
1421 { 0x01, 0x0120 },
1422 { 0x00, 0x1000 },
1423 { 0x04, 0x0800 },
1424 { 0x04, 0x9000 },
1425 { 0x03, 0x802f },
1426 { 0x02, 0x4f02 },
1427 { 0x01, 0x0409 },
1428 { 0x00, 0xf099 },
1429 { 0x04, 0x9800 },
1430 { 0x04, 0xa000 },
1431 { 0x03, 0xdf01 },
1432 { 0x02, 0xdf20 },
1433 { 0x01, 0xff95 },
1434 { 0x00, 0xba00 },
1435 { 0x04, 0xa800 },
1436 { 0x04, 0xf000 },
1437 { 0x03, 0xdf01 },
1438 { 0x02, 0xdf20 },
1439 { 0x01, 0x101a },
1440 { 0x00, 0xa0ff },
1441 { 0x04, 0xf800 },
1442 { 0x04, 0x0000 },
1443 { 0x1f, 0x0000 },
1444
1445 { 0x1f, 0x0001 },
1446 { 0x10, 0xf41b },
1447 { 0x14, 0xfb54 },
1448 { 0x18, 0xf5c7 },
1449 { 0x1f, 0x0000 },
1450
1451 { 0x1f, 0x0001 },
1452 { 0x17, 0x0cc0 },
1453 { 0x1f, 0x0000 }
1454 };
1455
1456 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1457
1458 rtl8169scd_hw_phy_config_quirk(tp, ioaddr);
1459}
1460
françois romieu8c7006a2009-08-10 19:43:29 +00001461static void rtl8169sce_hw_phy_config(void __iomem *ioaddr)
1462{
1463 struct phy_reg phy_reg_init[] = {
1464 { 0x1f, 0x0001 },
1465 { 0x04, 0x0000 },
1466 { 0x03, 0x00a1 },
1467 { 0x02, 0x0008 },
1468 { 0x01, 0x0120 },
1469 { 0x00, 0x1000 },
1470 { 0x04, 0x0800 },
1471 { 0x04, 0x9000 },
1472 { 0x03, 0x802f },
1473 { 0x02, 0x4f02 },
1474 { 0x01, 0x0409 },
1475 { 0x00, 0xf099 },
1476 { 0x04, 0x9800 },
1477 { 0x04, 0xa000 },
1478 { 0x03, 0xdf01 },
1479 { 0x02, 0xdf20 },
1480 { 0x01, 0xff95 },
1481 { 0x00, 0xba00 },
1482 { 0x04, 0xa800 },
1483 { 0x04, 0xf000 },
1484 { 0x03, 0xdf01 },
1485 { 0x02, 0xdf20 },
1486 { 0x01, 0x101a },
1487 { 0x00, 0xa0ff },
1488 { 0x04, 0xf800 },
1489 { 0x04, 0x0000 },
1490 { 0x1f, 0x0000 },
1491
1492 { 0x1f, 0x0001 },
1493 { 0x0b, 0x8480 },
1494 { 0x1f, 0x0000 },
1495
1496 { 0x1f, 0x0001 },
1497 { 0x18, 0x67c7 },
1498 { 0x04, 0x2000 },
1499 { 0x03, 0x002f },
1500 { 0x02, 0x4360 },
1501 { 0x01, 0x0109 },
1502 { 0x00, 0x3022 },
1503 { 0x04, 0x2800 },
1504 { 0x1f, 0x0000 },
1505
1506 { 0x1f, 0x0001 },
1507 { 0x17, 0x0cc0 },
1508 { 0x1f, 0x0000 }
1509 };
1510
1511 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1512}
1513
Francois Romieu236b8082008-05-30 16:11:48 +02001514static void rtl8168bb_hw_phy_config(void __iomem *ioaddr)
1515{
1516 struct phy_reg phy_reg_init[] = {
1517 { 0x10, 0xf41b },
1518 { 0x1f, 0x0000 }
1519 };
1520
1521 mdio_write(ioaddr, 0x1f, 0x0001);
1522 mdio_patch(ioaddr, 0x16, 1 << 0);
1523
1524 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1525}
1526
1527static void rtl8168bef_hw_phy_config(void __iomem *ioaddr)
1528{
1529 struct phy_reg phy_reg_init[] = {
1530 { 0x1f, 0x0001 },
1531 { 0x10, 0xf41b },
1532 { 0x1f, 0x0000 }
1533 };
1534
1535 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1536}
1537
Francois Romieuef3386f2008-06-29 12:24:30 +02001538static void rtl8168cp_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001539{
1540 struct phy_reg phy_reg_init[] = {
1541 { 0x1f, 0x0000 },
1542 { 0x1d, 0x0f00 },
1543 { 0x1f, 0x0002 },
1544 { 0x0c, 0x1ec8 },
1545 { 0x1f, 0x0000 }
1546 };
1547
1548 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1549}
1550
Francois Romieuef3386f2008-06-29 12:24:30 +02001551static void rtl8168cp_2_hw_phy_config(void __iomem *ioaddr)
1552{
1553 struct phy_reg phy_reg_init[] = {
1554 { 0x1f, 0x0001 },
1555 { 0x1d, 0x3d98 },
1556 { 0x1f, 0x0000 }
1557 };
1558
1559 mdio_write(ioaddr, 0x1f, 0x0000);
1560 mdio_patch(ioaddr, 0x14, 1 << 5);
1561 mdio_patch(ioaddr, 0x0d, 1 << 5);
1562
1563 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1564}
1565
Francois Romieu219a1e92008-06-28 11:58:39 +02001566static void rtl8168c_1_hw_phy_config(void __iomem *ioaddr)
Francois Romieu867763c2007-08-17 18:21:58 +02001567{
1568 struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02001569 { 0x1f, 0x0001 },
1570 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02001571 { 0x1f, 0x0002 },
1572 { 0x00, 0x88d4 },
1573 { 0x01, 0x82b1 },
1574 { 0x03, 0x7002 },
1575 { 0x08, 0x9e30 },
1576 { 0x09, 0x01f0 },
1577 { 0x0a, 0x5500 },
1578 { 0x0c, 0x00c8 },
1579 { 0x1f, 0x0003 },
1580 { 0x12, 0xc096 },
1581 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02001582 { 0x1f, 0x0000 },
1583 { 0x1f, 0x0000 },
1584 { 0x09, 0x2000 },
1585 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02001586 };
1587
1588 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001589
1590 mdio_patch(ioaddr, 0x14, 1 << 5);
1591 mdio_patch(ioaddr, 0x0d, 1 << 5);
1592 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02001593}
1594
Francois Romieu219a1e92008-06-28 11:58:39 +02001595static void rtl8168c_2_hw_phy_config(void __iomem *ioaddr)
Francois Romieu7da97ec2007-10-18 15:20:43 +02001596{
1597 struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02001598 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001599 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001600 { 0x03, 0x802f },
1601 { 0x02, 0x4f02 },
1602 { 0x01, 0x0409 },
1603 { 0x00, 0xf099 },
1604 { 0x04, 0x9800 },
1605 { 0x04, 0x9000 },
1606 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001607 { 0x1f, 0x0002 },
1608 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02001609 { 0x06, 0x0761 },
1610 { 0x1f, 0x0003 },
1611 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02001612 { 0x1f, 0x0000 }
1613 };
1614
1615 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02001616
1617 mdio_patch(ioaddr, 0x16, 1 << 0);
1618 mdio_patch(ioaddr, 0x14, 1 << 5);
1619 mdio_patch(ioaddr, 0x0d, 1 << 5);
1620 mdio_write(ioaddr, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001621}
1622
Francois Romieu197ff762008-06-28 13:16:02 +02001623static void rtl8168c_3_hw_phy_config(void __iomem *ioaddr)
1624{
1625 struct phy_reg phy_reg_init[] = {
1626 { 0x1f, 0x0001 },
1627 { 0x12, 0x2300 },
1628 { 0x1d, 0x3d98 },
1629 { 0x1f, 0x0002 },
1630 { 0x0c, 0x7eb8 },
1631 { 0x06, 0x5461 },
1632 { 0x1f, 0x0003 },
1633 { 0x16, 0x0f0a },
1634 { 0x1f, 0x0000 }
1635 };
1636
1637 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1638
1639 mdio_patch(ioaddr, 0x16, 1 << 0);
1640 mdio_patch(ioaddr, 0x14, 1 << 5);
1641 mdio_patch(ioaddr, 0x0d, 1 << 5);
1642 mdio_write(ioaddr, 0x1f, 0x0000);
1643}
1644
Francois Romieu6fb07052008-06-29 11:54:28 +02001645static void rtl8168c_4_hw_phy_config(void __iomem *ioaddr)
1646{
1647 rtl8168c_3_hw_phy_config(ioaddr);
1648}
1649
Francois Romieu5b538df2008-07-20 16:22:45 +02001650static void rtl8168d_hw_phy_config(void __iomem *ioaddr)
1651{
1652 struct phy_reg phy_reg_init_0[] = {
1653 { 0x1f, 0x0001 },
1654 { 0x09, 0x2770 },
1655 { 0x08, 0x04d0 },
1656 { 0x0b, 0xad15 },
1657 { 0x0c, 0x5bf0 },
1658 { 0x1c, 0xf101 },
1659 { 0x1f, 0x0003 },
1660 { 0x14, 0x94d7 },
1661 { 0x12, 0xf4d6 },
1662 { 0x09, 0xca0f },
1663 { 0x1f, 0x0002 },
1664 { 0x0b, 0x0b10 },
1665 { 0x0c, 0xd1f7 },
1666 { 0x1f, 0x0002 },
1667 { 0x06, 0x5461 },
1668 { 0x1f, 0x0002 },
1669 { 0x05, 0x6662 },
1670 { 0x1f, 0x0000 },
1671 { 0x14, 0x0060 },
1672 { 0x1f, 0x0000 },
1673 { 0x0d, 0xf8a0 },
1674 { 0x1f, 0x0005 },
1675 { 0x05, 0xffc2 }
1676 };
1677
1678 rtl_phy_write(ioaddr, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
1679
1680 if (mdio_read(ioaddr, 0x06) == 0xc400) {
1681 struct phy_reg phy_reg_init_1[] = {
1682 { 0x1f, 0x0005 },
1683 { 0x01, 0x0300 },
1684 { 0x1f, 0x0000 },
1685 { 0x11, 0x401c },
1686 { 0x16, 0x4100 },
1687 { 0x1f, 0x0005 },
1688 { 0x07, 0x0010 },
1689 { 0x05, 0x83dc },
1690 { 0x06, 0x087d },
1691 { 0x05, 0x8300 },
1692 { 0x06, 0x0101 },
1693 { 0x06, 0x05f8 },
1694 { 0x06, 0xf9fa },
1695 { 0x06, 0xfbef },
1696 { 0x06, 0x79e2 },
1697 { 0x06, 0x835f },
1698 { 0x06, 0xe0f8 },
1699 { 0x06, 0x9ae1 },
1700 { 0x06, 0xf89b },
1701 { 0x06, 0xef31 },
1702 { 0x06, 0x3b65 },
1703 { 0x06, 0xaa07 },
1704 { 0x06, 0x81e4 },
1705 { 0x06, 0xf89a },
1706 { 0x06, 0xe5f8 },
1707 { 0x06, 0x9baf },
1708 { 0x06, 0x06ae },
1709 { 0x05, 0x83dc },
1710 { 0x06, 0x8300 },
1711 };
1712
1713 rtl_phy_write(ioaddr, phy_reg_init_1,
1714 ARRAY_SIZE(phy_reg_init_1));
1715 }
1716
1717 mdio_write(ioaddr, 0x1f, 0x0000);
1718}
1719
Francois Romieu2857ffb2008-08-02 21:08:49 +02001720static void rtl8102e_hw_phy_config(void __iomem *ioaddr)
1721{
1722 struct phy_reg phy_reg_init[] = {
1723 { 0x1f, 0x0003 },
1724 { 0x08, 0x441d },
1725 { 0x01, 0x9100 },
1726 { 0x1f, 0x0000 }
1727 };
1728
1729 mdio_write(ioaddr, 0x1f, 0x0000);
1730 mdio_patch(ioaddr, 0x11, 1 << 12);
1731 mdio_patch(ioaddr, 0x19, 1 << 13);
françois romieu85910a8e2009-08-10 19:45:48 +00001732 mdio_patch(ioaddr, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02001733
1734 rtl_phy_write(ioaddr, phy_reg_init, ARRAY_SIZE(phy_reg_init));
1735}
1736
Francois Romieu5615d9f2007-08-17 17:50:46 +02001737static void rtl_hw_phy_config(struct net_device *dev)
1738{
1739 struct rtl8169_private *tp = netdev_priv(dev);
1740 void __iomem *ioaddr = tp->mmio_addr;
1741
1742 rtl8169_print_mac_version(tp);
1743
1744 switch (tp->mac_version) {
1745 case RTL_GIGA_MAC_VER_01:
1746 break;
1747 case RTL_GIGA_MAC_VER_02:
1748 case RTL_GIGA_MAC_VER_03:
1749 rtl8169s_hw_phy_config(ioaddr);
1750 break;
1751 case RTL_GIGA_MAC_VER_04:
1752 rtl8169sb_hw_phy_config(ioaddr);
1753 break;
françois romieu2e9558562009-08-10 19:44:19 +00001754 case RTL_GIGA_MAC_VER_05:
1755 rtl8169scd_hw_phy_config(tp, ioaddr);
1756 break;
françois romieu8c7006a2009-08-10 19:43:29 +00001757 case RTL_GIGA_MAC_VER_06:
1758 rtl8169sce_hw_phy_config(ioaddr);
1759 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02001760 case RTL_GIGA_MAC_VER_07:
1761 case RTL_GIGA_MAC_VER_08:
1762 case RTL_GIGA_MAC_VER_09:
1763 rtl8102e_hw_phy_config(ioaddr);
1764 break;
Francois Romieu236b8082008-05-30 16:11:48 +02001765 case RTL_GIGA_MAC_VER_11:
1766 rtl8168bb_hw_phy_config(ioaddr);
1767 break;
1768 case RTL_GIGA_MAC_VER_12:
1769 rtl8168bef_hw_phy_config(ioaddr);
1770 break;
1771 case RTL_GIGA_MAC_VER_17:
1772 rtl8168bef_hw_phy_config(ioaddr);
1773 break;
Francois Romieu867763c2007-08-17 18:21:58 +02001774 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02001775 rtl8168cp_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001776 break;
1777 case RTL_GIGA_MAC_VER_19:
Francois Romieu219a1e92008-06-28 11:58:39 +02001778 rtl8168c_1_hw_phy_config(ioaddr);
Francois Romieu867763c2007-08-17 18:21:58 +02001779 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02001780 case RTL_GIGA_MAC_VER_20:
Francois Romieu219a1e92008-06-28 11:58:39 +02001781 rtl8168c_2_hw_phy_config(ioaddr);
Francois Romieu7da97ec2007-10-18 15:20:43 +02001782 break;
Francois Romieu197ff762008-06-28 13:16:02 +02001783 case RTL_GIGA_MAC_VER_21:
1784 rtl8168c_3_hw_phy_config(ioaddr);
1785 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02001786 case RTL_GIGA_MAC_VER_22:
1787 rtl8168c_4_hw_phy_config(ioaddr);
1788 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001789 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02001790 case RTL_GIGA_MAC_VER_24:
Francois Romieuef3386f2008-06-29 12:24:30 +02001791 rtl8168cp_2_hw_phy_config(ioaddr);
1792 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02001793 case RTL_GIGA_MAC_VER_25:
1794 rtl8168d_hw_phy_config(ioaddr);
1795 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02001796
Francois Romieu5615d9f2007-08-17 17:50:46 +02001797 default:
1798 break;
1799 }
1800}
1801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802static void rtl8169_phy_timer(unsigned long __opaque)
1803{
1804 struct net_device *dev = (struct net_device *)__opaque;
1805 struct rtl8169_private *tp = netdev_priv(dev);
1806 struct timer_list *timer = &tp->timer;
1807 void __iomem *ioaddr = tp->mmio_addr;
1808 unsigned long timeout = RTL8169_PHY_TIMEOUT;
1809
Francois Romieubcf0bf92006-07-26 23:14:13 +02001810 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
Francois Romieu64e4bfb2006-08-17 12:43:06 +02001812 if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 return;
1814
1815 spin_lock_irq(&tp->lock);
1816
1817 if (tp->phy_reset_pending(ioaddr)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02001818 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 * A busy loop could burn quite a few cycles on nowadays CPU.
1820 * Let's delay the execution of the timer for a few ticks.
1821 */
1822 timeout = HZ/10;
1823 goto out_mod_timer;
1824 }
1825
1826 if (tp->link_ok(ioaddr))
1827 goto out_unlock;
1828
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001829 if (netif_msg_link(tp))
1830 printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831
1832 tp->phy_reset_enable(ioaddr);
1833
1834out_mod_timer:
1835 mod_timer(timer, jiffies + timeout);
1836out_unlock:
1837 spin_unlock_irq(&tp->lock);
1838}
1839
1840static inline void rtl8169_delete_timer(struct net_device *dev)
1841{
1842 struct rtl8169_private *tp = netdev_priv(dev);
1843 struct timer_list *timer = &tp->timer;
1844
Francois Romieue179bb72007-08-17 15:05:21 +02001845 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 return;
1847
1848 del_timer_sync(timer);
1849}
1850
1851static inline void rtl8169_request_timer(struct net_device *dev)
1852{
1853 struct rtl8169_private *tp = netdev_priv(dev);
1854 struct timer_list *timer = &tp->timer;
1855
Francois Romieue179bb72007-08-17 15:05:21 +02001856 if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 return;
1858
Francois Romieu2efa53f2007-03-09 00:00:05 +01001859 mod_timer(timer, jiffies + RTL8169_PHY_TIMEOUT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860}
1861
1862#ifdef CONFIG_NET_POLL_CONTROLLER
1863/*
1864 * Polling 'interrupt' - used by things like netconsole to send skbs
1865 * without having to re-enable interrupts. It's not called while
1866 * the interrupt routine is executing.
1867 */
1868static void rtl8169_netpoll(struct net_device *dev)
1869{
1870 struct rtl8169_private *tp = netdev_priv(dev);
1871 struct pci_dev *pdev = tp->pci_dev;
1872
1873 disable_irq(pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01001874 rtl8169_interrupt(pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001875 enable_irq(pdev->irq);
1876}
1877#endif
1878
1879static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
1880 void __iomem *ioaddr)
1881{
1882 iounmap(ioaddr);
1883 pci_release_regions(pdev);
1884 pci_disable_device(pdev);
1885 free_netdev(dev);
1886}
1887
Francois Romieubf793292006-11-01 00:53:05 +01001888static void rtl8169_phy_reset(struct net_device *dev,
1889 struct rtl8169_private *tp)
1890{
1891 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01001892 unsigned int i;
Francois Romieubf793292006-11-01 00:53:05 +01001893
1894 tp->phy_reset_enable(ioaddr);
1895 for (i = 0; i < 100; i++) {
1896 if (!tp->phy_reset_pending(ioaddr))
1897 return;
1898 msleep(1);
1899 }
1900 if (netif_msg_link(tp))
1901 printk(KERN_ERR "%s: PHY reset failed.\n", dev->name);
1902}
1903
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001904static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905{
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001906 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001907
Francois Romieu5615d9f2007-08-17 17:50:46 +02001908 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001909
Marcus Sundberg773328942008-07-10 21:28:08 +02001910 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
1911 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1912 RTL_W8(0x82, 0x01);
1913 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001914
Francois Romieu6dccd162007-02-13 23:38:05 +01001915 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
1916
1917 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1918 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001919
Francois Romieubcf0bf92006-07-26 23:14:13 +02001920 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001921 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
1922 RTL_W8(0x82, 0x01);
1923 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
1924 mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
1925 }
1926
Francois Romieubf793292006-11-01 00:53:05 +01001927 rtl8169_phy_reset(dev, tp);
1928
Francois Romieu901dda22007-02-21 00:10:20 +01001929 /*
1930 * rtl8169_set_speed_xmii takes good care of the Fast Ethernet
1931 * only 8101. Don't panic.
1932 */
1933 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02001934
1935 if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
1936 printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
1937}
1938
Francois Romieu773d2022007-01-31 23:47:43 +01001939static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
1940{
1941 void __iomem *ioaddr = tp->mmio_addr;
1942 u32 high;
1943 u32 low;
1944
1945 low = addr[0] | (addr[1] << 8) | (addr[2] << 16) | (addr[3] << 24);
1946 high = addr[4] | (addr[5] << 8);
1947
1948 spin_lock_irq(&tp->lock);
1949
1950 RTL_W8(Cfg9346, Cfg9346_Unlock);
1951 RTL_W32(MAC0, low);
1952 RTL_W32(MAC4, high);
1953 RTL_W8(Cfg9346, Cfg9346_Lock);
1954
1955 spin_unlock_irq(&tp->lock);
1956}
1957
1958static int rtl_set_mac_address(struct net_device *dev, void *p)
1959{
1960 struct rtl8169_private *tp = netdev_priv(dev);
1961 struct sockaddr *addr = p;
1962
1963 if (!is_valid_ether_addr(addr->sa_data))
1964 return -EADDRNOTAVAIL;
1965
1966 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1967
1968 rtl_rar_set(tp, dev->dev_addr);
1969
1970 return 0;
1971}
1972
Francois Romieu5f787a12006-08-17 13:02:36 +02001973static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1974{
1975 struct rtl8169_private *tp = netdev_priv(dev);
1976 struct mii_ioctl_data *data = if_mii(ifr);
1977
Francois Romieu8b4ab282008-11-19 22:05:25 -08001978 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
1979}
Francois Romieu5f787a12006-08-17 13:02:36 +02001980
Francois Romieu8b4ab282008-11-19 22:05:25 -08001981static int rtl_xmii_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
1982{
Francois Romieu5f787a12006-08-17 13:02:36 +02001983 switch (cmd) {
1984 case SIOCGMIIPHY:
1985 data->phy_id = 32; /* Internal PHY */
1986 return 0;
1987
1988 case SIOCGMIIREG:
1989 data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
1990 return 0;
1991
1992 case SIOCSMIIREG:
1993 if (!capable(CAP_NET_ADMIN))
1994 return -EPERM;
1995 mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
1996 return 0;
1997 }
1998 return -EOPNOTSUPP;
1999}
2000
Francois Romieu8b4ab282008-11-19 22:05:25 -08002001static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
2002{
2003 return -EOPNOTSUPP;
2004}
2005
Francois Romieu0e485152007-02-20 00:00:26 +01002006static const struct rtl_cfg_info {
2007 void (*hw_start)(struct net_device *);
2008 unsigned int region;
2009 unsigned int align;
2010 u16 intr_event;
2011 u16 napi_event;
Francois Romieuccdffb92008-07-26 14:26:06 +02002012 unsigned features;
Jean Delvaref21b75e2009-05-26 20:54:48 -07002013 u8 default_ver;
Francois Romieu0e485152007-02-20 00:00:26 +01002014} rtl_cfg_infos [] = {
2015 [RTL_CFG_0] = {
2016 .hw_start = rtl_hw_start_8169,
2017 .region = 1,
Francois Romieue9f63f32007-02-28 23:16:57 +01002018 .align = 0,
Francois Romieu0e485152007-02-20 00:00:26 +01002019 .intr_event = SYSErr | LinkChg | RxOverflow |
2020 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002021 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002022 .features = RTL_FEATURE_GMII,
2023 .default_ver = RTL_GIGA_MAC_VER_01,
Francois Romieu0e485152007-02-20 00:00:26 +01002024 },
2025 [RTL_CFG_1] = {
2026 .hw_start = rtl_hw_start_8168,
2027 .region = 2,
2028 .align = 8,
2029 .intr_event = SYSErr | LinkChg | RxOverflow |
2030 TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002031 .napi_event = TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002032 .features = RTL_FEATURE_GMII | RTL_FEATURE_MSI,
2033 .default_ver = RTL_GIGA_MAC_VER_11,
Francois Romieu0e485152007-02-20 00:00:26 +01002034 },
2035 [RTL_CFG_2] = {
2036 .hw_start = rtl_hw_start_8101,
2037 .region = 2,
2038 .align = 8,
2039 .intr_event = SYSErr | LinkChg | RxOverflow | PCSTimeout |
2040 RxFIFOOver | TxErr | TxOK | RxOK | RxErr,
Francois Romieufbac58f2007-10-04 22:51:38 +02002041 .napi_event = RxFIFOOver | TxErr | TxOK | RxOK | RxOverflow,
Jean Delvaref21b75e2009-05-26 20:54:48 -07002042 .features = RTL_FEATURE_MSI,
2043 .default_ver = RTL_GIGA_MAC_VER_13,
Francois Romieu0e485152007-02-20 00:00:26 +01002044 }
2045};
2046
Francois Romieufbac58f2007-10-04 22:51:38 +02002047/* Cfg9346_Unlock assumed. */
2048static unsigned rtl_try_msi(struct pci_dev *pdev, void __iomem *ioaddr,
2049 const struct rtl_cfg_info *cfg)
2050{
2051 unsigned msi = 0;
2052 u8 cfg2;
2053
2054 cfg2 = RTL_R8(Config2) & ~MSIEnable;
Francois Romieuccdffb92008-07-26 14:26:06 +02002055 if (cfg->features & RTL_FEATURE_MSI) {
Francois Romieufbac58f2007-10-04 22:51:38 +02002056 if (pci_enable_msi(pdev)) {
2057 dev_info(&pdev->dev, "no MSI. Back to INTx.\n");
2058 } else {
2059 cfg2 |= MSIEnable;
2060 msi = RTL_FEATURE_MSI;
2061 }
2062 }
2063 RTL_W8(Config2, cfg2);
2064 return msi;
2065}
2066
2067static void rtl_disable_msi(struct pci_dev *pdev, struct rtl8169_private *tp)
2068{
2069 if (tp->features & RTL_FEATURE_MSI) {
2070 pci_disable_msi(pdev);
2071 tp->features &= ~RTL_FEATURE_MSI;
2072 }
2073}
2074
Francois Romieu8b4ab282008-11-19 22:05:25 -08002075static const struct net_device_ops rtl8169_netdev_ops = {
2076 .ndo_open = rtl8169_open,
2077 .ndo_stop = rtl8169_close,
2078 .ndo_get_stats = rtl8169_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08002079 .ndo_start_xmit = rtl8169_start_xmit,
Francois Romieu8b4ab282008-11-19 22:05:25 -08002080 .ndo_tx_timeout = rtl8169_tx_timeout,
2081 .ndo_validate_addr = eth_validate_addr,
2082 .ndo_change_mtu = rtl8169_change_mtu,
2083 .ndo_set_mac_address = rtl_set_mac_address,
2084 .ndo_do_ioctl = rtl8169_ioctl,
2085 .ndo_set_multicast_list = rtl_set_rx_mode,
2086#ifdef CONFIG_R8169_VLAN
2087 .ndo_vlan_rx_register = rtl8169_vlan_rx_register,
2088#endif
2089#ifdef CONFIG_NET_POLL_CONTROLLER
2090 .ndo_poll_controller = rtl8169_netpoll,
2091#endif
2092
2093};
2094
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002095static int __devinit
2096rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2097{
Francois Romieu0e485152007-02-20 00:00:26 +01002098 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
2099 const unsigned int region = cfg->region;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 struct rtl8169_private *tp;
Francois Romieuccdffb92008-07-26 14:26:06 +02002101 struct mii_if_info *mii;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002102 struct net_device *dev;
2103 void __iomem *ioaddr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002104 unsigned int i;
2105 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002107 if (netif_msg_drv(&debug)) {
2108 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
2109 MODULENAME, RTL8169_VERSION);
2110 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 dev = alloc_etherdev(sizeof (*tp));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002113 if (!dev) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002114 if (netif_msg_drv(&debug))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002115 dev_err(&pdev->dev, "unable to alloc new ethernet\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002116 rc = -ENOMEM;
2117 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 }
2119
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieu8b4ab282008-11-19 22:05:25 -08002121 dev->netdev_ops = &rtl8169_netdev_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 tp = netdev_priv(dev);
David Howellsc4028952006-11-22 14:57:56 +00002123 tp->dev = dev;
Ivan Vecera21e197f2008-04-17 22:48:41 +02002124 tp->pci_dev = pdev;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002125 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Francois Romieuccdffb92008-07-26 14:26:06 +02002127 mii = &tp->mii;
2128 mii->dev = dev;
2129 mii->mdio_read = rtl_mdio_read;
2130 mii->mdio_write = rtl_mdio_write;
2131 mii->phy_id_mask = 0x1f;
2132 mii->reg_num_mask = 0x1f;
2133 mii->supports_gmii = !!(cfg->features & RTL_FEATURE_GMII);
2134
Linus Torvalds1da177e2005-04-16 15:20:36 -07002135 /* enable device (incl. PCI PM wakeup and hotplug setup) */
2136 rc = pci_enable_device(pdev);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002137 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002138 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002139 dev_err(&pdev->dev, "enable failure\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002140 goto err_out_free_dev_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 }
2142
2143 rc = pci_set_mwi(pdev);
2144 if (rc < 0)
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002145 goto err_out_disable_2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002146
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 /* make sure PCI base addr 1 is MMIO */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002148 if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002149 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002150 dev_err(&pdev->dev,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002151 "region #%d not an MMIO resource, aborting\n",
2152 region);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002153 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002155 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002157
Linus Torvalds1da177e2005-04-16 15:20:36 -07002158 /* check for weird/broken PCI region reporting */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002159 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002160 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002161 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002162 "Invalid PCI region size(s), aborting\n");
2163 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 rc = -ENODEV;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002165 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 }
2167
2168 rc = pci_request_regions(pdev, MODULENAME);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002169 if (rc < 0) {
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002170 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002171 dev_err(&pdev->dev, "could not request regions.\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002172 goto err_out_mwi_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 }
2174
2175 tp->cp_cmd = PCIMulRW | RxChkSum;
2176
2177 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07002178 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) && use_dac) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002179 tp->cp_cmd |= PCIDAC;
2180 dev->features |= NETIF_F_HIGHDMA;
2181 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -07002182 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 if (rc < 0) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002184 if (netif_msg_probe(tp)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002185 dev_err(&pdev->dev,
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002186 "DMA configuration failed.\n");
2187 }
2188 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 }
2190 }
2191
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 /* ioremap MMIO region */
Francois Romieubcf0bf92006-07-26 23:14:13 +02002193 ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002194 if (!ioaddr) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002195 if (netif_msg_probe(tp))
Jeff Garzik9b91cf92006-06-27 11:39:50 -04002196 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197 rc = -EIO;
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002198 goto err_out_free_res_4;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 }
2200
Francois Romieu9c14cea2008-07-05 00:21:15 +02002201 tp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2202 if (!tp->pcie_cap && netif_msg_probe(tp))
2203 dev_info(&pdev->dev, "no PCI Express capability\n");
2204
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002205 RTL_W16(IntrMask, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
2207 /* Soft reset the chip. */
2208 RTL_W8(ChipCmd, CmdReset);
2209
2210 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002211 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2213 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002214 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215 }
2216
Karsten Wiesed78ad8c2009-04-02 01:06:01 -07002217 RTL_W16(IntrStatus, 0xffff);
2218
françois romieuca52efd2009-07-24 12:34:19 +00002219 pci_set_master(pdev);
2220
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 /* Identify chip attached to board */
2222 rtl8169_get_mac_version(tp, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223
Jean Delvaref21b75e2009-05-26 20:54:48 -07002224 /* Use appropriate default if unknown */
2225 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2226 if (netif_msg_probe(tp)) {
2227 dev_notice(&pdev->dev,
2228 "unknown MAC, using family default\n");
2229 }
2230 tp->mac_version = cfg->default_ver;
2231 }
2232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 rtl8169_print_mac_version(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234
Roel Kluincee60c32008-04-17 22:35:54 +02002235 for (i = 0; i < ARRAY_SIZE(rtl_chip_info); i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 if (tp->mac_version == rtl_chip_info[i].mac_version)
2237 break;
2238 }
Roel Kluincee60c32008-04-17 22:35:54 +02002239 if (i == ARRAY_SIZE(rtl_chip_info)) {
Jean Delvaref21b75e2009-05-26 20:54:48 -07002240 dev_err(&pdev->dev,
2241 "driver bug, MAC version not found in rtl_chip_info\n");
2242 goto err_out_msi_5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 }
2244 tp->chipset = i;
2245
Francois Romieu5d06a992006-02-23 00:47:58 +01002246 RTL_W8(Cfg9346, Cfg9346_Unlock);
2247 RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
2248 RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
Bruno Prémont20037fa2008-10-08 17:05:03 -07002249 if ((RTL_R8(Config3) & (LinkUp | MagicPacket)) != 0)
2250 tp->features |= RTL_FEATURE_WOL;
2251 if ((RTL_R8(Config5) & (UWF | BWF | MWF)) != 0)
2252 tp->features |= RTL_FEATURE_WOL;
Francois Romieufbac58f2007-10-04 22:51:38 +02002253 tp->features |= rtl_try_msi(pdev, ioaddr, cfg);
Francois Romieu5d06a992006-02-23 00:47:58 +01002254 RTL_W8(Cfg9346, Cfg9346_Lock);
2255
Francois Romieu66ec5d42007-11-06 22:56:10 +01002256 if ((tp->mac_version <= RTL_GIGA_MAC_VER_06) &&
2257 (RTL_R8(PHYstatus) & TBI_Enable)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 tp->set_speed = rtl8169_set_speed_tbi;
2259 tp->get_settings = rtl8169_gset_tbi;
2260 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
2261 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
2262 tp->link_ok = rtl8169_tbi_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08002263 tp->do_ioctl = rtl_tbi_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
Francois Romieu64e4bfb2006-08-17 12:43:06 +02002265 tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002266 } else {
2267 tp->set_speed = rtl8169_set_speed_xmii;
2268 tp->get_settings = rtl8169_gset_xmii;
2269 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
2270 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
2271 tp->link_ok = rtl8169_xmii_link_ok;
Francois Romieu8b4ab282008-11-19 22:05:25 -08002272 tp->do_ioctl = rtl_xmii_ioctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273 }
2274
Francois Romieudf58ef512008-10-09 14:35:58 -07002275 spin_lock_init(&tp->lock);
2276
Petr Vandrovec738e1e62008-10-12 20:58:29 -07002277 tp->mmio_addr = ioaddr;
2278
Ivan Vecera7bf6bf42008-09-23 22:46:29 +00002279 /* Get MAC address */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002280 for (i = 0; i < MAC_ADDR_LEN; i++)
2281 dev->dev_addr[i] = RTL_R8(MAC0 + i);
John W. Linville6d6525b2005-09-12 10:48:57 -04002282 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284 SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
2286 dev->irq = pdev->irq;
2287 dev->base_addr = (unsigned long) ioaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002289 netif_napi_add(dev, &tp->napi, rtl8169_poll, R8169_NAPI_WEIGHT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002290
2291#ifdef CONFIG_R8169_VLAN
2292 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293#endif
2294
2295 tp->intr_mask = 0xffff;
Francois Romieu0e485152007-02-20 00:00:26 +01002296 tp->align = cfg->align;
2297 tp->hw_start = cfg->hw_start;
2298 tp->intr_event = cfg->intr_event;
2299 tp->napi_event = cfg->napi_event;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Francois Romieu2efa53f2007-03-09 00:00:05 +01002301 init_timer(&tp->timer);
2302 tp->timer.data = (unsigned long) dev;
2303 tp->timer.function = rtl8169_phy_timer;
2304
Linus Torvalds1da177e2005-04-16 15:20:36 -07002305 rc = register_netdev(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002306 if (rc < 0)
Francois Romieufbac58f2007-10-04 22:51:38 +02002307 goto err_out_msi_5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
2309 pci_set_drvdata(pdev, dev);
2310
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002311 if (netif_msg_probe(tp)) {
françois romieu21d57362009-08-10 19:42:37 +00002312 u32 xid = RTL_R32(TxConfig) & 0x9cf0f8ff;
Francois Romieu96b97092007-05-30 00:32:05 +02002313
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002314 printk(KERN_INFO "%s: %s at 0x%lx, "
2315 "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
Francois Romieu96b97092007-05-30 00:32:05 +02002316 "XID %08x IRQ %d\n",
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002317 dev->name,
Francois Romieubcf0bf92006-07-26 23:14:13 +02002318 rtl_chip_info[tp->chipset].name,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002319 dev->base_addr,
2320 dev->dev_addr[0], dev->dev_addr[1],
2321 dev->dev_addr[2], dev->dev_addr[3],
Francois Romieu96b97092007-05-30 00:32:05 +02002322 dev->dev_addr[4], dev->dev_addr[5], xid, dev->irq);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002323 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002324
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002325 rtl8169_init_phy(dev, tp);
Bruno Prémont8b76ab32008-10-08 17:06:25 -07002326 device_set_wakeup_enable(&pdev->dev, tp->features & RTL_FEATURE_WOL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002328out:
2329 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330
Francois Romieufbac58f2007-10-04 22:51:38 +02002331err_out_msi_5:
2332 rtl_disable_msi(pdev, tp);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02002333 iounmap(ioaddr);
2334err_out_free_res_4:
2335 pci_release_regions(pdev);
2336err_out_mwi_3:
2337 pci_clear_mwi(pdev);
2338err_out_disable_2:
2339 pci_disable_device(pdev);
2340err_out_free_dev_1:
2341 free_netdev(dev);
2342 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343}
2344
Francois Romieu07d3f512007-02-21 22:40:46 +01002345static void __devexit rtl8169_remove_one(struct pci_dev *pdev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346{
2347 struct net_device *dev = pci_get_drvdata(pdev);
2348 struct rtl8169_private *tp = netdev_priv(dev);
2349
Francois Romieueb2a0212007-02-15 23:37:21 +01002350 flush_scheduled_work();
2351
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 unregister_netdev(dev);
Francois Romieufbac58f2007-10-04 22:51:38 +02002353 rtl_disable_msi(pdev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 rtl8169_release_board(pdev, dev, tp->mmio_addr);
2355 pci_set_drvdata(pdev, NULL);
2356}
2357
Linus Torvalds1da177e2005-04-16 15:20:36 -07002358static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
2359 struct net_device *dev)
2360{
2361 unsigned int mtu = dev->mtu;
2362
2363 tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
2364}
2365
2366static int rtl8169_open(struct net_device *dev)
2367{
2368 struct rtl8169_private *tp = netdev_priv(dev);
2369 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu99f252b02007-04-02 22:59:59 +02002370 int retval = -ENOMEM;
2371
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
2373 rtl8169_set_rxbufsize(tp, dev);
2374
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375 /*
2376 * Rx and Tx desscriptors needs 256 bytes alignment.
2377 * pci_alloc_consistent provides more.
2378 */
2379 tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
2380 &tp->TxPhyAddr);
2381 if (!tp->TxDescArray)
Francois Romieu99f252b02007-04-02 22:59:59 +02002382 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002383
2384 tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
2385 &tp->RxPhyAddr);
2386 if (!tp->RxDescArray)
Francois Romieu99f252b02007-04-02 22:59:59 +02002387 goto err_free_tx_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002388
2389 retval = rtl8169_init_ring(dev);
2390 if (retval < 0)
Francois Romieu99f252b02007-04-02 22:59:59 +02002391 goto err_free_rx_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392
David Howellsc4028952006-11-22 14:57:56 +00002393 INIT_DELAYED_WORK(&tp->task, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394
Francois Romieu99f252b02007-04-02 22:59:59 +02002395 smp_mb();
2396
Francois Romieufbac58f2007-10-04 22:51:38 +02002397 retval = request_irq(dev->irq, rtl8169_interrupt,
2398 (tp->features & RTL_FEATURE_MSI) ? 0 : IRQF_SHARED,
Francois Romieu99f252b02007-04-02 22:59:59 +02002399 dev->name, dev);
2400 if (retval < 0)
2401 goto err_release_ring_2;
2402
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002403 napi_enable(&tp->napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002404
Francois Romieu07ce4062007-02-23 23:36:39 +01002405 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002406
2407 rtl8169_request_timer(dev);
2408
2409 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
2410out:
2411 return retval;
2412
Francois Romieu99f252b02007-04-02 22:59:59 +02002413err_release_ring_2:
2414 rtl8169_rx_clear(tp);
2415err_free_rx_1:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002416 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
2417 tp->RxPhyAddr);
Francois Romieu99f252b02007-04-02 22:59:59 +02002418err_free_tx_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
2420 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 goto out;
2422}
2423
2424static void rtl8169_hw_reset(void __iomem *ioaddr)
2425{
2426 /* Disable interrupts */
2427 rtl8169_irq_mask_and_ack(ioaddr);
2428
2429 /* Reset the chipset */
2430 RTL_W8(ChipCmd, CmdReset);
2431
2432 /* PCI commit */
2433 RTL_R8(ChipCmd);
2434}
2435
Francois Romieu7f796d832007-06-11 23:04:41 +02002436static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01002437{
2438 void __iomem *ioaddr = tp->mmio_addr;
2439 u32 cfg = rtl8169_rx_config;
2440
2441 cfg |= (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
2442 RTL_W32(RxConfig, cfg);
2443
2444 /* Set DMA burst size and Interframe Gap Time */
2445 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2446 (InterFrameGap << TxInterFrameGapShift));
2447}
2448
Francois Romieu07ce4062007-02-23 23:36:39 +01002449static void rtl_hw_start(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450{
2451 struct rtl8169_private *tp = netdev_priv(dev);
2452 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu07d3f512007-02-21 22:40:46 +01002453 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454
2455 /* Soft reset the chip. */
2456 RTL_W8(ChipCmd, CmdReset);
2457
2458 /* Check that the chip has finished the reset. */
Francois Romieu07d3f512007-02-21 22:40:46 +01002459 for (i = 0; i < 100; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 if ((RTL_R8(ChipCmd) & CmdReset) == 0)
2461 break;
Francois Romieub518fa82006-08-16 15:23:13 +02002462 msleep_interruptible(1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 }
2464
Francois Romieu07ce4062007-02-23 23:36:39 +01002465 tp->hw_start(dev);
2466
Francois Romieu07ce4062007-02-23 23:36:39 +01002467 netif_start_queue(dev);
2468}
2469
2470
Francois Romieu7f796d832007-06-11 23:04:41 +02002471static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp,
2472 void __iomem *ioaddr)
2473{
2474 /*
2475 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2476 * register to be written before TxDescAddrLow to work.
2477 * Switching from MMIO to I/O access fixes the issue as well.
2478 */
2479 RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07002480 RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02002481 RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07002482 RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02002483}
2484
2485static u16 rtl_rw_cpluscmd(void __iomem *ioaddr)
2486{
2487 u16 cmd;
2488
2489 cmd = RTL_R16(CPlusCmd);
2490 RTL_W16(CPlusCmd, cmd);
2491 return cmd;
2492}
2493
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07002494static void rtl_set_rx_max_size(void __iomem *ioaddr, unsigned int rx_buf_sz)
Francois Romieu7f796d832007-06-11 23:04:41 +02002495{
2496 /* Low hurts. Let's disable the filtering. */
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07002497 RTL_W16(RxMaxSize, rx_buf_sz);
Francois Romieu7f796d832007-06-11 23:04:41 +02002498}
2499
Francois Romieu6dccd162007-02-13 23:38:05 +01002500static void rtl8169_set_magic_reg(void __iomem *ioaddr, unsigned mac_version)
2501{
2502 struct {
2503 u32 mac_version;
2504 u32 clk;
2505 u32 val;
2506 } cfg2_info [] = {
2507 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
2508 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
2509 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
2510 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
2511 }, *p = cfg2_info;
2512 unsigned int i;
2513 u32 clk;
2514
2515 clk = RTL_R8(Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01002516 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01002517 if ((p->mac_version == mac_version) && (p->clk == clk)) {
2518 RTL_W32(0x7c, p->val);
2519 break;
2520 }
2521 }
2522}
2523
Francois Romieu07ce4062007-02-23 23:36:39 +01002524static void rtl_hw_start_8169(struct net_device *dev)
2525{
2526 struct rtl8169_private *tp = netdev_priv(dev);
2527 void __iomem *ioaddr = tp->mmio_addr;
2528 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu07ce4062007-02-23 23:36:39 +01002529
Francois Romieu9cb427b2006-11-02 00:10:16 +01002530 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
2531 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) | PCIMulRW);
2532 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, 0x08);
2533 }
2534
Linus Torvalds1da177e2005-04-16 15:20:36 -07002535 RTL_W8(Cfg9346, Cfg9346_Unlock);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002536 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2537 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2538 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2539 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2540 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2541
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 RTL_W8(EarlyTxThres, EarlyTxThld);
2543
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07002544 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
Francois Romieuc946b302007-10-04 00:42:50 +02002546 if ((tp->mac_version == RTL_GIGA_MAC_VER_01) ||
2547 (tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2548 (tp->mac_version == RTL_GIGA_MAC_VER_03) ||
2549 (tp->mac_version == RTL_GIGA_MAC_VER_04))
2550 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551
Francois Romieu7f796d832007-06-11 23:04:41 +02002552 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02002553
2554 if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
2555 (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
Joe Perches06fa7352007-10-18 21:15:00 +02002556 dprintk("Set MAC Reg C+CR Offset 0xE0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02002558 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002559 }
2560
Francois Romieubcf0bf92006-07-26 23:14:13 +02002561 RTL_W16(CPlusCmd, tp->cp_cmd);
2562
Francois Romieu6dccd162007-02-13 23:38:05 +01002563 rtl8169_set_magic_reg(ioaddr, tp->mac_version);
2564
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 /*
2566 * Undocumented corner. Supposedly:
2567 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
2568 */
2569 RTL_W16(IntrMitigate, 0x0000);
2570
Francois Romieu7f796d832007-06-11 23:04:41 +02002571 rtl_set_rx_tx_desc_registers(tp, ioaddr);
Francois Romieu9cb427b2006-11-02 00:10:16 +01002572
Francois Romieuc946b302007-10-04 00:42:50 +02002573 if ((tp->mac_version != RTL_GIGA_MAC_VER_01) &&
2574 (tp->mac_version != RTL_GIGA_MAC_VER_02) &&
2575 (tp->mac_version != RTL_GIGA_MAC_VER_03) &&
2576 (tp->mac_version != RTL_GIGA_MAC_VER_04)) {
2577 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2578 rtl_set_rx_tx_config_registers(tp);
2579 }
2580
Linus Torvalds1da177e2005-04-16 15:20:36 -07002581 RTL_W8(Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02002582
2583 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
2584 RTL_R8(IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
2586 RTL_W32(RxMissed, 0);
2587
Francois Romieu07ce4062007-02-23 23:36:39 +01002588 rtl_set_rx_mode(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
2590 /* no early-rx interrupts */
2591 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002592
2593 /* Enable all known interrupts by setting the interrupt mask. */
Francois Romieu0e485152007-02-20 00:00:26 +01002594 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002595}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
Francois Romieu9c14cea2008-07-05 00:21:15 +02002597static void rtl_tx_performance_tweak(struct pci_dev *pdev, u16 force)
Francois Romieu458a9f62008-08-02 15:50:02 +02002598{
Francois Romieu9c14cea2008-07-05 00:21:15 +02002599 struct net_device *dev = pci_get_drvdata(pdev);
2600 struct rtl8169_private *tp = netdev_priv(dev);
2601 int cap = tp->pcie_cap;
Francois Romieu458a9f62008-08-02 15:50:02 +02002602
Francois Romieu9c14cea2008-07-05 00:21:15 +02002603 if (cap) {
2604 u16 ctl;
2605
2606 pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
2607 ctl = (ctl & ~PCI_EXP_DEVCTL_READRQ) | force;
2608 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
2609 }
Francois Romieu458a9f62008-08-02 15:50:02 +02002610}
2611
Francois Romieudacf8152008-08-02 20:44:13 +02002612static void rtl_csi_access_enable(void __iomem *ioaddr)
2613{
2614 u32 csi;
2615
2616 csi = rtl_csi_read(ioaddr, 0x070c) & 0x00ffffff;
2617 rtl_csi_write(ioaddr, 0x070c, csi | 0x27000000);
2618}
2619
2620struct ephy_info {
2621 unsigned int offset;
2622 u16 mask;
2623 u16 bits;
2624};
2625
2626static void rtl_ephy_init(void __iomem *ioaddr, struct ephy_info *e, int len)
2627{
2628 u16 w;
2629
2630 while (len-- > 0) {
2631 w = (rtl_ephy_read(ioaddr, e->offset) & ~e->mask) | e->bits;
2632 rtl_ephy_write(ioaddr, e->offset, w);
2633 e++;
2634 }
2635}
2636
Francois Romieub726e492008-06-28 12:22:59 +02002637static void rtl_disable_clock_request(struct pci_dev *pdev)
2638{
2639 struct net_device *dev = pci_get_drvdata(pdev);
2640 struct rtl8169_private *tp = netdev_priv(dev);
2641 int cap = tp->pcie_cap;
2642
2643 if (cap) {
2644 u16 ctl;
2645
2646 pci_read_config_word(pdev, cap + PCI_EXP_LNKCTL, &ctl);
2647 ctl &= ~PCI_EXP_LNKCTL_CLKREQ_EN;
2648 pci_write_config_word(pdev, cap + PCI_EXP_LNKCTL, ctl);
2649 }
2650}
2651
2652#define R8168_CPCMD_QUIRK_MASK (\
2653 EnableBist | \
2654 Mac_dbgo_oe | \
2655 Force_half_dup | \
2656 Force_rxflow_en | \
2657 Force_txflow_en | \
2658 Cxpl_dbg_sel | \
2659 ASF | \
2660 PktCntrDisable | \
2661 Mac_dbgo_sel)
2662
Francois Romieu219a1e92008-06-28 11:58:39 +02002663static void rtl_hw_start_8168bb(void __iomem *ioaddr, struct pci_dev *pdev)
2664{
Francois Romieub726e492008-06-28 12:22:59 +02002665 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2666
2667 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2668
Francois Romieu2e68ae42008-06-28 12:00:55 +02002669 rtl_tx_performance_tweak(pdev,
2670 (0x5 << MAX_READ_REQUEST_SHIFT) | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieu219a1e92008-06-28 11:58:39 +02002671}
2672
2673static void rtl_hw_start_8168bef(void __iomem *ioaddr, struct pci_dev *pdev)
2674{
2675 rtl_hw_start_8168bb(ioaddr, pdev);
Francois Romieub726e492008-06-28 12:22:59 +02002676
2677 RTL_W8(EarlyTxThres, EarlyTxThld);
2678
2679 RTL_W8(Config4, RTL_R8(Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02002680}
2681
2682static void __rtl_hw_start_8168cp(void __iomem *ioaddr, struct pci_dev *pdev)
2683{
Francois Romieub726e492008-06-28 12:22:59 +02002684 RTL_W8(Config1, RTL_R8(Config1) | Speed_down);
2685
2686 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2687
Francois Romieu219a1e92008-06-28 11:58:39 +02002688 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
Francois Romieub726e492008-06-28 12:22:59 +02002689
2690 rtl_disable_clock_request(pdev);
2691
2692 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02002693}
2694
Francois Romieuef3386f2008-06-29 12:24:30 +02002695static void rtl_hw_start_8168cp_1(void __iomem *ioaddr, struct pci_dev *pdev)
Francois Romieu219a1e92008-06-28 11:58:39 +02002696{
Francois Romieub726e492008-06-28 12:22:59 +02002697 static struct ephy_info e_info_8168cp[] = {
2698 { 0x01, 0, 0x0001 },
2699 { 0x02, 0x0800, 0x1000 },
2700 { 0x03, 0, 0x0042 },
2701 { 0x06, 0x0080, 0x0000 },
2702 { 0x07, 0, 0x2000 }
2703 };
2704
2705 rtl_csi_access_enable(ioaddr);
2706
2707 rtl_ephy_init(ioaddr, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
2708
Francois Romieu219a1e92008-06-28 11:58:39 +02002709 __rtl_hw_start_8168cp(ioaddr, pdev);
2710}
2711
Francois Romieuef3386f2008-06-29 12:24:30 +02002712static void rtl_hw_start_8168cp_2(void __iomem *ioaddr, struct pci_dev *pdev)
2713{
2714 rtl_csi_access_enable(ioaddr);
2715
2716 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2717
2718 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2719
2720 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2721}
2722
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002723static void rtl_hw_start_8168cp_3(void __iomem *ioaddr, struct pci_dev *pdev)
2724{
2725 rtl_csi_access_enable(ioaddr);
2726
2727 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2728
2729 /* Magic. */
2730 RTL_W8(DBG_REG, 0x20);
2731
2732 RTL_W8(EarlyTxThres, EarlyTxThld);
2733
2734 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2735
2736 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2737}
2738
Francois Romieu219a1e92008-06-28 11:58:39 +02002739static void rtl_hw_start_8168c_1(void __iomem *ioaddr, struct pci_dev *pdev)
2740{
Francois Romieub726e492008-06-28 12:22:59 +02002741 static struct ephy_info e_info_8168c_1[] = {
2742 { 0x02, 0x0800, 0x1000 },
2743 { 0x03, 0, 0x0002 },
2744 { 0x06, 0x0080, 0x0000 }
2745 };
2746
2747 rtl_csi_access_enable(ioaddr);
2748
2749 RTL_W8(DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2750
2751 rtl_ephy_init(ioaddr, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
2752
Francois Romieu219a1e92008-06-28 11:58:39 +02002753 __rtl_hw_start_8168cp(ioaddr, pdev);
2754}
2755
2756static void rtl_hw_start_8168c_2(void __iomem *ioaddr, struct pci_dev *pdev)
2757{
Francois Romieub726e492008-06-28 12:22:59 +02002758 static struct ephy_info e_info_8168c_2[] = {
2759 { 0x01, 0, 0x0001 },
2760 { 0x03, 0x0400, 0x0220 }
2761 };
2762
2763 rtl_csi_access_enable(ioaddr);
2764
2765 rtl_ephy_init(ioaddr, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
2766
Francois Romieu219a1e92008-06-28 11:58:39 +02002767 __rtl_hw_start_8168cp(ioaddr, pdev);
2768}
2769
Francois Romieu197ff762008-06-28 13:16:02 +02002770static void rtl_hw_start_8168c_3(void __iomem *ioaddr, struct pci_dev *pdev)
2771{
2772 rtl_hw_start_8168c_2(ioaddr, pdev);
2773}
2774
Francois Romieu6fb07052008-06-29 11:54:28 +02002775static void rtl_hw_start_8168c_4(void __iomem *ioaddr, struct pci_dev *pdev)
2776{
2777 rtl_csi_access_enable(ioaddr);
2778
2779 __rtl_hw_start_8168cp(ioaddr, pdev);
2780}
2781
Francois Romieu5b538df2008-07-20 16:22:45 +02002782static void rtl_hw_start_8168d(void __iomem *ioaddr, struct pci_dev *pdev)
2783{
2784 rtl_csi_access_enable(ioaddr);
2785
2786 rtl_disable_clock_request(pdev);
2787
2788 RTL_W8(EarlyTxThres, EarlyTxThld);
2789
2790 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2791
2792 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
2793}
2794
Francois Romieu07ce4062007-02-23 23:36:39 +01002795static void rtl_hw_start_8168(struct net_device *dev)
2796{
Francois Romieu2dd99532007-06-11 23:22:52 +02002797 struct rtl8169_private *tp = netdev_priv(dev);
2798 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu0e485152007-02-20 00:00:26 +01002799 struct pci_dev *pdev = tp->pci_dev;
Francois Romieu2dd99532007-06-11 23:22:52 +02002800
2801 RTL_W8(Cfg9346, Cfg9346_Unlock);
2802
2803 RTL_W8(EarlyTxThres, EarlyTxThld);
2804
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07002805 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieu2dd99532007-06-11 23:22:52 +02002806
Francois Romieu0e485152007-02-20 00:00:26 +01002807 tp->cp_cmd |= RTL_R16(CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02002808
2809 RTL_W16(CPlusCmd, tp->cp_cmd);
2810
Francois Romieu0e485152007-02-20 00:00:26 +01002811 RTL_W16(IntrMitigate, 0x5151);
2812
2813 /* Work around for RxFIFO overflow. */
2814 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
2815 tp->intr_event |= RxFIFOOver | PCSTimeout;
2816 tp->intr_event &= ~RxOverflow;
2817 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002818
2819 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2820
Francois Romieub8363902008-06-01 12:31:57 +02002821 rtl_set_rx_mode(dev);
2822
2823 RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
2824 (InterFrameGap << TxInterFrameGapShift));
Francois Romieu2dd99532007-06-11 23:22:52 +02002825
2826 RTL_R8(IntrMask);
2827
Francois Romieu219a1e92008-06-28 11:58:39 +02002828 switch (tp->mac_version) {
2829 case RTL_GIGA_MAC_VER_11:
2830 rtl_hw_start_8168bb(ioaddr, pdev);
2831 break;
2832
2833 case RTL_GIGA_MAC_VER_12:
2834 case RTL_GIGA_MAC_VER_17:
2835 rtl_hw_start_8168bef(ioaddr, pdev);
2836 break;
2837
2838 case RTL_GIGA_MAC_VER_18:
Francois Romieuef3386f2008-06-29 12:24:30 +02002839 rtl_hw_start_8168cp_1(ioaddr, pdev);
Francois Romieu219a1e92008-06-28 11:58:39 +02002840 break;
2841
2842 case RTL_GIGA_MAC_VER_19:
2843 rtl_hw_start_8168c_1(ioaddr, pdev);
2844 break;
2845
2846 case RTL_GIGA_MAC_VER_20:
2847 rtl_hw_start_8168c_2(ioaddr, pdev);
2848 break;
2849
Francois Romieu197ff762008-06-28 13:16:02 +02002850 case RTL_GIGA_MAC_VER_21:
2851 rtl_hw_start_8168c_3(ioaddr, pdev);
2852 break;
2853
Francois Romieu6fb07052008-06-29 11:54:28 +02002854 case RTL_GIGA_MAC_VER_22:
2855 rtl_hw_start_8168c_4(ioaddr, pdev);
2856 break;
2857
Francois Romieuef3386f2008-06-29 12:24:30 +02002858 case RTL_GIGA_MAC_VER_23:
2859 rtl_hw_start_8168cp_2(ioaddr, pdev);
2860 break;
2861
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002862 case RTL_GIGA_MAC_VER_24:
2863 rtl_hw_start_8168cp_3(ioaddr, pdev);
2864 break;
2865
Francois Romieu5b538df2008-07-20 16:22:45 +02002866 case RTL_GIGA_MAC_VER_25:
2867 rtl_hw_start_8168d(ioaddr, pdev);
2868 break;
2869
Francois Romieu219a1e92008-06-28 11:58:39 +02002870 default:
2871 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
2872 dev->name, tp->mac_version);
2873 break;
2874 }
Francois Romieu2dd99532007-06-11 23:22:52 +02002875
Francois Romieu0e485152007-02-20 00:00:26 +01002876 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2877
Francois Romieub8363902008-06-01 12:31:57 +02002878 RTL_W8(Cfg9346, Cfg9346_Lock);
2879
Francois Romieu2dd99532007-06-11 23:22:52 +02002880 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
Francois Romieu6dccd162007-02-13 23:38:05 +01002881
Francois Romieu0e485152007-02-20 00:00:26 +01002882 RTL_W16(IntrMask, tp->intr_event);
Francois Romieu07ce4062007-02-23 23:36:39 +01002883}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002884
Francois Romieu2857ffb2008-08-02 21:08:49 +02002885#define R810X_CPCMD_QUIRK_MASK (\
2886 EnableBist | \
2887 Mac_dbgo_oe | \
2888 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00002889 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02002890 Force_txflow_en | \
2891 Cxpl_dbg_sel | \
2892 ASF | \
2893 PktCntrDisable | \
2894 PCIDAC | \
2895 PCIMulRW)
2896
2897static void rtl_hw_start_8102e_1(void __iomem *ioaddr, struct pci_dev *pdev)
2898{
2899 static struct ephy_info e_info_8102e_1[] = {
2900 { 0x01, 0, 0x6e65 },
2901 { 0x02, 0, 0x091f },
2902 { 0x03, 0, 0xc2f9 },
2903 { 0x06, 0, 0xafb5 },
2904 { 0x07, 0, 0x0e00 },
2905 { 0x19, 0, 0xec80 },
2906 { 0x01, 0, 0x2e65 },
2907 { 0x01, 0, 0x6e65 }
2908 };
2909 u8 cfg1;
2910
2911 rtl_csi_access_enable(ioaddr);
2912
2913 RTL_W8(DBG_REG, FIX_NAK_1);
2914
2915 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2916
2917 RTL_W8(Config1,
2918 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
2919 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2920
2921 cfg1 = RTL_R8(Config1);
2922 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
2923 RTL_W8(Config1, cfg1 & ~LEDS0);
2924
2925 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2926
2927 rtl_ephy_init(ioaddr, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
2928}
2929
2930static void rtl_hw_start_8102e_2(void __iomem *ioaddr, struct pci_dev *pdev)
2931{
2932 rtl_csi_access_enable(ioaddr);
2933
2934 rtl_tx_performance_tweak(pdev, 0x5 << MAX_READ_REQUEST_SHIFT);
2935
2936 RTL_W8(Config1, MEMMAP | IOMAP | VPD | PMEnable);
2937 RTL_W8(Config3, RTL_R8(Config3) & ~Beacon_en);
2938
2939 RTL_W16(CPlusCmd, RTL_R16(CPlusCmd) & ~R810X_CPCMD_QUIRK_MASK);
2940}
2941
2942static void rtl_hw_start_8102e_3(void __iomem *ioaddr, struct pci_dev *pdev)
2943{
2944 rtl_hw_start_8102e_2(ioaddr, pdev);
2945
2946 rtl_ephy_write(ioaddr, 0x03, 0xc2f9);
2947}
2948
Francois Romieu07ce4062007-02-23 23:36:39 +01002949static void rtl_hw_start_8101(struct net_device *dev)
2950{
Francois Romieucdf1a602007-06-11 23:29:50 +02002951 struct rtl8169_private *tp = netdev_priv(dev);
2952 void __iomem *ioaddr = tp->mmio_addr;
2953 struct pci_dev *pdev = tp->pci_dev;
2954
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002955 if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
2956 (tp->mac_version == RTL_GIGA_MAC_VER_16)) {
Francois Romieu9c14cea2008-07-05 00:21:15 +02002957 int cap = tp->pcie_cap;
2958
2959 if (cap) {
2960 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL,
2961 PCI_EXP_DEVCTL_NOSNOOP_EN);
2962 }
Francois Romieucdf1a602007-06-11 23:29:50 +02002963 }
2964
Francois Romieu2857ffb2008-08-02 21:08:49 +02002965 switch (tp->mac_version) {
2966 case RTL_GIGA_MAC_VER_07:
2967 rtl_hw_start_8102e_1(ioaddr, pdev);
2968 break;
2969
2970 case RTL_GIGA_MAC_VER_08:
2971 rtl_hw_start_8102e_3(ioaddr, pdev);
2972 break;
2973
2974 case RTL_GIGA_MAC_VER_09:
2975 rtl_hw_start_8102e_2(ioaddr, pdev);
2976 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02002977 }
2978
2979 RTL_W8(Cfg9346, Cfg9346_Unlock);
2980
2981 RTL_W8(EarlyTxThres, EarlyTxThld);
2982
Eric Dumazetfdd7b4c2009-06-09 04:01:02 -07002983 rtl_set_rx_max_size(ioaddr, tp->rx_buf_sz);
Francois Romieucdf1a602007-06-11 23:29:50 +02002984
2985 tp->cp_cmd |= rtl_rw_cpluscmd(ioaddr) | PCIMulRW;
2986
2987 RTL_W16(CPlusCmd, tp->cp_cmd);
2988
2989 RTL_W16(IntrMitigate, 0x0000);
2990
2991 rtl_set_rx_tx_desc_registers(tp, ioaddr);
2992
2993 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
2994 rtl_set_rx_tx_config_registers(tp);
2995
2996 RTL_W8(Cfg9346, Cfg9346_Lock);
2997
2998 RTL_R8(IntrMask);
2999
Francois Romieucdf1a602007-06-11 23:29:50 +02003000 rtl_set_rx_mode(dev);
3001
Francois Romieu0e485152007-02-20 00:00:26 +01003002 RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
3003
Francois Romieucdf1a602007-06-11 23:29:50 +02003004 RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xf000);
Francois Romieu6dccd162007-02-13 23:38:05 +01003005
Francois Romieu0e485152007-02-20 00:00:26 +01003006 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003007}
3008
3009static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3010{
3011 struct rtl8169_private *tp = netdev_priv(dev);
3012 int ret = 0;
3013
3014 if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
3015 return -EINVAL;
3016
3017 dev->mtu = new_mtu;
3018
3019 if (!netif_running(dev))
3020 goto out;
3021
3022 rtl8169_down(dev);
3023
3024 rtl8169_set_rxbufsize(tp, dev);
3025
3026 ret = rtl8169_init_ring(dev);
3027 if (ret < 0)
3028 goto out;
3029
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003030 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031
Francois Romieu07ce4062007-02-23 23:36:39 +01003032 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003033
3034 rtl8169_request_timer(dev);
3035
3036out:
3037 return ret;
3038}
3039
3040static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3041{
Al Viro95e09182007-12-22 18:55:39 +00003042 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003043 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3044}
3045
3046static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
3047 struct sk_buff **sk_buff, struct RxDesc *desc)
3048{
3049 struct pci_dev *pdev = tp->pci_dev;
3050
3051 pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
3052 PCI_DMA_FROMDEVICE);
3053 dev_kfree_skb(*sk_buff);
3054 *sk_buff = NULL;
3055 rtl8169_make_unusable_by_asic(desc);
3056}
3057
3058static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
3059{
3060 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3061
3062 desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
3063}
3064
3065static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
3066 u32 rx_buf_sz)
3067{
3068 desc->addr = cpu_to_le64(mapping);
3069 wmb();
3070 rtl8169_mark_to_asic(desc, rx_buf_sz);
3071}
3072
Stephen Hemminger15d31752007-06-16 22:36:41 +02003073static struct sk_buff *rtl8169_alloc_rx_skb(struct pci_dev *pdev,
3074 struct net_device *dev,
3075 struct RxDesc *desc, int rx_buf_sz,
3076 unsigned int align)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003077{
3078 struct sk_buff *skb;
3079 dma_addr_t mapping;
Francois Romieue9f63f32007-02-28 23:16:57 +01003080 unsigned int pad;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003081
Francois Romieue9f63f32007-02-28 23:16:57 +01003082 pad = align ? align : NET_IP_ALIGN;
3083
3084 skb = netdev_alloc_skb(dev, rx_buf_sz + pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003085 if (!skb)
3086 goto err_out;
3087
Francois Romieue9f63f32007-02-28 23:16:57 +01003088 skb_reserve(skb, align ? ((pad - 1) & (unsigned long)skb->data) : pad);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089
David S. Miller689be432005-06-28 15:25:31 -07003090 mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 PCI_DMA_FROMDEVICE);
3092
3093 rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003094out:
Stephen Hemminger15d31752007-06-16 22:36:41 +02003095 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003096
3097err_out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07003098 rtl8169_make_unusable_by_asic(desc);
3099 goto out;
3100}
3101
3102static void rtl8169_rx_clear(struct rtl8169_private *tp)
3103{
Francois Romieu07d3f512007-02-21 22:40:46 +01003104 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105
3106 for (i = 0; i < NUM_RX_DESC; i++) {
3107 if (tp->Rx_skbuff[i]) {
3108 rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
3109 tp->RxDescArray + i);
3110 }
3111 }
3112}
3113
3114static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
3115 u32 start, u32 end)
3116{
3117 u32 cur;
Francois Romieu5b0384f2006-08-16 16:00:01 +02003118
Francois Romieu4ae47c22007-06-16 23:28:45 +02003119 for (cur = start; end - cur != 0; cur++) {
Stephen Hemminger15d31752007-06-16 22:36:41 +02003120 struct sk_buff *skb;
3121 unsigned int i = cur % NUM_RX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003122
Francois Romieu4ae47c22007-06-16 23:28:45 +02003123 WARN_ON((s32)(end - cur) < 0);
3124
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 if (tp->Rx_skbuff[i])
3126 continue;
Francois Romieubcf0bf92006-07-26 23:14:13 +02003127
Stephen Hemminger15d31752007-06-16 22:36:41 +02003128 skb = rtl8169_alloc_rx_skb(tp->pci_dev, dev,
3129 tp->RxDescArray + i,
3130 tp->rx_buf_sz, tp->align);
3131 if (!skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003132 break;
Stephen Hemminger15d31752007-06-16 22:36:41 +02003133
3134 tp->Rx_skbuff[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003135 }
3136 return cur - start;
3137}
3138
3139static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
3140{
3141 desc->opts1 |= cpu_to_le32(RingEnd);
3142}
3143
3144static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3145{
3146 tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
3147}
3148
3149static int rtl8169_init_ring(struct net_device *dev)
3150{
3151 struct rtl8169_private *tp = netdev_priv(dev);
3152
3153 rtl8169_init_ring_indexes(tp);
3154
3155 memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
3156 memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
3157
3158 if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
3159 goto err_out;
3160
3161 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
3162
3163 return 0;
3164
3165err_out:
3166 rtl8169_rx_clear(tp);
3167 return -ENOMEM;
3168}
3169
3170static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
3171 struct TxDesc *desc)
3172{
3173 unsigned int len = tx_skb->len;
3174
3175 pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
3176 desc->opts1 = 0x00;
3177 desc->opts2 = 0x00;
3178 desc->addr = 0x00;
3179 tx_skb->len = 0;
3180}
3181
3182static void rtl8169_tx_clear(struct rtl8169_private *tp)
3183{
3184 unsigned int i;
3185
3186 for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
3187 unsigned int entry = i % NUM_TX_DESC;
3188 struct ring_info *tx_skb = tp->tx_skb + entry;
3189 unsigned int len = tx_skb->len;
3190
3191 if (len) {
3192 struct sk_buff *skb = tx_skb->skb;
3193
3194 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
3195 tp->TxDescArray + entry);
3196 if (skb) {
3197 dev_kfree_skb(skb);
3198 tx_skb->skb = NULL;
3199 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003200 tp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003201 }
3202 }
3203 tp->cur_tx = tp->dirty_tx = 0;
3204}
3205
David Howellsc4028952006-11-22 14:57:56 +00003206static void rtl8169_schedule_work(struct net_device *dev, work_func_t task)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003207{
3208 struct rtl8169_private *tp = netdev_priv(dev);
3209
David Howellsc4028952006-11-22 14:57:56 +00003210 PREPARE_DELAYED_WORK(&tp->task, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003211 schedule_delayed_work(&tp->task, 4);
3212}
3213
3214static void rtl8169_wait_for_quiescence(struct net_device *dev)
3215{
3216 struct rtl8169_private *tp = netdev_priv(dev);
3217 void __iomem *ioaddr = tp->mmio_addr;
3218
3219 synchronize_irq(dev->irq);
3220
3221 /* Wait for any pending NAPI task to complete */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003222 napi_disable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003223
3224 rtl8169_irq_mask_and_ack(ioaddr);
3225
David S. Millerd1d08d12008-01-07 20:53:33 -08003226 tp->intr_mask = 0xffff;
3227 RTL_W16(IntrMask, tp->intr_event);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003228 napi_enable(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003229}
3230
David Howellsc4028952006-11-22 14:57:56 +00003231static void rtl8169_reinit_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003232{
David Howellsc4028952006-11-22 14:57:56 +00003233 struct rtl8169_private *tp =
3234 container_of(work, struct rtl8169_private, task.work);
3235 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236 int ret;
3237
Francois Romieueb2a0212007-02-15 23:37:21 +01003238 rtnl_lock();
3239
3240 if (!netif_running(dev))
3241 goto out_unlock;
3242
3243 rtl8169_wait_for_quiescence(dev);
3244 rtl8169_close(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003245
3246 ret = rtl8169_open(dev);
3247 if (unlikely(ret < 0)) {
Francois Romieu07d3f512007-02-21 22:40:46 +01003248 if (net_ratelimit() && netif_msg_drv(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003249 printk(KERN_ERR PFX "%s: reinit failure (status = %d)."
Francois Romieu07d3f512007-02-21 22:40:46 +01003250 " Rescheduling.\n", dev->name, ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003251 }
3252 rtl8169_schedule_work(dev, rtl8169_reinit_task);
3253 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003254
3255out_unlock:
3256 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003257}
3258
David Howellsc4028952006-11-22 14:57:56 +00003259static void rtl8169_reset_task(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003260{
David Howellsc4028952006-11-22 14:57:56 +00003261 struct rtl8169_private *tp =
3262 container_of(work, struct rtl8169_private, task.work);
3263 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264
Francois Romieueb2a0212007-02-15 23:37:21 +01003265 rtnl_lock();
3266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267 if (!netif_running(dev))
Francois Romieueb2a0212007-02-15 23:37:21 +01003268 goto out_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003269
3270 rtl8169_wait_for_quiescence(dev);
3271
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003272 rtl8169_rx_interrupt(dev, tp, tp->mmio_addr, ~(u32)0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 rtl8169_tx_clear(tp);
3274
3275 if (tp->dirty_rx == tp->cur_rx) {
3276 rtl8169_init_ring_indexes(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01003277 rtl_hw_start(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003278 netif_wake_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003279 rtl8169_check_link_status(dev, tp, tp->mmio_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003280 } else {
Francois Romieu07d3f512007-02-21 22:40:46 +01003281 if (net_ratelimit() && netif_msg_intr(tp)) {
Joe Perches53edbec2007-10-18 21:15:01 +02003282 printk(KERN_EMERG PFX "%s: Rx buffers shortage\n",
Francois Romieu07d3f512007-02-21 22:40:46 +01003283 dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003284 }
3285 rtl8169_schedule_work(dev, rtl8169_reset_task);
3286 }
Francois Romieueb2a0212007-02-15 23:37:21 +01003287
3288out_unlock:
3289 rtnl_unlock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003290}
3291
3292static void rtl8169_tx_timeout(struct net_device *dev)
3293{
3294 struct rtl8169_private *tp = netdev_priv(dev);
3295
3296 rtl8169_hw_reset(tp->mmio_addr);
3297
3298 /* Let's wait a bit while any (async) irq lands on */
3299 rtl8169_schedule_work(dev, rtl8169_reset_task);
3300}
3301
3302static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
3303 u32 opts1)
3304{
3305 struct skb_shared_info *info = skb_shinfo(skb);
3306 unsigned int cur_frag, entry;
Jeff Garzika6343af2007-07-17 05:39:58 -04003307 struct TxDesc * uninitialized_var(txd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003308
3309 entry = tp->cur_tx;
3310 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
3311 skb_frag_t *frag = info->frags + cur_frag;
3312 dma_addr_t mapping;
3313 u32 status, len;
3314 void *addr;
3315
3316 entry = (entry + 1) % NUM_TX_DESC;
3317
3318 txd = tp->TxDescArray + entry;
3319 len = frag->size;
3320 addr = ((void *) page_address(frag->page)) + frag->page_offset;
3321 mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
3322
3323 /* anti gcc 2.95.3 bugware (sic) */
3324 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3325
3326 txd->opts1 = cpu_to_le32(status);
3327 txd->addr = cpu_to_le64(mapping);
3328
3329 tp->tx_skb[entry].len = len;
3330 }
3331
3332 if (cur_frag) {
3333 tp->tx_skb[entry].skb = skb;
3334 txd->opts1 |= cpu_to_le32(LastFrag);
3335 }
3336
3337 return cur_frag;
3338}
3339
3340static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
3341{
3342 if (dev->features & NETIF_F_TSO) {
Herbert Xu79671682006-06-22 02:40:14 -07003343 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003344
3345 if (mss)
3346 return LargeSend | ((mss & MSSMask) << MSSShift);
3347 }
Patrick McHardy84fa7932006-08-29 16:44:56 -07003348 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07003349 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003350
3351 if (ip->protocol == IPPROTO_TCP)
3352 return IPCS | TCPCS;
3353 else if (ip->protocol == IPPROTO_UDP)
3354 return IPCS | UDPCS;
3355 WARN_ON(1); /* we need a WARN() */
3356 }
3357 return 0;
3358}
3359
3360static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
3361{
3362 struct rtl8169_private *tp = netdev_priv(dev);
3363 unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
3364 struct TxDesc *txd = tp->TxDescArray + entry;
3365 void __iomem *ioaddr = tp->mmio_addr;
3366 dma_addr_t mapping;
3367 u32 status, len;
3368 u32 opts1;
Francois Romieu188f4af2006-08-16 14:51:52 +02003369 int ret = NETDEV_TX_OK;
Francois Romieu5b0384f2006-08-16 16:00:01 +02003370
Linus Torvalds1da177e2005-04-16 15:20:36 -07003371 if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003372 if (netif_msg_drv(tp)) {
3373 printk(KERN_ERR
3374 "%s: BUG! Tx Ring full when queue awake!\n",
3375 dev->name);
3376 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003377 goto err_stop;
3378 }
3379
3380 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
3381 goto err_stop;
3382
3383 opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
3384
3385 frags = rtl8169_xmit_frags(tp, skb, opts1);
3386 if (frags) {
3387 len = skb_headlen(skb);
3388 opts1 |= FirstFrag;
3389 } else {
3390 len = skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003391 opts1 |= FirstFrag | LastFrag;
3392 tp->tx_skb[entry].skb = skb;
3393 }
3394
3395 mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
3396
3397 tp->tx_skb[entry].len = len;
3398 txd->addr = cpu_to_le64(mapping);
3399 txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
3400
3401 wmb();
3402
3403 /* anti gcc 2.95.3 bugware (sic) */
3404 status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
3405 txd->opts1 = cpu_to_le32(status);
3406
Linus Torvalds1da177e2005-04-16 15:20:36 -07003407 tp->cur_tx += frags + 1;
3408
3409 smp_wmb();
3410
Francois Romieu275391a2007-02-23 23:50:28 +01003411 RTL_W8(TxPoll, NPQ); /* set polling bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003412
3413 if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
3414 netif_stop_queue(dev);
3415 smp_rmb();
3416 if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
3417 netif_wake_queue(dev);
3418 }
3419
3420out:
3421 return ret;
3422
3423err_stop:
3424 netif_stop_queue(dev);
Francois Romieu188f4af2006-08-16 14:51:52 +02003425 ret = NETDEV_TX_BUSY;
Francois Romieucebf8cc2007-10-18 12:06:54 +02003426 dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003427 goto out;
3428}
3429
3430static void rtl8169_pcierr_interrupt(struct net_device *dev)
3431{
3432 struct rtl8169_private *tp = netdev_priv(dev);
3433 struct pci_dev *pdev = tp->pci_dev;
3434 void __iomem *ioaddr = tp->mmio_addr;
3435 u16 pci_status, pci_cmd;
3436
3437 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
3438 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
3439
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003440 if (netif_msg_intr(tp)) {
3441 printk(KERN_ERR
3442 "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
3443 dev->name, pci_cmd, pci_status);
3444 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003445
3446 /*
3447 * The recovery sequence below admits a very elaborated explanation:
3448 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01003449 * - I did not see what else could be done;
3450 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003451 *
3452 * Feel free to adjust to your needs.
3453 */
Francois Romieua27993f2006-12-18 00:04:19 +01003454 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01003455 pci_cmd &= ~PCI_COMMAND_PARITY;
3456 else
3457 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
3458
3459 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003460
3461 pci_write_config_word(pdev, PCI_STATUS,
3462 pci_status & (PCI_STATUS_DETECTED_PARITY |
3463 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
3464 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
3465
3466 /* The infamous DAC f*ckup only happens at boot time */
3467 if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003468 if (netif_msg_intr(tp))
3469 printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003470 tp->cp_cmd &= ~PCIDAC;
3471 RTL_W16(CPlusCmd, tp->cp_cmd);
3472 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 }
3474
3475 rtl8169_hw_reset(ioaddr);
Francois Romieud03902b2006-11-23 00:00:42 +01003476
3477 rtl8169_schedule_work(dev, rtl8169_reinit_task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003478}
3479
Francois Romieu07d3f512007-02-21 22:40:46 +01003480static void rtl8169_tx_interrupt(struct net_device *dev,
3481 struct rtl8169_private *tp,
3482 void __iomem *ioaddr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483{
3484 unsigned int dirty_tx, tx_left;
3485
Linus Torvalds1da177e2005-04-16 15:20:36 -07003486 dirty_tx = tp->dirty_tx;
3487 smp_rmb();
3488 tx_left = tp->cur_tx - dirty_tx;
3489
3490 while (tx_left > 0) {
3491 unsigned int entry = dirty_tx % NUM_TX_DESC;
3492 struct ring_info *tx_skb = tp->tx_skb + entry;
3493 u32 len = tx_skb->len;
3494 u32 status;
3495
3496 rmb();
3497 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
3498 if (status & DescOwn)
3499 break;
3500
Francois Romieucebf8cc2007-10-18 12:06:54 +02003501 dev->stats.tx_bytes += len;
3502 dev->stats.tx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003503
3504 rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
3505
3506 if (status & LastFrag) {
Eric Dumazet87433bf2009-06-09 22:55:53 +00003507 dev_kfree_skb(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003508 tx_skb->skb = NULL;
3509 }
3510 dirty_tx++;
3511 tx_left--;
3512 }
3513
3514 if (tp->dirty_tx != dirty_tx) {
3515 tp->dirty_tx = dirty_tx;
3516 smp_wmb();
3517 if (netif_queue_stopped(dev) &&
3518 (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
3519 netif_wake_queue(dev);
3520 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02003521 /*
3522 * 8168 hack: TxPoll requests are lost when the Tx packets are
3523 * too close. Let's kick an extra TxPoll request when a burst
3524 * of start_xmit activity is detected (if it is not detected,
3525 * it is slow enough). -- FR
3526 */
3527 smp_rmb();
3528 if (tp->cur_tx != dirty_tx)
3529 RTL_W8(TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003530 }
3531}
3532
Francois Romieu126fa4b2005-05-12 20:09:17 -04003533static inline int rtl8169_fragmented_frame(u32 status)
3534{
3535 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
3536}
3537
Linus Torvalds1da177e2005-04-16 15:20:36 -07003538static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
3539{
3540 u32 opts1 = le32_to_cpu(desc->opts1);
3541 u32 status = opts1 & RxProtoMask;
3542
3543 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
3544 ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
3545 ((status == RxProtoIP) && !(opts1 & IPFail)))
3546 skb->ip_summed = CHECKSUM_UNNECESSARY;
3547 else
3548 skb->ip_summed = CHECKSUM_NONE;
3549}
3550
Francois Romieu07d3f512007-02-21 22:40:46 +01003551static inline bool rtl8169_try_rx_copy(struct sk_buff **sk_buff,
3552 struct rtl8169_private *tp, int pkt_size,
3553 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003555 struct sk_buff *skb;
3556 bool done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003557
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003558 if (pkt_size >= rx_copybreak)
3559 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560
Francois Romieu07d3f512007-02-21 22:40:46 +01003561 skb = netdev_alloc_skb(tp->dev, pkt_size + NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003562 if (!skb)
3563 goto out;
3564
Francois Romieu07d3f512007-02-21 22:40:46 +01003565 pci_dma_sync_single_for_cpu(tp->pci_dev, addr, pkt_size,
3566 PCI_DMA_FROMDEVICE);
Francois Romieu86402232007-02-20 22:20:51 +01003567 skb_reserve(skb, NET_IP_ALIGN);
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003568 skb_copy_from_linear_data(*sk_buff, skb->data, pkt_size);
3569 *sk_buff = skb;
3570 done = true;
3571out:
3572 return done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003573}
3574
Francois Romieu07d3f512007-02-21 22:40:46 +01003575static int rtl8169_rx_interrupt(struct net_device *dev,
3576 struct rtl8169_private *tp,
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003577 void __iomem *ioaddr, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003578{
3579 unsigned int cur_rx, rx_left;
3580 unsigned int delta, count;
3581
Linus Torvalds1da177e2005-04-16 15:20:36 -07003582 cur_rx = tp->cur_rx;
3583 rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
Francois Romieu865c6522008-05-11 14:51:00 +02003584 rx_left = min(rx_left, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003586 for (; rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003587 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003588 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589 u32 status;
3590
3591 rmb();
Francois Romieu126fa4b2005-05-12 20:09:17 -04003592 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003593
3594 if (status & DescOwn)
3595 break;
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003596 if (unlikely(status & RxRES)) {
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003597 if (netif_msg_rx_err(tp)) {
3598 printk(KERN_INFO
3599 "%s: Rx ERROR. status = %08x\n",
3600 dev->name, status);
3601 }
Francois Romieucebf8cc2007-10-18 12:06:54 +02003602 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02003604 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003605 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02003606 dev->stats.rx_crc_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003607 if (status & RxFOVF) {
3608 rtl8169_schedule_work(dev, rtl8169_reset_task);
Francois Romieucebf8cc2007-10-18 12:06:54 +02003609 dev->stats.rx_fifo_errors++;
Francois Romieu9dccf612006-05-14 12:31:17 +02003610 }
Francois Romieu126fa4b2005-05-12 20:09:17 -04003611 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003612 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003613 struct sk_buff *skb = tp->Rx_skbuff[entry];
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003614 dma_addr_t addr = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003615 int pkt_size = (status & 0x00001FFF) - 4;
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003616 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003617
Francois Romieu126fa4b2005-05-12 20:09:17 -04003618 /*
3619 * The driver does not support incoming fragmented
3620 * frames. They are seen as a symptom of over-mtu
3621 * sized frames.
3622 */
3623 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02003624 dev->stats.rx_dropped++;
3625 dev->stats.rx_length_errors++;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003626 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
Richard Dawe4dcb7d32005-05-27 21:12:00 +02003627 continue;
Francois Romieu126fa4b2005-05-12 20:09:17 -04003628 }
3629
Linus Torvalds1da177e2005-04-16 15:20:36 -07003630 rtl8169_rx_csum(skb, desc);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003631
Francois Romieu07d3f512007-02-21 22:40:46 +01003632 if (rtl8169_try_rx_copy(&skb, tp, pkt_size, addr)) {
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003633 pci_dma_sync_single_for_device(pdev, addr,
3634 pkt_size, PCI_DMA_FROMDEVICE);
3635 rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
3636 } else {
Francois Romieua866bbf2008-08-26 21:56:06 +02003637 pci_unmap_single(pdev, addr, tp->rx_buf_sz,
Stephen Hemmingerb4496552007-06-17 01:06:49 +02003638 PCI_DMA_FROMDEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003639 tp->Rx_skbuff[entry] = NULL;
3640 }
3641
Linus Torvalds1da177e2005-04-16 15:20:36 -07003642 skb_put(skb, pkt_size);
3643 skb->protocol = eth_type_trans(skb, dev);
3644
3645 if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
Francois Romieu865c6522008-05-11 14:51:00 +02003646 netif_receive_skb(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003647
Francois Romieucebf8cc2007-10-18 12:06:54 +02003648 dev->stats.rx_bytes += pkt_size;
3649 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003650 }
Francois Romieu6dccd162007-02-13 23:38:05 +01003651
3652 /* Work around for AMD plateform. */
Al Viro95e09182007-12-22 18:55:39 +00003653 if ((desc->opts2 & cpu_to_le32(0xfffe000)) &&
Francois Romieu6dccd162007-02-13 23:38:05 +01003654 (tp->mac_version == RTL_GIGA_MAC_VER_05)) {
3655 desc->opts2 = 0;
3656 cur_rx++;
3657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003658 }
3659
3660 count = cur_rx - tp->cur_rx;
3661 tp->cur_rx = cur_rx;
3662
3663 delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003664 if (!delta && count && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003665 printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
3666 tp->dirty_rx += delta;
3667
3668 /*
3669 * FIXME: until there is periodic timer to try and refill the ring,
3670 * a temporary shortage may definitely kill the Rx process.
3671 * - disable the asic to try and avoid an overflow and kick it again
3672 * after refill ?
3673 * - how do others driver handle this condition (Uh oh...).
3674 */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003675 if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
3677
3678 return count;
3679}
3680
Francois Romieu07d3f512007-02-21 22:40:46 +01003681static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003682{
Francois Romieu07d3f512007-02-21 22:40:46 +01003683 struct net_device *dev = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003684 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003685 void __iomem *ioaddr = tp->mmio_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686 int handled = 0;
Francois Romieu865c6522008-05-11 14:51:00 +02003687 int status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003688
David Dillowf11a3772009-05-22 15:29:34 +00003689 /* loop handling interrupts until we have no new ones or
3690 * we hit a invalid/hotplug case.
3691 */
Francois Romieu865c6522008-05-11 14:51:00 +02003692 status = RTL_R16(IntrStatus);
David Dillowf11a3772009-05-22 15:29:34 +00003693 while (status && status != 0xffff) {
3694 handled = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003695
David Dillowf11a3772009-05-22 15:29:34 +00003696 /* Handle all of the error cases first. These will reset
3697 * the chip, so just exit the loop.
3698 */
3699 if (unlikely(!netif_running(dev))) {
3700 rtl8169_asic_down(ioaddr);
3701 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702 }
David Dillowf11a3772009-05-22 15:29:34 +00003703
3704 /* Work around for rx fifo overflow */
3705 if (unlikely(status & RxFIFOOver) &&
3706 (tp->mac_version == RTL_GIGA_MAC_VER_11)) {
3707 netif_stop_queue(dev);
3708 rtl8169_tx_timeout(dev);
3709 break;
3710 }
3711
3712 if (unlikely(status & SYSErr)) {
3713 rtl8169_pcierr_interrupt(dev);
3714 break;
3715 }
3716
3717 if (status & LinkChg)
3718 rtl8169_check_link_status(dev, tp, ioaddr);
3719
3720 /* We need to see the lastest version of tp->intr_mask to
3721 * avoid ignoring an MSI interrupt and having to wait for
3722 * another event which may never come.
3723 */
3724 smp_rmb();
3725 if (status & tp->intr_mask & tp->napi_event) {
3726 RTL_W16(IntrMask, tp->intr_event & ~tp->napi_event);
3727 tp->intr_mask = ~tp->napi_event;
3728
3729 if (likely(napi_schedule_prep(&tp->napi)))
3730 __napi_schedule(&tp->napi);
3731 else if (netif_msg_intr(tp)) {
3732 printk(KERN_INFO "%s: interrupt %04x in poll\n",
3733 dev->name, status);
3734 }
3735 }
3736
3737 /* We only get a new MSI interrupt when all active irq
3738 * sources on the chip have been acknowledged. So, ack
3739 * everything we've seen and check if new sources have become
3740 * active to avoid blocking all interrupts from the chip.
3741 */
3742 RTL_W16(IntrStatus,
3743 (status & RxFIFOOver) ? (status | RxOverflow) : status);
3744 status = RTL_R16(IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003745 }
David Dillowf11a3772009-05-22 15:29:34 +00003746
Linus Torvalds1da177e2005-04-16 15:20:36 -07003747 return IRQ_RETVAL(handled);
3748}
3749
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003750static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003752 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
3753 struct net_device *dev = tp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 void __iomem *ioaddr = tp->mmio_addr;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003755 int work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003757 work_done = rtl8169_rx_interrupt(dev, tp, ioaddr, (u32) budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758 rtl8169_tx_interrupt(dev, tp, ioaddr);
3759
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003760 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08003761 napi_complete(napi);
David Dillowf11a3772009-05-22 15:29:34 +00003762
3763 /* We need for force the visibility of tp->intr_mask
3764 * for other CPUs, as we can loose an MSI interrupt
3765 * and potentially wait for a retransmit timeout if we don't.
3766 * The posted write to IntrMask is safe, as it will
3767 * eventually make it to the chip and we won't loose anything
3768 * until it does.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003769 */
David Dillowf11a3772009-05-22 15:29:34 +00003770 tp->intr_mask = 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003771 smp_wmb();
Francois Romieu0e485152007-02-20 00:00:26 +01003772 RTL_W16(IntrMask, tp->intr_event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773 }
3774
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003775 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003776}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003777
Francois Romieu523a6092008-09-10 22:28:56 +02003778static void rtl8169_rx_missed(struct net_device *dev, void __iomem *ioaddr)
3779{
3780 struct rtl8169_private *tp = netdev_priv(dev);
3781
3782 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
3783 return;
3784
3785 dev->stats.rx_missed_errors += (RTL_R32(RxMissed) & 0xffffff);
3786 RTL_W32(RxMissed, 0);
3787}
3788
Linus Torvalds1da177e2005-04-16 15:20:36 -07003789static void rtl8169_down(struct net_device *dev)
3790{
3791 struct rtl8169_private *tp = netdev_priv(dev);
3792 void __iomem *ioaddr = tp->mmio_addr;
Arnaud Patard733b7362006-10-12 22:33:31 +02003793 unsigned int intrmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794
3795 rtl8169_delete_timer(dev);
3796
3797 netif_stop_queue(dev);
3798
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003799 napi_disable(&tp->napi);
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01003800
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801core_down:
3802 spin_lock_irq(&tp->lock);
3803
3804 rtl8169_asic_down(ioaddr);
3805
Francois Romieu523a6092008-09-10 22:28:56 +02003806 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003807
3808 spin_unlock_irq(&tp->lock);
3809
3810 synchronize_irq(dev->irq);
3811
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenneyfbd568a3e2005-05-01 08:59:04 -07003813 synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003814
3815 /*
3816 * And now for the 50k$ question: are IRQ disabled or not ?
3817 *
3818 * Two paths lead here:
3819 * 1) dev->close
3820 * -> netif_running() is available to sync the current code and the
3821 * IRQ handler. See rtl8169_interrupt for details.
3822 * 2) dev->change_mtu
3823 * -> rtl8169_poll can not be issued again and re-enable the
3824 * interruptions. Let's simply issue the IRQ down sequence again.
Arnaud Patard733b7362006-10-12 22:33:31 +02003825 *
3826 * No loop if hotpluged or major error (0xffff).
Linus Torvalds1da177e2005-04-16 15:20:36 -07003827 */
Arnaud Patard733b7362006-10-12 22:33:31 +02003828 intrmask = RTL_R16(IntrMask);
3829 if (intrmask && (intrmask != 0xffff))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 goto core_down;
3831
3832 rtl8169_tx_clear(tp);
3833
3834 rtl8169_rx_clear(tp);
3835}
3836
3837static int rtl8169_close(struct net_device *dev)
3838{
3839 struct rtl8169_private *tp = netdev_priv(dev);
3840 struct pci_dev *pdev = tp->pci_dev;
3841
Ivan Vecera355423d2009-02-06 21:49:57 -08003842 /* update counters before going down */
3843 rtl8169_update_counters(dev);
3844
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 rtl8169_down(dev);
3846
3847 free_irq(dev->irq, dev);
3848
Linus Torvalds1da177e2005-04-16 15:20:36 -07003849 pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
3850 tp->RxPhyAddr);
3851 pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
3852 tp->TxPhyAddr);
3853 tp->TxDescArray = NULL;
3854 tp->RxDescArray = NULL;
3855
3856 return 0;
3857}
3858
Francois Romieu07ce4062007-02-23 23:36:39 +01003859static void rtl_set_rx_mode(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860{
3861 struct rtl8169_private *tp = netdev_priv(dev);
3862 void __iomem *ioaddr = tp->mmio_addr;
3863 unsigned long flags;
3864 u32 mc_filter[2]; /* Multicast hash filter */
Francois Romieu07d3f512007-02-21 22:40:46 +01003865 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866 u32 tmp = 0;
3867
3868 if (dev->flags & IFF_PROMISC) {
3869 /* Unconditionally log net taps. */
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02003870 if (netif_msg_link(tp)) {
3871 printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
3872 dev->name);
3873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 rx_mode =
3875 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
3876 AcceptAllPhys;
3877 mc_filter[1] = mc_filter[0] = 0xffffffff;
3878 } else if ((dev->mc_count > multicast_filter_limit)
3879 || (dev->flags & IFF_ALLMULTI)) {
3880 /* Too many to filter perfectly -- accept all multicasts. */
3881 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
3882 mc_filter[1] = mc_filter[0] = 0xffffffff;
3883 } else {
3884 struct dev_mc_list *mclist;
Francois Romieu07d3f512007-02-21 22:40:46 +01003885 unsigned int i;
3886
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887 rx_mode = AcceptBroadcast | AcceptMyPhys;
3888 mc_filter[1] = mc_filter[0] = 0;
3889 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3890 i++, mclist = mclist->next) {
3891 int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
3892 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
3893 rx_mode |= AcceptMulticast;
3894 }
3895 }
3896
3897 spin_lock_irqsave(&tp->lock, flags);
3898
3899 tmp = rtl8169_rx_config | rx_mode |
3900 (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
3901
Francois Romieuf887cce2008-07-17 22:24:18 +02003902 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
Francois Romieu1087f4f2007-12-26 22:46:05 +01003903 u32 data = mc_filter[0];
3904
3905 mc_filter[0] = swab32(mc_filter[1]);
3906 mc_filter[1] = swab32(data);
Francois Romieubcf0bf92006-07-26 23:14:13 +02003907 }
3908
Linus Torvalds1da177e2005-04-16 15:20:36 -07003909 RTL_W32(MAR0 + 0, mc_filter[0]);
3910 RTL_W32(MAR0 + 4, mc_filter[1]);
3911
Francois Romieu57a9f232007-06-04 22:10:15 +02003912 RTL_W32(RxConfig, tmp);
3913
Linus Torvalds1da177e2005-04-16 15:20:36 -07003914 spin_unlock_irqrestore(&tp->lock, flags);
3915}
3916
3917/**
3918 * rtl8169_get_stats - Get rtl8169 read/write statistics
3919 * @dev: The Ethernet Device to get statistics for
3920 *
3921 * Get TX/RX statistics for rtl8169
3922 */
3923static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
3924{
3925 struct rtl8169_private *tp = netdev_priv(dev);
3926 void __iomem *ioaddr = tp->mmio_addr;
3927 unsigned long flags;
3928
3929 if (netif_running(dev)) {
3930 spin_lock_irqsave(&tp->lock, flags);
Francois Romieu523a6092008-09-10 22:28:56 +02003931 rtl8169_rx_missed(dev, ioaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 spin_unlock_irqrestore(&tp->lock, flags);
3933 }
Francois Romieu5b0384f2006-08-16 16:00:01 +02003934
Francois Romieucebf8cc2007-10-18 12:06:54 +02003935 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003936}
3937
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003938static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01003939{
Francois Romieu5d06a992006-02-23 00:47:58 +01003940 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003941 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01003942
3943 netif_device_detach(dev);
3944 netif_stop_queue(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003945}
Francois Romieu5d06a992006-02-23 00:47:58 +01003946
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003947#ifdef CONFIG_PM
3948
3949static int rtl8169_suspend(struct device *device)
3950{
3951 struct pci_dev *pdev = to_pci_dev(device);
3952 struct net_device *dev = pci_get_drvdata(pdev);
3953
3954 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02003955
Francois Romieu5d06a992006-02-23 00:47:58 +01003956 return 0;
3957}
3958
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003959static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01003960{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003961 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01003962 struct net_device *dev = pci_get_drvdata(pdev);
3963
3964 if (!netif_running(dev))
3965 goto out;
3966
3967 netif_device_attach(dev);
3968
Francois Romieu5d06a992006-02-23 00:47:58 +01003969 rtl8169_schedule_work(dev, rtl8169_reset_task);
3970out:
3971 return 0;
3972}
3973
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003974static struct dev_pm_ops rtl8169_pm_ops = {
3975 .suspend = rtl8169_suspend,
3976 .resume = rtl8169_resume,
3977 .freeze = rtl8169_suspend,
3978 .thaw = rtl8169_resume,
3979 .poweroff = rtl8169_suspend,
3980 .restore = rtl8169_resume,
3981};
3982
3983#define RTL8169_PM_OPS (&rtl8169_pm_ops)
3984
3985#else /* !CONFIG_PM */
3986
3987#define RTL8169_PM_OPS NULL
3988
3989#endif /* !CONFIG_PM */
3990
Francois Romieu1765f952008-09-13 17:21:40 +02003991static void rtl_shutdown(struct pci_dev *pdev)
3992{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003993 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00003994 struct rtl8169_private *tp = netdev_priv(dev);
3995 void __iomem *ioaddr = tp->mmio_addr;
Francois Romieu1765f952008-09-13 17:21:40 +02003996
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00003997 rtl8169_net_suspend(dev);
3998
françois romieu4bb3f522009-06-17 11:41:45 +00003999 spin_lock_irq(&tp->lock);
4000
4001 rtl8169_asic_down(ioaddr);
4002
4003 spin_unlock_irq(&tp->lock);
4004
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004005 if (system_state == SYSTEM_POWER_OFF) {
françois romieuca52efd2009-07-24 12:34:19 +00004006 /* WoL fails with some 8168 when the receiver is disabled. */
4007 if (tp->features & RTL_FEATURE_WOL) {
4008 pci_clear_master(pdev);
4009
4010 RTL_W8(ChipCmd, CmdRxEnb);
4011 /* PCI commit */
4012 RTL_R8(ChipCmd);
4013 }
4014
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004015 pci_wake_from_d3(pdev, true);
4016 pci_set_power_state(pdev, PCI_D3hot);
4017 }
4018}
Francois Romieu5d06a992006-02-23 00:47:58 +01004019
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020static struct pci_driver rtl8169_pci_driver = {
4021 .name = MODULENAME,
4022 .id_table = rtl8169_pci_tbl,
4023 .probe = rtl8169_init_one,
4024 .remove = __devexit_p(rtl8169_remove_one),
Francois Romieu1765f952008-09-13 17:21:40 +02004025 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00004026 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004027};
4028
Francois Romieu07d3f512007-02-21 22:40:46 +01004029static int __init rtl8169_init_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004030{
Jeff Garzik29917622006-08-19 17:48:59 -04004031 return pci_register_driver(&rtl8169_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004032}
4033
Francois Romieu07d3f512007-02-21 22:40:46 +01004034static void __exit rtl8169_cleanup_module(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004035{
4036 pci_unregister_driver(&rtl8169_pci_driver);
4037}
4038
4039module_init(rtl8169_init_module);
4040module_exit(rtl8169_cleanup_module);