blob: da2ce086ce311c3aac0f00bb0d95a74a02e3ad2c [file] [log] [blame]
Marc Zyngier1a89dd92013-01-21 19:36:12 -05001/*
Marc Zyngier50926d82016-05-28 11:27:11 +01002 * Copyright (C) 2015, 2016 ARM Ltd.
Marc Zyngier1a89dd92013-01-21 19:36:12 -05003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
Marc Zyngier50926d82016-05-28 11:27:11 +010014 * along with this program. If not, see <http://www.gnu.org/licenses/>.
Marc Zyngier1a89dd92013-01-21 19:36:12 -050015 */
Marc Zyngier50926d82016-05-28 11:27:11 +010016#ifndef __KVM_ARM_VGIC_H
17#define __KVM_ARM_VGIC_H
Christoffer Dallb18b5772015-11-23 07:20:05 -080018
Marc Zyngierb47ef922013-01-21 19:36:14 -050019#include <linux/kernel.h>
20#include <linux/kvm.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050021#include <linux/irqreturn.h>
22#include <linux/spinlock.h>
Marc Zyngierfb5ee362016-09-06 09:28:45 +010023#include <linux/static_key.h>
Marc Zyngierb47ef922013-01-21 19:36:14 -050024#include <linux/types.h>
Andre Przywara6777f772015-03-26 14:39:34 +000025#include <kvm/iodev.h>
Andre Przywara424c3382016-07-15 12:43:32 +010026#include <linux/list.h>
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010027#include <linux/jump_label.h>
Marc Zyngier1a89dd92013-01-21 19:36:12 -050028
Marc Zyngier50926d82016-05-28 11:27:11 +010029#define VGIC_V3_MAX_CPUS 255
30#define VGIC_V2_MAX_CPUS 8
31#define VGIC_NR_IRQS_LEGACY 256
Marc Zyngierb47ef922013-01-21 19:36:14 -050032#define VGIC_NR_SGIS 16
33#define VGIC_NR_PPIS 16
34#define VGIC_NR_PRIVATE_IRQS (VGIC_NR_SGIS + VGIC_NR_PPIS)
Marc Zyngier50926d82016-05-28 11:27:11 +010035#define VGIC_MAX_PRIVATE (VGIC_NR_PRIVATE_IRQS - 1)
36#define VGIC_MAX_SPI 1019
37#define VGIC_MAX_RESERVED 1023
38#define VGIC_MIN_LPI 8192
Eric Auger180ae7b2016-07-22 16:20:41 +000039#define KVM_IRQCHIP_NUM_PINS (1020 - 32)
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010040
Marc Zyngier1a9b1302013-06-21 11:57:56 +010041enum vgic_type {
42 VGIC_V2, /* Good ol' GICv2 */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +010043 VGIC_V3, /* New fancy GICv3 */
Marc Zyngier1a9b1302013-06-21 11:57:56 +010044};
45
Marc Zyngier50926d82016-05-28 11:27:11 +010046/* same for all guests, as depending only on the _host's_ GIC model */
47struct vgic_global {
48 /* type of the host GIC */
49 enum vgic_type type;
Marc Zyngier8d5c6b02013-06-03 15:55:02 +010050
Marc Zyngierca85f622013-06-18 19:17:28 +010051 /* Physical address of vgic virtual cpu interface */
Marc Zyngier50926d82016-05-28 11:27:11 +010052 phys_addr_t vcpu_base;
53
Marc Zyngierbf8feb32016-09-06 09:28:46 +010054 /* GICV mapping */
55 void __iomem *vcpu_base_va;
56
Marc Zyngier50926d82016-05-28 11:27:11 +010057 /* virtual control interface mapping */
58 void __iomem *vctrl_base;
59
60 /* Number of implemented list registers */
61 int nr_lr;
62
63 /* Maintenance IRQ number */
64 unsigned int maint_irq;
65
66 /* maximum number of VCPUs allowed (GICv2 limits us to 8) */
67 int max_gic_vcpus;
68
Andre Przywarab5d84ff2014-06-03 10:26:03 +020069 /* Only needed for the legacy KVM_CREATE_IRQCHIP */
Marc Zyngier50926d82016-05-28 11:27:11 +010070 bool can_emulate_gicv2;
Vladimir Murzin5a7a8422016-09-12 15:49:15 +010071
72 /* GIC system register CPU interface */
73 struct static_key_false gicv3_cpuif;
Marc Zyngierca85f622013-06-18 19:17:28 +010074};
75
Marc Zyngier50926d82016-05-28 11:27:11 +010076extern struct vgic_global kvm_vgic_global_state;
77
78#define VGIC_V2_MAX_LRS (1 << 6)
79#define VGIC_V3_MAX_LRS 16
80#define VGIC_V3_LR_INDEX(lr) (VGIC_V3_MAX_LRS - 1 - lr)
81
82enum vgic_irq_config {
83 VGIC_CONFIG_EDGE = 0,
84 VGIC_CONFIG_LEVEL
Andre Przywarab26e5fd2014-06-02 16:19:12 +020085};
86
Marc Zyngier50926d82016-05-28 11:27:11 +010087struct vgic_irq {
88 spinlock_t irq_lock; /* Protects the content of the struct */
Andre Przywara38024112016-07-15 12:43:33 +010089 struct list_head lpi_list; /* Used to link all LPIs together */
Marc Zyngier50926d82016-05-28 11:27:11 +010090 struct list_head ap_list;
91
92 struct kvm_vcpu *vcpu; /* SGIs and PPIs: The VCPU
93 * SPIs and LPIs: The VCPU whose ap_list
94 * this is queued on.
95 */
96
97 struct kvm_vcpu *target_vcpu; /* The VCPU that this interrupt should
98 * be sent to, as a result of the
99 * targets reg (v2) or the
100 * affinity reg (v3).
101 */
102
103 u32 intid; /* Guest visible INTID */
Marc Zyngier50926d82016-05-28 11:27:11 +0100104 bool line_level; /* Level only */
Christoffer Dall8694e4d2017-01-23 14:07:18 +0100105 bool pending_latch; /* The pending latch state used to calculate
106 * the pending state for both level
107 * and edge triggered IRQs. */
Marc Zyngier50926d82016-05-28 11:27:11 +0100108 bool active; /* not used for LPIs */
109 bool enabled;
110 bool hw; /* Tied to HW IRQ */
Andre Przywara5dd4b922016-07-15 12:43:27 +0100111 struct kref refcount; /* Used for LPIs */
Marc Zyngier50926d82016-05-28 11:27:11 +0100112 u32 hwintid; /* HW INTID number */
113 union {
114 u8 targets; /* GICv2 target VCPUs mask */
115 u32 mpidr; /* GICv3 target VCPU */
116 };
117 u8 source; /* GICv2 SGIs only */
118 u8 priority;
119 enum vgic_irq_config config; /* Level or edge */
120};
121
122struct vgic_register_region;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100123struct vgic_its;
124
125enum iodev_type {
126 IODEV_CPUIF,
127 IODEV_DIST,
128 IODEV_REDIST,
129 IODEV_ITS
130};
Marc Zyngier50926d82016-05-28 11:27:11 +0100131
Andre Przywara6777f772015-03-26 14:39:34 +0000132struct vgic_io_device {
Marc Zyngier50926d82016-05-28 11:27:11 +0100133 gpa_t base_addr;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100134 union {
135 struct kvm_vcpu *redist_vcpu;
136 struct vgic_its *its;
137 };
Marc Zyngier50926d82016-05-28 11:27:11 +0100138 const struct vgic_register_region *regions;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100139 enum iodev_type iodev_type;
Marc Zyngier50926d82016-05-28 11:27:11 +0100140 int nr_regions;
Andre Przywara6777f772015-03-26 14:39:34 +0000141 struct kvm_io_device dev;
142};
143
Andre Przywara59c5ab42016-07-15 12:43:30 +0100144struct vgic_its {
145 /* The base address of the ITS control register frame */
146 gpa_t vgic_its_base;
147
148 bool enabled;
Andre Przywara1085fdc2016-07-15 12:43:31 +0100149 bool initialized;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100150 struct vgic_io_device iodev;
Marc Zyngierbb717642016-07-17 21:35:07 +0100151 struct kvm_device *dev;
Andre Przywara424c3382016-07-15 12:43:32 +0100152
153 /* These registers correspond to GITS_BASER{0,1} */
154 u64 baser_device_table;
155 u64 baser_coll_table;
156
157 /* Protects the command queue */
158 struct mutex cmd_lock;
159 u64 cbaser;
160 u32 creadr;
161 u32 cwriter;
162
163 /* Protects the device and collection lists */
164 struct mutex its_lock;
165 struct list_head device_list;
166 struct list_head collection_list;
Andre Przywara59c5ab42016-07-15 12:43:30 +0100167};
168
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500169struct vgic_dist {
Marc Zyngierf982cf42014-05-15 10:03:25 +0100170 bool in_kernel;
Marc Zyngier01ac5e32013-01-21 19:36:16 -0500171 bool ready;
Marc Zyngier50926d82016-05-28 11:27:11 +0100172 bool initialized;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500173
Andre Przywara598921362014-06-03 09:33:10 +0200174 /* vGIC model the kernel emulates for the guest (GICv2 or GICv3) */
175 u32 vgic_model;
176
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100177 /* Do injected MSIs require an additional device ID? */
178 bool msis_require_devid;
179
Marc Zyngier50926d82016-05-28 11:27:11 +0100180 int nr_spis;
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100181
Marc Zyngier50926d82016-05-28 11:27:11 +0100182 /* TODO: Consider moving to global state */
Marc Zyngierb47ef922013-01-21 19:36:14 -0500183 /* Virtual control interface mapping */
184 void __iomem *vctrl_base;
185
Marc Zyngier50926d82016-05-28 11:27:11 +0100186 /* base addresses in guest physical address space: */
187 gpa_t vgic_dist_base; /* distributor */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200188 union {
Marc Zyngier50926d82016-05-28 11:27:11 +0100189 /* either a GICv2 CPU interface */
190 gpa_t vgic_cpu_base;
191 /* or a number of GICv3 redistributor regions */
192 gpa_t vgic_redist_base;
Andre Przywaraa0675c22014-06-07 00:54:51 +0200193 };
Marc Zyngierb47ef922013-01-21 19:36:14 -0500194
Marc Zyngier50926d82016-05-28 11:27:11 +0100195 /* distributor enabled */
196 bool enabled;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500197
Marc Zyngier50926d82016-05-28 11:27:11 +0100198 struct vgic_irq *spis;
Marc Zyngierb47ef922013-01-21 19:36:14 -0500199
Andre Przywaraa9cf86f2015-03-26 14:39:35 +0000200 struct vgic_io_device dist_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100201
Andre Przywara1085fdc2016-07-15 12:43:31 +0100202 bool has_its;
203
Andre Przywara0aa1de52016-07-15 12:43:29 +0100204 /*
205 * Contains the attributes and gpa of the LPI configuration table.
206 * Since we report GICR_TYPER.CommonLPIAff as 0b00, we can share
207 * one address across all redistributors.
208 * GICv3 spec: 6.1.2 "LPI Configuration tables"
209 */
210 u64 propbaser;
Andre Przywara38024112016-07-15 12:43:33 +0100211
212 /* Protects the lpi_list and the count value below. */
213 spinlock_t lpi_list_lock;
214 struct list_head lpi_list_head;
215 int lpi_list_count;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500216};
217
Marc Zyngiereede8212013-05-30 10:20:36 +0100218struct vgic_v2_cpu_if {
219 u32 vgic_hcr;
220 u32 vgic_vmcr;
221 u32 vgic_misr; /* Saved only */
Christoffer Dall2df36a52014-09-28 16:04:26 +0200222 u64 vgic_eisr; /* Saved only */
223 u64 vgic_elrsr; /* Saved only */
Marc Zyngiereede8212013-05-30 10:20:36 +0100224 u32 vgic_apr;
Marc Zyngier8f186d52014-02-04 18:13:03 +0000225 u32 vgic_lr[VGIC_V2_MAX_LRS];
Marc Zyngiereede8212013-05-30 10:20:36 +0100226};
227
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100228struct vgic_v3_cpu_if {
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100229 u32 vgic_hcr;
230 u32 vgic_vmcr;
Andre Przywara2f5fa412014-06-03 08:58:15 +0200231 u32 vgic_sre; /* Restored only, change ignored */
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100232 u32 vgic_misr; /* Saved only */
233 u32 vgic_eisr; /* Saved only */
234 u32 vgic_elrsr; /* Saved only */
235 u32 vgic_ap0r[4];
236 u32 vgic_ap1r[4];
237 u64 vgic_lr[VGIC_V3_MAX_LRS];
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100238};
239
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500240struct vgic_cpu {
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500241 /* CPU vif control registers for world switch */
Marc Zyngiereede8212013-05-30 10:20:36 +0100242 union {
243 struct vgic_v2_cpu_if vgic_v2;
Marc Zyngierb2fb1c02013-07-12 15:15:23 +0100244 struct vgic_v3_cpu_if vgic_v3;
Marc Zyngiereede8212013-05-30 10:20:36 +0100245 };
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100246
Marc Zyngier50926d82016-05-28 11:27:11 +0100247 unsigned int used_lrs;
248 struct vgic_irq private_irqs[VGIC_NR_PRIVATE_IRQS];
Marc Zyngier59f00ff2016-02-02 19:35:34 +0000249
Marc Zyngier50926d82016-05-28 11:27:11 +0100250 spinlock_t ap_list_lock; /* Protects the ap_list */
251
252 /*
253 * List of IRQs that this VCPU should consider because they are either
254 * Active or Pending (hence the name; AP list), or because they recently
255 * were one of the two and need to be migrated off this list to another
256 * VCPU.
257 */
258 struct list_head ap_list_head;
259
260 u64 live_lrs;
Andre Przywara8f6cdc12016-07-15 12:43:22 +0100261
262 /*
263 * Members below are used with GICv3 emulation only and represent
264 * parts of the redistributor.
265 */
266 struct vgic_io_device rd_iodev;
267 struct vgic_io_device sgi_iodev;
Andre Przywara0aa1de52016-07-15 12:43:29 +0100268
269 /* Contains the attributes and gpa of the LPI pending tables. */
270 u64 pendbaser;
271
272 bool lpis_enabled;
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500273};
274
Marc Zyngierfb5ee362016-09-06 09:28:45 +0100275extern struct static_key_false vgic_v2_cpuif_trap;
276
Christoffer Dallce01e4e2013-09-23 14:55:56 -0700277int kvm_vgic_addr(struct kvm *kvm, unsigned long type, u64 *addr, bool write);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100278void kvm_vgic_early_init(struct kvm *kvm);
Andre Przywara598921362014-06-03 09:33:10 +0200279int kvm_vgic_create(struct kvm *kvm, u32 type);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100280void kvm_vgic_destroy(struct kvm *kvm);
Marc Zyngier6c3d63c2014-06-23 17:37:18 +0100281void kvm_vgic_vcpu_early_init(struct kvm_vcpu *vcpu);
Marc Zyngierc1bfb572014-07-08 12:09:01 +0100282void kvm_vgic_vcpu_destroy(struct kvm_vcpu *vcpu);
Marc Zyngier50926d82016-05-28 11:27:11 +0100283int kvm_vgic_map_resources(struct kvm *kvm);
284int kvm_vgic_hyp_init(void);
285
286int kvm_vgic_inject_irq(struct kvm *kvm, int cpuid, unsigned int intid,
Marc Zyngier5863c2c2013-01-21 19:36:15 -0500287 bool level);
Marc Zyngier50926d82016-05-28 11:27:11 +0100288int kvm_vgic_inject_mapped_irq(struct kvm *kvm, int cpuid, unsigned int intid,
289 bool level);
290int kvm_vgic_map_phys_irq(struct kvm_vcpu *vcpu, u32 virt_irq, u32 phys_irq);
Andre Przywara63306c22016-04-13 10:04:06 +0100291int kvm_vgic_unmap_phys_irq(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Andre Przywarae262f412016-04-13 10:03:49 +0100292bool kvm_vgic_map_is_active(struct kvm_vcpu *vcpu, unsigned int virt_irq);
Marc Zyngier1a89dd92013-01-21 19:36:12 -0500293
Marc Zyngier50926d82016-05-28 11:27:11 +0100294int kvm_vgic_vcpu_pending_irq(struct kvm_vcpu *vcpu);
295
Marc Zyngierf982cf42014-05-15 10:03:25 +0100296#define irqchip_in_kernel(k) (!!((k)->arch.vgic.in_kernel))
Marc Zyngier50926d82016-05-28 11:27:11 +0100297#define vgic_initialized(k) ((k)->arch.vgic.initialized)
Christoffer Dallc52edf52014-12-09 14:28:09 +0100298#define vgic_ready(k) ((k)->arch.vgic.ready)
Andre Przywara2defaff2016-03-07 17:32:29 +0700299#define vgic_valid_spi(k, i) (((i) >= VGIC_NR_PRIVATE_IRQS) && \
Marc Zyngier50926d82016-05-28 11:27:11 +0100300 ((i) < (k)->arch.vgic.nr_spis + VGIC_NR_PRIVATE_IRQS))
Marc Zyngier9d949dc2013-01-21 19:36:14 -0500301
Marc Zyngier50926d82016-05-28 11:27:11 +0100302bool kvm_vcpu_has_pending_irqs(struct kvm_vcpu *vcpu);
303void kvm_vgic_sync_hwstate(struct kvm_vcpu *vcpu);
304void kvm_vgic_flush_hwstate(struct kvm_vcpu *vcpu);
305
Marc Zyngier50926d82016-05-28 11:27:11 +0100306void vgic_v3_dispatch_sgi(struct kvm_vcpu *vcpu, u64 reg);
Marc Zyngier8f186d52014-02-04 18:13:03 +0000307
Marc Zyngier50926d82016-05-28 11:27:11 +0100308/**
309 * kvm_vgic_get_max_vcpus - Get the maximum number of VCPUs allowed by HW
310 *
311 * The host's GIC naturally limits the maximum amount of VCPUs a guest
312 * can use.
313 */
314static inline int kvm_vgic_get_max_vcpus(void)
315{
316 return kvm_vgic_global_state.max_gic_vcpus;
317}
318
Andre Przywara0e4e82f2016-07-15 12:43:38 +0100319int kvm_send_userspace_msi(struct kvm *kvm, struct kvm_msi *msi);
320
Eric Auger180ae7b2016-07-22 16:20:41 +0000321/**
322 * kvm_vgic_setup_default_irq_routing:
323 * Setup a default flat gsi routing table mapping all SPIs
324 */
325int kvm_vgic_setup_default_irq_routing(struct kvm *kvm);
326
Marc Zyngier50926d82016-05-28 11:27:11 +0100327#endif /* __KVM_ARM_VGIC_H */