blob: cc6f7c34ea2af16d8b916b98ad4d6c9fa1c857bb [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2009 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
6 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
9 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
19 *******************************************************************/
20
21/* Macros to deal with bit fields. Each bit field must have 3 #defines
22 * associated with it (_SHIFT, _MASK, and _WORD).
23 * EG. For a bit field that is in the 7th bit of the "field4" field of a
24 * structure and is 2 bits in size the following #defines must exist:
25 * struct temp {
26 * uint32_t field1;
27 * uint32_t field2;
28 * uint32_t field3;
29 * uint32_t field4;
30 * #define example_bit_field_SHIFT 7
31 * #define example_bit_field_MASK 0x03
32 * #define example_bit_field_WORD field4
33 * uint32_t field5;
34 * };
35 * Then the macros below may be used to get or set the value of that field.
36 * EG. To get the value of the bit field from the above example:
37 * struct temp t1;
38 * value = bf_get(example_bit_field, &t1);
39 * And then to set that bit field:
40 * bf_set(example_bit_field, &t1, 2);
41 * Or clear that bit field:
42 * bf_set(example_bit_field, &t1, 0);
43 */
James Smartcb5172e2010-03-15 11:25:07 -040044#define bf_get_le32(name, ptr) \
45 ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
James Smartda0436e2009-05-22 14:51:39 -040046#define bf_get(name, ptr) \
47 (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
James Smartcb5172e2010-03-15 11:25:07 -040048#define bf_set_le32(name, ptr, value) \
49 ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
50 name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
51 ~(name##_MASK << name##_SHIFT)))))
James Smartda0436e2009-05-22 14:51:39 -040052#define bf_set(name, ptr, value) \
53 ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
54 ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
55
56struct dma_address {
57 uint32_t addr_lo;
58 uint32_t addr_hi;
59};
60
James Smart8fa38512009-07-19 10:01:03 -040061struct lpfc_sli_intf {
62 uint32_t word0;
James Smart28baac72010-02-12 14:42:03 -050063#define lpfc_sli_intf_valid_SHIFT 29
64#define lpfc_sli_intf_valid_MASK 0x00000007
65#define lpfc_sli_intf_valid_WORD word0
James Smart8fa38512009-07-19 10:01:03 -040066#define LPFC_SLI_INTF_VALID 6
James Smart085c6472010-11-20 23:11:37 -050067#define lpfc_sli_intf_sli_hint2_SHIFT 24
68#define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
69#define lpfc_sli_intf_sli_hint2_WORD word0
70#define LPFC_SLI_INTF_SLI_HINT2_NONE 0
71#define lpfc_sli_intf_sli_hint1_SHIFT 16
72#define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
73#define lpfc_sli_intf_sli_hint1_WORD word0
74#define LPFC_SLI_INTF_SLI_HINT1_NONE 0
75#define LPFC_SLI_INTF_SLI_HINT1_1 1
76#define LPFC_SLI_INTF_SLI_HINT1_2 2
77#define lpfc_sli_intf_if_type_SHIFT 12
78#define lpfc_sli_intf_if_type_MASK 0x0000000F
79#define lpfc_sli_intf_if_type_WORD word0
80#define LPFC_SLI_INTF_IF_TYPE_0 0
81#define LPFC_SLI_INTF_IF_TYPE_1 1
82#define LPFC_SLI_INTF_IF_TYPE_2 2
James Smart28baac72010-02-12 14:42:03 -050083#define lpfc_sli_intf_sli_family_SHIFT 8
James Smart085c6472010-11-20 23:11:37 -050084#define lpfc_sli_intf_sli_family_MASK 0x0000000F
James Smart28baac72010-02-12 14:42:03 -050085#define lpfc_sli_intf_sli_family_WORD word0
James Smart085c6472010-11-20 23:11:37 -050086#define LPFC_SLI_INTF_FAMILY_BE2 0x0
87#define LPFC_SLI_INTF_FAMILY_BE3 0x1
88#define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
89#define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
James Smart28baac72010-02-12 14:42:03 -050090#define lpfc_sli_intf_slirev_SHIFT 4
91#define lpfc_sli_intf_slirev_MASK 0x0000000F
92#define lpfc_sli_intf_slirev_WORD word0
93#define LPFC_SLI_INTF_REV_SLI3 3
94#define LPFC_SLI_INTF_REV_SLI4 4
James Smart085c6472010-11-20 23:11:37 -050095#define lpfc_sli_intf_func_type_SHIFT 0
96#define lpfc_sli_intf_func_type_MASK 0x00000001
97#define lpfc_sli_intf_func_type_WORD word0
98#define LPFC_SLI_INTF_IF_TYPE_PHYS 0
99#define LPFC_SLI_INTF_IF_TYPE_VIRT 1
James Smart8fa38512009-07-19 10:01:03 -0400100};
101
James Smartda0436e2009-05-22 14:51:39 -0400102#define LPFC_SLI4_MBX_EMBED true
103#define LPFC_SLI4_MBX_NEMBED false
104
105#define LPFC_SLI4_MB_WORD_COUNT 64
106#define LPFC_MAX_MQ_PAGE 8
107#define LPFC_MAX_WQ_PAGE 8
108#define LPFC_MAX_CQ_PAGE 4
109#define LPFC_MAX_EQ_PAGE 8
110
111#define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
112#define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
113#define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
114
115/* Define SLI4 Alignment requirements. */
116#define LPFC_ALIGN_16_BYTE 16
117#define LPFC_ALIGN_64_BYTE 64
118
119/* Define SLI4 specific definitions. */
120#define LPFC_MQ_CQE_BYTE_OFFSET 256
121#define LPFC_MBX_CMD_HDR_LENGTH 16
122#define LPFC_MBX_ERROR_RANGE 0x4000
123#define LPFC_BMBX_BIT1_ADDR_HI 0x2
124#define LPFC_BMBX_BIT1_ADDR_LO 0
125#define LPFC_RPI_HDR_COUNT 64
126#define LPFC_HDR_TEMPLATE_SIZE 4096
127#define LPFC_RPI_ALLOC_ERROR 0xFFFF
128#define LPFC_FCF_RECORD_WD_CNT 132
129#define LPFC_ENTIRE_FCF_DATABASE 0
130#define LPFC_DFLT_FCF_INDEX 0
131
132/* Virtual function numbers */
133#define LPFC_VF0 0
134#define LPFC_VF1 1
135#define LPFC_VF2 2
136#define LPFC_VF3 3
137#define LPFC_VF4 4
138#define LPFC_VF5 5
139#define LPFC_VF6 6
140#define LPFC_VF7 7
141#define LPFC_VF8 8
142#define LPFC_VF9 9
143#define LPFC_VF10 10
144#define LPFC_VF11 11
145#define LPFC_VF12 12
146#define LPFC_VF13 13
147#define LPFC_VF14 14
148#define LPFC_VF15 15
149#define LPFC_VF16 16
150#define LPFC_VF17 17
151#define LPFC_VF18 18
152#define LPFC_VF19 19
153#define LPFC_VF20 20
154#define LPFC_VF21 21
155#define LPFC_VF22 22
156#define LPFC_VF23 23
157#define LPFC_VF24 24
158#define LPFC_VF25 25
159#define LPFC_VF26 26
160#define LPFC_VF27 27
161#define LPFC_VF28 28
162#define LPFC_VF29 29
163#define LPFC_VF30 30
164#define LPFC_VF31 31
165
166/* PCI function numbers */
167#define LPFC_PCI_FUNC0 0
168#define LPFC_PCI_FUNC1 1
169#define LPFC_PCI_FUNC2 2
170#define LPFC_PCI_FUNC3 3
171#define LPFC_PCI_FUNC4 4
172
James Smart88a2cfb2011-07-22 18:36:33 -0400173/* SLI4 interface type-2 PDEV_CTL register */
James Smartc0c11512011-05-24 11:41:34 -0400174#define LPFC_CTL_PDEV_CTL_OFFSET 0x414
James Smartc0c11512011-05-24 11:41:34 -0400175#define LPFC_CTL_PDEV_CTL_DRST 0x00000001
176#define LPFC_CTL_PDEV_CTL_FRST 0x00000002
177#define LPFC_CTL_PDEV_CTL_DD 0x00000004
178#define LPFC_CTL_PDEV_CTL_LC 0x00000008
179#define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
180#define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
181#define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
182
183#define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
184
James Smartda0436e2009-05-22 14:51:39 -0400185/* Active interrupt test count */
186#define LPFC_ACT_INTR_CNT 4
187
188/* Delay Multiplier constant */
189#define LPFC_DMULT_CONST 651042
190#define LPFC_MIM_IMAX 636
191#define LPFC_FP_DEF_IMAX 10000
192#define LPFC_SP_DEF_IMAX 10000
193
James Smart28baac72010-02-12 14:42:03 -0500194/* PORT_CAPABILITIES constants. */
195#define LPFC_MAX_SUPPORTED_PAGES 8
196
James Smartda0436e2009-05-22 14:51:39 -0400197struct ulp_bde64 {
198 union ULP_BDE_TUS {
199 uint32_t w;
200 struct {
201#ifdef __BIG_ENDIAN_BITFIELD
202 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
203 VALUE !! */
204 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
205#else /* __LITTLE_ENDIAN_BITFIELD */
206 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
207 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
208 VALUE !! */
209#endif
210#define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
211#define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
212#define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
213#define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
214#define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
215#define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
216#define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
217 } f;
218 } tus;
219 uint32_t addrLow;
220 uint32_t addrHigh;
221};
222
223struct lpfc_sli4_flags {
224 uint32_t word0;
James Smart6d368e52011-05-24 11:44:12 -0400225#define lpfc_idx_rsrc_rdy_SHIFT 0
226#define lpfc_idx_rsrc_rdy_MASK 0x00000001
227#define lpfc_idx_rsrc_rdy_WORD word0
228#define LPFC_IDX_RSRC_RDY 1
229#define lpfc_xri_rsrc_rdy_SHIFT 1
230#define lpfc_xri_rsrc_rdy_MASK 0x00000001
231#define lpfc_xri_rsrc_rdy_WORD word0
232#define LPFC_XRI_RSRC_RDY 1
233#define lpfc_rpi_rsrc_rdy_SHIFT 2
234#define lpfc_rpi_rsrc_rdy_MASK 0x00000001
235#define lpfc_rpi_rsrc_rdy_WORD word0
236#define LPFC_RPI_RSRC_RDY 1
237#define lpfc_vpi_rsrc_rdy_SHIFT 3
238#define lpfc_vpi_rsrc_rdy_MASK 0x00000001
239#define lpfc_vpi_rsrc_rdy_WORD word0
240#define LPFC_VPI_RSRC_RDY 1
241#define lpfc_vfi_rsrc_rdy_SHIFT 4
242#define lpfc_vfi_rsrc_rdy_MASK 0x00000001
243#define lpfc_vfi_rsrc_rdy_WORD word0
244#define LPFC_VFI_RSRC_RDY 1
James Smartda0436e2009-05-22 14:51:39 -0400245};
246
James Smart546fc852011-03-11 16:06:29 -0500247struct sli4_bls_rsp {
James Smart5ffc2662009-11-18 15:39:44 -0500248 uint32_t word0_rsvd; /* Word0 must be reserved */
249 uint32_t word1;
250#define lpfc_abts_orig_SHIFT 0
251#define lpfc_abts_orig_MASK 0x00000001
252#define lpfc_abts_orig_WORD word1
253#define LPFC_ABTS_UNSOL_RSP 1
254#define LPFC_ABTS_UNSOL_INT 0
255 uint32_t word2;
256#define lpfc_abts_rxid_SHIFT 0
257#define lpfc_abts_rxid_MASK 0x0000FFFF
258#define lpfc_abts_rxid_WORD word2
259#define lpfc_abts_oxid_SHIFT 16
260#define lpfc_abts_oxid_MASK 0x0000FFFF
261#define lpfc_abts_oxid_WORD word2
262 uint32_t word3;
James Smart546fc852011-03-11 16:06:29 -0500263#define lpfc_vndr_code_SHIFT 0
264#define lpfc_vndr_code_MASK 0x000000FF
265#define lpfc_vndr_code_WORD word3
266#define lpfc_rsn_expln_SHIFT 8
267#define lpfc_rsn_expln_MASK 0x000000FF
268#define lpfc_rsn_expln_WORD word3
269#define lpfc_rsn_code_SHIFT 16
270#define lpfc_rsn_code_MASK 0x000000FF
271#define lpfc_rsn_code_WORD word3
272
James Smart5ffc2662009-11-18 15:39:44 -0500273 uint32_t word4;
274 uint32_t word5_rsvd; /* Word5 must be reserved */
275};
276
James Smartda0436e2009-05-22 14:51:39 -0400277/* event queue entry structure */
278struct lpfc_eqe {
279 uint32_t word0;
280#define lpfc_eqe_resource_id_SHIFT 16
281#define lpfc_eqe_resource_id_MASK 0x000000FF
282#define lpfc_eqe_resource_id_WORD word0
283#define lpfc_eqe_minor_code_SHIFT 4
284#define lpfc_eqe_minor_code_MASK 0x00000FFF
285#define lpfc_eqe_minor_code_WORD word0
286#define lpfc_eqe_major_code_SHIFT 1
287#define lpfc_eqe_major_code_MASK 0x00000007
288#define lpfc_eqe_major_code_WORD word0
289#define lpfc_eqe_valid_SHIFT 0
290#define lpfc_eqe_valid_MASK 0x00000001
291#define lpfc_eqe_valid_WORD word0
292};
293
294/* completion queue entry structure (common fields for all cqe types) */
295struct lpfc_cqe {
296 uint32_t reserved0;
297 uint32_t reserved1;
298 uint32_t reserved2;
299 uint32_t word3;
300#define lpfc_cqe_valid_SHIFT 31
301#define lpfc_cqe_valid_MASK 0x00000001
302#define lpfc_cqe_valid_WORD word3
303#define lpfc_cqe_code_SHIFT 16
304#define lpfc_cqe_code_MASK 0x000000FF
305#define lpfc_cqe_code_WORD word3
306};
307
308/* Completion Queue Entry Status Codes */
309#define CQE_STATUS_SUCCESS 0x0
310#define CQE_STATUS_FCP_RSP_FAILURE 0x1
311#define CQE_STATUS_REMOTE_STOP 0x2
312#define CQE_STATUS_LOCAL_REJECT 0x3
313#define CQE_STATUS_NPORT_RJT 0x4
314#define CQE_STATUS_FABRIC_RJT 0x5
315#define CQE_STATUS_NPORT_BSY 0x6
316#define CQE_STATUS_FABRIC_BSY 0x7
317#define CQE_STATUS_INTERMED_RSP 0x8
318#define CQE_STATUS_LS_RJT 0x9
319#define CQE_STATUS_CMD_REJECT 0xb
320#define CQE_STATUS_FCP_TGT_LENCHECK 0xc
321#define CQE_STATUS_NEED_BUFF_ENTRY 0xf
322
323/* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
324#define CQE_HW_STATUS_NO_ERR 0x0
325#define CQE_HW_STATUS_UNDERRUN 0x1
326#define CQE_HW_STATUS_OVERRUN 0x2
327
328/* Completion Queue Entry Codes */
329#define CQE_CODE_COMPL_WQE 0x1
330#define CQE_CODE_RELEASE_WQE 0x2
331#define CQE_CODE_RECEIVE 0x4
332#define CQE_CODE_XRI_ABORTED 0x5
333
334/* completion queue entry for wqe completions */
335struct lpfc_wcqe_complete {
336 uint32_t word0;
337#define lpfc_wcqe_c_request_tag_SHIFT 16
338#define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
339#define lpfc_wcqe_c_request_tag_WORD word0
340#define lpfc_wcqe_c_status_SHIFT 8
341#define lpfc_wcqe_c_status_MASK 0x000000FF
342#define lpfc_wcqe_c_status_WORD word0
343#define lpfc_wcqe_c_hw_status_SHIFT 0
344#define lpfc_wcqe_c_hw_status_MASK 0x000000FF
345#define lpfc_wcqe_c_hw_status_WORD word0
346 uint32_t total_data_placed;
347 uint32_t parameter;
348 uint32_t word3;
349#define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
350#define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
351#define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
352#define lpfc_wcqe_c_xb_SHIFT 28
353#define lpfc_wcqe_c_xb_MASK 0x00000001
354#define lpfc_wcqe_c_xb_WORD word3
355#define lpfc_wcqe_c_pv_SHIFT 27
356#define lpfc_wcqe_c_pv_MASK 0x00000001
357#define lpfc_wcqe_c_pv_WORD word3
358#define lpfc_wcqe_c_priority_SHIFT 24
359#define lpfc_wcqe_c_priority_MASK 0x00000007
360#define lpfc_wcqe_c_priority_WORD word3
361#define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
362#define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
363#define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
364};
365
366/* completion queue entry for wqe release */
367struct lpfc_wcqe_release {
368 uint32_t reserved0;
369 uint32_t reserved1;
370 uint32_t word2;
371#define lpfc_wcqe_r_wq_id_SHIFT 16
372#define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
373#define lpfc_wcqe_r_wq_id_WORD word2
374#define lpfc_wcqe_r_wqe_index_SHIFT 0
375#define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
376#define lpfc_wcqe_r_wqe_index_WORD word2
377 uint32_t word3;
378#define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
379#define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
380#define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
381#define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
382#define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
383#define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
384};
385
386struct sli4_wcqe_xri_aborted {
387 uint32_t word0;
388#define lpfc_wcqe_xa_status_SHIFT 8
389#define lpfc_wcqe_xa_status_MASK 0x000000FF
390#define lpfc_wcqe_xa_status_WORD word0
391 uint32_t parameter;
392 uint32_t word2;
393#define lpfc_wcqe_xa_remote_xid_SHIFT 16
394#define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
395#define lpfc_wcqe_xa_remote_xid_WORD word2
396#define lpfc_wcqe_xa_xri_SHIFT 0
397#define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
398#define lpfc_wcqe_xa_xri_WORD word2
399 uint32_t word3;
400#define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
401#define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
402#define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
403#define lpfc_wcqe_xa_ia_SHIFT 30
404#define lpfc_wcqe_xa_ia_MASK 0x00000001
405#define lpfc_wcqe_xa_ia_WORD word3
406#define CQE_XRI_ABORTED_IA_REMOTE 0
407#define CQE_XRI_ABORTED_IA_LOCAL 1
408#define lpfc_wcqe_xa_br_SHIFT 29
409#define lpfc_wcqe_xa_br_MASK 0x00000001
410#define lpfc_wcqe_xa_br_WORD word3
411#define CQE_XRI_ABORTED_BR_BA_ACC 0
412#define CQE_XRI_ABORTED_BR_BA_RJT 1
413#define lpfc_wcqe_xa_eo_SHIFT 28
414#define lpfc_wcqe_xa_eo_MASK 0x00000001
415#define lpfc_wcqe_xa_eo_WORD word3
416#define CQE_XRI_ABORTED_EO_REMOTE 0
417#define CQE_XRI_ABORTED_EO_LOCAL 1
418#define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
419#define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
420#define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
421};
422
423/* completion queue entry structure for rqe completion */
424struct lpfc_rcqe {
425 uint32_t word0;
426#define lpfc_rcqe_bindex_SHIFT 16
427#define lpfc_rcqe_bindex_MASK 0x0000FFF
428#define lpfc_rcqe_bindex_WORD word0
429#define lpfc_rcqe_status_SHIFT 8
430#define lpfc_rcqe_status_MASK 0x000000FF
431#define lpfc_rcqe_status_WORD word0
432#define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
433#define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
434#define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
435#define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
436 uint32_t reserved1;
437 uint32_t word2;
438#define lpfc_rcqe_length_SHIFT 16
439#define lpfc_rcqe_length_MASK 0x0000FFFF
440#define lpfc_rcqe_length_WORD word2
441#define lpfc_rcqe_rq_id_SHIFT 6
442#define lpfc_rcqe_rq_id_MASK 0x000003FF
443#define lpfc_rcqe_rq_id_WORD word2
444#define lpfc_rcqe_fcf_id_SHIFT 0
445#define lpfc_rcqe_fcf_id_MASK 0x0000003F
446#define lpfc_rcqe_fcf_id_WORD word2
447 uint32_t word3;
448#define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
449#define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
450#define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
451#define lpfc_rcqe_port_SHIFT 30
452#define lpfc_rcqe_port_MASK 0x00000001
453#define lpfc_rcqe_port_WORD word3
454#define lpfc_rcqe_hdr_length_SHIFT 24
455#define lpfc_rcqe_hdr_length_MASK 0x0000001F
456#define lpfc_rcqe_hdr_length_WORD word3
457#define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
458#define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
459#define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
460#define lpfc_rcqe_eof_SHIFT 8
461#define lpfc_rcqe_eof_MASK 0x000000FF
462#define lpfc_rcqe_eof_WORD word3
463#define FCOE_EOFn 0x41
464#define FCOE_EOFt 0x42
465#define FCOE_EOFni 0x49
466#define FCOE_EOFa 0x50
467#define lpfc_rcqe_sof_SHIFT 0
468#define lpfc_rcqe_sof_MASK 0x000000FF
469#define lpfc_rcqe_sof_WORD word3
470#define FCOE_SOFi2 0x2d
471#define FCOE_SOFi3 0x2e
472#define FCOE_SOFn2 0x35
473#define FCOE_SOFn3 0x36
474};
475
James Smartda0436e2009-05-22 14:51:39 -0400476struct lpfc_rqe {
477 uint32_t address_hi;
478 uint32_t address_lo;
479};
480
481/* buffer descriptors */
482struct lpfc_bde4 {
483 uint32_t addr_hi;
484 uint32_t addr_lo;
485 uint32_t word2;
486#define lpfc_bde4_last_SHIFT 31
487#define lpfc_bde4_last_MASK 0x00000001
488#define lpfc_bde4_last_WORD word2
489#define lpfc_bde4_sge_offset_SHIFT 0
490#define lpfc_bde4_sge_offset_MASK 0x000003FF
491#define lpfc_bde4_sge_offset_WORD word2
492 uint32_t word3;
493#define lpfc_bde4_length_SHIFT 0
494#define lpfc_bde4_length_MASK 0x000000FF
495#define lpfc_bde4_length_WORD word3
496};
497
498struct lpfc_register {
499 uint32_t word0;
500};
501
James Smart085c6472010-11-20 23:11:37 -0500502/* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
James Smartda0436e2009-05-22 14:51:39 -0400503#define LPFC_UERR_STATUS_HI 0x00A4
504#define LPFC_UERR_STATUS_LO 0x00A0
James Smarta747c9c2009-11-18 15:41:10 -0500505#define LPFC_UE_MASK_HI 0x00AC
506#define LPFC_UE_MASK_LO 0x00A8
James Smartda0436e2009-05-22 14:51:39 -0400507
James Smart2fcee4b2010-12-15 17:57:46 -0500508/* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
509#define LPFC_SLI_INTF 0x0058
James Smartda0436e2009-05-22 14:51:39 -0400510
James Smart88a2cfb2011-07-22 18:36:33 -0400511#define LPFC_CTL_PORT_SEM_OFFSET 0x400
James Smart2fcee4b2010-12-15 17:57:46 -0500512#define lpfc_port_smphr_perr_SHIFT 31
513#define lpfc_port_smphr_perr_MASK 0x1
514#define lpfc_port_smphr_perr_WORD word0
515#define lpfc_port_smphr_sfi_SHIFT 30
516#define lpfc_port_smphr_sfi_MASK 0x1
517#define lpfc_port_smphr_sfi_WORD word0
518#define lpfc_port_smphr_nip_SHIFT 29
519#define lpfc_port_smphr_nip_MASK 0x1
520#define lpfc_port_smphr_nip_WORD word0
521#define lpfc_port_smphr_ipc_SHIFT 28
522#define lpfc_port_smphr_ipc_MASK 0x1
523#define lpfc_port_smphr_ipc_WORD word0
524#define lpfc_port_smphr_scr1_SHIFT 27
525#define lpfc_port_smphr_scr1_MASK 0x1
526#define lpfc_port_smphr_scr1_WORD word0
527#define lpfc_port_smphr_scr2_SHIFT 26
528#define lpfc_port_smphr_scr2_MASK 0x1
529#define lpfc_port_smphr_scr2_WORD word0
530#define lpfc_port_smphr_host_scratch_SHIFT 16
531#define lpfc_port_smphr_host_scratch_MASK 0xFF
532#define lpfc_port_smphr_host_scratch_WORD word0
533#define lpfc_port_smphr_port_status_SHIFT 0
534#define lpfc_port_smphr_port_status_MASK 0xFFFF
535#define lpfc_port_smphr_port_status_WORD word0
536
James Smartda0436e2009-05-22 14:51:39 -0400537#define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
538#define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
539#define LPFC_POST_STAGE_HOST_RDY 0x0002
540#define LPFC_POST_STAGE_BE_RESET 0x0003
541#define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
542#define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
543#define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
544#define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
545#define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
546#define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
547#define LPFC_POST_STAGE_DDR_TEST_START 0x0400
548#define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
549#define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
550#define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
551#define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
552#define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
553#define LPFC_POST_STAGE_ARMFW_START 0x0800
554#define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
555#define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
556#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
557#define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
558#define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
559#define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
560#define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
561#define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
562#define LPFC_POST_STAGE_PARSE_XML 0x0B04
563#define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
564#define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
565#define LPFC_POST_STAGE_RC_DONE 0x0B07
566#define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
567#define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
James Smart2fcee4b2010-12-15 17:57:46 -0500568#define LPFC_POST_STAGE_PORT_READY 0xC000
569#define LPFC_POST_STAGE_PORT_UE 0xF000
James Smart085c6472010-11-20 23:11:37 -0500570
James Smart88a2cfb2011-07-22 18:36:33 -0400571#define LPFC_CTL_PORT_STA_OFFSET 0x404
James Smart085c6472010-11-20 23:11:37 -0500572#define lpfc_sliport_status_err_SHIFT 31
573#define lpfc_sliport_status_err_MASK 0x1
574#define lpfc_sliport_status_err_WORD word0
575#define lpfc_sliport_status_end_SHIFT 30
576#define lpfc_sliport_status_end_MASK 0x1
577#define lpfc_sliport_status_end_WORD word0
578#define lpfc_sliport_status_oti_SHIFT 29
579#define lpfc_sliport_status_oti_MASK 0x1
580#define lpfc_sliport_status_oti_WORD word0
581#define lpfc_sliport_status_rn_SHIFT 24
582#define lpfc_sliport_status_rn_MASK 0x1
583#define lpfc_sliport_status_rn_WORD word0
584#define lpfc_sliport_status_rdy_SHIFT 23
585#define lpfc_sliport_status_rdy_MASK 0x1
586#define lpfc_sliport_status_rdy_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500587#define MAX_IF_TYPE_2_RESETS 1000
James Smart085c6472010-11-20 23:11:37 -0500588
James Smart88a2cfb2011-07-22 18:36:33 -0400589#define LPFC_CTL_PORT_CTL_OFFSET 0x408
James Smart085c6472010-11-20 23:11:37 -0500590#define lpfc_sliport_ctrl_end_SHIFT 30
591#define lpfc_sliport_ctrl_end_MASK 0x1
592#define lpfc_sliport_ctrl_end_WORD word0
593#define LPFC_SLIPORT_LITTLE_ENDIAN 0
594#define LPFC_SLIPORT_BIG_ENDIAN 1
595#define lpfc_sliport_ctrl_ip_SHIFT 27
596#define lpfc_sliport_ctrl_ip_MASK 0x1
597#define lpfc_sliport_ctrl_ip_WORD word0
James Smart2fcee4b2010-12-15 17:57:46 -0500598#define LPFC_SLIPORT_INIT_PORT 1
James Smart085c6472010-11-20 23:11:37 -0500599
James Smart88a2cfb2011-07-22 18:36:33 -0400600#define LPFC_CTL_PORT_ER1_OFFSET 0x40C
601#define LPFC_CTL_PORT_ER2_OFFSET 0x410
James Smart085c6472010-11-20 23:11:37 -0500602
James Smart2fcee4b2010-12-15 17:57:46 -0500603/* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
604 * reside in BAR 2.
605 */
606#define LPFC_SLIPORT_IF0_SMPHR 0x00AC
607
James Smartda0436e2009-05-22 14:51:39 -0400608#define LPFC_IMR_MASK_ALL 0xFFFFFFFF
609#define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
610
611#define LPFC_HST_ISR0 0x0C18
612#define LPFC_HST_ISR1 0x0C1C
613#define LPFC_HST_ISR2 0x0C20
614#define LPFC_HST_ISR3 0x0C24
615#define LPFC_HST_ISR4 0x0C28
616
617#define LPFC_HST_IMR0 0x0C48
618#define LPFC_HST_IMR1 0x0C4C
619#define LPFC_HST_IMR2 0x0C50
620#define LPFC_HST_IMR3 0x0C54
621#define LPFC_HST_IMR4 0x0C58
622
623#define LPFC_HST_ISCR0 0x0C78
624#define LPFC_HST_ISCR1 0x0C7C
625#define LPFC_HST_ISCR2 0x0C80
626#define LPFC_HST_ISCR3 0x0C84
627#define LPFC_HST_ISCR4 0x0C88
628
629#define LPFC_SLI4_INTR0 BIT0
630#define LPFC_SLI4_INTR1 BIT1
631#define LPFC_SLI4_INTR2 BIT2
632#define LPFC_SLI4_INTR3 BIT3
633#define LPFC_SLI4_INTR4 BIT4
634#define LPFC_SLI4_INTR5 BIT5
635#define LPFC_SLI4_INTR6 BIT6
636#define LPFC_SLI4_INTR7 BIT7
637#define LPFC_SLI4_INTR8 BIT8
638#define LPFC_SLI4_INTR9 BIT9
639#define LPFC_SLI4_INTR10 BIT10
640#define LPFC_SLI4_INTR11 BIT11
641#define LPFC_SLI4_INTR12 BIT12
642#define LPFC_SLI4_INTR13 BIT13
643#define LPFC_SLI4_INTR14 BIT14
644#define LPFC_SLI4_INTR15 BIT15
645#define LPFC_SLI4_INTR16 BIT16
646#define LPFC_SLI4_INTR17 BIT17
647#define LPFC_SLI4_INTR18 BIT18
648#define LPFC_SLI4_INTR19 BIT19
649#define LPFC_SLI4_INTR20 BIT20
650#define LPFC_SLI4_INTR21 BIT21
651#define LPFC_SLI4_INTR22 BIT22
652#define LPFC_SLI4_INTR23 BIT23
653#define LPFC_SLI4_INTR24 BIT24
654#define LPFC_SLI4_INTR25 BIT25
655#define LPFC_SLI4_INTR26 BIT26
656#define LPFC_SLI4_INTR27 BIT27
657#define LPFC_SLI4_INTR28 BIT28
658#define LPFC_SLI4_INTR29 BIT29
659#define LPFC_SLI4_INTR30 BIT30
660#define LPFC_SLI4_INTR31 BIT31
661
James Smart085c6472010-11-20 23:11:37 -0500662/*
663 * The Doorbell registers defined here exist in different BAR
664 * register sets depending on the UCNA Port's reported if_type
665 * value. For UCNA ports running SLI4 and if_type 0, they reside in
James Smart2fcee4b2010-12-15 17:57:46 -0500666 * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
James Smart085c6472010-11-20 23:11:37 -0500667 * BAR0. The offsets are the same so the driver must account for
668 * any base address difference.
669 */
James Smartda0436e2009-05-22 14:51:39 -0400670#define LPFC_RQ_DOORBELL 0x00A0
671#define lpfc_rq_doorbell_num_posted_SHIFT 16
672#define lpfc_rq_doorbell_num_posted_MASK 0x3FFF
673#define lpfc_rq_doorbell_num_posted_WORD word0
674#define LPFC_RQ_POST_BATCH 8 /* RQEs to post at one time */
675#define lpfc_rq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500676#define lpfc_rq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400677#define lpfc_rq_doorbell_id_WORD word0
678
679#define LPFC_WQ_DOORBELL 0x0040
680#define lpfc_wq_doorbell_num_posted_SHIFT 24
681#define lpfc_wq_doorbell_num_posted_MASK 0x00FF
682#define lpfc_wq_doorbell_num_posted_WORD word0
683#define lpfc_wq_doorbell_index_SHIFT 16
684#define lpfc_wq_doorbell_index_MASK 0x00FF
685#define lpfc_wq_doorbell_index_WORD word0
686#define lpfc_wq_doorbell_id_SHIFT 0
687#define lpfc_wq_doorbell_id_MASK 0xFFFF
688#define lpfc_wq_doorbell_id_WORD word0
689
690#define LPFC_EQCQ_DOORBELL 0x0120
James Smart085c6472010-11-20 23:11:37 -0500691#define lpfc_eqcq_doorbell_se_SHIFT 31
692#define lpfc_eqcq_doorbell_se_MASK 0x0001
693#define lpfc_eqcq_doorbell_se_WORD word0
694#define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
695#define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
James Smartda0436e2009-05-22 14:51:39 -0400696#define lpfc_eqcq_doorbell_arm_SHIFT 29
697#define lpfc_eqcq_doorbell_arm_MASK 0x0001
698#define lpfc_eqcq_doorbell_arm_WORD word0
699#define lpfc_eqcq_doorbell_num_released_SHIFT 16
700#define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
701#define lpfc_eqcq_doorbell_num_released_WORD word0
702#define lpfc_eqcq_doorbell_qt_SHIFT 10
703#define lpfc_eqcq_doorbell_qt_MASK 0x0001
704#define lpfc_eqcq_doorbell_qt_WORD word0
705#define LPFC_QUEUE_TYPE_COMPLETION 0
706#define LPFC_QUEUE_TYPE_EVENT 1
707#define lpfc_eqcq_doorbell_eqci_SHIFT 9
708#define lpfc_eqcq_doorbell_eqci_MASK 0x0001
709#define lpfc_eqcq_doorbell_eqci_WORD word0
710#define lpfc_eqcq_doorbell_cqid_SHIFT 0
711#define lpfc_eqcq_doorbell_cqid_MASK 0x03FF
712#define lpfc_eqcq_doorbell_cqid_WORD word0
713#define lpfc_eqcq_doorbell_eqid_SHIFT 0
714#define lpfc_eqcq_doorbell_eqid_MASK 0x01FF
715#define lpfc_eqcq_doorbell_eqid_WORD word0
716
717#define LPFC_BMBX 0x0160
718#define lpfc_bmbx_addr_SHIFT 2
719#define lpfc_bmbx_addr_MASK 0x3FFFFFFF
720#define lpfc_bmbx_addr_WORD word0
721#define lpfc_bmbx_hi_SHIFT 1
722#define lpfc_bmbx_hi_MASK 0x0001
723#define lpfc_bmbx_hi_WORD word0
724#define lpfc_bmbx_rdy_SHIFT 0
725#define lpfc_bmbx_rdy_MASK 0x0001
726#define lpfc_bmbx_rdy_WORD word0
727
728#define LPFC_MQ_DOORBELL 0x0140
729#define lpfc_mq_doorbell_num_posted_SHIFT 16
730#define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
731#define lpfc_mq_doorbell_num_posted_WORD word0
732#define lpfc_mq_doorbell_id_SHIFT 0
James Smart085c6472010-11-20 23:11:37 -0500733#define lpfc_mq_doorbell_id_MASK 0xFFFF
James Smartda0436e2009-05-22 14:51:39 -0400734#define lpfc_mq_doorbell_id_WORD word0
735
736struct lpfc_sli4_cfg_mhdr {
737 uint32_t word1;
738#define lpfc_mbox_hdr_emb_SHIFT 0
739#define lpfc_mbox_hdr_emb_MASK 0x00000001
740#define lpfc_mbox_hdr_emb_WORD word1
741#define lpfc_mbox_hdr_sge_cnt_SHIFT 3
742#define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
743#define lpfc_mbox_hdr_sge_cnt_WORD word1
744 uint32_t payload_length;
745 uint32_t tag_lo;
746 uint32_t tag_hi;
747 uint32_t reserved5;
748};
749
750union lpfc_sli4_cfg_shdr {
751 struct {
752 uint32_t word6;
James Smart5a6f1332011-03-11 16:05:35 -0500753#define lpfc_mbox_hdr_opcode_SHIFT 0
754#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
755#define lpfc_mbox_hdr_opcode_WORD word6
756#define lpfc_mbox_hdr_subsystem_SHIFT 8
757#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
758#define lpfc_mbox_hdr_subsystem_WORD word6
759#define lpfc_mbox_hdr_port_number_SHIFT 16
760#define lpfc_mbox_hdr_port_number_MASK 0x000000FF
761#define lpfc_mbox_hdr_port_number_WORD word6
762#define lpfc_mbox_hdr_domain_SHIFT 24
763#define lpfc_mbox_hdr_domain_MASK 0x000000FF
764#define lpfc_mbox_hdr_domain_WORD word6
James Smartda0436e2009-05-22 14:51:39 -0400765 uint32_t timeout;
766 uint32_t request_length;
James Smart5a6f1332011-03-11 16:05:35 -0500767 uint32_t word9;
768#define lpfc_mbox_hdr_version_SHIFT 0
769#define lpfc_mbox_hdr_version_MASK 0x000000FF
770#define lpfc_mbox_hdr_version_WORD word9
James Smart912e3ac2011-05-24 11:42:11 -0400771#define lpfc_mbox_hdr_pf_num_SHIFT 16
772#define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
773#define lpfc_mbox_hdr_pf_num_WORD word9
774#define lpfc_mbox_hdr_vh_num_SHIFT 24
775#define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
776#define lpfc_mbox_hdr_vh_num_WORD word9
James Smart5a6f1332011-03-11 16:05:35 -0500777#define LPFC_Q_CREATE_VERSION_2 2
778#define LPFC_Q_CREATE_VERSION_1 1
779#define LPFC_Q_CREATE_VERSION_0 0
James Smartda0436e2009-05-22 14:51:39 -0400780 } request;
781 struct {
782 uint32_t word6;
783#define lpfc_mbox_hdr_opcode_SHIFT 0
784#define lpfc_mbox_hdr_opcode_MASK 0x000000FF
785#define lpfc_mbox_hdr_opcode_WORD word6
786#define lpfc_mbox_hdr_subsystem_SHIFT 8
787#define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
788#define lpfc_mbox_hdr_subsystem_WORD word6
789#define lpfc_mbox_hdr_domain_SHIFT 24
790#define lpfc_mbox_hdr_domain_MASK 0x000000FF
791#define lpfc_mbox_hdr_domain_WORD word6
792 uint32_t word7;
793#define lpfc_mbox_hdr_status_SHIFT 0
794#define lpfc_mbox_hdr_status_MASK 0x000000FF
795#define lpfc_mbox_hdr_status_WORD word7
796#define lpfc_mbox_hdr_add_status_SHIFT 8
797#define lpfc_mbox_hdr_add_status_MASK 0x000000FF
798#define lpfc_mbox_hdr_add_status_WORD word7
799 uint32_t response_length;
800 uint32_t actual_response_length;
801 } response;
802};
803
James Smart6d368e52011-05-24 11:44:12 -0400804/* Mailbox Header structures.
805 * struct mbox_header is defined for first generation SLI4_CFG mailbox
806 * calls deployed for BE-based ports.
807 *
808 * struct sli4_mbox_header is defined for second generation SLI4
809 * ports that don't deploy the SLI4_CFG mechanism.
810 */
James Smartda0436e2009-05-22 14:51:39 -0400811struct mbox_header {
812 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
813 union lpfc_sli4_cfg_shdr cfg_shdr;
814};
815
James Smart6d368e52011-05-24 11:44:12 -0400816#define LPFC_EXTENT_LOCAL 0
817#define LPFC_TIMEOUT_DEFAULT 0
818#define LPFC_EXTENT_VERSION_DEFAULT 0
819
James Smartda0436e2009-05-22 14:51:39 -0400820/* Subsystem Definitions */
821#define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
822#define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
823
824/* Device Specific Definitions */
825
826/* The HOST ENDIAN defines are in Big Endian format. */
827#define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
828#define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
829
830/* Common Opcodes */
831#define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
832#define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
833#define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
834#define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
835#define LPFC_MBOX_OPCODE_NOP 0x21
836#define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
837#define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
838#define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
James Smart6669f9b2009-10-02 15:16:45 -0400839#define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
James Smartda0436e2009-05-22 14:51:39 -0400840#define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
James Smartb19a0612010-04-06 14:48:51 -0400841#define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
James Smart6d368e52011-05-24 11:44:12 -0400842#define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
843#define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
844#define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
845#define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
James Smart912e3ac2011-05-24 11:42:11 -0400846#define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
847#define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
James Smart52d52442011-05-24 11:42:45 -0400848#define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
James Smartfedd3b72011-02-16 12:39:24 -0500849#define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
James Smartda0436e2009-05-22 14:51:39 -0400850
851/* FCoE Opcodes */
852#define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
853#define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
854#define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
855#define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
856#define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
857#define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
858#define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
859#define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
860#define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
861#define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
James Smartecfd03c2010-02-12 14:41:27 -0500862#define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
James Smart7ad20aa2011-05-24 11:44:28 -0400863#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
864#define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
James Smartda0436e2009-05-22 14:51:39 -0400865
866/* Mailbox command structures */
867struct eq_context {
868 uint32_t word0;
869#define lpfc_eq_context_size_SHIFT 31
870#define lpfc_eq_context_size_MASK 0x00000001
871#define lpfc_eq_context_size_WORD word0
872#define LPFC_EQE_SIZE_4 0x0
873#define LPFC_EQE_SIZE_16 0x1
874#define lpfc_eq_context_valid_SHIFT 29
875#define lpfc_eq_context_valid_MASK 0x00000001
876#define lpfc_eq_context_valid_WORD word0
877 uint32_t word1;
878#define lpfc_eq_context_count_SHIFT 26
879#define lpfc_eq_context_count_MASK 0x00000003
880#define lpfc_eq_context_count_WORD word1
881#define LPFC_EQ_CNT_256 0x0
882#define LPFC_EQ_CNT_512 0x1
883#define LPFC_EQ_CNT_1024 0x2
884#define LPFC_EQ_CNT_2048 0x3
885#define LPFC_EQ_CNT_4096 0x4
886 uint32_t word2;
887#define lpfc_eq_context_delay_multi_SHIFT 13
888#define lpfc_eq_context_delay_multi_MASK 0x000003FF
889#define lpfc_eq_context_delay_multi_WORD word2
890 uint32_t reserved3;
891};
892
893struct sgl_page_pairs {
894 uint32_t sgl_pg0_addr_lo;
895 uint32_t sgl_pg0_addr_hi;
896 uint32_t sgl_pg1_addr_lo;
897 uint32_t sgl_pg1_addr_hi;
898};
899
900struct lpfc_mbx_post_sgl_pages {
901 struct mbox_header header;
902 uint32_t word0;
903#define lpfc_post_sgl_pages_xri_SHIFT 0
904#define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
905#define lpfc_post_sgl_pages_xri_WORD word0
906#define lpfc_post_sgl_pages_xricnt_SHIFT 16
907#define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
908#define lpfc_post_sgl_pages_xricnt_WORD word0
909 struct sgl_page_pairs sgl_pg_pairs[1];
910};
911
912/* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
913struct lpfc_mbx_post_uembed_sgl_page1 {
914 union lpfc_sli4_cfg_shdr cfg_shdr;
915 uint32_t word0;
916 struct sgl_page_pairs sgl_pg_pairs;
917};
918
919struct lpfc_mbx_sge {
920 uint32_t pa_lo;
921 uint32_t pa_hi;
922 uint32_t length;
923};
924
925struct lpfc_mbx_nembed_cmd {
926 struct lpfc_sli4_cfg_mhdr cfg_mhdr;
927#define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
928 struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
929};
930
931struct lpfc_mbx_nembed_sge_virt {
932 void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
933};
934
935struct lpfc_mbx_eq_create {
936 struct mbox_header header;
937 union {
938 struct {
939 uint32_t word0;
940#define lpfc_mbx_eq_create_num_pages_SHIFT 0
941#define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
942#define lpfc_mbx_eq_create_num_pages_WORD word0
943 struct eq_context context;
944 struct dma_address page[LPFC_MAX_EQ_PAGE];
945 } request;
946 struct {
947 uint32_t word0;
948#define lpfc_mbx_eq_create_q_id_SHIFT 0
949#define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
950#define lpfc_mbx_eq_create_q_id_WORD word0
951 } response;
952 } u;
953};
954
955struct lpfc_mbx_eq_destroy {
956 struct mbox_header header;
957 union {
958 struct {
959 uint32_t word0;
960#define lpfc_mbx_eq_destroy_q_id_SHIFT 0
961#define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
962#define lpfc_mbx_eq_destroy_q_id_WORD word0
963 } request;
964 struct {
965 uint32_t word0;
966 } response;
967 } u;
968};
969
970struct lpfc_mbx_nop {
971 struct mbox_header header;
972 uint32_t context[2];
973};
974
975struct cq_context {
976 uint32_t word0;
977#define lpfc_cq_context_event_SHIFT 31
978#define lpfc_cq_context_event_MASK 0x00000001
979#define lpfc_cq_context_event_WORD word0
980#define lpfc_cq_context_valid_SHIFT 29
981#define lpfc_cq_context_valid_MASK 0x00000001
982#define lpfc_cq_context_valid_WORD word0
983#define lpfc_cq_context_count_SHIFT 27
984#define lpfc_cq_context_count_MASK 0x00000003
985#define lpfc_cq_context_count_WORD word0
986#define LPFC_CQ_CNT_256 0x0
987#define LPFC_CQ_CNT_512 0x1
988#define LPFC_CQ_CNT_1024 0x2
989 uint32_t word1;
James Smart5a6f1332011-03-11 16:05:35 -0500990#define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -0400991#define lpfc_cq_eq_id_MASK 0x000000FF
992#define lpfc_cq_eq_id_WORD word1
James Smart5a6f1332011-03-11 16:05:35 -0500993#define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
994#define lpfc_cq_eq_id_2_MASK 0x0000FFFF
995#define lpfc_cq_eq_id_2_WORD word1
James Smartda0436e2009-05-22 14:51:39 -0400996 uint32_t reserved0;
997 uint32_t reserved1;
998};
999
1000struct lpfc_mbx_cq_create {
1001 struct mbox_header header;
1002 union {
1003 struct {
1004 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001005#define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
1006#define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
1007#define lpfc_mbx_cq_create_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001008#define lpfc_mbx_cq_create_num_pages_SHIFT 0
1009#define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
1010#define lpfc_mbx_cq_create_num_pages_WORD word0
1011 struct cq_context context;
1012 struct dma_address page[LPFC_MAX_CQ_PAGE];
1013 } request;
1014 struct {
1015 uint32_t word0;
1016#define lpfc_mbx_cq_create_q_id_SHIFT 0
1017#define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
1018#define lpfc_mbx_cq_create_q_id_WORD word0
1019 } response;
1020 } u;
1021};
1022
1023struct lpfc_mbx_cq_destroy {
1024 struct mbox_header header;
1025 union {
1026 struct {
1027 uint32_t word0;
1028#define lpfc_mbx_cq_destroy_q_id_SHIFT 0
1029#define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
1030#define lpfc_mbx_cq_destroy_q_id_WORD word0
1031 } request;
1032 struct {
1033 uint32_t word0;
1034 } response;
1035 } u;
1036};
1037
1038struct wq_context {
1039 uint32_t reserved0;
1040 uint32_t reserved1;
1041 uint32_t reserved2;
1042 uint32_t reserved3;
1043};
1044
1045struct lpfc_mbx_wq_create {
1046 struct mbox_header header;
1047 union {
James Smart5a6f1332011-03-11 16:05:35 -05001048 struct { /* Version 0 Request */
James Smartda0436e2009-05-22 14:51:39 -04001049 uint32_t word0;
1050#define lpfc_mbx_wq_create_num_pages_SHIFT 0
1051#define lpfc_mbx_wq_create_num_pages_MASK 0x0000FFFF
1052#define lpfc_mbx_wq_create_num_pages_WORD word0
1053#define lpfc_mbx_wq_create_cq_id_SHIFT 16
1054#define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
1055#define lpfc_mbx_wq_create_cq_id_WORD word0
1056 struct dma_address page[LPFC_MAX_WQ_PAGE];
1057 } request;
James Smart5a6f1332011-03-11 16:05:35 -05001058 struct { /* Version 1 Request */
1059 uint32_t word0; /* Word 0 is the same as in v0 */
1060 uint32_t word1;
1061#define lpfc_mbx_wq_create_page_size_SHIFT 0
1062#define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
1063#define lpfc_mbx_wq_create_page_size_WORD word1
1064#define lpfc_mbx_wq_create_wqe_size_SHIFT 8
1065#define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
1066#define lpfc_mbx_wq_create_wqe_size_WORD word1
1067#define LPFC_WQ_WQE_SIZE_64 0x5
1068#define LPFC_WQ_WQE_SIZE_128 0x6
1069#define lpfc_mbx_wq_create_wqe_count_SHIFT 16
1070#define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
1071#define lpfc_mbx_wq_create_wqe_count_WORD word1
1072 uint32_t word2;
1073 struct dma_address page[LPFC_MAX_WQ_PAGE-1];
1074 } request_1;
James Smartda0436e2009-05-22 14:51:39 -04001075 struct {
1076 uint32_t word0;
1077#define lpfc_mbx_wq_create_q_id_SHIFT 0
1078#define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
1079#define lpfc_mbx_wq_create_q_id_WORD word0
1080 } response;
1081 } u;
1082};
1083
1084struct lpfc_mbx_wq_destroy {
1085 struct mbox_header header;
1086 union {
1087 struct {
1088 uint32_t word0;
1089#define lpfc_mbx_wq_destroy_q_id_SHIFT 0
1090#define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
1091#define lpfc_mbx_wq_destroy_q_id_WORD word0
1092 } request;
1093 struct {
1094 uint32_t word0;
1095 } response;
1096 } u;
1097};
1098
1099#define LPFC_HDR_BUF_SIZE 128
James Smarteeead812009-12-21 17:01:23 -05001100#define LPFC_DATA_BUF_SIZE 2048
James Smartda0436e2009-05-22 14:51:39 -04001101struct rq_context {
1102 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001103#define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
1104#define lpfc_rq_context_rqe_count_MASK 0x0000000F
1105#define lpfc_rq_context_rqe_count_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001106#define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
1107#define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
1108#define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
1109#define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
James Smart5a6f1332011-03-11 16:05:35 -05001110#define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1 Only */
1111#define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
1112#define lpfc_rq_context_rqe_count_1_WORD word0
1113#define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1 Only */
1114#define lpfc_rq_context_rqe_size_MASK 0x0000000F
1115#define lpfc_rq_context_rqe_size_WORD word0
James Smartc31098c2011-04-16 11:03:33 -04001116#define LPFC_RQE_SIZE_8 2
1117#define LPFC_RQE_SIZE_16 3
1118#define LPFC_RQE_SIZE_32 4
1119#define LPFC_RQE_SIZE_64 5
1120#define LPFC_RQE_SIZE_128 6
James Smart5a6f1332011-03-11 16:05:35 -05001121#define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
1122#define lpfc_rq_context_page_size_MASK 0x000000FF
1123#define lpfc_rq_context_page_size_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04001124 uint32_t reserved1;
1125 uint32_t word2;
1126#define lpfc_rq_context_cq_id_SHIFT 16
1127#define lpfc_rq_context_cq_id_MASK 0x000003FF
1128#define lpfc_rq_context_cq_id_WORD word2
1129#define lpfc_rq_context_buf_size_SHIFT 0
1130#define lpfc_rq_context_buf_size_MASK 0x0000FFFF
1131#define lpfc_rq_context_buf_size_WORD word2
James Smart5a6f1332011-03-11 16:05:35 -05001132 uint32_t buffer_size; /* Version 1 Only */
James Smartda0436e2009-05-22 14:51:39 -04001133};
1134
1135struct lpfc_mbx_rq_create {
1136 struct mbox_header header;
1137 union {
1138 struct {
1139 uint32_t word0;
1140#define lpfc_mbx_rq_create_num_pages_SHIFT 0
1141#define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
1142#define lpfc_mbx_rq_create_num_pages_WORD word0
1143 struct rq_context context;
1144 struct dma_address page[LPFC_MAX_WQ_PAGE];
1145 } request;
1146 struct {
1147 uint32_t word0;
1148#define lpfc_mbx_rq_create_q_id_SHIFT 0
1149#define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
1150#define lpfc_mbx_rq_create_q_id_WORD word0
1151 } response;
1152 } u;
1153};
1154
1155struct lpfc_mbx_rq_destroy {
1156 struct mbox_header header;
1157 union {
1158 struct {
1159 uint32_t word0;
1160#define lpfc_mbx_rq_destroy_q_id_SHIFT 0
1161#define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
1162#define lpfc_mbx_rq_destroy_q_id_WORD word0
1163 } request;
1164 struct {
1165 uint32_t word0;
1166 } response;
1167 } u;
1168};
1169
1170struct mq_context {
1171 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001172#define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
James Smartda0436e2009-05-22 14:51:39 -04001173#define lpfc_mq_context_cq_id_MASK 0x000003FF
1174#define lpfc_mq_context_cq_id_WORD word0
James Smart5a6f1332011-03-11 16:05:35 -05001175#define lpfc_mq_context_ring_size_SHIFT 16
1176#define lpfc_mq_context_ring_size_MASK 0x0000000F
1177#define lpfc_mq_context_ring_size_WORD word0
1178#define LPFC_MQ_RING_SIZE_16 0x5
1179#define LPFC_MQ_RING_SIZE_32 0x6
1180#define LPFC_MQ_RING_SIZE_64 0x7
1181#define LPFC_MQ_RING_SIZE_128 0x8
James Smartda0436e2009-05-22 14:51:39 -04001182 uint32_t word1;
1183#define lpfc_mq_context_valid_SHIFT 31
1184#define lpfc_mq_context_valid_MASK 0x00000001
1185#define lpfc_mq_context_valid_WORD word1
1186 uint32_t reserved2;
1187 uint32_t reserved3;
1188};
1189
1190struct lpfc_mbx_mq_create {
1191 struct mbox_header header;
1192 union {
1193 struct {
1194 uint32_t word0;
1195#define lpfc_mbx_mq_create_num_pages_SHIFT 0
1196#define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
1197#define lpfc_mbx_mq_create_num_pages_WORD word0
1198 struct mq_context context;
1199 struct dma_address page[LPFC_MAX_MQ_PAGE];
1200 } request;
1201 struct {
1202 uint32_t word0;
1203#define lpfc_mbx_mq_create_q_id_SHIFT 0
1204#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1205#define lpfc_mbx_mq_create_q_id_WORD word0
1206 } response;
1207 } u;
1208};
1209
James Smartb19a0612010-04-06 14:48:51 -04001210struct lpfc_mbx_mq_create_ext {
1211 struct mbox_header header;
1212 union {
1213 struct {
1214 uint32_t word0;
James Smart5a6f1332011-03-11 16:05:35 -05001215#define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
1216#define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
1217#define lpfc_mbx_mq_create_ext_num_pages_WORD word0
1218#define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
1219#define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
1220#define lpfc_mbx_mq_create_ext_cq_id_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04001221 uint32_t async_evt_bmap;
1222#define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
1223#define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
1224#define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001225#define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
1226#define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
1227#define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001228#define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
1229#define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
1230#define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
James Smart70f3c072010-12-15 17:57:33 -05001231#define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
1232#define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
1233#define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
1234#define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
1235#define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
1236#define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
James Smartb19a0612010-04-06 14:48:51 -04001237 struct mq_context context;
1238 struct dma_address page[LPFC_MAX_MQ_PAGE];
1239 } request;
1240 struct {
1241 uint32_t word0;
1242#define lpfc_mbx_mq_create_q_id_SHIFT 0
1243#define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
1244#define lpfc_mbx_mq_create_q_id_WORD word0
1245 } response;
1246 } u;
1247#define LPFC_ASYNC_EVENT_LINK_STATE 0x2
1248#define LPFC_ASYNC_EVENT_FCF_STATE 0x4
1249#define LPFC_ASYNC_EVENT_GROUP5 0x20
1250};
1251
James Smartda0436e2009-05-22 14:51:39 -04001252struct lpfc_mbx_mq_destroy {
1253 struct mbox_header header;
1254 union {
1255 struct {
1256 uint32_t word0;
1257#define lpfc_mbx_mq_destroy_q_id_SHIFT 0
1258#define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
1259#define lpfc_mbx_mq_destroy_q_id_WORD word0
1260 } request;
1261 struct {
1262 uint32_t word0;
1263 } response;
1264 } u;
1265};
1266
James Smart6d368e52011-05-24 11:44:12 -04001267/* Start Gen 2 SLI4 Mailbox definitions: */
1268
1269/* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
1270#define LPFC_RSC_TYPE_FCOE_VFI 0x20
1271#define LPFC_RSC_TYPE_FCOE_VPI 0x21
1272#define LPFC_RSC_TYPE_FCOE_RPI 0x22
1273#define LPFC_RSC_TYPE_FCOE_XRI 0x23
1274
1275struct lpfc_mbx_get_rsrc_extent_info {
1276 struct mbox_header header;
1277 union {
1278 struct {
1279 uint32_t word4;
1280#define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
1281#define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
1282#define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
1283 } req;
1284 struct {
1285 uint32_t word4;
1286#define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
1287#define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
1288#define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
1289#define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
1290#define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
1291#define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
1292 } rsp;
1293 } u;
1294};
1295
1296struct lpfc_id_range {
1297 uint32_t word5;
1298#define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
1299#define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
1300#define lpfc_mbx_rsrc_id_word4_0_WORD word5
1301#define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
1302#define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
1303#define lpfc_mbx_rsrc_id_word4_1_WORD word5
1304};
1305
James Smart7ad20aa2011-05-24 11:44:28 -04001306struct lpfc_mbx_set_link_diag_state {
1307 struct mbox_header header;
1308 union {
1309 struct {
1310 uint32_t word0;
1311#define lpfc_mbx_set_diag_state_diag_SHIFT 0
1312#define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
1313#define lpfc_mbx_set_diag_state_diag_WORD word0
1314#define lpfc_mbx_set_diag_state_link_num_SHIFT 16
1315#define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
1316#define lpfc_mbx_set_diag_state_link_num_WORD word0
1317#define lpfc_mbx_set_diag_state_link_type_SHIFT 22
1318#define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
1319#define lpfc_mbx_set_diag_state_link_type_WORD word0
1320 } req;
1321 struct {
1322 uint32_t word0;
1323 } rsp;
1324 } u;
1325};
1326
1327struct lpfc_mbx_set_link_diag_loopback {
1328 struct mbox_header header;
1329 union {
1330 struct {
1331 uint32_t word0;
1332#define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
1333#define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000001
1334#define lpfc_mbx_set_diag_lpbk_type_WORD word0
1335#define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
1336#define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
1337#define LPFC_DIAG_LOOPBACK_TYPE_EXTERNAL 0x2
1338#define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
1339#define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
1340#define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
1341#define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
1342#define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
1343#define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
1344 } req;
1345 struct {
1346 uint32_t word0;
1347 } rsp;
1348 } u;
1349};
1350
1351struct lpfc_mbx_run_link_diag_test {
1352 struct mbox_header header;
1353 union {
1354 struct {
1355 uint32_t word0;
1356#define lpfc_mbx_run_diag_test_link_num_SHIFT 16
1357#define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
1358#define lpfc_mbx_run_diag_test_link_num_WORD word0
1359#define lpfc_mbx_run_diag_test_link_type_SHIFT 22
1360#define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
1361#define lpfc_mbx_run_diag_test_link_type_WORD word0
1362 uint32_t word1;
1363#define lpfc_mbx_run_diag_test_test_id_SHIFT 0
1364#define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
1365#define lpfc_mbx_run_diag_test_test_id_WORD word1
1366#define lpfc_mbx_run_diag_test_loops_SHIFT 16
1367#define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
1368#define lpfc_mbx_run_diag_test_loops_WORD word1
1369 uint32_t word2;
1370#define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
1371#define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
1372#define lpfc_mbx_run_diag_test_test_ver_WORD word2
1373#define lpfc_mbx_run_diag_test_err_act_SHIFT 16
1374#define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
1375#define lpfc_mbx_run_diag_test_err_act_WORD word2
1376 } req;
1377 struct {
1378 uint32_t word0;
1379 } rsp;
1380 } u;
1381};
1382
James Smart6d368e52011-05-24 11:44:12 -04001383/*
1384 * struct lpfc_mbx_alloc_rsrc_extents:
1385 * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
1386 * 6 words of header + 4 words of shared subcommand header +
1387 * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
1388 *
1389 * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
1390 * for extents payload.
1391 *
1392 * 212/2 (bytes per extent) = 106 extents.
1393 * 106/2 (extents per word) = 53 words.
1394 * lpfc_id_range id is statically size to 53.
1395 *
1396 * This mailbox definition is used for ALLOC or GET_ALLOCATED
1397 * extent ranges. For ALLOC, the type and cnt are required.
1398 * For GET_ALLOCATED, only the type is required.
1399 */
1400struct lpfc_mbx_alloc_rsrc_extents {
1401 struct mbox_header header;
1402 union {
1403 struct {
1404 uint32_t word4;
1405#define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
1406#define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
1407#define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
1408#define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
1409#define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
1410#define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
1411 } req;
1412 struct {
1413 uint32_t word4;
1414#define lpfc_mbx_rsrc_cnt_SHIFT 0
1415#define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
1416#define lpfc_mbx_rsrc_cnt_WORD word4
1417 struct lpfc_id_range id[53];
1418 } rsp;
1419 } u;
1420};
1421
1422/*
1423 * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
1424 * structure shares the same SHIFT/MASK/WORD defines provided in the
1425 * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
1426 * the structures defined above. This non-embedded structure provides for the
1427 * maximum number of extents supported by the port.
1428 */
1429struct lpfc_mbx_nembed_rsrc_extent {
1430 union lpfc_sli4_cfg_shdr cfg_shdr;
1431 uint32_t word4;
1432 struct lpfc_id_range id;
1433};
1434
1435struct lpfc_mbx_dealloc_rsrc_extents {
1436 struct mbox_header header;
1437 struct {
1438 uint32_t word4;
1439#define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
1440#define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
1441#define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
1442 } req;
1443
1444};
1445
1446/* Start SLI4 FCoE specific mbox structures. */
1447
James Smartda0436e2009-05-22 14:51:39 -04001448struct lpfc_mbx_post_hdr_tmpl {
1449 struct mbox_header header;
1450 uint32_t word10;
1451#define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
1452#define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
1453#define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
1454#define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
1455#define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
1456#define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
1457 uint32_t rpi_paddr_lo;
1458 uint32_t rpi_paddr_hi;
1459};
1460
1461struct sli4_sge { /* SLI-4 */
1462 uint32_t addr_hi;
1463 uint32_t addr_lo;
1464
1465 uint32_t word2;
1466#define lpfc_sli4_sge_offset_SHIFT 0 /* Offset of buffer - Not used*/
James Smart05580562011-05-24 11:40:48 -04001467#define lpfc_sli4_sge_offset_MASK 0x1FFFFFFF
James Smartda0436e2009-05-22 14:51:39 -04001468#define lpfc_sli4_sge_offset_WORD word2
1469#define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets
1470 this flag !! */
1471#define lpfc_sli4_sge_last_MASK 0x00000001
1472#define lpfc_sli4_sge_last_WORD word2
James Smart28baac72010-02-12 14:42:03 -05001473 uint32_t sge_len;
James Smartda0436e2009-05-22 14:51:39 -04001474};
1475
1476struct fcf_record {
1477 uint32_t max_rcv_size;
1478 uint32_t fka_adv_period;
1479 uint32_t fip_priority;
1480 uint32_t word3;
1481#define lpfc_fcf_record_mac_0_SHIFT 0
1482#define lpfc_fcf_record_mac_0_MASK 0x000000FF
1483#define lpfc_fcf_record_mac_0_WORD word3
1484#define lpfc_fcf_record_mac_1_SHIFT 8
1485#define lpfc_fcf_record_mac_1_MASK 0x000000FF
1486#define lpfc_fcf_record_mac_1_WORD word3
1487#define lpfc_fcf_record_mac_2_SHIFT 16
1488#define lpfc_fcf_record_mac_2_MASK 0x000000FF
1489#define lpfc_fcf_record_mac_2_WORD word3
1490#define lpfc_fcf_record_mac_3_SHIFT 24
1491#define lpfc_fcf_record_mac_3_MASK 0x000000FF
1492#define lpfc_fcf_record_mac_3_WORD word3
1493 uint32_t word4;
1494#define lpfc_fcf_record_mac_4_SHIFT 0
1495#define lpfc_fcf_record_mac_4_MASK 0x000000FF
1496#define lpfc_fcf_record_mac_4_WORD word4
1497#define lpfc_fcf_record_mac_5_SHIFT 8
1498#define lpfc_fcf_record_mac_5_MASK 0x000000FF
1499#define lpfc_fcf_record_mac_5_WORD word4
1500#define lpfc_fcf_record_fcf_avail_SHIFT 16
1501#define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
James Smart0c287582009-06-10 17:22:56 -04001502#define lpfc_fcf_record_fcf_avail_WORD word4
James Smartda0436e2009-05-22 14:51:39 -04001503#define lpfc_fcf_record_mac_addr_prov_SHIFT 24
1504#define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
1505#define lpfc_fcf_record_mac_addr_prov_WORD word4
1506#define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
1507#define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
1508 uint32_t word5;
1509#define lpfc_fcf_record_fab_name_0_SHIFT 0
1510#define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
1511#define lpfc_fcf_record_fab_name_0_WORD word5
1512#define lpfc_fcf_record_fab_name_1_SHIFT 8
1513#define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
1514#define lpfc_fcf_record_fab_name_1_WORD word5
1515#define lpfc_fcf_record_fab_name_2_SHIFT 16
1516#define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
1517#define lpfc_fcf_record_fab_name_2_WORD word5
1518#define lpfc_fcf_record_fab_name_3_SHIFT 24
1519#define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
1520#define lpfc_fcf_record_fab_name_3_WORD word5
1521 uint32_t word6;
1522#define lpfc_fcf_record_fab_name_4_SHIFT 0
1523#define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
1524#define lpfc_fcf_record_fab_name_4_WORD word6
1525#define lpfc_fcf_record_fab_name_5_SHIFT 8
1526#define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
1527#define lpfc_fcf_record_fab_name_5_WORD word6
1528#define lpfc_fcf_record_fab_name_6_SHIFT 16
1529#define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
1530#define lpfc_fcf_record_fab_name_6_WORD word6
1531#define lpfc_fcf_record_fab_name_7_SHIFT 24
1532#define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
1533#define lpfc_fcf_record_fab_name_7_WORD word6
1534 uint32_t word7;
1535#define lpfc_fcf_record_fc_map_0_SHIFT 0
1536#define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
1537#define lpfc_fcf_record_fc_map_0_WORD word7
1538#define lpfc_fcf_record_fc_map_1_SHIFT 8
1539#define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
1540#define lpfc_fcf_record_fc_map_1_WORD word7
1541#define lpfc_fcf_record_fc_map_2_SHIFT 16
1542#define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
1543#define lpfc_fcf_record_fc_map_2_WORD word7
1544#define lpfc_fcf_record_fcf_valid_SHIFT 24
1545#define lpfc_fcf_record_fcf_valid_MASK 0x000000FF
1546#define lpfc_fcf_record_fcf_valid_WORD word7
1547 uint32_t word8;
1548#define lpfc_fcf_record_fcf_index_SHIFT 0
1549#define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
1550#define lpfc_fcf_record_fcf_index_WORD word8
1551#define lpfc_fcf_record_fcf_state_SHIFT 16
1552#define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
1553#define lpfc_fcf_record_fcf_state_WORD word8
1554 uint8_t vlan_bitmap[512];
James Smart8fa38512009-07-19 10:01:03 -04001555 uint32_t word137;
1556#define lpfc_fcf_record_switch_name_0_SHIFT 0
1557#define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
1558#define lpfc_fcf_record_switch_name_0_WORD word137
1559#define lpfc_fcf_record_switch_name_1_SHIFT 8
1560#define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
1561#define lpfc_fcf_record_switch_name_1_WORD word137
1562#define lpfc_fcf_record_switch_name_2_SHIFT 16
1563#define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
1564#define lpfc_fcf_record_switch_name_2_WORD word137
1565#define lpfc_fcf_record_switch_name_3_SHIFT 24
1566#define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
1567#define lpfc_fcf_record_switch_name_3_WORD word137
1568 uint32_t word138;
1569#define lpfc_fcf_record_switch_name_4_SHIFT 0
1570#define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
1571#define lpfc_fcf_record_switch_name_4_WORD word138
1572#define lpfc_fcf_record_switch_name_5_SHIFT 8
1573#define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
1574#define lpfc_fcf_record_switch_name_5_WORD word138
1575#define lpfc_fcf_record_switch_name_6_SHIFT 16
1576#define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
1577#define lpfc_fcf_record_switch_name_6_WORD word138
1578#define lpfc_fcf_record_switch_name_7_SHIFT 24
1579#define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
1580#define lpfc_fcf_record_switch_name_7_WORD word138
James Smartda0436e2009-05-22 14:51:39 -04001581};
1582
1583struct lpfc_mbx_read_fcf_tbl {
1584 union lpfc_sli4_cfg_shdr cfg_shdr;
1585 union {
1586 struct {
1587 uint32_t word10;
1588#define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
1589#define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
1590#define lpfc_mbx_read_fcf_tbl_indx_WORD word10
1591 } request;
1592 struct {
1593 uint32_t eventag;
1594 } response;
1595 } u;
1596 uint32_t word11;
1597#define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
1598#define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
1599#define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
1600};
1601
1602struct lpfc_mbx_add_fcf_tbl_entry {
1603 union lpfc_sli4_cfg_shdr cfg_shdr;
1604 uint32_t word10;
1605#define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
1606#define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
1607#define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
1608 struct lpfc_mbx_sge fcf_sge;
1609};
1610
1611struct lpfc_mbx_del_fcf_tbl_entry {
1612 struct mbox_header header;
1613 uint32_t word10;
1614#define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
1615#define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
1616#define lpfc_mbx_del_fcf_tbl_count_WORD word10
1617#define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
1618#define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
1619#define lpfc_mbx_del_fcf_tbl_index_WORD word10
1620};
1621
James Smartecfd03c2010-02-12 14:41:27 -05001622struct lpfc_mbx_redisc_fcf_tbl {
1623 struct mbox_header header;
1624 uint32_t word10;
1625#define lpfc_mbx_redisc_fcf_count_SHIFT 0
1626#define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
1627#define lpfc_mbx_redisc_fcf_count_WORD word10
1628 uint32_t resvd;
1629 uint32_t word12;
1630#define lpfc_mbx_redisc_fcf_index_SHIFT 0
1631#define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
1632#define lpfc_mbx_redisc_fcf_index_WORD word12
1633};
1634
James Smart6669f9b2009-10-02 15:16:45 -04001635struct lpfc_mbx_query_fw_cfg {
1636 struct mbox_header header;
1637 uint32_t config_number;
1638 uint32_t asic_rev;
1639 uint32_t phys_port;
1640 uint32_t function_mode;
1641/* firmware Function Mode */
1642#define lpfc_function_mode_toe_SHIFT 0
1643#define lpfc_function_mode_toe_MASK 0x00000001
1644#define lpfc_function_mode_toe_WORD function_mode
1645#define lpfc_function_mode_nic_SHIFT 1
1646#define lpfc_function_mode_nic_MASK 0x00000001
1647#define lpfc_function_mode_nic_WORD function_mode
1648#define lpfc_function_mode_rdma_SHIFT 2
1649#define lpfc_function_mode_rdma_MASK 0x00000001
1650#define lpfc_function_mode_rdma_WORD function_mode
1651#define lpfc_function_mode_vm_SHIFT 3
1652#define lpfc_function_mode_vm_MASK 0x00000001
1653#define lpfc_function_mode_vm_WORD function_mode
1654#define lpfc_function_mode_iscsi_i_SHIFT 4
1655#define lpfc_function_mode_iscsi_i_MASK 0x00000001
1656#define lpfc_function_mode_iscsi_i_WORD function_mode
1657#define lpfc_function_mode_iscsi_t_SHIFT 5
1658#define lpfc_function_mode_iscsi_t_MASK 0x00000001
1659#define lpfc_function_mode_iscsi_t_WORD function_mode
1660#define lpfc_function_mode_fcoe_i_SHIFT 6
1661#define lpfc_function_mode_fcoe_i_MASK 0x00000001
1662#define lpfc_function_mode_fcoe_i_WORD function_mode
1663#define lpfc_function_mode_fcoe_t_SHIFT 7
1664#define lpfc_function_mode_fcoe_t_MASK 0x00000001
1665#define lpfc_function_mode_fcoe_t_WORD function_mode
1666#define lpfc_function_mode_dal_SHIFT 8
1667#define lpfc_function_mode_dal_MASK 0x00000001
1668#define lpfc_function_mode_dal_WORD function_mode
1669#define lpfc_function_mode_lro_SHIFT 9
1670#define lpfc_function_mode_lro_MASK 0x00000001
James Smart70f3c072010-12-15 17:57:33 -05001671#define lpfc_function_mode_lro_WORD function_mode
James Smart6669f9b2009-10-02 15:16:45 -04001672#define lpfc_function_mode_flex10_SHIFT 10
1673#define lpfc_function_mode_flex10_MASK 0x00000001
1674#define lpfc_function_mode_flex10_WORD function_mode
1675#define lpfc_function_mode_ncsi_SHIFT 11
1676#define lpfc_function_mode_ncsi_MASK 0x00000001
1677#define lpfc_function_mode_ncsi_WORD function_mode
1678};
1679
James Smartda0436e2009-05-22 14:51:39 -04001680/* Status field for embedded SLI_CONFIG mailbox command */
1681#define STATUS_SUCCESS 0x0
1682#define STATUS_FAILED 0x1
1683#define STATUS_ILLEGAL_REQUEST 0x2
1684#define STATUS_ILLEGAL_FIELD 0x3
1685#define STATUS_INSUFFICIENT_BUFFER 0x4
1686#define STATUS_UNAUTHORIZED_REQUEST 0x5
1687#define STATUS_FLASHROM_SAVE_FAILED 0x17
1688#define STATUS_FLASHROM_RESTORE_FAILED 0x18
1689#define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
1690#define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
1691#define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
1692#define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
1693#define STATUS_ASSERT_FAILED 0x1e
1694#define STATUS_INVALID_SESSION 0x1f
1695#define STATUS_INVALID_CONNECTION 0x20
1696#define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
1697#define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
1698#define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
1699#define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
1700#define STATUS_FLASHROM_READ_FAILED 0x27
1701#define STATUS_POLL_IOCTL_TIMEOUT 0x28
1702#define STATUS_ERROR_ACITMAIN 0x2a
1703#define STATUS_REBOOT_REQUIRED 0x2c
1704#define STATUS_FCF_IN_USE 0x3a
James Smartdef9c7a2009-12-21 17:02:28 -05001705#define STATUS_FCF_TABLE_EMPTY 0x43
James Smartda0436e2009-05-22 14:51:39 -04001706
1707struct lpfc_mbx_sli4_config {
1708 struct mbox_header header;
1709};
1710
1711struct lpfc_mbx_init_vfi {
1712 uint32_t word1;
1713#define lpfc_init_vfi_vr_SHIFT 31
1714#define lpfc_init_vfi_vr_MASK 0x00000001
1715#define lpfc_init_vfi_vr_WORD word1
1716#define lpfc_init_vfi_vt_SHIFT 30
1717#define lpfc_init_vfi_vt_MASK 0x00000001
1718#define lpfc_init_vfi_vt_WORD word1
1719#define lpfc_init_vfi_vf_SHIFT 29
1720#define lpfc_init_vfi_vf_MASK 0x00000001
1721#define lpfc_init_vfi_vf_WORD word1
James Smart76a95d72010-11-20 23:11:48 -05001722#define lpfc_init_vfi_vp_SHIFT 28
1723#define lpfc_init_vfi_vp_MASK 0x00000001
1724#define lpfc_init_vfi_vp_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04001725#define lpfc_init_vfi_vfi_SHIFT 0
1726#define lpfc_init_vfi_vfi_MASK 0x0000FFFF
1727#define lpfc_init_vfi_vfi_WORD word1
1728 uint32_t word2;
James Smart76a95d72010-11-20 23:11:48 -05001729#define lpfc_init_vfi_vpi_SHIFT 16
1730#define lpfc_init_vfi_vpi_MASK 0x0000FFFF
1731#define lpfc_init_vfi_vpi_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04001732#define lpfc_init_vfi_fcfi_SHIFT 0
1733#define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
1734#define lpfc_init_vfi_fcfi_WORD word2
1735 uint32_t word3;
1736#define lpfc_init_vfi_pri_SHIFT 13
1737#define lpfc_init_vfi_pri_MASK 0x00000007
1738#define lpfc_init_vfi_pri_WORD word3
1739#define lpfc_init_vfi_vf_id_SHIFT 1
1740#define lpfc_init_vfi_vf_id_MASK 0x00000FFF
1741#define lpfc_init_vfi_vf_id_WORD word3
1742 uint32_t word4;
1743#define lpfc_init_vfi_hop_count_SHIFT 24
1744#define lpfc_init_vfi_hop_count_MASK 0x000000FF
1745#define lpfc_init_vfi_hop_count_WORD word4
1746};
1747
1748struct lpfc_mbx_reg_vfi {
1749 uint32_t word1;
1750#define lpfc_reg_vfi_vp_SHIFT 28
1751#define lpfc_reg_vfi_vp_MASK 0x00000001
1752#define lpfc_reg_vfi_vp_WORD word1
1753#define lpfc_reg_vfi_vfi_SHIFT 0
1754#define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
1755#define lpfc_reg_vfi_vfi_WORD word1
1756 uint32_t word2;
1757#define lpfc_reg_vfi_vpi_SHIFT 16
1758#define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
1759#define lpfc_reg_vfi_vpi_WORD word2
1760#define lpfc_reg_vfi_fcfi_SHIFT 0
1761#define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
1762#define lpfc_reg_vfi_fcfi_WORD word2
James Smartc8685952009-11-18 15:39:16 -05001763 uint32_t wwn[2];
James Smartda0436e2009-05-22 14:51:39 -04001764 struct ulp_bde64 bde;
James Smartb19a0612010-04-06 14:48:51 -04001765 uint32_t e_d_tov;
1766 uint32_t r_a_tov;
James Smartda0436e2009-05-22 14:51:39 -04001767 uint32_t word10;
1768#define lpfc_reg_vfi_nport_id_SHIFT 0
1769#define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
1770#define lpfc_reg_vfi_nport_id_WORD word10
1771};
1772
1773struct lpfc_mbx_init_vpi {
1774 uint32_t word1;
1775#define lpfc_init_vpi_vfi_SHIFT 16
1776#define lpfc_init_vpi_vfi_MASK 0x0000FFFF
1777#define lpfc_init_vpi_vfi_WORD word1
1778#define lpfc_init_vpi_vpi_SHIFT 0
1779#define lpfc_init_vpi_vpi_MASK 0x0000FFFF
1780#define lpfc_init_vpi_vpi_WORD word1
1781};
1782
1783struct lpfc_mbx_read_vpi {
1784 uint32_t word1_rsvd;
1785 uint32_t word2;
1786#define lpfc_mbx_read_vpi_vnportid_SHIFT 0
1787#define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
1788#define lpfc_mbx_read_vpi_vnportid_WORD word2
1789 uint32_t word3_rsvd;
1790 uint32_t word4;
1791#define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
1792#define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
1793#define lpfc_mbx_read_vpi_acq_alpa_WORD word4
1794#define lpfc_mbx_read_vpi_pb_SHIFT 15
1795#define lpfc_mbx_read_vpi_pb_MASK 0x00000001
1796#define lpfc_mbx_read_vpi_pb_WORD word4
1797#define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
1798#define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
1799#define lpfc_mbx_read_vpi_spec_alpa_WORD word4
1800#define lpfc_mbx_read_vpi_ns_SHIFT 30
1801#define lpfc_mbx_read_vpi_ns_MASK 0x00000001
1802#define lpfc_mbx_read_vpi_ns_WORD word4
1803#define lpfc_mbx_read_vpi_hl_SHIFT 31
1804#define lpfc_mbx_read_vpi_hl_MASK 0x00000001
1805#define lpfc_mbx_read_vpi_hl_WORD word4
1806 uint32_t word5_rsvd;
1807 uint32_t word6;
1808#define lpfc_mbx_read_vpi_vpi_SHIFT 0
1809#define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
1810#define lpfc_mbx_read_vpi_vpi_WORD word6
1811 uint32_t word7;
1812#define lpfc_mbx_read_vpi_mac_0_SHIFT 0
1813#define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
1814#define lpfc_mbx_read_vpi_mac_0_WORD word7
1815#define lpfc_mbx_read_vpi_mac_1_SHIFT 8
1816#define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
1817#define lpfc_mbx_read_vpi_mac_1_WORD word7
1818#define lpfc_mbx_read_vpi_mac_2_SHIFT 16
1819#define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
1820#define lpfc_mbx_read_vpi_mac_2_WORD word7
1821#define lpfc_mbx_read_vpi_mac_3_SHIFT 24
1822#define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
1823#define lpfc_mbx_read_vpi_mac_3_WORD word7
1824 uint32_t word8;
1825#define lpfc_mbx_read_vpi_mac_4_SHIFT 0
1826#define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
1827#define lpfc_mbx_read_vpi_mac_4_WORD word8
1828#define lpfc_mbx_read_vpi_mac_5_SHIFT 8
1829#define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
1830#define lpfc_mbx_read_vpi_mac_5_WORD word8
1831#define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
1832#define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
1833#define lpfc_mbx_read_vpi_vlan_tag_WORD word8
1834#define lpfc_mbx_read_vpi_vv_SHIFT 28
1835#define lpfc_mbx_read_vpi_vv_MASK 0x0000001
1836#define lpfc_mbx_read_vpi_vv_WORD word8
1837};
1838
1839struct lpfc_mbx_unreg_vfi {
1840 uint32_t word1_rsvd;
1841 uint32_t word2;
1842#define lpfc_unreg_vfi_vfi_SHIFT 0
1843#define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
1844#define lpfc_unreg_vfi_vfi_WORD word2
1845};
1846
1847struct lpfc_mbx_resume_rpi {
1848 uint32_t word1;
James Smart8fa38512009-07-19 10:01:03 -04001849#define lpfc_resume_rpi_index_SHIFT 0
1850#define lpfc_resume_rpi_index_MASK 0x0000FFFF
1851#define lpfc_resume_rpi_index_WORD word1
1852#define lpfc_resume_rpi_ii_SHIFT 30
1853#define lpfc_resume_rpi_ii_MASK 0x00000003
1854#define lpfc_resume_rpi_ii_WORD word1
1855#define RESUME_INDEX_RPI 0
1856#define RESUME_INDEX_VPI 1
1857#define RESUME_INDEX_VFI 2
1858#define RESUME_INDEX_FCFI 3
James Smartda0436e2009-05-22 14:51:39 -04001859 uint32_t event_tag;
James Smartda0436e2009-05-22 14:51:39 -04001860};
1861
1862#define REG_FCF_INVALID_QID 0xFFFF
1863struct lpfc_mbx_reg_fcfi {
1864 uint32_t word1;
1865#define lpfc_reg_fcfi_info_index_SHIFT 0
1866#define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
1867#define lpfc_reg_fcfi_info_index_WORD word1
1868#define lpfc_reg_fcfi_fcfi_SHIFT 16
1869#define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
1870#define lpfc_reg_fcfi_fcfi_WORD word1
1871 uint32_t word2;
1872#define lpfc_reg_fcfi_rq_id1_SHIFT 0
1873#define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
1874#define lpfc_reg_fcfi_rq_id1_WORD word2
1875#define lpfc_reg_fcfi_rq_id0_SHIFT 16
1876#define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
1877#define lpfc_reg_fcfi_rq_id0_WORD word2
1878 uint32_t word3;
1879#define lpfc_reg_fcfi_rq_id3_SHIFT 0
1880#define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
1881#define lpfc_reg_fcfi_rq_id3_WORD word3
1882#define lpfc_reg_fcfi_rq_id2_SHIFT 16
1883#define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
1884#define lpfc_reg_fcfi_rq_id2_WORD word3
1885 uint32_t word4;
1886#define lpfc_reg_fcfi_type_match0_SHIFT 24
1887#define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
1888#define lpfc_reg_fcfi_type_match0_WORD word4
1889#define lpfc_reg_fcfi_type_mask0_SHIFT 16
1890#define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
1891#define lpfc_reg_fcfi_type_mask0_WORD word4
1892#define lpfc_reg_fcfi_rctl_match0_SHIFT 8
1893#define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
1894#define lpfc_reg_fcfi_rctl_match0_WORD word4
1895#define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
1896#define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
1897#define lpfc_reg_fcfi_rctl_mask0_WORD word4
1898 uint32_t word5;
1899#define lpfc_reg_fcfi_type_match1_SHIFT 24
1900#define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
1901#define lpfc_reg_fcfi_type_match1_WORD word5
1902#define lpfc_reg_fcfi_type_mask1_SHIFT 16
1903#define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
1904#define lpfc_reg_fcfi_type_mask1_WORD word5
1905#define lpfc_reg_fcfi_rctl_match1_SHIFT 8
1906#define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
1907#define lpfc_reg_fcfi_rctl_match1_WORD word5
1908#define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
1909#define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
1910#define lpfc_reg_fcfi_rctl_mask1_WORD word5
1911 uint32_t word6;
1912#define lpfc_reg_fcfi_type_match2_SHIFT 24
1913#define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
1914#define lpfc_reg_fcfi_type_match2_WORD word6
1915#define lpfc_reg_fcfi_type_mask2_SHIFT 16
1916#define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
1917#define lpfc_reg_fcfi_type_mask2_WORD word6
1918#define lpfc_reg_fcfi_rctl_match2_SHIFT 8
1919#define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
1920#define lpfc_reg_fcfi_rctl_match2_WORD word6
1921#define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
1922#define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
1923#define lpfc_reg_fcfi_rctl_mask2_WORD word6
1924 uint32_t word7;
1925#define lpfc_reg_fcfi_type_match3_SHIFT 24
1926#define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
1927#define lpfc_reg_fcfi_type_match3_WORD word7
1928#define lpfc_reg_fcfi_type_mask3_SHIFT 16
1929#define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
1930#define lpfc_reg_fcfi_type_mask3_WORD word7
1931#define lpfc_reg_fcfi_rctl_match3_SHIFT 8
1932#define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
1933#define lpfc_reg_fcfi_rctl_match3_WORD word7
1934#define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
1935#define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
1936#define lpfc_reg_fcfi_rctl_mask3_WORD word7
1937 uint32_t word8;
1938#define lpfc_reg_fcfi_mam_SHIFT 13
1939#define lpfc_reg_fcfi_mam_MASK 0x00000003
1940#define lpfc_reg_fcfi_mam_WORD word8
1941#define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
1942#define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
1943#define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
1944#define lpfc_reg_fcfi_vv_SHIFT 12
1945#define lpfc_reg_fcfi_vv_MASK 0x00000001
1946#define lpfc_reg_fcfi_vv_WORD word8
1947#define lpfc_reg_fcfi_vlan_tag_SHIFT 0
1948#define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
1949#define lpfc_reg_fcfi_vlan_tag_WORD word8
1950};
1951
1952struct lpfc_mbx_unreg_fcfi {
1953 uint32_t word1_rsv;
1954 uint32_t word2;
1955#define lpfc_unreg_fcfi_SHIFT 0
1956#define lpfc_unreg_fcfi_MASK 0x0000FFFF
1957#define lpfc_unreg_fcfi_WORD word2
1958};
1959
1960struct lpfc_mbx_read_rev {
1961 uint32_t word1;
1962#define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
1963#define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
1964#define lpfc_mbx_rd_rev_sli_lvl_WORD word1
1965#define lpfc_mbx_rd_rev_fcoe_SHIFT 20
1966#define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
1967#define lpfc_mbx_rd_rev_fcoe_WORD word1
James Smart45ed1192009-10-02 15:17:02 -04001968#define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
1969#define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
1970#define lpfc_mbx_rd_rev_cee_ver_WORD word1
1971#define LPFC_PREDCBX_CEE_MODE 0
1972#define LPFC_DCBX_CEE_MODE 1
James Smartda0436e2009-05-22 14:51:39 -04001973#define lpfc_mbx_rd_rev_vpd_SHIFT 29
1974#define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
1975#define lpfc_mbx_rd_rev_vpd_WORD word1
1976 uint32_t first_hw_rev;
1977 uint32_t second_hw_rev;
1978 uint32_t word4_rsvd;
1979 uint32_t third_hw_rev;
1980 uint32_t word6;
1981#define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
1982#define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
1983#define lpfc_mbx_rd_rev_fcph_low_WORD word6
1984#define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
1985#define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
1986#define lpfc_mbx_rd_rev_fcph_high_WORD word6
1987#define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
1988#define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
1989#define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
1990#define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
1991#define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
1992#define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
1993 uint32_t word7_rsvd;
1994 uint32_t fw_id_rev;
1995 uint8_t fw_name[16];
1996 uint32_t ulp_fw_id_rev;
1997 uint8_t ulp_fw_name[16];
1998 uint32_t word18_47_rsvd[30];
1999 uint32_t word48;
2000#define lpfc_mbx_rd_rev_avail_len_SHIFT 0
2001#define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
2002#define lpfc_mbx_rd_rev_avail_len_WORD word48
2003 uint32_t vpd_paddr_low;
2004 uint32_t vpd_paddr_high;
2005 uint32_t avail_vpd_len;
2006 uint32_t rsvd_52_63[12];
2007};
2008
2009struct lpfc_mbx_read_config {
2010 uint32_t word1;
James Smart6d368e52011-05-24 11:44:12 -04002011#define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
2012#define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
2013#define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002014 uint32_t word2;
James Smartda0436e2009-05-22 14:51:39 -04002015#define lpfc_mbx_rd_conf_topology_SHIFT 24
2016#define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
2017#define lpfc_mbx_rd_conf_topology_WORD word2
James Smart6d368e52011-05-24 11:44:12 -04002018 uint32_t rsvd_3;
James Smartda0436e2009-05-22 14:51:39 -04002019 uint32_t word4;
2020#define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
2021#define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
2022#define lpfc_mbx_rd_conf_e_d_tov_WORD word4
James Smart6d368e52011-05-24 11:44:12 -04002023 uint32_t rsvd_5;
James Smartda0436e2009-05-22 14:51:39 -04002024 uint32_t word6;
2025#define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
2026#define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
2027#define lpfc_mbx_rd_conf_r_a_tov_WORD word6
James Smart6d368e52011-05-24 11:44:12 -04002028 uint32_t rsvd_7;
2029 uint32_t rsvd_8;
James Smartda0436e2009-05-22 14:51:39 -04002030 uint32_t word9;
2031#define lpfc_mbx_rd_conf_lmt_SHIFT 0
2032#define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
2033#define lpfc_mbx_rd_conf_lmt_WORD word9
James Smart6d368e52011-05-24 11:44:12 -04002034 uint32_t rsvd_10;
2035 uint32_t rsvd_11;
James Smartda0436e2009-05-22 14:51:39 -04002036 uint32_t word12;
2037#define lpfc_mbx_rd_conf_xri_base_SHIFT 0
2038#define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
2039#define lpfc_mbx_rd_conf_xri_base_WORD word12
2040#define lpfc_mbx_rd_conf_xri_count_SHIFT 16
2041#define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
2042#define lpfc_mbx_rd_conf_xri_count_WORD word12
2043 uint32_t word13;
2044#define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
2045#define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
2046#define lpfc_mbx_rd_conf_rpi_base_WORD word13
2047#define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
2048#define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
2049#define lpfc_mbx_rd_conf_rpi_count_WORD word13
2050 uint32_t word14;
2051#define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
2052#define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
2053#define lpfc_mbx_rd_conf_vpi_base_WORD word14
2054#define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
2055#define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
2056#define lpfc_mbx_rd_conf_vpi_count_WORD word14
2057 uint32_t word15;
2058#define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
2059#define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
2060#define lpfc_mbx_rd_conf_vfi_base_WORD word15
2061#define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
2062#define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
2063#define lpfc_mbx_rd_conf_vfi_count_WORD word15
2064 uint32_t word16;
James Smartda0436e2009-05-22 14:51:39 -04002065#define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
2066#define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
2067#define lpfc_mbx_rd_conf_fcfi_count_WORD word16
2068 uint32_t word17;
2069#define lpfc_mbx_rd_conf_rq_count_SHIFT 0
2070#define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
2071#define lpfc_mbx_rd_conf_rq_count_WORD word17
2072#define lpfc_mbx_rd_conf_eq_count_SHIFT 16
2073#define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
2074#define lpfc_mbx_rd_conf_eq_count_WORD word17
2075 uint32_t word18;
2076#define lpfc_mbx_rd_conf_wq_count_SHIFT 0
2077#define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
2078#define lpfc_mbx_rd_conf_wq_count_WORD word18
2079#define lpfc_mbx_rd_conf_cq_count_SHIFT 16
2080#define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
2081#define lpfc_mbx_rd_conf_cq_count_WORD word18
2082};
2083
2084struct lpfc_mbx_request_features {
2085 uint32_t word1;
2086#define lpfc_mbx_rq_ftr_qry_SHIFT 0
2087#define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
2088#define lpfc_mbx_rq_ftr_qry_WORD word1
2089 uint32_t word2;
2090#define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
2091#define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
2092#define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
2093#define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
2094#define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
2095#define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
2096#define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
2097#define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
2098#define lpfc_mbx_rq_ftr_rq_dif_WORD word2
2099#define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
2100#define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
2101#define lpfc_mbx_rq_ftr_rq_vf_WORD word2
2102#define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
2103#define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
2104#define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
2105#define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
2106#define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
2107#define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
2108#define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
2109#define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
2110#define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
2111#define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
2112#define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
2113#define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
James Smartfedd3b72011-02-16 12:39:24 -05002114#define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
2115#define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
2116#define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04002117 uint32_t word3;
2118#define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
2119#define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
2120#define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
2121#define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
2122#define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
2123#define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
2124#define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
2125#define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
2126#define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
2127#define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
2128#define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
2129#define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
2130#define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
2131#define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
2132#define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
2133#define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
2134#define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
2135#define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
2136#define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
2137#define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
2138#define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
2139#define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
2140#define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
2141#define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
James Smartfedd3b72011-02-16 12:39:24 -05002142#define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
2143#define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
2144#define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
James Smartda0436e2009-05-22 14:51:39 -04002145};
2146
James Smart28baac72010-02-12 14:42:03 -05002147struct lpfc_mbx_supp_pages {
2148 uint32_t word1;
2149#define qs_SHIFT 0
2150#define qs_MASK 0x00000001
2151#define qs_WORD word1
2152#define wr_SHIFT 1
2153#define wr_MASK 0x00000001
2154#define wr_WORD word1
2155#define pf_SHIFT 8
2156#define pf_MASK 0x000000ff
2157#define pf_WORD word1
2158#define cpn_SHIFT 16
2159#define cpn_MASK 0x000000ff
2160#define cpn_WORD word1
2161 uint32_t word2;
2162#define list_offset_SHIFT 0
2163#define list_offset_MASK 0x000000ff
2164#define list_offset_WORD word2
2165#define next_offset_SHIFT 8
2166#define next_offset_MASK 0x000000ff
2167#define next_offset_WORD word2
2168#define elem_cnt_SHIFT 16
2169#define elem_cnt_MASK 0x000000ff
2170#define elem_cnt_WORD word2
2171 uint32_t word3;
2172#define pn_0_SHIFT 24
2173#define pn_0_MASK 0x000000ff
2174#define pn_0_WORD word3
2175#define pn_1_SHIFT 16
2176#define pn_1_MASK 0x000000ff
2177#define pn_1_WORD word3
2178#define pn_2_SHIFT 8
2179#define pn_2_MASK 0x000000ff
2180#define pn_2_WORD word3
2181#define pn_3_SHIFT 0
2182#define pn_3_MASK 0x000000ff
2183#define pn_3_WORD word3
2184 uint32_t word4;
2185#define pn_4_SHIFT 24
2186#define pn_4_MASK 0x000000ff
2187#define pn_4_WORD word4
2188#define pn_5_SHIFT 16
2189#define pn_5_MASK 0x000000ff
2190#define pn_5_WORD word4
2191#define pn_6_SHIFT 8
2192#define pn_6_MASK 0x000000ff
2193#define pn_6_WORD word4
2194#define pn_7_SHIFT 0
2195#define pn_7_MASK 0x000000ff
2196#define pn_7_WORD word4
2197 uint32_t rsvd[27];
2198#define LPFC_SUPP_PAGES 0
2199#define LPFC_BLOCK_GUARD_PROFILES 1
2200#define LPFC_SLI4_PARAMETERS 2
2201};
2202
James Smartfedd3b72011-02-16 12:39:24 -05002203struct lpfc_mbx_pc_sli4_params {
James Smart28baac72010-02-12 14:42:03 -05002204 uint32_t word1;
2205#define qs_SHIFT 0
2206#define qs_MASK 0x00000001
2207#define qs_WORD word1
2208#define wr_SHIFT 1
2209#define wr_MASK 0x00000001
2210#define wr_WORD word1
2211#define pf_SHIFT 8
2212#define pf_MASK 0x000000ff
2213#define pf_WORD word1
2214#define cpn_SHIFT 16
2215#define cpn_MASK 0x000000ff
2216#define cpn_WORD word1
2217 uint32_t word2;
2218#define if_type_SHIFT 0
2219#define if_type_MASK 0x00000007
2220#define if_type_WORD word2
2221#define sli_rev_SHIFT 4
2222#define sli_rev_MASK 0x0000000f
2223#define sli_rev_WORD word2
2224#define sli_family_SHIFT 8
2225#define sli_family_MASK 0x000000ff
2226#define sli_family_WORD word2
2227#define featurelevel_1_SHIFT 16
2228#define featurelevel_1_MASK 0x000000ff
2229#define featurelevel_1_WORD word2
2230#define featurelevel_2_SHIFT 24
2231#define featurelevel_2_MASK 0x0000001f
2232#define featurelevel_2_WORD word2
2233 uint32_t word3;
2234#define fcoe_SHIFT 0
2235#define fcoe_MASK 0x00000001
2236#define fcoe_WORD word3
2237#define fc_SHIFT 1
2238#define fc_MASK 0x00000001
2239#define fc_WORD word3
2240#define nic_SHIFT 2
2241#define nic_MASK 0x00000001
2242#define nic_WORD word3
2243#define iscsi_SHIFT 3
2244#define iscsi_MASK 0x00000001
2245#define iscsi_WORD word3
2246#define rdma_SHIFT 4
2247#define rdma_MASK 0x00000001
2248#define rdma_WORD word3
2249 uint32_t sge_supp_len;
James Smartcb5172e2010-03-15 11:25:07 -04002250#define SLI4_PAGE_SIZE 4096
James Smart28baac72010-02-12 14:42:03 -05002251 uint32_t word5;
2252#define if_page_sz_SHIFT 0
2253#define if_page_sz_MASK 0x0000ffff
2254#define if_page_sz_WORD word5
2255#define loopbk_scope_SHIFT 24
2256#define loopbk_scope_MASK 0x0000000f
2257#define loopbk_scope_WORD word5
2258#define rq_db_window_SHIFT 28
2259#define rq_db_window_MASK 0x0000000f
2260#define rq_db_window_WORD word5
2261 uint32_t word6;
2262#define eq_pages_SHIFT 0
2263#define eq_pages_MASK 0x0000000f
2264#define eq_pages_WORD word6
2265#define eqe_size_SHIFT 8
2266#define eqe_size_MASK 0x000000ff
2267#define eqe_size_WORD word6
2268 uint32_t word7;
2269#define cq_pages_SHIFT 0
2270#define cq_pages_MASK 0x0000000f
2271#define cq_pages_WORD word7
2272#define cqe_size_SHIFT 8
2273#define cqe_size_MASK 0x000000ff
2274#define cqe_size_WORD word7
2275 uint32_t word8;
2276#define mq_pages_SHIFT 0
2277#define mq_pages_MASK 0x0000000f
2278#define mq_pages_WORD word8
2279#define mqe_size_SHIFT 8
2280#define mqe_size_MASK 0x000000ff
2281#define mqe_size_WORD word8
2282#define mq_elem_cnt_SHIFT 16
2283#define mq_elem_cnt_MASK 0x000000ff
2284#define mq_elem_cnt_WORD word8
2285 uint32_t word9;
2286#define wq_pages_SHIFT 0
2287#define wq_pages_MASK 0x0000ffff
2288#define wq_pages_WORD word9
2289#define wqe_size_SHIFT 8
2290#define wqe_size_MASK 0x000000ff
2291#define wqe_size_WORD word9
2292 uint32_t word10;
2293#define rq_pages_SHIFT 0
2294#define rq_pages_MASK 0x0000ffff
2295#define rq_pages_WORD word10
2296#define rqe_size_SHIFT 8
2297#define rqe_size_MASK 0x000000ff
2298#define rqe_size_WORD word10
2299 uint32_t word11;
2300#define hdr_pages_SHIFT 0
2301#define hdr_pages_MASK 0x0000000f
2302#define hdr_pages_WORD word11
2303#define hdr_size_SHIFT 8
2304#define hdr_size_MASK 0x0000000f
2305#define hdr_size_WORD word11
2306#define hdr_pp_align_SHIFT 16
2307#define hdr_pp_align_MASK 0x0000ffff
2308#define hdr_pp_align_WORD word11
2309 uint32_t word12;
2310#define sgl_pages_SHIFT 0
2311#define sgl_pages_MASK 0x0000000f
2312#define sgl_pages_WORD word12
2313#define sgl_pp_align_SHIFT 16
2314#define sgl_pp_align_MASK 0x0000ffff
2315#define sgl_pp_align_WORD word12
2316 uint32_t rsvd_13_63[51];
2317};
James Smart9589b0622011-04-16 11:03:17 -04002318#define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
2319 &(~((SLI4_PAGE_SIZE)-1)))
James Smart28baac72010-02-12 14:42:03 -05002320
James Smartfedd3b72011-02-16 12:39:24 -05002321struct lpfc_sli4_parameters {
2322 uint32_t word0;
2323#define cfg_prot_type_SHIFT 0
2324#define cfg_prot_type_MASK 0x000000FF
2325#define cfg_prot_type_WORD word0
2326 uint32_t word1;
2327#define cfg_ft_SHIFT 0
2328#define cfg_ft_MASK 0x00000001
2329#define cfg_ft_WORD word1
2330#define cfg_sli_rev_SHIFT 4
2331#define cfg_sli_rev_MASK 0x0000000f
2332#define cfg_sli_rev_WORD word1
2333#define cfg_sli_family_SHIFT 8
2334#define cfg_sli_family_MASK 0x0000000f
2335#define cfg_sli_family_WORD word1
2336#define cfg_if_type_SHIFT 12
2337#define cfg_if_type_MASK 0x0000000f
2338#define cfg_if_type_WORD word1
2339#define cfg_sli_hint_1_SHIFT 16
2340#define cfg_sli_hint_1_MASK 0x000000ff
2341#define cfg_sli_hint_1_WORD word1
2342#define cfg_sli_hint_2_SHIFT 24
2343#define cfg_sli_hint_2_MASK 0x0000001f
2344#define cfg_sli_hint_2_WORD word1
2345 uint32_t word2;
2346 uint32_t word3;
2347 uint32_t word4;
2348#define cfg_cqv_SHIFT 14
2349#define cfg_cqv_MASK 0x00000003
2350#define cfg_cqv_WORD word4
2351 uint32_t word5;
2352 uint32_t word6;
2353#define cfg_mqv_SHIFT 14
2354#define cfg_mqv_MASK 0x00000003
2355#define cfg_mqv_WORD word6
2356 uint32_t word7;
2357 uint32_t word8;
2358#define cfg_wqv_SHIFT 14
2359#define cfg_wqv_MASK 0x00000003
2360#define cfg_wqv_WORD word8
2361 uint32_t word9;
2362 uint32_t word10;
2363#define cfg_rqv_SHIFT 14
2364#define cfg_rqv_MASK 0x00000003
2365#define cfg_rqv_WORD word10
2366 uint32_t word11;
2367#define cfg_rq_db_window_SHIFT 28
2368#define cfg_rq_db_window_MASK 0x0000000f
2369#define cfg_rq_db_window_WORD word11
2370 uint32_t word12;
2371#define cfg_fcoe_SHIFT 0
2372#define cfg_fcoe_MASK 0x00000001
2373#define cfg_fcoe_WORD word12
James Smart6d368e52011-05-24 11:44:12 -04002374#define cfg_ext_SHIFT 1
2375#define cfg_ext_MASK 0x00000001
2376#define cfg_ext_WORD word12
2377#define cfg_hdrr_SHIFT 2
2378#define cfg_hdrr_MASK 0x00000001
2379#define cfg_hdrr_WORD word12
James Smartfedd3b72011-02-16 12:39:24 -05002380#define cfg_phwq_SHIFT 15
2381#define cfg_phwq_MASK 0x00000001
2382#define cfg_phwq_WORD word12
2383#define cfg_loopbk_scope_SHIFT 28
2384#define cfg_loopbk_scope_MASK 0x0000000f
2385#define cfg_loopbk_scope_WORD word12
2386 uint32_t sge_supp_len;
2387 uint32_t word14;
2388#define cfg_sgl_page_cnt_SHIFT 0
2389#define cfg_sgl_page_cnt_MASK 0x0000000f
2390#define cfg_sgl_page_cnt_WORD word14
2391#define cfg_sgl_page_size_SHIFT 8
2392#define cfg_sgl_page_size_MASK 0x000000ff
2393#define cfg_sgl_page_size_WORD word14
2394#define cfg_sgl_pp_align_SHIFT 16
2395#define cfg_sgl_pp_align_MASK 0x000000ff
2396#define cfg_sgl_pp_align_WORD word14
2397 uint32_t word15;
2398 uint32_t word16;
2399 uint32_t word17;
2400 uint32_t word18;
2401 uint32_t word19;
2402};
2403
2404struct lpfc_mbx_get_sli4_parameters {
2405 struct mbox_header header;
2406 struct lpfc_sli4_parameters sli4_parameters;
2407};
2408
James Smart912e3ac2011-05-24 11:42:11 -04002409struct lpfc_rscr_desc_generic {
2410#define LPFC_RSRC_DESC_WSIZE 18
2411 uint32_t desc[LPFC_RSRC_DESC_WSIZE];
2412};
2413
2414struct lpfc_rsrc_desc_pcie {
2415 uint32_t word0;
2416#define lpfc_rsrc_desc_pcie_type_SHIFT 0
2417#define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
2418#define lpfc_rsrc_desc_pcie_type_WORD word0
2419#define LPFC_RSRC_DESC_TYPE_PCIE 0x40
2420 uint32_t word1;
2421#define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
2422#define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
2423#define lpfc_rsrc_desc_pcie_pfnum_WORD word1
2424 uint32_t reserved;
2425 uint32_t word3;
2426#define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
2427#define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
2428#define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
2429#define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
2430#define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
2431#define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
2432#define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
2433#define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
2434#define lpfc_rsrc_desc_pcie_pf_type_WORD word3
2435 uint32_t word4;
2436#define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
2437#define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
2438#define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
2439};
2440
2441struct lpfc_rsrc_desc_fcfcoe {
2442 uint32_t word0;
2443#define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
2444#define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
2445#define lpfc_rsrc_desc_fcfcoe_type_WORD word0
2446#define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
2447 uint32_t word1;
2448#define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
2449#define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
2450#define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
2451#define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
2452#define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
2453#define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
2454 uint32_t word2;
2455#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
2456#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
2457#define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
2458#define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
2459#define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
2460#define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
2461 uint32_t word3;
2462#define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
2463#define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
2464#define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
2465#define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
2466#define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
2467#define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
2468 uint32_t word4;
2469#define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
2470#define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
2471#define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
2472#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
2473#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
2474#define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
2475 uint32_t word5;
2476#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
2477#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
2478#define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
2479#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
2480#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
2481#define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
2482 uint32_t word6;
2483 uint32_t word7;
2484 uint32_t word8;
2485 uint32_t word9;
2486 uint32_t word10;
2487 uint32_t word11;
2488 uint32_t word12;
2489 uint32_t word13;
2490#define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
2491#define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
2492#define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
2493#define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
2494#define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
2495#define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
2496#define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
2497#define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
2498#define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
2499#define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
2500#define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
2501#define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
2502#define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
2503#define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
2504#define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
2505};
2506
2507struct lpfc_func_cfg {
2508#define LPFC_RSRC_DESC_MAX_NUM 2
2509 uint32_t rsrc_desc_count;
2510 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2511};
2512
2513struct lpfc_mbx_get_func_cfg {
2514 struct mbox_header header;
2515#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2516#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2517#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2518 struct lpfc_func_cfg func_cfg;
2519};
2520
2521struct lpfc_prof_cfg {
2522#define LPFC_RSRC_DESC_MAX_NUM 2
2523 uint32_t rsrc_desc_count;
2524 struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
2525};
2526
2527struct lpfc_mbx_get_prof_cfg {
2528 struct mbox_header header;
2529#define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
2530#define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
2531#define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
2532 union {
2533 struct {
2534 uint32_t word10;
2535#define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
2536#define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
2537#define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
2538#define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
2539#define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
2540#define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
2541 } request;
2542 struct {
2543 struct lpfc_prof_cfg prof_cfg;
2544 } response;
2545 } u;
2546};
2547
James Smartda0436e2009-05-22 14:51:39 -04002548/* Mailbox Completion Queue Error Messages */
2549#define MB_CQE_STATUS_SUCCESS 0x0
2550#define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
2551#define MB_CQE_STATUS_INVALID_PARAMETER 0x2
2552#define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
2553#define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
2554#define MB_CQE_STATUS_DMA_FAILED 0x5
2555
James Smart52d52442011-05-24 11:42:45 -04002556#define LPFC_MBX_WR_CONFIG_MAX_BDE 8
2557struct lpfc_mbx_wr_object {
2558 struct mbox_header header;
2559 union {
2560 struct {
2561 uint32_t word4;
2562#define lpfc_wr_object_eof_SHIFT 31
2563#define lpfc_wr_object_eof_MASK 0x00000001
2564#define lpfc_wr_object_eof_WORD word4
2565#define lpfc_wr_object_write_length_SHIFT 0
2566#define lpfc_wr_object_write_length_MASK 0x00FFFFFF
2567#define lpfc_wr_object_write_length_WORD word4
2568 uint32_t write_offset;
2569 uint32_t object_name[26];
2570 uint32_t bde_count;
2571 struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
2572 } request;
2573 struct {
2574 uint32_t actual_write_length;
2575 } response;
2576 } u;
2577};
2578
James Smartda0436e2009-05-22 14:51:39 -04002579/* mailbox queue entry structure */
2580struct lpfc_mqe {
2581 uint32_t word0;
2582#define lpfc_mqe_status_SHIFT 16
2583#define lpfc_mqe_status_MASK 0x0000FFFF
2584#define lpfc_mqe_status_WORD word0
2585#define lpfc_mqe_command_SHIFT 8
2586#define lpfc_mqe_command_MASK 0x000000FF
2587#define lpfc_mqe_command_WORD word0
2588 union {
2589 uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
2590 /* sli4 mailbox commands */
2591 struct lpfc_mbx_sli4_config sli4_config;
2592 struct lpfc_mbx_init_vfi init_vfi;
2593 struct lpfc_mbx_reg_vfi reg_vfi;
2594 struct lpfc_mbx_reg_vfi unreg_vfi;
2595 struct lpfc_mbx_init_vpi init_vpi;
2596 struct lpfc_mbx_resume_rpi resume_rpi;
2597 struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
2598 struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
2599 struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
James Smartecfd03c2010-02-12 14:41:27 -05002600 struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
James Smartda0436e2009-05-22 14:51:39 -04002601 struct lpfc_mbx_reg_fcfi reg_fcfi;
2602 struct lpfc_mbx_unreg_fcfi unreg_fcfi;
2603 struct lpfc_mbx_mq_create mq_create;
James Smartb19a0612010-04-06 14:48:51 -04002604 struct lpfc_mbx_mq_create_ext mq_create_ext;
James Smartda0436e2009-05-22 14:51:39 -04002605 struct lpfc_mbx_eq_create eq_create;
2606 struct lpfc_mbx_cq_create cq_create;
2607 struct lpfc_mbx_wq_create wq_create;
2608 struct lpfc_mbx_rq_create rq_create;
2609 struct lpfc_mbx_mq_destroy mq_destroy;
2610 struct lpfc_mbx_eq_destroy eq_destroy;
2611 struct lpfc_mbx_cq_destroy cq_destroy;
2612 struct lpfc_mbx_wq_destroy wq_destroy;
2613 struct lpfc_mbx_rq_destroy rq_destroy;
James Smart6d368e52011-05-24 11:44:12 -04002614 struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
2615 struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
2616 struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
James Smartda0436e2009-05-22 14:51:39 -04002617 struct lpfc_mbx_post_sgl_pages post_sgl_pages;
2618 struct lpfc_mbx_nembed_cmd nembed_cmd;
2619 struct lpfc_mbx_read_rev read_rev;
2620 struct lpfc_mbx_read_vpi read_vpi;
2621 struct lpfc_mbx_read_config rd_config;
2622 struct lpfc_mbx_request_features req_ftrs;
2623 struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
James Smart6669f9b2009-10-02 15:16:45 -04002624 struct lpfc_mbx_query_fw_cfg query_fw_cfg;
James Smart28baac72010-02-12 14:42:03 -05002625 struct lpfc_mbx_supp_pages supp_pages;
James Smartfedd3b72011-02-16 12:39:24 -05002626 struct lpfc_mbx_pc_sli4_params sli4_params;
2627 struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
James Smart7ad20aa2011-05-24 11:44:28 -04002628 struct lpfc_mbx_set_link_diag_state link_diag_state;
2629 struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
2630 struct lpfc_mbx_run_link_diag_test link_diag_test;
James Smart912e3ac2011-05-24 11:42:11 -04002631 struct lpfc_mbx_get_func_cfg get_func_cfg;
2632 struct lpfc_mbx_get_prof_cfg get_prof_cfg;
James Smartda0436e2009-05-22 14:51:39 -04002633 struct lpfc_mbx_nop nop;
James Smart52d52442011-05-24 11:42:45 -04002634 struct lpfc_mbx_wr_object wr_object;
James Smartda0436e2009-05-22 14:51:39 -04002635 } un;
2636};
2637
2638struct lpfc_mcqe {
2639 uint32_t word0;
2640#define lpfc_mcqe_status_SHIFT 0
2641#define lpfc_mcqe_status_MASK 0x0000FFFF
2642#define lpfc_mcqe_status_WORD word0
2643#define lpfc_mcqe_ext_status_SHIFT 16
2644#define lpfc_mcqe_ext_status_MASK 0x0000FFFF
2645#define lpfc_mcqe_ext_status_WORD word0
2646 uint32_t mcqe_tag0;
2647 uint32_t mcqe_tag1;
2648 uint32_t trailer;
2649#define lpfc_trailer_valid_SHIFT 31
2650#define lpfc_trailer_valid_MASK 0x00000001
2651#define lpfc_trailer_valid_WORD trailer
2652#define lpfc_trailer_async_SHIFT 30
2653#define lpfc_trailer_async_MASK 0x00000001
2654#define lpfc_trailer_async_WORD trailer
2655#define lpfc_trailer_hpi_SHIFT 29
2656#define lpfc_trailer_hpi_MASK 0x00000001
2657#define lpfc_trailer_hpi_WORD trailer
2658#define lpfc_trailer_completed_SHIFT 28
2659#define lpfc_trailer_completed_MASK 0x00000001
2660#define lpfc_trailer_completed_WORD trailer
2661#define lpfc_trailer_consumed_SHIFT 27
2662#define lpfc_trailer_consumed_MASK 0x00000001
2663#define lpfc_trailer_consumed_WORD trailer
2664#define lpfc_trailer_type_SHIFT 16
2665#define lpfc_trailer_type_MASK 0x000000FF
2666#define lpfc_trailer_type_WORD trailer
2667#define lpfc_trailer_code_SHIFT 8
2668#define lpfc_trailer_code_MASK 0x000000FF
2669#define lpfc_trailer_code_WORD trailer
2670#define LPFC_TRAILER_CODE_LINK 0x1
2671#define LPFC_TRAILER_CODE_FCOE 0x2
2672#define LPFC_TRAILER_CODE_DCBX 0x3
James Smartb19a0612010-04-06 14:48:51 -04002673#define LPFC_TRAILER_CODE_GRP5 0x5
James Smart76a95d72010-11-20 23:11:48 -05002674#define LPFC_TRAILER_CODE_FC 0x10
James Smart70f3c072010-12-15 17:57:33 -05002675#define LPFC_TRAILER_CODE_SLI 0x11
James Smartda0436e2009-05-22 14:51:39 -04002676};
2677
2678struct lpfc_acqe_link {
2679 uint32_t word0;
2680#define lpfc_acqe_link_speed_SHIFT 24
2681#define lpfc_acqe_link_speed_MASK 0x000000FF
2682#define lpfc_acqe_link_speed_WORD word0
2683#define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
2684#define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
2685#define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
2686#define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
2687#define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
2688#define lpfc_acqe_link_duplex_SHIFT 16
2689#define lpfc_acqe_link_duplex_MASK 0x000000FF
2690#define lpfc_acqe_link_duplex_WORD word0
2691#define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
2692#define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
2693#define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
2694#define lpfc_acqe_link_status_SHIFT 8
2695#define lpfc_acqe_link_status_MASK 0x000000FF
2696#define lpfc_acqe_link_status_WORD word0
2697#define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
2698#define LPFC_ASYNC_LINK_STATUS_UP 0x1
2699#define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
2700#define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
James Smart70f3c072010-12-15 17:57:33 -05002701#define lpfc_acqe_link_type_SHIFT 6
2702#define lpfc_acqe_link_type_MASK 0x00000003
2703#define lpfc_acqe_link_type_WORD word0
2704#define lpfc_acqe_link_number_SHIFT 0
2705#define lpfc_acqe_link_number_MASK 0x0000003F
2706#define lpfc_acqe_link_number_WORD word0
James Smartda0436e2009-05-22 14:51:39 -04002707 uint32_t word1;
2708#define lpfc_acqe_link_fault_SHIFT 0
2709#define lpfc_acqe_link_fault_MASK 0x000000FF
2710#define lpfc_acqe_link_fault_WORD word1
2711#define LPFC_ASYNC_LINK_FAULT_NONE 0x0
2712#define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
2713#define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
James Smart70f3c072010-12-15 17:57:33 -05002714#define lpfc_acqe_logical_link_speed_SHIFT 16
2715#define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
2716#define lpfc_acqe_logical_link_speed_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002717 uint32_t event_tag;
2718 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002719#define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
2720#define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
James Smartda0436e2009-05-22 14:51:39 -04002721};
2722
James Smart70f3c072010-12-15 17:57:33 -05002723struct lpfc_acqe_fip {
James Smart6669f9b2009-10-02 15:16:45 -04002724 uint32_t index;
James Smartda0436e2009-05-22 14:51:39 -04002725 uint32_t word1;
James Smart70f3c072010-12-15 17:57:33 -05002726#define lpfc_acqe_fip_fcf_count_SHIFT 0
2727#define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
2728#define lpfc_acqe_fip_fcf_count_WORD word1
2729#define lpfc_acqe_fip_event_type_SHIFT 16
2730#define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
2731#define lpfc_acqe_fip_event_type_WORD word1
James Smartda0436e2009-05-22 14:51:39 -04002732 uint32_t event_tag;
2733 uint32_t trailer;
James Smart70f3c072010-12-15 17:57:33 -05002734#define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
2735#define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
2736#define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
2737#define LPFC_FIP_EVENT_TYPE_CVL 0x4
2738#define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
James Smartda0436e2009-05-22 14:51:39 -04002739};
2740
2741struct lpfc_acqe_dcbx {
2742 uint32_t tlv_ttl;
2743 uint32_t reserved;
2744 uint32_t event_tag;
2745 uint32_t trailer;
2746};
2747
James Smartb19a0612010-04-06 14:48:51 -04002748struct lpfc_acqe_grp5 {
2749 uint32_t word0;
James Smart70f3c072010-12-15 17:57:33 -05002750#define lpfc_acqe_grp5_type_SHIFT 6
2751#define lpfc_acqe_grp5_type_MASK 0x00000003
2752#define lpfc_acqe_grp5_type_WORD word0
2753#define lpfc_acqe_grp5_number_SHIFT 0
2754#define lpfc_acqe_grp5_number_MASK 0x0000003F
2755#define lpfc_acqe_grp5_number_WORD word0
James Smartb19a0612010-04-06 14:48:51 -04002756 uint32_t word1;
2757#define lpfc_acqe_grp5_llink_spd_SHIFT 16
2758#define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
2759#define lpfc_acqe_grp5_llink_spd_WORD word1
2760 uint32_t event_tag;
2761 uint32_t trailer;
2762};
2763
James Smart70f3c072010-12-15 17:57:33 -05002764struct lpfc_acqe_fc_la {
2765 uint32_t word0;
2766#define lpfc_acqe_fc_la_speed_SHIFT 24
2767#define lpfc_acqe_fc_la_speed_MASK 0x000000FF
2768#define lpfc_acqe_fc_la_speed_WORD word0
2769#define LPFC_FC_LA_SPEED_UNKOWN 0x0
2770#define LPFC_FC_LA_SPEED_1G 0x1
2771#define LPFC_FC_LA_SPEED_2G 0x2
2772#define LPFC_FC_LA_SPEED_4G 0x4
2773#define LPFC_FC_LA_SPEED_8G 0x8
2774#define LPFC_FC_LA_SPEED_10G 0xA
2775#define LPFC_FC_LA_SPEED_16G 0x10
2776#define lpfc_acqe_fc_la_topology_SHIFT 16
2777#define lpfc_acqe_fc_la_topology_MASK 0x000000FF
2778#define lpfc_acqe_fc_la_topology_WORD word0
2779#define LPFC_FC_LA_TOP_UNKOWN 0x0
2780#define LPFC_FC_LA_TOP_P2P 0x1
2781#define LPFC_FC_LA_TOP_FCAL 0x2
2782#define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
2783#define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
2784#define lpfc_acqe_fc_la_att_type_SHIFT 8
2785#define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
2786#define lpfc_acqe_fc_la_att_type_WORD word0
2787#define LPFC_FC_LA_TYPE_LINK_UP 0x1
2788#define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
2789#define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
2790#define lpfc_acqe_fc_la_port_type_SHIFT 6
2791#define lpfc_acqe_fc_la_port_type_MASK 0x00000003
2792#define lpfc_acqe_fc_la_port_type_WORD word0
2793#define LPFC_LINK_TYPE_ETHERNET 0x0
2794#define LPFC_LINK_TYPE_FC 0x1
2795#define lpfc_acqe_fc_la_port_number_SHIFT 0
2796#define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
2797#define lpfc_acqe_fc_la_port_number_WORD word0
2798 uint32_t word1;
2799#define lpfc_acqe_fc_la_llink_spd_SHIFT 16
2800#define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
2801#define lpfc_acqe_fc_la_llink_spd_WORD word1
2802#define lpfc_acqe_fc_la_fault_SHIFT 0
2803#define lpfc_acqe_fc_la_fault_MASK 0x000000FF
2804#define lpfc_acqe_fc_la_fault_WORD word1
2805#define LPFC_FC_LA_FAULT_NONE 0x0
2806#define LPFC_FC_LA_FAULT_LOCAL 0x1
2807#define LPFC_FC_LA_FAULT_REMOTE 0x2
2808 uint32_t event_tag;
2809 uint32_t trailer;
2810#define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
2811#define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
2812};
2813
2814struct lpfc_acqe_sli {
2815 uint32_t event_data1;
2816 uint32_t event_data2;
2817 uint32_t reserved;
2818 uint32_t trailer;
2819#define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
2820#define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
2821#define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
2822#define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
2823#define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
2824};
2825
James Smartda0436e2009-05-22 14:51:39 -04002826/*
2827 * Define the bootstrap mailbox (bmbx) region used to communicate
2828 * mailbox command between the host and port. The mailbox consists
2829 * of a payload area of 256 bytes and a completion queue of length
2830 * 16 bytes.
2831 */
2832struct lpfc_bmbx_create {
2833 struct lpfc_mqe mqe;
2834 struct lpfc_mcqe mcqe;
2835};
2836
2837#define SGL_ALIGN_SZ 64
2838#define SGL_PAGE_SIZE 4096
2839/* align SGL addr on a size boundary - adjust address up */
James Smart6d368e52011-05-24 11:44:12 -04002840#define NO_XRI 0xffff
James Smart5ffc2662009-11-18 15:39:44 -05002841
James Smartda0436e2009-05-22 14:51:39 -04002842struct wqe_common {
2843 uint32_t word6;
James Smart6669f9b2009-10-02 15:16:45 -04002844#define wqe_xri_tag_SHIFT 0
2845#define wqe_xri_tag_MASK 0x0000FFFF
2846#define wqe_xri_tag_WORD word6
James Smartda0436e2009-05-22 14:51:39 -04002847#define wqe_ctxt_tag_SHIFT 16
2848#define wqe_ctxt_tag_MASK 0x0000FFFF
2849#define wqe_ctxt_tag_WORD word6
2850 uint32_t word7;
2851#define wqe_ct_SHIFT 2
2852#define wqe_ct_MASK 0x00000003
2853#define wqe_ct_WORD word7
2854#define wqe_status_SHIFT 4
2855#define wqe_status_MASK 0x0000000f
2856#define wqe_status_WORD word7
2857#define wqe_cmnd_SHIFT 8
2858#define wqe_cmnd_MASK 0x000000ff
2859#define wqe_cmnd_WORD word7
2860#define wqe_class_SHIFT 16
2861#define wqe_class_MASK 0x00000007
2862#define wqe_class_WORD word7
2863#define wqe_pu_SHIFT 20
2864#define wqe_pu_MASK 0x00000003
2865#define wqe_pu_WORD word7
2866#define wqe_erp_SHIFT 22
2867#define wqe_erp_MASK 0x00000001
2868#define wqe_erp_WORD word7
2869#define wqe_lnk_SHIFT 23
2870#define wqe_lnk_MASK 0x00000001
2871#define wqe_lnk_WORD word7
2872#define wqe_tmo_SHIFT 24
2873#define wqe_tmo_MASK 0x000000ff
2874#define wqe_tmo_WORD word7
2875 uint32_t abort_tag; /* word 8 in WQE */
2876 uint32_t word9;
2877#define wqe_reqtag_SHIFT 0
2878#define wqe_reqtag_MASK 0x0000FFFF
2879#define wqe_reqtag_WORD word9
James Smartc31098c2011-04-16 11:03:33 -04002880#define wqe_temp_rpi_SHIFT 16
2881#define wqe_temp_rpi_MASK 0x0000FFFF
2882#define wqe_temp_rpi_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002883#define wqe_rcvoxid_SHIFT 16
James Smartf0d9bcc2010-10-22 11:07:09 -04002884#define wqe_rcvoxid_MASK 0x0000FFFF
2885#define wqe_rcvoxid_WORD word9
James Smartda0436e2009-05-22 14:51:39 -04002886 uint32_t word10;
James Smartf0d9bcc2010-10-22 11:07:09 -04002887#define wqe_ebde_cnt_SHIFT 0
James Smart2fcee4b2010-12-15 17:57:46 -05002888#define wqe_ebde_cnt_MASK 0x0000000f
James Smartf0d9bcc2010-10-22 11:07:09 -04002889#define wqe_ebde_cnt_WORD word10
2890#define wqe_lenloc_SHIFT 7
2891#define wqe_lenloc_MASK 0x00000003
2892#define wqe_lenloc_WORD word10
2893#define LPFC_WQE_LENLOC_NONE 0
2894#define LPFC_WQE_LENLOC_WORD3 1
2895#define LPFC_WQE_LENLOC_WORD12 2
2896#define LPFC_WQE_LENLOC_WORD4 3
2897#define wqe_qosd_SHIFT 9
2898#define wqe_qosd_MASK 0x00000001
2899#define wqe_qosd_WORD word10
2900#define wqe_xbl_SHIFT 11
2901#define wqe_xbl_MASK 0x00000001
2902#define wqe_xbl_WORD word10
2903#define wqe_iod_SHIFT 13
2904#define wqe_iod_MASK 0x00000001
2905#define wqe_iod_WORD word10
2906#define LPFC_WQE_IOD_WRITE 0
2907#define LPFC_WQE_IOD_READ 1
2908#define wqe_dbde_SHIFT 14
2909#define wqe_dbde_MASK 0x00000001
2910#define wqe_dbde_WORD word10
2911#define wqe_wqes_SHIFT 15
2912#define wqe_wqes_MASK 0x00000001
2913#define wqe_wqes_WORD word10
James Smartfedd3b72011-02-16 12:39:24 -05002914/* Note that this field overlaps above fields */
2915#define wqe_wqid_SHIFT 1
James Smart9589b0622011-04-16 11:03:17 -04002916#define wqe_wqid_MASK 0x00007fff
James Smartfedd3b72011-02-16 12:39:24 -05002917#define wqe_wqid_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002918#define wqe_pri_SHIFT 16
2919#define wqe_pri_MASK 0x00000007
2920#define wqe_pri_WORD word10
2921#define wqe_pv_SHIFT 19
2922#define wqe_pv_MASK 0x00000001
2923#define wqe_pv_WORD word10
2924#define wqe_xc_SHIFT 21
2925#define wqe_xc_MASK 0x00000001
2926#define wqe_xc_WORD word10
2927#define wqe_ccpe_SHIFT 23
2928#define wqe_ccpe_MASK 0x00000001
2929#define wqe_ccpe_WORD word10
2930#define wqe_ccp_SHIFT 24
James Smartf0d9bcc2010-10-22 11:07:09 -04002931#define wqe_ccp_MASK 0x000000ff
2932#define wqe_ccp_WORD word10
James Smartda0436e2009-05-22 14:51:39 -04002933 uint32_t word11;
James Smartf0d9bcc2010-10-22 11:07:09 -04002934#define wqe_cmd_type_SHIFT 0
2935#define wqe_cmd_type_MASK 0x0000000f
2936#define wqe_cmd_type_WORD word11
2937#define wqe_els_id_SHIFT 4
2938#define wqe_els_id_MASK 0x00000003
2939#define wqe_els_id_WORD word11
2940#define LPFC_ELS_ID_FLOGI 3
2941#define LPFC_ELS_ID_FDISC 2
2942#define LPFC_ELS_ID_LOGO 1
2943#define LPFC_ELS_ID_DEFAULT 0
2944#define wqe_wqec_SHIFT 7
2945#define wqe_wqec_MASK 0x00000001
2946#define wqe_wqec_WORD word11
2947#define wqe_cqid_SHIFT 16
2948#define wqe_cqid_MASK 0x0000ffff
2949#define wqe_cqid_WORD word11
2950#define LPFC_WQE_CQ_ID_DEFAULT 0xffff
James Smartda0436e2009-05-22 14:51:39 -04002951};
2952
2953struct wqe_did {
2954 uint32_t word5;
2955#define wqe_els_did_SHIFT 0
2956#define wqe_els_did_MASK 0x00FFFFFF
2957#define wqe_els_did_WORD word5
James Smart6669f9b2009-10-02 15:16:45 -04002958#define wqe_xmit_bls_pt_SHIFT 28
2959#define wqe_xmit_bls_pt_MASK 0x00000003
2960#define wqe_xmit_bls_pt_WORD word5
James Smartda0436e2009-05-22 14:51:39 -04002961#define wqe_xmit_bls_ar_SHIFT 30
2962#define wqe_xmit_bls_ar_MASK 0x00000001
2963#define wqe_xmit_bls_ar_WORD word5
2964#define wqe_xmit_bls_xo_SHIFT 31
2965#define wqe_xmit_bls_xo_MASK 0x00000001
2966#define wqe_xmit_bls_xo_WORD word5
2967};
2968
James Smartf0d9bcc2010-10-22 11:07:09 -04002969struct lpfc_wqe_generic{
2970 struct ulp_bde64 bde;
2971 uint32_t word3;
2972 uint32_t word4;
2973 uint32_t word5;
2974 struct wqe_common wqe_com;
2975 uint32_t payload[4];
2976};
2977
James Smartda0436e2009-05-22 14:51:39 -04002978struct els_request64_wqe {
2979 struct ulp_bde64 bde;
2980 uint32_t payload_len;
2981 uint32_t word4;
2982#define els_req64_sid_SHIFT 0
2983#define els_req64_sid_MASK 0x00FFFFFF
2984#define els_req64_sid_WORD word4
2985#define els_req64_sp_SHIFT 24
2986#define els_req64_sp_MASK 0x00000001
2987#define els_req64_sp_WORD word4
2988#define els_req64_vf_SHIFT 25
2989#define els_req64_vf_MASK 0x00000001
2990#define els_req64_vf_WORD word4
2991 struct wqe_did wqe_dest;
2992 struct wqe_common wqe_com; /* words 6-11 */
2993 uint32_t word12;
2994#define els_req64_vfid_SHIFT 1
2995#define els_req64_vfid_MASK 0x00000FFF
2996#define els_req64_vfid_WORD word12
2997#define els_req64_pri_SHIFT 13
2998#define els_req64_pri_MASK 0x00000007
2999#define els_req64_pri_WORD word12
3000 uint32_t word13;
3001#define els_req64_hopcnt_SHIFT 24
3002#define els_req64_hopcnt_MASK 0x000000ff
3003#define els_req64_hopcnt_WORD word13
3004 uint32_t reserved[2];
3005};
3006
3007struct xmit_els_rsp64_wqe {
3008 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003009 uint32_t response_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04003010 uint32_t rsvd4;
James Smartf0d9bcc2010-10-22 11:07:09 -04003011 struct wqe_did wqe_dest;
James Smartda0436e2009-05-22 14:51:39 -04003012 struct wqe_common wqe_com; /* words 6-11 */
James Smartc31098c2011-04-16 11:03:33 -04003013 uint32_t word12;
3014#define wqe_rsp_temp_rpi_SHIFT 0
3015#define wqe_rsp_temp_rpi_MASK 0x0000FFFF
3016#define wqe_rsp_temp_rpi_WORD word12
3017 uint32_t rsvd_13_15[3];
James Smartda0436e2009-05-22 14:51:39 -04003018};
3019
3020struct xmit_bls_rsp64_wqe {
3021 uint32_t payload0;
James Smart6669f9b2009-10-02 15:16:45 -04003022/* Payload0 for BA_ACC */
3023#define xmit_bls_rsp64_acc_seq_id_SHIFT 16
3024#define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
3025#define xmit_bls_rsp64_acc_seq_id_WORD payload0
3026#define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
3027#define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
3028#define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
3029/* Payload0 for BA_RJT */
3030#define xmit_bls_rsp64_rjt_vspec_SHIFT 0
3031#define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
3032#define xmit_bls_rsp64_rjt_vspec_WORD payload0
3033#define xmit_bls_rsp64_rjt_expc_SHIFT 8
3034#define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
3035#define xmit_bls_rsp64_rjt_expc_WORD payload0
3036#define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
3037#define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
3038#define xmit_bls_rsp64_rjt_rsnc_WORD payload0
James Smartda0436e2009-05-22 14:51:39 -04003039 uint32_t word1;
3040#define xmit_bls_rsp64_rxid_SHIFT 0
3041#define xmit_bls_rsp64_rxid_MASK 0x0000ffff
3042#define xmit_bls_rsp64_rxid_WORD word1
3043#define xmit_bls_rsp64_oxid_SHIFT 16
3044#define xmit_bls_rsp64_oxid_MASK 0x0000ffff
3045#define xmit_bls_rsp64_oxid_WORD word1
3046 uint32_t word2;
James Smart6669f9b2009-10-02 15:16:45 -04003047#define xmit_bls_rsp64_seqcnthi_SHIFT 0
James Smartda0436e2009-05-22 14:51:39 -04003048#define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
3049#define xmit_bls_rsp64_seqcnthi_WORD word2
James Smart6669f9b2009-10-02 15:16:45 -04003050#define xmit_bls_rsp64_seqcntlo_SHIFT 16
3051#define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
3052#define xmit_bls_rsp64_seqcntlo_WORD word2
James Smartda0436e2009-05-22 14:51:39 -04003053 uint32_t rsrvd3;
3054 uint32_t rsrvd4;
3055 struct wqe_did wqe_dest;
3056 struct wqe_common wqe_com; /* words 6-11 */
3057 uint32_t rsvd_12_15[4];
3058};
James Smart6669f9b2009-10-02 15:16:45 -04003059
James Smartda0436e2009-05-22 14:51:39 -04003060struct wqe_rctl_dfctl {
3061 uint32_t word5;
3062#define wqe_si_SHIFT 2
3063#define wqe_si_MASK 0x000000001
3064#define wqe_si_WORD word5
3065#define wqe_la_SHIFT 3
3066#define wqe_la_MASK 0x000000001
3067#define wqe_la_WORD word5
3068#define wqe_ls_SHIFT 7
3069#define wqe_ls_MASK 0x000000001
3070#define wqe_ls_WORD word5
3071#define wqe_dfctl_SHIFT 8
3072#define wqe_dfctl_MASK 0x0000000ff
3073#define wqe_dfctl_WORD word5
3074#define wqe_type_SHIFT 16
3075#define wqe_type_MASK 0x0000000ff
3076#define wqe_type_WORD word5
3077#define wqe_rctl_SHIFT 24
3078#define wqe_rctl_MASK 0x0000000ff
3079#define wqe_rctl_WORD word5
3080};
3081
3082struct xmit_seq64_wqe {
3083 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003084 uint32_t rsvd3;
James Smartda0436e2009-05-22 14:51:39 -04003085 uint32_t relative_offset;
3086 struct wqe_rctl_dfctl wge_ctl;
3087 struct wqe_common wqe_com; /* words 6-11 */
James Smartda0436e2009-05-22 14:51:39 -04003088 uint32_t xmit_len;
3089 uint32_t rsvd_12_15[3];
3090};
3091struct xmit_bcast64_wqe {
3092 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003093 uint32_t seq_payload_len;
James Smartda0436e2009-05-22 14:51:39 -04003094 uint32_t rsvd4;
3095 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3096 struct wqe_common wqe_com; /* words 6-11 */
3097 uint32_t rsvd_12_15[4];
3098};
3099
3100struct gen_req64_wqe {
3101 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003102 uint32_t request_payload_len;
3103 uint32_t relative_offset;
James Smartda0436e2009-05-22 14:51:39 -04003104 struct wqe_rctl_dfctl wge_ctl; /* word 5 */
3105 struct wqe_common wqe_com; /* words 6-11 */
3106 uint32_t rsvd_12_15[4];
3107};
3108
3109struct create_xri_wqe {
3110 uint32_t rsrvd[5]; /* words 0-4 */
3111 struct wqe_did wqe_dest; /* word 5 */
3112 struct wqe_common wqe_com; /* words 6-11 */
3113 uint32_t rsvd_12_15[4]; /* word 12-15 */
3114};
3115
3116#define T_REQUEST_TAG 3
3117#define T_XRI_TAG 1
3118
3119struct abort_cmd_wqe {
3120 uint32_t rsrvd[3];
3121 uint32_t word3;
3122#define abort_cmd_ia_SHIFT 0
3123#define abort_cmd_ia_MASK 0x000000001
3124#define abort_cmd_ia_WORD word3
3125#define abort_cmd_criteria_SHIFT 8
3126#define abort_cmd_criteria_MASK 0x0000000ff
3127#define abort_cmd_criteria_WORD word3
3128 uint32_t rsrvd4;
3129 uint32_t rsrvd5;
3130 struct wqe_common wqe_com; /* words 6-11 */
3131 uint32_t rsvd_12_15[4]; /* word 12-15 */
3132};
3133
3134struct fcp_iwrite64_wqe {
3135 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003136 uint32_t payload_offset_len;
James Smartda0436e2009-05-22 14:51:39 -04003137 uint32_t total_xfer_len;
3138 uint32_t initial_xfer_len;
3139 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05003140 uint32_t rsrvd12;
3141 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04003142};
3143
3144struct fcp_iread64_wqe {
3145 struct ulp_bde64 bde;
James Smartf0d9bcc2010-10-22 11:07:09 -04003146 uint32_t payload_offset_len; /* word 3 */
James Smartda0436e2009-05-22 14:51:39 -04003147 uint32_t total_xfer_len; /* word 4 */
3148 uint32_t rsrvd5; /* word 5 */
3149 struct wqe_common wqe_com; /* words 6-11 */
James Smartfedd3b72011-02-16 12:39:24 -05003150 uint32_t rsrvd12;
3151 struct ulp_bde64 ph_bde; /* words 13-15 */
James Smartda0436e2009-05-22 14:51:39 -04003152};
3153
3154struct fcp_icmnd64_wqe {
James Smartf0d9bcc2010-10-22 11:07:09 -04003155 struct ulp_bde64 bde; /* words 0-2 */
3156 uint32_t rsrvd3; /* word 3 */
3157 uint32_t rsrvd4; /* word 4 */
3158 uint32_t rsrvd5; /* word 5 */
James Smartda0436e2009-05-22 14:51:39 -04003159 struct wqe_common wqe_com; /* words 6-11 */
James Smartf0d9bcc2010-10-22 11:07:09 -04003160 uint32_t rsvd_12_15[4]; /* word 12-15 */
James Smartda0436e2009-05-22 14:51:39 -04003161};
3162
3163
3164union lpfc_wqe {
3165 uint32_t words[16];
3166 struct lpfc_wqe_generic generic;
3167 struct fcp_icmnd64_wqe fcp_icmd;
3168 struct fcp_iread64_wqe fcp_iread;
3169 struct fcp_iwrite64_wqe fcp_iwrite;
3170 struct abort_cmd_wqe abort_cmd;
3171 struct create_xri_wqe create_xri;
3172 struct xmit_bcast64_wqe xmit_bcast64;
3173 struct xmit_seq64_wqe xmit_sequence;
3174 struct xmit_bls_rsp64_wqe xmit_bls_rsp;
3175 struct xmit_els_rsp64_wqe xmit_els_rsp;
3176 struct els_request64_wqe els_req;
3177 struct gen_req64_wqe gen_req;
3178};
3179
James Smart52d52442011-05-24 11:42:45 -04003180#define LPFC_GROUP_OJECT_MAGIC_NUM 0xfeaa0001
3181#define LPFC_FILE_TYPE_GROUP 0xf7
3182#define LPFC_FILE_ID_GROUP 0xa2
3183struct lpfc_grp_hdr {
3184 uint32_t size;
3185 uint32_t magic_number;
3186 uint32_t word2;
3187#define lpfc_grp_hdr_file_type_SHIFT 24
3188#define lpfc_grp_hdr_file_type_MASK 0x000000FF
3189#define lpfc_grp_hdr_file_type_WORD word2
3190#define lpfc_grp_hdr_id_SHIFT 16
3191#define lpfc_grp_hdr_id_MASK 0x000000FF
3192#define lpfc_grp_hdr_id_WORD word2
3193 uint8_t rev_name[128];
James Smart88a2cfb2011-07-22 18:36:33 -04003194 uint8_t date[12];
3195 uint8_t revision[32];
James Smart52d52442011-05-24 11:42:45 -04003196};
3197
James Smartda0436e2009-05-22 14:51:39 -04003198#define FCP_COMMAND 0x0
3199#define FCP_COMMAND_DATA_OUT 0x1
3200#define ELS_COMMAND_NON_FIP 0xC
3201#define ELS_COMMAND_FIP 0xD
3202#define OTHER_COMMAND 0x8
3203
James Smart52d52442011-05-24 11:42:45 -04003204#define LPFC_FW_DUMP 1
3205#define LPFC_FW_RESET 2
3206#define LPFC_DV_RESET 3