Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Synopsys DesignWare 8250 driver. |
| 3 | * |
| 4 | * Copyright 2011 Picochip, Jamie Iles. |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 5 | * Copyright 2013 Intel Corporation |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the |
| 13 | * LCR is written whilst busy. If it is, then a busy detect interrupt is |
| 14 | * raised, the LCR needs to be rewritten and the uart status register read. |
| 15 | */ |
| 16 | #include <linux/device.h> |
| 17 | #include <linux/init.h> |
| 18 | #include <linux/io.h> |
| 19 | #include <linux/module.h> |
| 20 | #include <linux/serial_8250.h> |
| 21 | #include <linux/serial_core.h> |
| 22 | #include <linux/serial_reg.h> |
| 23 | #include <linux/of.h> |
| 24 | #include <linux/of_irq.h> |
| 25 | #include <linux/of_platform.h> |
| 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/slab.h> |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 28 | #include <linux/acpi.h> |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 29 | #include <linux/clk.h> |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 30 | #include <linux/pm_runtime.h> |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 31 | |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 32 | #include <asm/byteorder.h> |
| 33 | |
Heikki Krogerus | 7277b2a | 2013-01-10 11:25:12 +0200 | [diff] [blame] | 34 | #include "8250.h" |
| 35 | |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 36 | /* Offsets for the DesignWare specific registers */ |
| 37 | #define DW_UART_USR 0x1f /* UART Status Register */ |
| 38 | #define DW_UART_CPR 0xf4 /* Component Parameter Register */ |
| 39 | #define DW_UART_UCV 0xf8 /* UART Component Version */ |
| 40 | |
| 41 | /* Component Parameter Register bits */ |
| 42 | #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0) |
| 43 | #define DW_UART_CPR_AFCE_MODE (1 << 4) |
| 44 | #define DW_UART_CPR_THRE_MODE (1 << 5) |
| 45 | #define DW_UART_CPR_SIR_MODE (1 << 6) |
| 46 | #define DW_UART_CPR_SIR_LP_MODE (1 << 7) |
| 47 | #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8) |
| 48 | #define DW_UART_CPR_FIFO_ACCESS (1 << 9) |
| 49 | #define DW_UART_CPR_FIFO_STAT (1 << 10) |
| 50 | #define DW_UART_CPR_SHADOW (1 << 11) |
| 51 | #define DW_UART_CPR_ENCODED_PARMS (1 << 12) |
| 52 | #define DW_UART_CPR_DMA_EXTRA (1 << 13) |
| 53 | #define DW_UART_CPR_FIFO_MODE (0xff << 16) |
| 54 | /* Helper for fifo size calculation */ |
| 55 | #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16) |
| 56 | |
| 57 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 58 | struct dw8250_data { |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 59 | u8 usr_reg; |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 60 | int last_mcr; |
| 61 | int line; |
| 62 | struct clk *clk; |
| 63 | struct uart_8250_dma dma; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 64 | }; |
| 65 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 66 | static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value) |
| 67 | { |
| 68 | struct dw8250_data *d = p->private_data; |
| 69 | |
| 70 | /* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */ |
| 71 | if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) { |
| 72 | value |= UART_MSR_CTS; |
| 73 | value &= ~UART_MSR_DCTS; |
| 74 | } |
| 75 | |
| 76 | return value; |
| 77 | } |
| 78 | |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 79 | static void dw8250_force_idle(struct uart_port *p) |
| 80 | { |
| 81 | serial8250_clear_and_reinit_fifos(container_of |
| 82 | (p, struct uart_8250_port, port)); |
| 83 | (void)p->serial_in(p, UART_RX); |
| 84 | } |
| 85 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 86 | static void dw8250_serial_out(struct uart_port *p, int offset, int value) |
| 87 | { |
| 88 | struct dw8250_data *d = p->private_data; |
| 89 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 90 | if (offset == UART_MCR) |
| 91 | d->last_mcr = value; |
| 92 | |
| 93 | writeb(value, p->membase + (offset << p->regshift)); |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 94 | |
| 95 | /* Make sure LCR write wasn't ignored */ |
| 96 | if (offset == UART_LCR) { |
| 97 | int tries = 1000; |
| 98 | while (tries--) { |
| 99 | if (value == p->serial_in(p, UART_LCR)) |
| 100 | return; |
| 101 | dw8250_force_idle(p); |
| 102 | writeb(value, p->membase + (UART_LCR << p->regshift)); |
| 103 | } |
| 104 | dev_err(p->dev, "Couldn't set LCR to %d\n", value); |
| 105 | } |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 106 | } |
| 107 | |
| 108 | static unsigned int dw8250_serial_in(struct uart_port *p, int offset) |
| 109 | { |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 110 | unsigned int value = readb(p->membase + (offset << p->regshift)); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 111 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 112 | return dw8250_modify_msr(p, offset, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 113 | } |
| 114 | |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 115 | /* Read Back (rb) version to ensure register access ording. */ |
| 116 | static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value) |
| 117 | { |
| 118 | dw8250_serial_out(p, offset, value); |
| 119 | dw8250_serial_in(p, UART_LCR); |
| 120 | } |
| 121 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 122 | static void dw8250_serial_out32(struct uart_port *p, int offset, int value) |
| 123 | { |
| 124 | struct dw8250_data *d = p->private_data; |
| 125 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 126 | if (offset == UART_MCR) |
| 127 | d->last_mcr = value; |
| 128 | |
| 129 | writel(value, p->membase + (offset << p->regshift)); |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 130 | |
| 131 | /* Make sure LCR write wasn't ignored */ |
| 132 | if (offset == UART_LCR) { |
| 133 | int tries = 1000; |
| 134 | while (tries--) { |
| 135 | if (value == p->serial_in(p, UART_LCR)) |
| 136 | return; |
| 137 | dw8250_force_idle(p); |
| 138 | writel(value, p->membase + (UART_LCR << p->regshift)); |
| 139 | } |
| 140 | dev_err(p->dev, "Couldn't set LCR to %d\n", value); |
| 141 | } |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 142 | } |
| 143 | |
| 144 | static unsigned int dw8250_serial_in32(struct uart_port *p, int offset) |
| 145 | { |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 146 | unsigned int value = readl(p->membase + (offset << p->regshift)); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 147 | |
Tim Kryger | 33acbb8 | 2013-08-16 13:50:15 -0700 | [diff] [blame] | 148 | return dw8250_modify_msr(p, offset, value); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 149 | } |
| 150 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 151 | static int dw8250_handle_irq(struct uart_port *p) |
| 152 | { |
| 153 | struct dw8250_data *d = p->private_data; |
| 154 | unsigned int iir = p->serial_in(p, UART_IIR); |
| 155 | |
| 156 | if (serial8250_handle_irq(p, iir)) { |
| 157 | return 1; |
| 158 | } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) { |
Tim Kryger | c49436b | 2013-10-01 10:18:08 -0700 | [diff] [blame] | 159 | /* Clear the USR */ |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 160 | (void)p->serial_in(p, d->usr_reg); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 161 | |
| 162 | return 1; |
| 163 | } |
| 164 | |
| 165 | return 0; |
| 166 | } |
| 167 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 168 | static void |
| 169 | dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old) |
| 170 | { |
| 171 | if (!state) |
| 172 | pm_runtime_get_sync(port->dev); |
| 173 | |
| 174 | serial8250_do_pm(port, state, old); |
| 175 | |
| 176 | if (state) |
| 177 | pm_runtime_put_sync_suspend(port->dev); |
| 178 | } |
| 179 | |
Heikki Krogerus | 7fb8c56 | 2013-09-05 17:34:54 +0300 | [diff] [blame] | 180 | static bool dw8250_dma_filter(struct dma_chan *chan, void *param) |
| 181 | { |
| 182 | struct dw8250_data *data = param; |
| 183 | |
| 184 | return chan->chan_id == data->dma.tx_chan_id || |
| 185 | chan->chan_id == data->dma.rx_chan_id; |
| 186 | } |
| 187 | |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 188 | static void dw8250_setup_port(struct uart_8250_port *up) |
| 189 | { |
| 190 | struct uart_port *p = &up->port; |
| 191 | u32 reg = readl(p->membase + DW_UART_UCV); |
| 192 | |
| 193 | /* |
| 194 | * If the Component Version Register returns zero, we know that |
| 195 | * ADDITIONAL_FEATURES are not enabled. No need to go any further. |
| 196 | */ |
| 197 | if (!reg) |
| 198 | return; |
| 199 | |
| 200 | dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n", |
| 201 | (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff); |
| 202 | |
| 203 | reg = readl(p->membase + DW_UART_CPR); |
| 204 | if (!reg) |
| 205 | return; |
| 206 | |
| 207 | /* Select the type based on fifo */ |
| 208 | if (reg & DW_UART_CPR_FIFO_MODE) { |
| 209 | p->type = PORT_16550A; |
| 210 | p->flags |= UPF_FIXED_TYPE; |
| 211 | p->fifosize = DW_UART_CPR_FIFO_SIZE(reg); |
| 212 | up->tx_loadsz = p->fifosize; |
Heikki Krogerus | 2920adb | 2013-04-10 16:58:31 +0300 | [diff] [blame] | 213 | up->capabilities = UART_CAP_FIFO; |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 214 | } |
Heikki Krogerus | 2920adb | 2013-04-10 16:58:31 +0300 | [diff] [blame] | 215 | |
| 216 | if (reg & DW_UART_CPR_AFCE_MODE) |
| 217 | up->capabilities |= UART_CAP_AFE; |
Heikki Krogerus | 30046df | 2013-01-10 11:25:09 +0200 | [diff] [blame] | 218 | } |
| 219 | |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 220 | static int dw8250_probe_of(struct uart_port *p, |
| 221 | struct dw8250_data *data) |
| 222 | { |
| 223 | struct device_node *np = p->dev->of_node; |
| 224 | u32 val; |
| 225 | bool has_ucv = true; |
| 226 | |
| 227 | if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) { |
| 228 | #ifdef __BIG_ENDIAN |
| 229 | /* |
| 230 | * Low order bits of these 64-bit registers, when |
| 231 | * accessed as a byte, are 7 bytes further down in the |
| 232 | * address space in big endian mode. |
| 233 | */ |
| 234 | p->membase += 7; |
| 235 | #endif |
| 236 | p->serial_out = dw8250_serial_out_rb; |
| 237 | p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE; |
| 238 | p->type = PORT_OCTEON; |
| 239 | data->usr_reg = 0x27; |
| 240 | has_ucv = false; |
| 241 | } else if (!of_property_read_u32(np, "reg-io-width", &val)) { |
| 242 | switch (val) { |
| 243 | case 1: |
| 244 | break; |
| 245 | case 4: |
| 246 | p->iotype = UPIO_MEM32; |
| 247 | p->serial_in = dw8250_serial_in32; |
| 248 | p->serial_out = dw8250_serial_out32; |
| 249 | break; |
| 250 | default: |
| 251 | dev_err(p->dev, "unsupported reg-io-width (%u)\n", val); |
| 252 | return -EINVAL; |
| 253 | } |
| 254 | } |
| 255 | if (has_ucv) |
| 256 | dw8250_setup_port(container_of(p, struct uart_8250_port, port)); |
| 257 | |
| 258 | if (!of_property_read_u32(np, "reg-shift", &val)) |
| 259 | p->regshift = val; |
| 260 | |
| 261 | /* clock got configured through clk api, all done */ |
| 262 | if (p->uartclk) |
| 263 | return 0; |
| 264 | |
| 265 | /* try to find out clock frequency from DT as fallback */ |
| 266 | if (of_property_read_u32(np, "clock-frequency", &val)) { |
| 267 | dev_err(p->dev, "clk or clock-frequency not defined\n"); |
| 268 | return -EINVAL; |
| 269 | } |
| 270 | p->uartclk = val; |
| 271 | |
| 272 | return 0; |
| 273 | } |
| 274 | |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 275 | static int dw8250_probe_acpi(struct uart_8250_port *up, |
| 276 | struct dw8250_data *data) |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 277 | { |
| 278 | const struct acpi_device_id *id; |
| 279 | struct uart_port *p = &up->port; |
| 280 | |
| 281 | dw8250_setup_port(up); |
| 282 | |
| 283 | id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev); |
| 284 | if (!id) |
| 285 | return -ENODEV; |
| 286 | |
| 287 | p->iotype = UPIO_MEM32; |
| 288 | p->serial_in = dw8250_serial_in32; |
| 289 | p->serial_out = dw8250_serial_out32; |
| 290 | p->regshift = 2; |
| 291 | |
| 292 | if (!p->uartclk) |
| 293 | p->uartclk = (unsigned int)id->driver_data; |
| 294 | |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 295 | up->dma = &data->dma; |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 296 | |
| 297 | up->dma->rxconf.src_maxburst = p->fifosize / 4; |
| 298 | up->dma->txconf.dst_maxburst = p->fifosize / 4; |
| 299 | |
| 300 | return 0; |
| 301 | } |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 302 | |
Bill Pemberton | 9671f09 | 2012-11-19 13:21:50 -0500 | [diff] [blame] | 303 | static int dw8250_probe(struct platform_device *pdev) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 304 | { |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 305 | struct uart_8250_port uart = {}; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 306 | struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 307 | struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 308 | struct dw8250_data *data; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 309 | int err; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 310 | |
| 311 | if (!regs || !irq) { |
| 312 | dev_err(&pdev->dev, "no registers/irq defined\n"); |
| 313 | return -EINVAL; |
| 314 | } |
| 315 | |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 316 | spin_lock_init(&uart.port.lock); |
| 317 | uart.port.mapbase = regs->start; |
| 318 | uart.port.irq = irq->start; |
| 319 | uart.port.handle_irq = dw8250_handle_irq; |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 320 | uart.port.pm = dw8250_do_pm; |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 321 | uart.port.type = PORT_8250; |
Heikki Krogerus | f93366f | 2013-01-10 11:25:07 +0200 | [diff] [blame] | 322 | uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT; |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 323 | uart.port.dev = &pdev->dev; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 324 | |
Heikki Krogerus | b88d082 | 2013-04-11 15:43:21 +0300 | [diff] [blame] | 325 | uart.port.membase = devm_ioremap(&pdev->dev, regs->start, |
| 326 | resource_size(regs)); |
Heikki Krogerus | f93366f | 2013-01-10 11:25:07 +0200 | [diff] [blame] | 327 | if (!uart.port.membase) |
| 328 | return -ENOMEM; |
| 329 | |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 330 | data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); |
| 331 | if (!data) |
| 332 | return -ENOMEM; |
| 333 | |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 334 | data->usr_reg = DW_UART_USR; |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 335 | data->clk = devm_clk_get(&pdev->dev, NULL); |
| 336 | if (!IS_ERR(data->clk)) { |
| 337 | clk_prepare_enable(data->clk); |
| 338 | uart.port.uartclk = clk_get_rate(data->clk); |
| 339 | } |
| 340 | |
Heikki Krogerus | 7fb8c56 | 2013-09-05 17:34:54 +0300 | [diff] [blame] | 341 | data->dma.rx_chan_id = -1; |
| 342 | data->dma.tx_chan_id = -1; |
| 343 | data->dma.rx_param = data; |
| 344 | data->dma.tx_param = data; |
| 345 | data->dma.fn = dw8250_dma_filter; |
| 346 | |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 347 | uart.port.iotype = UPIO_MEM; |
| 348 | uart.port.serial_in = dw8250_serial_in; |
| 349 | uart.port.serial_out = dw8250_serial_out; |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 350 | uart.port.private_data = data; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 351 | |
| 352 | if (pdev->dev.of_node) { |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 353 | err = dw8250_probe_of(&uart.port, data); |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 354 | if (err) |
| 355 | return err; |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 356 | } else if (ACPI_HANDLE(&pdev->dev)) { |
Heikki Krogerus | fe9585553 | 2013-09-05 17:34:53 +0300 | [diff] [blame] | 357 | err = dw8250_probe_acpi(&uart, data); |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 358 | if (err) |
| 359 | return err; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 360 | } else { |
| 361 | return -ENODEV; |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 362 | } |
| 363 | |
Alan Cox | 2655a2c | 2012-07-12 12:59:50 +0100 | [diff] [blame] | 364 | data->line = serial8250_register_8250_port(&uart); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 365 | if (data->line < 0) |
| 366 | return data->line; |
| 367 | |
| 368 | platform_set_drvdata(pdev, data); |
| 369 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 370 | pm_runtime_set_active(&pdev->dev); |
| 371 | pm_runtime_enable(&pdev->dev); |
| 372 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 373 | return 0; |
| 374 | } |
| 375 | |
Bill Pemberton | ae8d8a1 | 2012-11-19 13:26:18 -0500 | [diff] [blame] | 376 | static int dw8250_remove(struct platform_device *pdev) |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 377 | { |
| 378 | struct dw8250_data *data = platform_get_drvdata(pdev); |
| 379 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 380 | pm_runtime_get_sync(&pdev->dev); |
| 381 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 382 | serial8250_unregister_port(data->line); |
| 383 | |
Emilio López | e302cd9 | 2013-03-29 00:15:49 +0100 | [diff] [blame] | 384 | if (!IS_ERR(data->clk)) |
| 385 | clk_disable_unprepare(data->clk); |
| 386 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 387 | pm_runtime_disable(&pdev->dev); |
| 388 | pm_runtime_put_noidle(&pdev->dev); |
| 389 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 390 | return 0; |
| 391 | } |
| 392 | |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 393 | #ifdef CONFIG_PM |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 394 | static int dw8250_suspend(struct device *dev) |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 395 | { |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 396 | struct dw8250_data *data = dev_get_drvdata(dev); |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 397 | |
| 398 | serial8250_suspend_port(data->line); |
| 399 | |
| 400 | return 0; |
| 401 | } |
| 402 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 403 | static int dw8250_resume(struct device *dev) |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 404 | { |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 405 | struct dw8250_data *data = dev_get_drvdata(dev); |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 406 | |
| 407 | serial8250_resume_port(data->line); |
| 408 | |
| 409 | return 0; |
| 410 | } |
James Hogan | b61c5ed | 2012-10-15 10:25:58 +0100 | [diff] [blame] | 411 | #endif /* CONFIG_PM */ |
| 412 | |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 413 | #ifdef CONFIG_PM_RUNTIME |
| 414 | static int dw8250_runtime_suspend(struct device *dev) |
| 415 | { |
| 416 | struct dw8250_data *data = dev_get_drvdata(dev); |
| 417 | |
Ezequiel Garcia | dbd2df8 | 2013-05-07 08:27:16 -0300 | [diff] [blame] | 418 | if (!IS_ERR(data->clk)) |
| 419 | clk_disable_unprepare(data->clk); |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 420 | |
| 421 | return 0; |
| 422 | } |
| 423 | |
| 424 | static int dw8250_runtime_resume(struct device *dev) |
| 425 | { |
| 426 | struct dw8250_data *data = dev_get_drvdata(dev); |
| 427 | |
Ezequiel Garcia | dbd2df8 | 2013-05-07 08:27:16 -0300 | [diff] [blame] | 428 | if (!IS_ERR(data->clk)) |
| 429 | clk_prepare_enable(data->clk); |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 430 | |
| 431 | return 0; |
| 432 | } |
| 433 | #endif |
| 434 | |
| 435 | static const struct dev_pm_ops dw8250_pm_ops = { |
| 436 | SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume) |
| 437 | SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL) |
| 438 | }; |
| 439 | |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 440 | static const struct of_device_id dw8250_of_match[] = { |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 441 | { .compatible = "snps,dw-apb-uart" }, |
David Daney | d5f1af7 | 2013-06-19 20:37:27 +0000 | [diff] [blame] | 442 | { .compatible = "cavium,octeon-3860-uart" }, |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 443 | { /* Sentinel */ } |
| 444 | }; |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 445 | MODULE_DEVICE_TABLE(of, dw8250_of_match); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 446 | |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 447 | static const struct acpi_device_id dw8250_acpi_match[] = { |
Heikki Krogerus | aea02e8 | 2013-04-10 16:58:29 +0300 | [diff] [blame] | 448 | { "INT33C4", 0 }, |
| 449 | { "INT33C5", 0 }, |
Heikki Krogerus | 9d83e18 | 2013-05-21 09:34:24 +0300 | [diff] [blame] | 450 | { "80860F0A", 0 }, |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 451 | { }, |
| 452 | }; |
| 453 | MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match); |
| 454 | |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 455 | static struct platform_driver dw8250_platform_driver = { |
| 456 | .driver = { |
| 457 | .name = "dw-apb-uart", |
| 458 | .owner = THIS_MODULE, |
Heikki Krogerus | ffc3ae6 | 2013-04-10 16:58:28 +0300 | [diff] [blame] | 459 | .pm = &dw8250_pm_ops, |
Heikki Krogerus | a7260c8 | 2013-01-10 11:25:08 +0200 | [diff] [blame] | 460 | .of_match_table = dw8250_of_match, |
Heikki Krogerus | 6a7320c | 2013-01-10 11:25:10 +0200 | [diff] [blame] | 461 | .acpi_match_table = ACPI_PTR(dw8250_acpi_match), |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 462 | }, |
| 463 | .probe = dw8250_probe, |
Bill Pemberton | 2d47b71 | 2012-11-19 13:21:34 -0500 | [diff] [blame] | 464 | .remove = dw8250_remove, |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 465 | }; |
| 466 | |
Axel Lin | c8381c15 | 2011-11-28 19:22:15 +0800 | [diff] [blame] | 467 | module_platform_driver(dw8250_platform_driver); |
Jamie Iles | 7d4008e | 2011-08-26 19:04:50 +0100 | [diff] [blame] | 468 | |
| 469 | MODULE_AUTHOR("Jamie Iles"); |
| 470 | MODULE_LICENSE("GPL"); |
| 471 | MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver"); |