blob: e09e8bf0bb9bf53680ea50aebff431aa76f6078a [file] [log] [blame]
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001/*
2 * SuperH Timer Support - CMT
3 *
4 * Copyright (C) 2008 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000014 */
15
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000016#include <linux/clk.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000017#include <linux/clockchips.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010018#include <linux/clocksource.h>
19#include <linux/delay.h>
20#include <linux/err.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
24#include <linux/ioport.h>
25#include <linux/irq.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040026#include <linux/module.h>
Laurent Pinchart1768aa22014-02-12 17:12:40 +010027#include <linux/of.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010028#include <linux/platform_device.h>
Rafael J. Wysocki615a4452012-03-13 22:40:06 +010029#include <linux/pm_domain.h>
Rafael J. Wysockibad81382012-08-06 01:48:57 +020030#include <linux/pm_runtime.h>
Laurent Pincharte7a9bcc2014-02-12 16:56:44 +010031#include <linux/sh_timer.h>
32#include <linux/slab.h>
33#include <linux/spinlock.h>
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000034
Laurent Pinchart2653caf2014-01-27 22:04:17 +010035struct sh_cmt_device;
Laurent Pinchart7269f932014-01-27 15:29:19 +010036
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010037/*
38 * The CMT comes in 5 different identified flavours, depending not only on the
39 * SoC but also on the particular instance. The following table lists the main
40 * characteristics of those flavours.
41 *
42 * 16B 32B 32B-F 48B 48B-2
43 * -----------------------------------------------------------------------------
44 * Channels 2 1/4 1 6 2/8
45 * Control Width 16 16 16 16 32
46 * Counter Width 16 32 32 32/48 32/48
47 * Shared Start/Stop Y Y Y Y N
48 *
49 * The 48-bit gen2 version has a per-channel start/stop register located in the
50 * channel registers block. All other versions have a shared start/stop register
51 * located in the global space.
52 *
Laurent Pinchart81b3b272014-01-28 12:36:48 +010053 * Channels are indexed from 0 to N-1 in the documentation. The channel index
54 * infers the start/stop bit position in the control register and the channel
55 * registers block address. Some CMT instances have a subset of channels
56 * available, in which case the index in the documentation doesn't match the
57 * "real" index as implemented in hardware. This is for instance the case with
58 * CMT0 on r8a7740, which is a 32-bit variant with a single channel numbered 0
59 * in the documentation but using start/stop bit 5 and having its registers
60 * block at 0x60.
61 *
62 * Similarly CMT0 on r8a73a4, r8a7790 and r8a7791, while implementing 32-bit
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +010063 * channels only, is a 48-bit gen2 CMT with the 48-bit channels unavailable.
64 */
65
66enum sh_cmt_model {
67 SH_CMT_16BIT,
68 SH_CMT_32BIT,
69 SH_CMT_32BIT_FAST,
70 SH_CMT_48BIT,
71 SH_CMT_48BIT_GEN2,
72};
73
74struct sh_cmt_info {
75 enum sh_cmt_model model;
76
77 unsigned long width; /* 16 or 32 bit version of hardware block */
78 unsigned long overflow_bit;
79 unsigned long clear_bits;
80
81 /* callbacks for CMSTR and CMCSR access */
82 unsigned long (*read_control)(void __iomem *base, unsigned long offs);
83 void (*write_control)(void __iomem *base, unsigned long offs,
84 unsigned long value);
85
86 /* callbacks for CMCNT and CMCOR access */
87 unsigned long (*read_count)(void __iomem *base, unsigned long offs);
88 void (*write_count)(void __iomem *base, unsigned long offs,
89 unsigned long value);
90};
91
Laurent Pinchart7269f932014-01-27 15:29:19 +010092struct sh_cmt_channel {
Laurent Pinchart2653caf2014-01-27 22:04:17 +010093 struct sh_cmt_device *cmt;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +000094
Laurent Pinchart81b3b272014-01-28 12:36:48 +010095 unsigned int index; /* Index in the documentation */
96 unsigned int hwidx; /* Real hardware index */
Laurent Pinchartc924d2d2014-01-27 22:04:17 +010097
Laurent Pinchart81b3b272014-01-28 12:36:48 +010098 void __iomem *iostart;
99 void __iomem *ioctrl;
100
101 unsigned int timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000102 unsigned long flags;
103 unsigned long match_value;
104 unsigned long next_match_value;
105 unsigned long max_match_value;
Paul Mundt7d0c3992012-05-25 13:36:43 +0900106 raw_spinlock_t lock;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000107 struct clock_event_device ced;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000108 struct clocksource cs;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000109 unsigned long total_cycles;
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200110 bool cs_enabled;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100111};
112
Laurent Pinchart2653caf2014-01-27 22:04:17 +0100113struct sh_cmt_device {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100114 struct platform_device *pdev;
115
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100116 const struct sh_cmt_info *info;
117
Laurent Pinchart7269f932014-01-27 15:29:19 +0100118 void __iomem *mapbase;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100119 struct clk *clk;
Nicolai Stange890f4232017-02-06 22:11:59 +0100120 unsigned long rate;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100121
Laurent Pinchartde599c82014-02-17 16:49:05 +0100122 raw_spinlock_t lock; /* Protect the shared start/stop register */
123
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100124 struct sh_cmt_channel *channels;
125 unsigned int num_channels;
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100126 unsigned int hw_channels;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100127
128 bool has_clockevent;
129 bool has_clocksource;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000130};
131
Laurent Pinchartd14be992014-01-29 00:33:08 +0100132#define SH_CMT16_CMCSR_CMF (1 << 7)
133#define SH_CMT16_CMCSR_CMIE (1 << 6)
134#define SH_CMT16_CMCSR_CKS8 (0 << 0)
135#define SH_CMT16_CMCSR_CKS32 (1 << 0)
136#define SH_CMT16_CMCSR_CKS128 (2 << 0)
137#define SH_CMT16_CMCSR_CKS512 (3 << 0)
138#define SH_CMT16_CMCSR_CKS_MASK (3 << 0)
139
140#define SH_CMT32_CMCSR_CMF (1 << 15)
141#define SH_CMT32_CMCSR_OVF (1 << 14)
142#define SH_CMT32_CMCSR_WRFLG (1 << 13)
143#define SH_CMT32_CMCSR_STTF (1 << 12)
144#define SH_CMT32_CMCSR_STPF (1 << 11)
145#define SH_CMT32_CMCSR_SSIE (1 << 10)
146#define SH_CMT32_CMCSR_CMS (1 << 9)
147#define SH_CMT32_CMCSR_CMM (1 << 8)
148#define SH_CMT32_CMCSR_CMTOUT_IE (1 << 7)
149#define SH_CMT32_CMCSR_CMR_NONE (0 << 4)
150#define SH_CMT32_CMCSR_CMR_DMA (1 << 4)
151#define SH_CMT32_CMCSR_CMR_IRQ (2 << 4)
152#define SH_CMT32_CMCSR_CMR_MASK (3 << 4)
153#define SH_CMT32_CMCSR_DBGIVD (1 << 3)
154#define SH_CMT32_CMCSR_CKS_RCLK8 (4 << 0)
155#define SH_CMT32_CMCSR_CKS_RCLK32 (5 << 0)
156#define SH_CMT32_CMCSR_CKS_RCLK128 (6 << 0)
157#define SH_CMT32_CMCSR_CKS_RCLK1 (7 << 0)
158#define SH_CMT32_CMCSR_CKS_MASK (7 << 0)
159
Magnus Damma6a912c2012-12-14 14:54:19 +0900160static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs)
Magnus Damm587acb32012-12-14 14:54:10 +0900161{
162 return ioread16(base + (offs << 1));
163}
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000164
Magnus Damma6a912c2012-12-14 14:54:19 +0900165static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs)
166{
167 return ioread32(base + (offs << 2));
168}
169
170static void sh_cmt_write16(void __iomem *base, unsigned long offs,
171 unsigned long value)
Magnus Damm587acb32012-12-14 14:54:10 +0900172{
173 iowrite16(value, base + (offs << 1));
174}
175
Magnus Damma6a912c2012-12-14 14:54:19 +0900176static void sh_cmt_write32(void __iomem *base, unsigned long offs,
177 unsigned long value)
178{
179 iowrite32(value, base + (offs << 2));
180}
181
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100182static const struct sh_cmt_info sh_cmt_info[] = {
183 [SH_CMT_16BIT] = {
184 .model = SH_CMT_16BIT,
185 .width = 16,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100186 .overflow_bit = SH_CMT16_CMCSR_CMF,
187 .clear_bits = ~SH_CMT16_CMCSR_CMF,
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100188 .read_control = sh_cmt_read16,
189 .write_control = sh_cmt_write16,
190 .read_count = sh_cmt_read16,
191 .write_count = sh_cmt_write16,
192 },
193 [SH_CMT_32BIT] = {
194 .model = SH_CMT_32BIT,
195 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100196 .overflow_bit = SH_CMT32_CMCSR_CMF,
197 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100198 .read_control = sh_cmt_read16,
199 .write_control = sh_cmt_write16,
200 .read_count = sh_cmt_read32,
201 .write_count = sh_cmt_write32,
202 },
203 [SH_CMT_32BIT_FAST] = {
204 .model = SH_CMT_32BIT_FAST,
205 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100206 .overflow_bit = SH_CMT32_CMCSR_CMF,
207 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100208 .read_control = sh_cmt_read16,
209 .write_control = sh_cmt_write16,
210 .read_count = sh_cmt_read32,
211 .write_count = sh_cmt_write32,
212 },
213 [SH_CMT_48BIT] = {
214 .model = SH_CMT_48BIT,
215 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100216 .overflow_bit = SH_CMT32_CMCSR_CMF,
217 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100218 .read_control = sh_cmt_read32,
219 .write_control = sh_cmt_write32,
220 .read_count = sh_cmt_read32,
221 .write_count = sh_cmt_write32,
222 },
223 [SH_CMT_48BIT_GEN2] = {
224 .model = SH_CMT_48BIT_GEN2,
225 .width = 32,
Laurent Pinchartd14be992014-01-29 00:33:08 +0100226 .overflow_bit = SH_CMT32_CMCSR_CMF,
227 .clear_bits = ~(SH_CMT32_CMCSR_CMF | SH_CMT32_CMCSR_OVF),
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100228 .read_control = sh_cmt_read32,
229 .write_control = sh_cmt_write32,
230 .read_count = sh_cmt_read32,
231 .write_count = sh_cmt_write32,
232 },
233};
234
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000235#define CMCSR 0 /* channel register */
236#define CMCNT 1 /* channel register */
237#define CMCOR 2 /* channel register */
238
Laurent Pinchart7269f932014-01-27 15:29:19 +0100239static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_channel *ch)
Magnus Damm1b56b962012-12-14 14:54:00 +0900240{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100241 if (ch->iostart)
242 return ch->cmt->info->read_control(ch->iostart, 0);
243 else
244 return ch->cmt->info->read_control(ch->cmt->mapbase, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000245}
246
Laurent Pinchart7269f932014-01-27 15:29:19 +0100247static inline void sh_cmt_write_cmstr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900248 unsigned long value)
249{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100250 if (ch->iostart)
251 ch->cmt->info->write_control(ch->iostart, 0, value);
252 else
253 ch->cmt->info->write_control(ch->cmt->mapbase, 0, value);
254}
255
256static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_channel *ch)
257{
258 return ch->cmt->info->read_control(ch->ioctrl, CMCSR);
Magnus Damm1b56b962012-12-14 14:54:00 +0900259}
260
Laurent Pinchart7269f932014-01-27 15:29:19 +0100261static inline void sh_cmt_write_cmcsr(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900262 unsigned long value)
263{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100264 ch->cmt->info->write_control(ch->ioctrl, CMCSR, value);
265}
266
267static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_channel *ch)
268{
269 return ch->cmt->info->read_count(ch->ioctrl, CMCNT);
Magnus Damm1b56b962012-12-14 14:54:00 +0900270}
271
Laurent Pinchart7269f932014-01-27 15:29:19 +0100272static inline void sh_cmt_write_cmcnt(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900273 unsigned long value)
274{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100275 ch->cmt->info->write_count(ch->ioctrl, CMCNT, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900276}
277
Laurent Pinchart7269f932014-01-27 15:29:19 +0100278static inline void sh_cmt_write_cmcor(struct sh_cmt_channel *ch,
Magnus Damm1b56b962012-12-14 14:54:00 +0900279 unsigned long value)
280{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100281 ch->cmt->info->write_count(ch->ioctrl, CMCOR, value);
Magnus Damm1b56b962012-12-14 14:54:00 +0900282}
283
Laurent Pinchart7269f932014-01-27 15:29:19 +0100284static unsigned long sh_cmt_get_counter(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000285 int *has_wrapped)
286{
287 unsigned long v1, v2, v3;
Magnus Damm5b644c72009-04-28 08:17:54 +0000288 int o1, o2;
289
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100290 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000291
292 /* Make sure the timer value is stable. Stolen from acpi_pm.c */
293 do {
Magnus Damm5b644c72009-04-28 08:17:54 +0000294 o2 = o1;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100295 v1 = sh_cmt_read_cmcnt(ch);
296 v2 = sh_cmt_read_cmcnt(ch);
297 v3 = sh_cmt_read_cmcnt(ch);
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100298 o1 = sh_cmt_read_cmcsr(ch) & ch->cmt->info->overflow_bit;
Magnus Damm5b644c72009-04-28 08:17:54 +0000299 } while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)
300 || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2)));
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000301
Magnus Damm5b644c72009-04-28 08:17:54 +0000302 *has_wrapped = o1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000303 return v2;
304}
305
Laurent Pinchart7269f932014-01-27 15:29:19 +0100306static void sh_cmt_start_stop_ch(struct sh_cmt_channel *ch, int start)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000307{
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000308 unsigned long flags, value;
309
310 /* start stop register shared by multiple timer channels */
Laurent Pinchartde599c82014-02-17 16:49:05 +0100311 raw_spin_lock_irqsave(&ch->cmt->lock, flags);
Laurent Pinchart7269f932014-01-27 15:29:19 +0100312 value = sh_cmt_read_cmstr(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000313
314 if (start)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100315 value |= 1 << ch->timer_bit;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000316 else
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100317 value &= ~(1 << ch->timer_bit);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000318
Laurent Pinchart7269f932014-01-27 15:29:19 +0100319 sh_cmt_write_cmstr(ch, value);
Laurent Pinchartde599c82014-02-17 16:49:05 +0100320 raw_spin_unlock_irqrestore(&ch->cmt->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000321}
322
Nicolai Stange890f4232017-02-06 22:11:59 +0100323static int sh_cmt_enable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000324{
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000325 int k, ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000326
Laurent Pinchart7269f932014-01-27 15:29:19 +0100327 pm_runtime_get_sync(&ch->cmt->pdev->dev);
328 dev_pm_syscore_device(&ch->cmt->pdev->dev, true);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200329
Paul Mundt9436b4a2011-05-31 15:26:42 +0900330 /* enable clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100331 ret = clk_enable(ch->cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000332 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100333 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot enable clock\n",
334 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000335 goto err0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000336 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000337
338 /* make sure channel is disabled */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100339 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000340
341 /* configure channel, periodic mode and maximum timeout */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100342 if (ch->cmt->info->width == 16) {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100343 sh_cmt_write_cmcsr(ch, SH_CMT16_CMCSR_CMIE |
344 SH_CMT16_CMCSR_CKS512);
Magnus Damm3014f472009-04-29 14:50:37 +0000345 } else {
Laurent Pinchartd14be992014-01-29 00:33:08 +0100346 sh_cmt_write_cmcsr(ch, SH_CMT32_CMCSR_CMM |
347 SH_CMT32_CMCSR_CMTOUT_IE |
348 SH_CMT32_CMCSR_CMR_IRQ |
349 SH_CMT32_CMCSR_CKS_RCLK8);
Magnus Damm3014f472009-04-29 14:50:37 +0000350 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000351
Laurent Pinchart7269f932014-01-27 15:29:19 +0100352 sh_cmt_write_cmcor(ch, 0xffffffff);
353 sh_cmt_write_cmcnt(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000354
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000355 /*
356 * According to the sh73a0 user's manual, as CMCNT can be operated
357 * only by the RCLK (Pseudo 32 KHz), there's one restriction on
358 * modifying CMCNT register; two RCLK cycles are necessary before
359 * this register is either read or any modification of the value
360 * it holds is reflected in the LSI's actual operation.
361 *
362 * While at it, we're supposed to clear out the CMCNT as of this
363 * moment, so make sure it's processed properly here. This will
364 * take RCLKx2 at maximum.
365 */
366 for (k = 0; k < 100; k++) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100367 if (!sh_cmt_read_cmcnt(ch))
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000368 break;
369 udelay(1);
370 }
371
Laurent Pinchart7269f932014-01-27 15:29:19 +0100372 if (sh_cmt_read_cmcnt(ch)) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100373 dev_err(&ch->cmt->pdev->dev, "ch%u: cannot clear CMCNT\n",
374 ch->index);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000375 ret = -ETIMEDOUT;
376 goto err1;
377 }
378
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000379 /* enable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100380 sh_cmt_start_stop_ch(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000381 return 0;
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000382 err1:
383 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100384 clk_disable(ch->cmt->clk);
Magnus Damm3f7e5e22011-07-13 07:59:48 +0000385
386 err0:
387 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000388}
389
Laurent Pinchart7269f932014-01-27 15:29:19 +0100390static void sh_cmt_disable(struct sh_cmt_channel *ch)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000391{
392 /* disable channel */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100393 sh_cmt_start_stop_ch(ch, 0);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000394
Magnus Dammbe890a12009-06-17 05:04:04 +0000395 /* disable interrupts in CMT block */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100396 sh_cmt_write_cmcsr(ch, 0);
Magnus Dammbe890a12009-06-17 05:04:04 +0000397
Paul Mundt9436b4a2011-05-31 15:26:42 +0900398 /* stop clock */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100399 clk_disable(ch->cmt->clk);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200400
Laurent Pinchart7269f932014-01-27 15:29:19 +0100401 dev_pm_syscore_device(&ch->cmt->pdev->dev, false);
402 pm_runtime_put(&ch->cmt->pdev->dev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000403}
404
405/* private flags */
406#define FLAG_CLOCKEVENT (1 << 0)
407#define FLAG_CLOCKSOURCE (1 << 1)
408#define FLAG_REPROGRAM (1 << 2)
409#define FLAG_SKIPEVENT (1 << 3)
410#define FLAG_IRQCONTEXT (1 << 4)
411
Laurent Pinchart7269f932014-01-27 15:29:19 +0100412static void sh_cmt_clock_event_program_verify(struct sh_cmt_channel *ch,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000413 int absolute)
414{
415 unsigned long new_match;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100416 unsigned long value = ch->next_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000417 unsigned long delay = 0;
418 unsigned long now = 0;
419 int has_wrapped;
420
Laurent Pinchart7269f932014-01-27 15:29:19 +0100421 now = sh_cmt_get_counter(ch, &has_wrapped);
422 ch->flags |= FLAG_REPROGRAM; /* force reprogram */
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000423
424 if (has_wrapped) {
425 /* we're competing with the interrupt handler.
426 * -> let the interrupt handler reprogram the timer.
427 * -> interrupt number two handles the event.
428 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100429 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000430 return;
431 }
432
433 if (absolute)
434 now = 0;
435
436 do {
437 /* reprogram the timer hardware,
438 * but don't save the new match value yet.
439 */
440 new_match = now + value + delay;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100441 if (new_match > ch->max_match_value)
442 new_match = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000443
Laurent Pinchart7269f932014-01-27 15:29:19 +0100444 sh_cmt_write_cmcor(ch, new_match);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000445
Laurent Pinchart7269f932014-01-27 15:29:19 +0100446 now = sh_cmt_get_counter(ch, &has_wrapped);
447 if (has_wrapped && (new_match > ch->match_value)) {
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000448 /* we are changing to a greater match value,
449 * so this wrap must be caused by the counter
450 * matching the old value.
451 * -> first interrupt reprograms the timer.
452 * -> interrupt number two handles the event.
453 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100454 ch->flags |= FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000455 break;
456 }
457
458 if (has_wrapped) {
459 /* we are changing to a smaller match value,
460 * so the wrap must be caused by the counter
461 * matching the new value.
462 * -> save programmed match value.
463 * -> let isr handle the event.
464 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100465 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000466 break;
467 }
468
469 /* be safe: verify hardware settings */
470 if (now < new_match) {
471 /* timer value is below match value, all good.
472 * this makes sure we won't miss any match events.
473 * -> save programmed match value.
474 * -> let isr handle the event.
475 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100476 ch->match_value = new_match;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000477 break;
478 }
479
480 /* the counter has reached a value greater
481 * than our new match value. and since the
482 * has_wrapped flag isn't set we must have
483 * programmed a too close event.
484 * -> increase delay and retry.
485 */
486 if (delay)
487 delay <<= 1;
488 else
489 delay = 1;
490
491 if (!delay)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100492 dev_warn(&ch->cmt->pdev->dev, "ch%u: too long delay\n",
493 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000494
495 } while (delay);
496}
497
Laurent Pinchart7269f932014-01-27 15:29:19 +0100498static void __sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Takashi YOSHII65ada542010-12-17 07:25:09 +0000499{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100500 if (delta > ch->max_match_value)
Laurent Pinchart740a9512014-01-27 22:04:17 +0100501 dev_warn(&ch->cmt->pdev->dev, "ch%u: delta out of range\n",
502 ch->index);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000503
Laurent Pinchart7269f932014-01-27 15:29:19 +0100504 ch->next_match_value = delta;
505 sh_cmt_clock_event_program_verify(ch, 0);
Takashi YOSHII65ada542010-12-17 07:25:09 +0000506}
507
Laurent Pinchart7269f932014-01-27 15:29:19 +0100508static void sh_cmt_set_next(struct sh_cmt_channel *ch, unsigned long delta)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000509{
510 unsigned long flags;
511
Laurent Pinchart7269f932014-01-27 15:29:19 +0100512 raw_spin_lock_irqsave(&ch->lock, flags);
513 __sh_cmt_set_next(ch, delta);
514 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000515}
516
517static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)
518{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100519 struct sh_cmt_channel *ch = dev_id;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000520
521 /* clear flags */
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100522 sh_cmt_write_cmcsr(ch, sh_cmt_read_cmcsr(ch) &
523 ch->cmt->info->clear_bits);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000524
525 /* update clock source counter to begin with if enabled
526 * the wrap flag should be cleared by the timer specific
527 * isr before we end up here.
528 */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100529 if (ch->flags & FLAG_CLOCKSOURCE)
530 ch->total_cycles += ch->match_value + 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000531
Laurent Pinchart7269f932014-01-27 15:29:19 +0100532 if (!(ch->flags & FLAG_REPROGRAM))
533 ch->next_match_value = ch->max_match_value;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000534
Laurent Pinchart7269f932014-01-27 15:29:19 +0100535 ch->flags |= FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000536
Laurent Pinchart7269f932014-01-27 15:29:19 +0100537 if (ch->flags & FLAG_CLOCKEVENT) {
538 if (!(ch->flags & FLAG_SKIPEVENT)) {
Viresh Kumar051b7822015-06-18 16:24:34 +0530539 if (clockevent_state_oneshot(&ch->ced)) {
Laurent Pinchart7269f932014-01-27 15:29:19 +0100540 ch->next_match_value = ch->max_match_value;
541 ch->flags |= FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000542 }
543
Laurent Pinchart7269f932014-01-27 15:29:19 +0100544 ch->ced.event_handler(&ch->ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000545 }
546 }
547
Laurent Pinchart7269f932014-01-27 15:29:19 +0100548 ch->flags &= ~FLAG_SKIPEVENT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000549
Laurent Pinchart7269f932014-01-27 15:29:19 +0100550 if (ch->flags & FLAG_REPROGRAM) {
551 ch->flags &= ~FLAG_REPROGRAM;
552 sh_cmt_clock_event_program_verify(ch, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000553
Laurent Pinchart7269f932014-01-27 15:29:19 +0100554 if (ch->flags & FLAG_CLOCKEVENT)
Viresh Kumar051b7822015-06-18 16:24:34 +0530555 if ((clockevent_state_shutdown(&ch->ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100556 || (ch->match_value == ch->next_match_value))
557 ch->flags &= ~FLAG_REPROGRAM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000558 }
559
Laurent Pinchart7269f932014-01-27 15:29:19 +0100560 ch->flags &= ~FLAG_IRQCONTEXT;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000561
562 return IRQ_HANDLED;
563}
564
Laurent Pinchart7269f932014-01-27 15:29:19 +0100565static int sh_cmt_start(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000566{
567 int ret = 0;
568 unsigned long flags;
569
Laurent Pinchart7269f932014-01-27 15:29:19 +0100570 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000571
Laurent Pinchart7269f932014-01-27 15:29:19 +0100572 if (!(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
Nicolai Stange890f4232017-02-06 22:11:59 +0100573 ret = sh_cmt_enable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000574
575 if (ret)
576 goto out;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100577 ch->flags |= flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000578
579 /* setup timeout if no clockevent */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100580 if ((flag == FLAG_CLOCKSOURCE) && (!(ch->flags & FLAG_CLOCKEVENT)))
581 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000582 out:
Laurent Pinchart7269f932014-01-27 15:29:19 +0100583 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000584
585 return ret;
586}
587
Laurent Pinchart7269f932014-01-27 15:29:19 +0100588static void sh_cmt_stop(struct sh_cmt_channel *ch, unsigned long flag)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000589{
590 unsigned long flags;
591 unsigned long f;
592
Laurent Pinchart7269f932014-01-27 15:29:19 +0100593 raw_spin_lock_irqsave(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000594
Laurent Pinchart7269f932014-01-27 15:29:19 +0100595 f = ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE);
596 ch->flags &= ~flag;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000597
Laurent Pinchart7269f932014-01-27 15:29:19 +0100598 if (f && !(ch->flags & (FLAG_CLOCKEVENT | FLAG_CLOCKSOURCE)))
599 sh_cmt_disable(ch);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000600
601 /* adjust the timeout to maximum if only clocksource left */
Laurent Pinchart7269f932014-01-27 15:29:19 +0100602 if ((flag == FLAG_CLOCKEVENT) && (ch->flags & FLAG_CLOCKSOURCE))
603 __sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000604
Laurent Pinchart7269f932014-01-27 15:29:19 +0100605 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000606}
607
Laurent Pinchart7269f932014-01-27 15:29:19 +0100608static struct sh_cmt_channel *cs_to_sh_cmt(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000609{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100610 return container_of(cs, struct sh_cmt_channel, cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000611}
612
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +0100613static u64 sh_cmt_clocksource_read(struct clocksource *cs)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000614{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100615 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000616 unsigned long flags, raw;
617 unsigned long value;
618 int has_wrapped;
619
Laurent Pinchart7269f932014-01-27 15:29:19 +0100620 raw_spin_lock_irqsave(&ch->lock, flags);
621 value = ch->total_cycles;
622 raw = sh_cmt_get_counter(ch, &has_wrapped);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000623
624 if (unlikely(has_wrapped))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100625 raw += ch->match_value + 1;
626 raw_spin_unlock_irqrestore(&ch->lock, flags);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000627
628 return value + raw;
629}
630
631static int sh_cmt_clocksource_enable(struct clocksource *cs)
632{
Magnus Damm3593f5f2011-04-25 22:32:11 +0900633 int ret;
Laurent Pinchart7269f932014-01-27 15:29:19 +0100634 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000635
Laurent Pinchart7269f932014-01-27 15:29:19 +0100636 WARN_ON(ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200637
Laurent Pinchart7269f932014-01-27 15:29:19 +0100638 ch->total_cycles = 0;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000639
Laurent Pinchart7269f932014-01-27 15:29:19 +0100640 ret = sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Nicolai Stange890f4232017-02-06 22:11:59 +0100641 if (!ret)
Laurent Pinchart7269f932014-01-27 15:29:19 +0100642 ch->cs_enabled = true;
Nicolai Stange890f4232017-02-06 22:11:59 +0100643
Magnus Damm3593f5f2011-04-25 22:32:11 +0900644 return ret;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000645}
646
647static void sh_cmt_clocksource_disable(struct clocksource *cs)
648{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100649 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200650
Laurent Pinchart7269f932014-01-27 15:29:19 +0100651 WARN_ON(!ch->cs_enabled);
Rafael J. Wysockibad81382012-08-06 01:48:57 +0200652
Laurent Pinchart7269f932014-01-27 15:29:19 +0100653 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
654 ch->cs_enabled = false;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000655}
656
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200657static void sh_cmt_clocksource_suspend(struct clocksource *cs)
658{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100659 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200660
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200661 if (!ch->cs_enabled)
662 return;
663
Laurent Pinchart7269f932014-01-27 15:29:19 +0100664 sh_cmt_stop(ch, FLAG_CLOCKSOURCE);
665 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200666}
667
Magnus Dammc8162882010-02-02 14:41:40 -0800668static void sh_cmt_clocksource_resume(struct clocksource *cs)
669{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100670 struct sh_cmt_channel *ch = cs_to_sh_cmt(cs);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200671
Geert Uytterhoeven54d46b72015-08-06 17:32:06 +0200672 if (!ch->cs_enabled)
673 return;
674
Laurent Pinchart7269f932014-01-27 15:29:19 +0100675 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
676 sh_cmt_start(ch, FLAG_CLOCKSOURCE);
Magnus Dammc8162882010-02-02 14:41:40 -0800677}
678
Laurent Pinchart7269f932014-01-27 15:29:19 +0100679static int sh_cmt_register_clocksource(struct sh_cmt_channel *ch,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100680 const char *name)
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000681{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100682 struct clocksource *cs = &ch->cs;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000683
684 cs->name = name;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100685 cs->rating = 125;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000686 cs->read = sh_cmt_clocksource_read;
687 cs->enable = sh_cmt_clocksource_enable;
688 cs->disable = sh_cmt_clocksource_disable;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200689 cs->suspend = sh_cmt_clocksource_suspend;
Magnus Dammc8162882010-02-02 14:41:40 -0800690 cs->resume = sh_cmt_clocksource_resume;
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000691 cs->mask = CLOCKSOURCE_MASK(sizeof(unsigned long) * 8);
692 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Paul Mundtf4d7c352010-06-02 17:10:44 +0900693
Laurent Pinchart740a9512014-01-27 22:04:17 +0100694 dev_info(&ch->cmt->pdev->dev, "ch%u: used as clock source\n",
695 ch->index);
Paul Mundtf4d7c352010-06-02 17:10:44 +0900696
Nicolai Stange890f4232017-02-06 22:11:59 +0100697 clocksource_register_hz(cs, ch->cmt->rate);
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000698 return 0;
699}
700
Laurent Pinchart7269f932014-01-27 15:29:19 +0100701static struct sh_cmt_channel *ced_to_sh_cmt(struct clock_event_device *ced)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000702{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100703 return container_of(ced, struct sh_cmt_channel, ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000704}
705
Laurent Pinchart7269f932014-01-27 15:29:19 +0100706static void sh_cmt_clock_event_start(struct sh_cmt_channel *ch, int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000707{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100708 sh_cmt_start(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000709
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000710 if (periodic)
Nicolai Stange890f4232017-02-06 22:11:59 +0100711 sh_cmt_set_next(ch, ((ch->cmt->rate + HZ/2) / HZ) - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000712 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100713 sh_cmt_set_next(ch, ch->max_match_value);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000714}
715
Viresh Kumar051b7822015-06-18 16:24:34 +0530716static int sh_cmt_clock_event_shutdown(struct clock_event_device *ced)
717{
718 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
719
720 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
721 return 0;
722}
723
724static int sh_cmt_clock_event_set_state(struct clock_event_device *ced,
725 int periodic)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000726{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100727 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000728
729 /* deal with old setting first */
Viresh Kumar051b7822015-06-18 16:24:34 +0530730 if (clockevent_state_oneshot(ced) || clockevent_state_periodic(ced))
Laurent Pinchart7269f932014-01-27 15:29:19 +0100731 sh_cmt_stop(ch, FLAG_CLOCKEVENT);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000732
Viresh Kumar051b7822015-06-18 16:24:34 +0530733 dev_info(&ch->cmt->pdev->dev, "ch%u: used for %s clock events\n",
734 ch->index, periodic ? "periodic" : "oneshot");
735 sh_cmt_clock_event_start(ch, periodic);
736 return 0;
737}
738
739static int sh_cmt_clock_event_set_oneshot(struct clock_event_device *ced)
740{
741 return sh_cmt_clock_event_set_state(ced, 0);
742}
743
744static int sh_cmt_clock_event_set_periodic(struct clock_event_device *ced)
745{
746 return sh_cmt_clock_event_set_state(ced, 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000747}
748
749static int sh_cmt_clock_event_next(unsigned long delta,
750 struct clock_event_device *ced)
751{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100752 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000753
Viresh Kumar051b7822015-06-18 16:24:34 +0530754 BUG_ON(!clockevent_state_oneshot(ced));
Laurent Pinchart7269f932014-01-27 15:29:19 +0100755 if (likely(ch->flags & FLAG_IRQCONTEXT))
756 ch->next_match_value = delta - 1;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000757 else
Laurent Pinchart7269f932014-01-27 15:29:19 +0100758 sh_cmt_set_next(ch, delta - 1);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000759
760 return 0;
761}
762
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200763static void sh_cmt_clock_event_suspend(struct clock_event_device *ced)
764{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100765 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900766
Laurent Pinchart7269f932014-01-27 15:29:19 +0100767 pm_genpd_syscore_poweroff(&ch->cmt->pdev->dev);
768 clk_unprepare(ch->cmt->clk);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200769}
770
771static void sh_cmt_clock_event_resume(struct clock_event_device *ced)
772{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100773 struct sh_cmt_channel *ch = ced_to_sh_cmt(ced);
Laurent Pinchart57dee992013-12-14 15:07:32 +0900774
Laurent Pinchart7269f932014-01-27 15:29:19 +0100775 clk_prepare(ch->cmt->clk);
776 pm_genpd_syscore_poweron(&ch->cmt->pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200777}
778
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100779static int sh_cmt_register_clockevent(struct sh_cmt_channel *ch,
780 const char *name)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000781{
Laurent Pinchart7269f932014-01-27 15:29:19 +0100782 struct clock_event_device *ced = &ch->ced;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100783 int irq;
784 int ret;
785
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100786 irq = platform_get_irq(ch->cmt->pdev, ch->index);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100787 if (irq < 0) {
788 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to get irq\n",
789 ch->index);
790 return irq;
791 }
792
793 ret = request_irq(irq, sh_cmt_interrupt,
794 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
795 dev_name(&ch->cmt->pdev->dev), ch);
796 if (ret) {
797 dev_err(&ch->cmt->pdev->dev, "ch%u: failed to request irq %d\n",
798 ch->index, irq);
799 return ret;
800 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000801
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000802 ced->name = name;
803 ced->features = CLOCK_EVT_FEAT_PERIODIC;
804 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
Laurent Pinchartb7fcbb02014-02-19 17:00:31 +0100805 ced->rating = 125;
Laurent Pinchartf1ebe1e2014-02-19 16:19:44 +0100806 ced->cpumask = cpu_possible_mask;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000807 ced->set_next_event = sh_cmt_clock_event_next;
Viresh Kumar051b7822015-06-18 16:24:34 +0530808 ced->set_state_shutdown = sh_cmt_clock_event_shutdown;
809 ced->set_state_periodic = sh_cmt_clock_event_set_periodic;
810 ced->set_state_oneshot = sh_cmt_clock_event_set_oneshot;
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +0200811 ced->suspend = sh_cmt_clock_event_suspend;
812 ced->resume = sh_cmt_clock_event_resume;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000813
Nicolai Stange890f4232017-02-06 22:11:59 +0100814 /* TODO: calculate good shift from rate and counter bit width */
815 ced->shift = 32;
816 ced->mult = div_sc(ch->cmt->rate, NSEC_PER_SEC, ced->shift);
817 ced->max_delta_ns = clockevent_delta2ns(ch->max_match_value, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200818 ced->max_delta_ticks = ch->max_match_value;
Nicolai Stange890f4232017-02-06 22:11:59 +0100819 ced->min_delta_ns = clockevent_delta2ns(0x1f, ced);
Nicolai Stangebb2e94a2017-03-30 22:09:12 +0200820 ced->min_delta_ticks = 0x1f;
Nicolai Stange890f4232017-02-06 22:11:59 +0100821
Laurent Pinchart740a9512014-01-27 22:04:17 +0100822 dev_info(&ch->cmt->pdev->dev, "ch%u: used for clock events\n",
823 ch->index);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000824 clockevents_register_device(ced);
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100825
826 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000827}
828
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100829static int sh_cmt_register(struct sh_cmt_channel *ch, const char *name,
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100830 bool clockevent, bool clocksource)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000831{
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100832 int ret;
833
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100834 if (clockevent) {
835 ch->cmt->has_clockevent = true;
Laurent Pinchartbfa76bb2014-02-21 01:24:47 +0100836 ret = sh_cmt_register_clockevent(ch, name);
837 if (ret < 0)
838 return ret;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100839 }
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000840
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100841 if (clocksource) {
842 ch->cmt->has_clocksource = true;
Laurent Pinchartfb28a652014-02-19 17:00:31 +0100843 sh_cmt_register_clocksource(ch, name);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100844 }
Magnus Damm19bdc9d2009-04-17 05:26:31 +0000845
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000846 return 0;
847}
848
Laurent Pinchart740a9512014-01-27 22:04:17 +0100849static int sh_cmt_setup_channel(struct sh_cmt_channel *ch, unsigned int index,
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100850 unsigned int hwidx, bool clockevent,
851 bool clocksource, struct sh_cmt_device *cmt)
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100852{
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100853 int ret;
854
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100855 /* Skip unused channels. */
856 if (!clockevent && !clocksource)
857 return 0;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100858
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100859 ch->cmt = cmt;
860 ch->index = index;
861 ch->hwidx = hwidx;
862
863 /*
864 * Compute the address of the channel control register block. For the
865 * timers with a per-channel start/stop register, compute its address
866 * as well.
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100867 */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100868 switch (cmt->info->model) {
869 case SH_CMT_16BIT:
870 ch->ioctrl = cmt->mapbase + 2 + ch->hwidx * 6;
871 break;
872 case SH_CMT_32BIT:
873 case SH_CMT_48BIT:
874 ch->ioctrl = cmt->mapbase + 0x10 + ch->hwidx * 0x10;
875 break;
876 case SH_CMT_32BIT_FAST:
877 /*
878 * The 32-bit "fast" timer has a single channel at hwidx 5 but
879 * is located at offset 0x40 instead of 0x60 for some reason.
880 */
881 ch->ioctrl = cmt->mapbase + 0x40;
882 break;
883 case SH_CMT_48BIT_GEN2:
884 ch->iostart = cmt->mapbase + ch->hwidx * 0x100;
885 ch->ioctrl = ch->iostart + 0x10;
886 break;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100887 }
888
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100889 if (cmt->info->width == (sizeof(ch->max_match_value) * 8))
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100890 ch->max_match_value = ~0;
891 else
Laurent Pinchart2cda3ac2014-02-11 23:46:48 +0100892 ch->max_match_value = (1 << cmt->info->width) - 1;
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100893
894 ch->match_value = ch->max_match_value;
895 raw_spin_lock_init(&ch->lock);
896
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100897 ch->timer_bit = cmt->info->model == SH_CMT_48BIT_GEN2 ? 0 : ch->hwidx;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100898
Laurent Pinchart1d053e12014-02-17 16:04:16 +0100899 ret = sh_cmt_register(ch, dev_name(&cmt->pdev->dev),
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100900 clockevent, clocksource);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100901 if (ret) {
Laurent Pinchart740a9512014-01-27 22:04:17 +0100902 dev_err(&cmt->pdev->dev, "ch%u: registration failed\n",
903 ch->index);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100904 return ret;
905 }
906 ch->cs_enabled = false;
907
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100908 return 0;
909}
910
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100911static int sh_cmt_map_memory(struct sh_cmt_device *cmt)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000912{
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100913 struct resource *mem;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000914
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100915 mem = platform_get_resource(cmt->pdev, IORESOURCE_MEM, 0);
916 if (!mem) {
917 dev_err(&cmt->pdev->dev, "failed to get I/O memory\n");
918 return -ENXIO;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +0000919 }
920
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100921 cmt->mapbase = ioremap_nocache(mem->start, resource_size(mem));
922 if (cmt->mapbase == NULL) {
923 dev_err(&cmt->pdev->dev, "failed to remap I/O memory\n");
924 return -ENXIO;
925 }
926
927 return 0;
928}
929
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100930static const struct platform_device_id sh_cmt_id_table[] = {
931 { "sh-cmt-16", (kernel_ulong_t)&sh_cmt_info[SH_CMT_16BIT] },
932 { "sh-cmt-32", (kernel_ulong_t)&sh_cmt_info[SH_CMT_32BIT] },
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100933 { }
934};
935MODULE_DEVICE_TABLE(platform, sh_cmt_id_table);
936
937static const struct of_device_id sh_cmt_of_table[] __maybe_unused = {
938 { .compatible = "renesas,cmt-32", .data = &sh_cmt_info[SH_CMT_32BIT] },
939 { .compatible = "renesas,cmt-32-fast", .data = &sh_cmt_info[SH_CMT_32BIT_FAST] },
940 { .compatible = "renesas,cmt-48", .data = &sh_cmt_info[SH_CMT_48BIT] },
941 { .compatible = "renesas,cmt-48-gen2", .data = &sh_cmt_info[SH_CMT_48BIT_GEN2] },
942 { }
943};
944MODULE_DEVICE_TABLE(of, sh_cmt_of_table);
945
946static int sh_cmt_parse_dt(struct sh_cmt_device *cmt)
947{
948 struct device_node *np = cmt->pdev->dev.of_node;
949
950 return of_property_read_u32(np, "renesas,channels-mask",
951 &cmt->hw_channels);
952}
953
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100954static int sh_cmt_setup(struct sh_cmt_device *cmt, struct platform_device *pdev)
955{
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100956 unsigned int mask;
957 unsigned int i;
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100958 int ret;
959
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100960 cmt->pdev = pdev;
Laurent Pinchartde599c82014-02-17 16:49:05 +0100961 raw_spin_lock_init(&cmt->lock);
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100962
Laurent Pinchart1768aa22014-02-12 17:12:40 +0100963 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
964 const struct of_device_id *id;
965
966 id = of_match_node(sh_cmt_of_table, pdev->dev.of_node);
967 cmt->info = id->data;
968
969 ret = sh_cmt_parse_dt(cmt);
970 if (ret < 0)
971 return ret;
972 } else if (pdev->dev.platform_data) {
973 struct sh_timer_config *cfg = pdev->dev.platform_data;
974 const struct platform_device_id *id = pdev->id_entry;
975
976 cmt->info = (const struct sh_cmt_info *)id->driver_data;
977 cmt->hw_channels = cfg->channels_mask;
978 } else {
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100979 dev_err(&cmt->pdev->dev, "missing platform data\n");
980 return -ENXIO;
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +0100981 }
982
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100983 /* Get hold of clock. */
Laurent Pinchart31e912f2014-01-28 15:52:46 +0100984 cmt->clk = clk_get(&cmt->pdev->dev, "fck");
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100985 if (IS_ERR(cmt->clk)) {
986 dev_err(&cmt->pdev->dev, "cannot get clock\n");
987 return PTR_ERR(cmt->clk);
988 }
989
990 ret = clk_prepare(cmt->clk);
Laurent Pinchartb882e7b2014-01-27 22:04:17 +0100991 if (ret < 0)
Laurent Pinchart81b3b272014-01-28 12:36:48 +0100992 goto err_clk_put;
993
Nicolai Stange890f4232017-02-06 22:11:59 +0100994 /* Determine clock rate. */
995 ret = clk_enable(cmt->clk);
996 if (ret < 0)
997 goto err_clk_unprepare;
998
999 if (cmt->info->width == 16)
1000 cmt->rate = clk_get_rate(cmt->clk) / 512;
1001 else
1002 cmt->rate = clk_get_rate(cmt->clk) / 8;
1003
1004 clk_disable(cmt->clk);
1005
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001006 /* Map the memory resource(s). */
1007 ret = sh_cmt_map_memory(cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001008 if (ret < 0)
1009 goto err_clk_unprepare;
1010
1011 /* Allocate and setup the channels. */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001012 cmt->num_channels = hweight8(cmt->hw_channels);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001013 cmt->channels = kzalloc(cmt->num_channels * sizeof(*cmt->channels),
1014 GFP_KERNEL);
1015 if (cmt->channels == NULL) {
1016 ret = -ENOMEM;
1017 goto err_unmap;
1018 }
1019
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001020 /*
1021 * Use the first channel as a clock event device and the second channel
1022 * as a clock source. If only one channel is available use it for both.
1023 */
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001024 for (i = 0, mask = cmt->hw_channels; i < cmt->num_channels; ++i) {
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001025 unsigned int hwidx = ffs(mask) - 1;
1026 bool clocksource = i == 1 || cmt->num_channels == 1;
1027 bool clockevent = i == 0;
1028
1029 ret = sh_cmt_setup_channel(&cmt->channels[i], i, hwidx,
1030 clockevent, clocksource, cmt);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001031 if (ret < 0)
1032 goto err_unmap;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001033
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001034 mask &= ~(1 << hwidx);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001035 }
Paul Mundtda64c2a2010-02-25 16:37:46 +09001036
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001037 platform_set_drvdata(pdev, cmt);
Magnus Dammadccc692012-12-14 14:53:51 +09001038
Paul Mundtda64c2a2010-02-25 16:37:46 +09001039 return 0;
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001040
1041err_unmap:
Laurent Pinchartf5ec9b12014-01-27 22:04:17 +01001042 kfree(cmt->channels);
Laurent Pinchart31e912f2014-01-28 15:52:46 +01001043 iounmap(cmt->mapbase);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001044err_clk_unprepare:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001045 clk_unprepare(cmt->clk);
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001046err_clk_put:
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001047 clk_put(cmt->clk);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001048 return ret;
1049}
1050
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001051static int sh_cmt_probe(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001052{
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001053 struct sh_cmt_device *cmt = platform_get_drvdata(pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001054 int ret;
1055
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001056 if (!is_early_platform_device(pdev)) {
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001057 pm_runtime_set_active(&pdev->dev);
1058 pm_runtime_enable(&pdev->dev);
Rafael J. Wysocki9bb5ec82012-08-06 01:43:03 +02001059 }
Rafael J. Wysocki615a4452012-03-13 22:40:06 +01001060
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001061 if (cmt) {
Paul Mundt214a6072010-03-10 16:26:25 +09001062 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001063 goto out;
Magnus Damme475eed2009-04-15 10:50:04 +00001064 }
1065
Laurent Pinchartb262bc72014-01-27 22:04:17 +01001066 cmt = kzalloc(sizeof(*cmt), GFP_KERNEL);
Jingoo Han0178f412014-05-22 14:05:06 +02001067 if (cmt == NULL)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001068 return -ENOMEM;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001069
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001070 ret = sh_cmt_setup(cmt, pdev);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001071 if (ret) {
Laurent Pinchart2653caf2014-01-27 22:04:17 +01001072 kfree(cmt);
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001073 pm_runtime_idle(&pdev->dev);
1074 return ret;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001075 }
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001076 if (is_early_platform_device(pdev))
1077 return 0;
1078
1079 out:
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001080 if (cmt->has_clockevent || cmt->has_clocksource)
Rafael J. Wysockibad81382012-08-06 01:48:57 +02001081 pm_runtime_irq_safe(&pdev->dev);
1082 else
1083 pm_runtime_idle(&pdev->dev);
1084
1085 return 0;
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001086}
1087
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001088static int sh_cmt_remove(struct platform_device *pdev)
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001089{
1090 return -EBUSY; /* cannot unregister clockevent and clocksource */
1091}
1092
1093static struct platform_driver sh_cmt_device_driver = {
1094 .probe = sh_cmt_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -08001095 .remove = sh_cmt_remove,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001096 .driver = {
1097 .name = "sh_cmt",
Laurent Pinchart1768aa22014-02-12 17:12:40 +01001098 .of_match_table = of_match_ptr(sh_cmt_of_table),
Laurent Pinchart81b3b272014-01-28 12:36:48 +01001099 },
1100 .id_table = sh_cmt_id_table,
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001101};
1102
1103static int __init sh_cmt_init(void)
1104{
1105 return platform_driver_register(&sh_cmt_device_driver);
1106}
1107
1108static void __exit sh_cmt_exit(void)
1109{
1110 platform_driver_unregister(&sh_cmt_device_driver);
1111}
1112
Magnus Damme475eed2009-04-15 10:50:04 +00001113early_platform_init("earlytimer", &sh_cmt_device_driver);
Simon Hormane903a032013-03-05 15:40:42 +09001114subsys_initcall(sh_cmt_init);
Magnus Damm3fb1b6a2009-01-22 09:55:59 +00001115module_exit(sh_cmt_exit);
1116
1117MODULE_AUTHOR("Magnus Damm");
1118MODULE_DESCRIPTION("SuperH CMT Timer Driver");
1119MODULE_LICENSE("GPL v2");