blob: 779d4da19f3b099320d22e3231876543facc4d65 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
21 interrupt-parent = <&gic>;
22
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050048 1000000 1060000
49 1500000 1250000
50 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060051
52 clocks = <&dpll_mpu_ck>;
53 clock-names = "cpu";
54
55 clock-latency = <300000>; /* From omap-cpufreq driver */
56
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040057 /* cooling options */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010063 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053064 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010065 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053066 };
67 };
68
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040069 thermal-zones {
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
73 };
74
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053075 timer {
76 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020077 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
94 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053095 <0x48212000 0x1000>,
96 <0x48214000 0x2000>,
97 <0x48216000 0x2000>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053098 };
99
R Sricharan6b5de092012-05-10 19:46:00 +0530100 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100101 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530102 * that are not memory mapped in the MPU view or for the MPU itself.
103 */
104 soc {
105 compatible = "ti,omap-infra";
106 mpu {
107 compatible = "ti,omap5-mpu";
108 ti,hwmods = "mpu";
109 };
110 };
111
112 /*
113 * XXX: Use a flat representation of the OMAP3 interconnect.
114 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100115 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530116 * the moment, just use a fake OCP bus entry to represent the whole bus
117 * hierarchy.
118 */
119 ocp {
120 compatible = "ti,omap4-l3-noc", "simple-bus";
121 #address-cells = <1>;
122 #size-cells = <1>;
123 ranges;
124 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530125 reg = <0x44000000 0x2000>,
126 <0x44800000 0x3000>,
127 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200128 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
129 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530130
Tero Kristo85dc74e92013-07-18 17:09:29 +0300131 prm: prm@4ae06000 {
132 compatible = "ti,omap5-prm";
133 reg = <0x4ae06000 0x3000>;
Nishanth Menon5081ce62014-08-22 09:03:50 -0500134 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Tero Kristo85dc74e92013-07-18 17:09:29 +0300135
136 prm_clocks: clocks {
137 #address-cells = <1>;
138 #size-cells = <0>;
139 };
140
141 prm_clockdomains: clockdomains {
142 };
143 };
144
145 cm_core_aon: cm_core_aon@4a004000 {
146 compatible = "ti,omap5-cm-core-aon";
147 reg = <0x4a004000 0x2000>;
148
149 cm_core_aon_clocks: clocks {
150 #address-cells = <1>;
151 #size-cells = <0>;
152 };
153
154 cm_core_aon_clockdomains: clockdomains {
155 };
156 };
157
158 scrm: scrm@4ae0a000 {
159 compatible = "ti,omap5-scrm";
160 reg = <0x4ae0a000 0x2000>;
161
162 scrm_clocks: clocks {
163 #address-cells = <1>;
164 #size-cells = <0>;
165 };
166
167 scrm_clockdomains: clockdomains {
168 };
169 };
170
171 cm_core: cm_core@4a008000 {
172 compatible = "ti,omap5-cm-core";
173 reg = <0x4a008000 0x3000>;
174
175 cm_core_clocks: clocks {
176 #address-cells = <1>;
177 #size-cells = <0>;
178 };
179
180 cm_core_clockdomains: clockdomains {
181 };
182 };
183
Jon Hunter3b3132f2012-11-01 09:12:23 -0500184 counter32k: counter@4ae04000 {
185 compatible = "ti,omap-counter32k";
186 reg = <0x4ae04000 0x40>;
187 ti,hwmods = "counter_32k";
188 };
189
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300190 omap5_pmx_core: pinmux@4a002840 {
191 compatible = "ti,omap4-padconf", "pinctrl-single";
192 reg = <0x4a002840 0x01b6>;
193 #address-cells = <1>;
194 #size-cells = <0>;
195 pinctrl-single,register-width = <16>;
196 pinctrl-single,function-mask = <0x7fff>;
197 };
198 omap5_pmx_wkup: pinmux@4ae0c840 {
199 compatible = "ti,omap4-padconf", "pinctrl-single";
200 reg = <0x4ae0c840 0x0038>;
201 #address-cells = <1>;
202 #size-cells = <0>;
203 pinctrl-single,register-width = <16>;
204 pinctrl-single,function-mask = <0x7fff>;
205 };
206
Balaji T Kcd042fe2014-02-19 20:26:40 +0530207 omap5_padconf_global: tisyscon@4a002da0 {
208 compatible = "syscon";
209 reg = <0x4A002da0 0xec>;
210 };
211
212 pbias_regulator: pbias_regulator {
213 compatible = "ti,pbias-omap";
214 reg = <0x60 0x4>;
215 syscon = <&omap5_padconf_global>;
216 pbias_mmc_reg: pbias_mmc_omap5 {
217 regulator-name = "pbias_mmc_omap5";
218 regulator-min-microvolt = <1800000>;
219 regulator-max-microvolt = <3000000>;
220 };
221 };
222
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500223 ocmcram: ocmcram@40300000 {
224 compatible = "mmio-sram";
225 reg = <0x40300000 0x20000>; /* 128k */
226 };
227
Jon Hunter2c2dc542012-04-26 13:47:59 -0500228 sdma: dma-controller@4a056000 {
229 compatible = "ti,omap4430-sdma";
230 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200231 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
232 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
233 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
234 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500235 #dma-cells = <1>;
236 #dma-channels = <32>;
237 #dma-requests = <127>;
238 };
239
R Sricharan6b5de092012-05-10 19:46:00 +0530240 gpio1: gpio@4ae10000 {
241 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200242 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200243 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530244 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500245 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530246 gpio-controller;
247 #gpio-cells = <2>;
248 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600249 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530250 };
251
252 gpio2: gpio@48055000 {
253 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200254 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200255 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530256 ti,hwmods = "gpio2";
257 gpio-controller;
258 #gpio-cells = <2>;
259 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600260 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530261 };
262
263 gpio3: gpio@48057000 {
264 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200265 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200266 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530267 ti,hwmods = "gpio3";
268 gpio-controller;
269 #gpio-cells = <2>;
270 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600271 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530272 };
273
274 gpio4: gpio@48059000 {
275 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200276 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200277 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530278 ti,hwmods = "gpio4";
279 gpio-controller;
280 #gpio-cells = <2>;
281 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600282 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530283 };
284
285 gpio5: gpio@4805b000 {
286 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200287 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200288 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530289 ti,hwmods = "gpio5";
290 gpio-controller;
291 #gpio-cells = <2>;
292 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600293 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530294 };
295
296 gpio6: gpio@4805d000 {
297 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200298 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200299 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530300 ti,hwmods = "gpio6";
301 gpio-controller;
302 #gpio-cells = <2>;
303 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600304 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530305 };
306
307 gpio7: gpio@48051000 {
308 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200309 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200310 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530311 ti,hwmods = "gpio7";
312 gpio-controller;
313 #gpio-cells = <2>;
314 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600315 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530316 };
317
318 gpio8: gpio@48053000 {
319 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200320 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200321 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530322 ti,hwmods = "gpio8";
323 gpio-controller;
324 #gpio-cells = <2>;
325 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600326 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530327 };
328
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600329 gpmc: gpmc@50000000 {
330 compatible = "ti,omap4430-gpmc";
331 reg = <0x50000000 0x1000>;
332 #address-cells = <2>;
333 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200334 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600335 gpmc,num-cs = <8>;
336 gpmc,num-waitpins = <4>;
337 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100338 clocks = <&l3_iclk_div>;
339 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600340 };
341
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530342 i2c1: i2c@48070000 {
343 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200344 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200345 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530346 #address-cells = <1>;
347 #size-cells = <0>;
348 ti,hwmods = "i2c1";
349 };
350
351 i2c2: i2c@48072000 {
352 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200353 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200354 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530355 #address-cells = <1>;
356 #size-cells = <0>;
357 ti,hwmods = "i2c2";
358 };
359
360 i2c3: i2c@48060000 {
361 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200362 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200363 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530364 #address-cells = <1>;
365 #size-cells = <0>;
366 ti,hwmods = "i2c3";
367 };
368
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200369 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530370 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200371 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200372 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530373 #address-cells = <1>;
374 #size-cells = <0>;
375 ti,hwmods = "i2c4";
376 };
377
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200378 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530379 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200380 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200381 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a52012-07-25 10:57:58 +0530382 #address-cells = <1>;
383 #size-cells = <0>;
384 ti,hwmods = "i2c5";
385 };
386
Suman Annafe0e09e2013-10-10 16:15:34 -0500387 hwspinlock: spinlock@4a0f6000 {
388 compatible = "ti,omap4-hwspinlock";
389 reg = <0x4a0f6000 0x1000>;
390 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600391 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500392 };
393
Felipe Balbi43286b12013-02-13 14:58:36 +0530394 mcspi1: spi@48098000 {
395 compatible = "ti,omap4-mcspi";
396 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200397 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530398 #address-cells = <1>;
399 #size-cells = <0>;
400 ti,hwmods = "mcspi1";
401 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500402 dmas = <&sdma 35>,
403 <&sdma 36>,
404 <&sdma 37>,
405 <&sdma 38>,
406 <&sdma 39>,
407 <&sdma 40>,
408 <&sdma 41>,
409 <&sdma 42>;
410 dma-names = "tx0", "rx0", "tx1", "rx1",
411 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530412 };
413
414 mcspi2: spi@4809a000 {
415 compatible = "ti,omap4-mcspi";
416 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200417 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530418 #address-cells = <1>;
419 #size-cells = <0>;
420 ti,hwmods = "mcspi2";
421 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500422 dmas = <&sdma 43>,
423 <&sdma 44>,
424 <&sdma 45>,
425 <&sdma 46>;
426 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530427 };
428
429 mcspi3: spi@480b8000 {
430 compatible = "ti,omap4-mcspi";
431 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200432 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530433 #address-cells = <1>;
434 #size-cells = <0>;
435 ti,hwmods = "mcspi3";
436 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500437 dmas = <&sdma 15>, <&sdma 16>;
438 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530439 };
440
441 mcspi4: spi@480ba000 {
442 compatible = "ti,omap4-mcspi";
443 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200444 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530445 #address-cells = <1>;
446 #size-cells = <0>;
447 ti,hwmods = "mcspi4";
448 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500449 dmas = <&sdma 70>, <&sdma 71>;
450 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530451 };
452
R Sricharan6b5de092012-05-10 19:46:00 +0530453 uart1: serial@4806a000 {
454 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200455 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200456 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530457 ti,hwmods = "uart1";
458 clock-frequency = <48000000>;
459 };
460
461 uart2: serial@4806c000 {
462 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200463 reg = <0x4806c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200464 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530465 ti,hwmods = "uart2";
466 clock-frequency = <48000000>;
467 };
468
469 uart3: serial@48020000 {
470 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200471 reg = <0x48020000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200472 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530473 ti,hwmods = "uart3";
474 clock-frequency = <48000000>;
475 };
476
477 uart4: serial@4806e000 {
478 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200479 reg = <0x4806e000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200480 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530481 ti,hwmods = "uart4";
482 clock-frequency = <48000000>;
483 };
484
485 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200486 compatible = "ti,omap4-uart";
487 reg = <0x48066000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200488 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530489 ti,hwmods = "uart5";
490 clock-frequency = <48000000>;
491 };
492
493 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200494 compatible = "ti,omap4-uart";
495 reg = <0x48068000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200496 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530497 ti,hwmods = "uart6";
498 clock-frequency = <48000000>;
499 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530500
501 mmc1: mmc@4809c000 {
502 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200503 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200504 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530505 ti,hwmods = "mmc1";
506 ti,dual-volt;
507 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500508 dmas = <&sdma 61>, <&sdma 62>;
509 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530510 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530511 };
512
513 mmc2: mmc@480b4000 {
514 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200515 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200516 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530517 ti,hwmods = "mmc2";
518 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500519 dmas = <&sdma 47>, <&sdma 48>;
520 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530521 };
522
523 mmc3: mmc@480ad000 {
524 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200525 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200526 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530527 ti,hwmods = "mmc3";
528 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500529 dmas = <&sdma 77>, <&sdma 78>;
530 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530531 };
532
533 mmc4: mmc@480d1000 {
534 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200535 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200536 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530537 ti,hwmods = "mmc4";
538 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500539 dmas = <&sdma 57>, <&sdma 58>;
540 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530541 };
542
543 mmc5: mmc@480d5000 {
544 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200545 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200546 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530547 ti,hwmods = "mmc5";
548 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500549 dmas = <&sdma 59>, <&sdma 60>;
550 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530551 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530552
Suman Anna2dcfa562014-03-05 18:24:19 -0600553 mmu_dsp: mmu@4a066000 {
554 compatible = "ti,omap4-iommu";
555 reg = <0x4a066000 0x100>;
556 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
557 ti,hwmods = "mmu_dsp";
558 };
559
560 mmu_ipu: mmu@55082000 {
561 compatible = "ti,omap4-iommu";
562 reg = <0x55082000 0x100>;
563 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
564 ti,hwmods = "mmu_ipu";
565 ti,iommu-bus-err-back;
566 };
567
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530568 keypad: keypad@4ae1c000 {
569 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530570 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530571 ti,hwmods = "kbd";
572 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300573
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300574 mcpdm: mcpdm@40132000 {
575 compatible = "ti,omap4-mcpdm";
576 reg = <0x40132000 0x7f>, /* MPU private access */
577 <0x49032000 0x7f>; /* L3 Interconnect */
578 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200579 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300580 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100581 dmas = <&sdma 65>,
582 <&sdma 66>;
583 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200584 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300585 };
586
587 dmic: dmic@4012e000 {
588 compatible = "ti,omap4-dmic";
589 reg = <0x4012e000 0x7f>, /* MPU private access */
590 <0x4902e000 0x7f>; /* L3 Interconnect */
591 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200592 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300593 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100594 dmas = <&sdma 67>;
595 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200596 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300597 };
598
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300599 mcbsp1: mcbsp@40122000 {
600 compatible = "ti,omap4-mcbsp";
601 reg = <0x40122000 0xff>, /* MPU private access */
602 <0x49022000 0xff>; /* L3 Interconnect */
603 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200604 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300605 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300606 ti,buffer-size = <128>;
607 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100608 dmas = <&sdma 33>,
609 <&sdma 34>;
610 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200611 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300612 };
613
614 mcbsp2: mcbsp@40124000 {
615 compatible = "ti,omap4-mcbsp";
616 reg = <0x40124000 0xff>, /* MPU private access */
617 <0x49024000 0xff>; /* L3 Interconnect */
618 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200619 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300620 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300621 ti,buffer-size = <128>;
622 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100623 dmas = <&sdma 17>,
624 <&sdma 18>;
625 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200626 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300627 };
628
629 mcbsp3: mcbsp@40126000 {
630 compatible = "ti,omap4-mcbsp";
631 reg = <0x40126000 0xff>, /* MPU private access */
632 <0x49026000 0xff>; /* L3 Interconnect */
633 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300635 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300636 ti,buffer-size = <128>;
637 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100638 dmas = <&sdma 19>,
639 <&sdma 20>;
640 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200641 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300642 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500643
Suman Anna84d89c32014-04-22 17:23:35 -0500644 mailbox: mailbox@4a0f4000 {
645 compatible = "ti,omap4-mailbox";
646 reg = <0x4a0f4000 0x200>;
647 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
648 ti,hwmods = "mailbox";
Suman Anna41ffada2014-07-11 16:44:34 -0500649 ti,mbox-num-users = <3>;
650 ti,mbox-num-fifos = <8>;
Suman Anna84d89c32014-04-22 17:23:35 -0500651 };
652
Jon Hunterdf692a92012-11-01 09:09:51 -0500653 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500654 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500655 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200656 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500657 ti,hwmods = "timer1";
658 ti,timer-alwon;
659 };
660
661 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500662 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500663 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200664 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500665 ti,hwmods = "timer2";
666 };
667
668 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500669 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500670 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200671 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500672 ti,hwmods = "timer3";
673 };
674
675 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500676 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500677 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200678 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 ti,hwmods = "timer4";
680 };
681
682 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500683 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500684 reg = <0x40138000 0x80>,
685 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200686 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500687 ti,hwmods = "timer5";
688 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500689 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500690 };
691
692 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500693 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500694 reg = <0x4013a000 0x80>,
695 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200696 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500697 ti,hwmods = "timer6";
698 ti,timer-dsp;
699 ti,timer-pwm;
700 };
701
702 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500703 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500704 reg = <0x4013c000 0x80>,
705 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200706 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500707 ti,hwmods = "timer7";
708 ti,timer-dsp;
709 };
710
711 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500712 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500713 reg = <0x4013e000 0x80>,
714 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200715 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500716 ti,hwmods = "timer8";
717 ti,timer-dsp;
718 ti,timer-pwm;
719 };
720
721 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500722 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500723 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200724 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500725 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500726 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500727 };
728
729 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500730 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500731 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200732 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500733 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500734 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500735 };
736
737 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500738 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500739 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200740 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500741 ti,hwmods = "timer11";
742 ti,timer-pwm;
743 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530744
Lokesh Vutla55452192013-02-27 11:54:45 +0530745 wdt2: wdt@4ae14000 {
746 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
747 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200748 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530749 ti,hwmods = "wd_timer2";
750 };
751
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530752 dmm@4e000000 {
753 compatible = "ti,omap5-dmm";
754 reg = <0x4e000000 0x800>;
755 interrupts = <0 113 0x4>;
756 ti,hwmods = "dmm";
757 };
758
Lee Jones8906d652013-07-22 11:52:37 +0100759 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530760 compatible = "ti,emif-4d5";
761 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530762 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530763 phy-type = <2>; /* DDR PHY type: Intelli PHY */
764 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200765 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530766 hw-caps-read-idle-ctrl;
767 hw-caps-ll-interface;
768 hw-caps-temp-alert;
769 };
770
Lee Jones8906d652013-07-22 11:52:37 +0100771 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530772 compatible = "ti,emif-4d5";
773 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530774 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530775 phy-type = <2>; /* DDR PHY type: Intelli PHY */
776 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200777 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530778 hw-caps-read-idle-ctrl;
779 hw-caps-ll-interface;
780 hw-caps-temp-alert;
781 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530782
Roger Quadrosb297c292013-10-03 18:12:37 +0300783 omap_control_usb2phy: control-phy@4a002300 {
784 compatible = "ti,control-phy-usb2";
785 reg = <0x4a002300 0x4>;
786 reg-names = "power";
787 };
788
789 omap_control_usb3phy: control-phy@4a002370 {
790 compatible = "ti,control-phy-pipe3";
791 reg = <0x4a002370 0x4>;
792 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530793 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530794
Felipe Balbie3a412c2013-08-21 20:01:32 +0530795 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530796 compatible = "ti,dwc3";
797 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530798 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200799 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530800 #address-cells = <1>;
801 #size-cells = <1>;
802 utmi-mode = <2>;
803 ranges;
804 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300805 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530806 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200807 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530808 phys = <&usb2_phy>, <&usb3_phy>;
809 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530810 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530811 tx-fifo-resize;
812 };
813 };
814
Felipe Balbib6731f72013-08-21 20:01:31 +0530815 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530816 compatible = "ti,omap-ocp2scp";
817 #address-cells = <1>;
818 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530819 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530820 ranges;
821 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530822 usb2_phy: usb2phy@4a084000 {
823 compatible = "ti,omap-usb2";
824 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300825 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300826 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
827 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530828 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530829 };
830
831 usb3_phy: usb3phy@4a084400 {
832 compatible = "ti,omap-usb3";
833 reg = <0x4a084400 0x80>,
834 <0x4a084800 0x64>,
835 <0x4a084c00 0x40>;
836 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300837 ctrl-module = <&omap_control_usb3phy>;
Roger Quadrosada76572014-04-01 13:37:27 +0300838 clocks = <&usb_phy_cm_clk32k>,
839 <&sys_clkin>,
840 <&usb_otg_ss_refclk960m>;
841 clock-names = "wkupclk",
842 "sysclk",
843 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530844 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530845 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530846 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530847
848 usbhstll: usbhstll@4a062000 {
849 compatible = "ti,usbhs-tll";
850 reg = <0x4a062000 0x1000>;
851 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
852 ti,hwmods = "usb_tll_hs";
853 };
854
855 usbhshost: usbhshost@4a064000 {
856 compatible = "ti,usbhs-host";
857 reg = <0x4a064000 0x800>;
858 ti,hwmods = "usb_host_hs";
859 #address-cells = <1>;
860 #size-cells = <1>;
861 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200862 clocks = <&l3init_60m_fclk>,
863 <&xclk60mhsp1_ck>,
864 <&xclk60mhsp2_ck>;
865 clock-names = "refclk_60m_int",
866 "refclk_60m_ext_p1",
867 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530868
869 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200870 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530871 reg = <0x4a064800 0x400>;
872 interrupt-parent = <&gic>;
873 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
874 };
875
876 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200877 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530878 reg = <0x4a064c00 0x400>;
879 interrupt-parent = <&gic>;
880 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
881 };
882 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400883
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400884 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400885 reg = <0x4a0021e0 0xc
886 0x4a00232c 0xc
887 0x4a002380 0x2c
888 0x4a0023C0 0x3c>;
889 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
890 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400891
892 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400893 };
Balaji T K4f829522014-04-23 20:35:33 +0300894
895 omap_control_sata: control-phy@4a002374 {
896 compatible = "ti,control-phy-pipe3";
897 reg = <0x4a002374 0x4>;
898 reg-names = "power";
899 clocks = <&sys_clkin>;
900 clock-names = "sysclk";
901 };
902
903 /* OCP2SCP3 */
904 ocp2scp@4a090000 {
905 compatible = "ti,omap-ocp2scp";
906 #address-cells = <1>;
907 #size-cells = <1>;
908 reg = <0x4a090000 0x20>;
909 ranges;
910 ti,hwmods = "ocp2scp3";
911 sata_phy: phy@4a096000 {
912 compatible = "ti,phy-pipe3-sata";
913 reg = <0x4A096000 0x80>, /* phy_rx */
914 <0x4A096400 0x64>, /* phy_tx */
915 <0x4A096800 0x40>; /* pll_ctrl */
916 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
917 ctrl-module = <&omap_control_sata>;
918 clocks = <&sys_clkin>;
919 clock-names = "sysclk";
920 #phy-cells = <0>;
921 };
922 };
923
924 sata: sata@4a141100 {
925 compatible = "snps,dwc-ahci";
926 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
927 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
928 phys = <&sata_phy>;
929 phy-names = "sata-phy";
930 clocks = <&sata_ref_clk>;
931 ti,hwmods = "sata";
932 };
933
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200934 dss: dss@58000000 {
935 compatible = "ti,omap5-dss";
936 reg = <0x58000000 0x80>;
937 status = "disabled";
938 ti,hwmods = "dss_core";
939 clocks = <&dss_dss_clk>;
940 clock-names = "fck";
941 #address-cells = <1>;
942 #size-cells = <1>;
943 ranges;
944
945 dispc@58001000 {
946 compatible = "ti,omap5-dispc";
947 reg = <0x58001000 0x1000>;
948 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
949 ti,hwmods = "dss_dispc";
950 clocks = <&dss_dss_clk>;
951 clock-names = "fck";
952 };
953
954 dsi1: encoder@58004000 {
955 compatible = "ti,omap5-dsi";
956 reg = <0x58004000 0x200>,
957 <0x58004200 0x40>,
958 <0x58004300 0x40>;
959 reg-names = "proto", "phy", "pll";
960 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
961 status = "disabled";
962 ti,hwmods = "dss_dsi1";
963 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
964 clock-names = "fck", "sys_clk";
965 };
966
967 dsi2: encoder@58005000 {
968 compatible = "ti,omap5-dsi";
969 reg = <0x58009000 0x200>,
970 <0x58009200 0x40>,
971 <0x58009300 0x40>;
972 reg-names = "proto", "phy", "pll";
973 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
974 status = "disabled";
975 ti,hwmods = "dss_dsi2";
976 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
977 clock-names = "fck", "sys_clk";
978 };
979
980 hdmi: encoder@58060000 {
981 compatible = "ti,omap5-hdmi";
982 reg = <0x58040000 0x200>,
983 <0x58040200 0x80>,
984 <0x58040300 0x80>,
985 <0x58060000 0x19000>;
986 reg-names = "wp", "pll", "phy", "core";
987 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
988 status = "disabled";
989 ti,hwmods = "dss_hdmi";
990 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
991 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +0300992 dmas = <&sdma 76>;
993 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200994 };
995 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -0500996
997 abb_mpu: regulator-abb-mpu {
998 compatible = "ti,abb-v2";
999 regulator-name = "abb_mpu";
1000 #address-cells = <0>;
1001 #size-cells = <0>;
1002 clocks = <&sys_clkin>;
1003 ti,settling-time = <50>;
1004 ti,clock-cycles = <16>;
1005
1006 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1007 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1008 reg-names = "base-address", "int-address",
1009 "efuse-address", "ldo-address";
1010 ti,tranxdone-status-mask = <0x80>;
1011 /* LDOVBBMPU_MUX_CTRL */
1012 ti,ldovbb-override-mask = <0x400>;
1013 /* LDOVBBMPU_VSET_OUT */
1014 ti,ldovbb-vset-mask = <0x1F>;
1015
1016 /*
1017 * NOTE: only FBB mode used but actual vset will
1018 * determine final biasing
1019 */
1020 ti,abb_info = <
1021 /*uV ABB efuse rbb_m fbb_m vset_m*/
1022 1060000 0 0x0 0 0x02000000 0x01F00000
1023 1250000 0 0x4 0 0x02000000 0x01F00000
1024 >;
1025 };
1026
1027 abb_mm: regulator-abb-mm {
1028 compatible = "ti,abb-v2";
1029 regulator-name = "abb_mm";
1030 #address-cells = <0>;
1031 #size-cells = <0>;
1032 clocks = <&sys_clkin>;
1033 ti,settling-time = <50>;
1034 ti,clock-cycles = <16>;
1035
1036 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1037 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1038 reg-names = "base-address", "int-address",
1039 "efuse-address", "ldo-address";
1040 ti,tranxdone-status-mask = <0x80000000>;
1041 /* LDOVBBMM_MUX_CTRL */
1042 ti,ldovbb-override-mask = <0x400>;
1043 /* LDOVBBMM_VSET_OUT */
1044 ti,ldovbb-vset-mask = <0x1F>;
1045
1046 /*
1047 * NOTE: only FBB mode used but actual vset will
1048 * determine final biasing
1049 */
1050 ti,abb_info = <
1051 /*uV ABB efuse rbb_m fbb_m vset_m*/
1052 1025000 0 0x0 0 0x02000000 0x01F00000
1053 1120000 0 0x4 0 0x02000000 0x01F00000
1054 >;
1055 };
R Sricharan6b5de092012-05-10 19:46:00 +05301056 };
1057};
Tero Kristo85dc74e92013-07-18 17:09:29 +03001058
1059/include/ "omap54xx-clocks.dtsi"