blob: 4d6d849a3e54cbc2545ee02fc96e049cfd4dac93 [file] [log] [blame]
Becky Bruce41151e72011-06-28 09:54:48 +00001/*
2 * PPC Huge TLB Page Support for Book3E MMU
3 *
4 * Copyright (C) 2009 David Gibson, IBM Corporation.
5 * Copyright (C) 2011 Becky Bruce, Freescale Semiconductor
6 *
7 */
8#include <linux/mm.h>
9#include <linux/hugetlb.h>
10
11static inline int mmu_get_tsize(int psize)
12{
13 return mmu_psize_defs[psize].enc;
14}
15
16static inline int book3e_tlb_exists(unsigned long ea, unsigned long pid)
17{
18 int found = 0;
19
20 mtspr(SPRN_MAS6, pid << 16);
21 if (mmu_has_feature(MMU_FTR_USE_TLBRSRV)) {
22 asm volatile(
23 "li %0,0\n"
24 "tlbsx. 0,%1\n"
25 "bne 1f\n"
26 "li %0,1\n"
27 "1:\n"
28 : "=&r"(found) : "r"(ea));
29 } else {
30 asm volatile(
31 "tlbsx 0,%1\n"
32 "mfspr %0,0x271\n"
33 "srwi %0,%0,31\n"
34 : "=&r"(found) : "r"(ea));
35 }
36
37 return found;
38}
39
40void book3e_hugetlb_preload(struct mm_struct *mm, unsigned long ea, pte_t pte)
41{
42 unsigned long mas1, mas2;
43 u64 mas7_3;
44 unsigned long psize, tsize, shift;
45 unsigned long flags;
46
47#ifdef CONFIG_PPC_FSL_BOOK3E
Becky Bruce8c1674d2011-10-10 10:50:38 +000048 int index, ncams;
Becky Bruce41151e72011-06-28 09:54:48 +000049#endif
50
51 if (unlikely(is_kernel_addr(ea)))
52 return;
53
Paul Mackerras25c29f92011-09-20 19:58:10 +000054#ifdef CONFIG_PPC_MM_SLICES
Becky Bruce8c1674d2011-10-10 10:50:38 +000055 psize = get_slice_psize(mm, ea);
56 tsize = mmu_get_tsize(psize);
Becky Bruce41151e72011-06-28 09:54:48 +000057 shift = mmu_psize_defs[psize].shift;
58#else
Becky Bruce8c1674d2011-10-10 10:50:38 +000059 psize = vma_mmu_pagesize(find_vma(mm, ea));
60 shift = __ilog2(psize);
61 tsize = shift - 10;
Becky Bruce41151e72011-06-28 09:54:48 +000062#endif
63
64 /*
65 * We can't be interrupted while we're setting up the MAS
66 * regusters or after we've confirmed that no tlb exists.
67 */
68 local_irq_save(flags);
69
70 if (unlikely(book3e_tlb_exists(ea, mm->context.id))) {
71 local_irq_restore(flags);
72 return;
73 }
74
75#ifdef CONFIG_PPC_FSL_BOOK3E
76 ncams = mfspr(SPRN_TLB1CFG) & TLBnCFG_N_ENTRY;
77
78 /* We have to use the CAM(TLB1) on FSL parts for hugepages */
79 index = __get_cpu_var(next_tlbcam_idx);
80 mtspr(SPRN_MAS0, MAS0_ESEL(index) | MAS0_TLBSEL(1));
81
82 /* Just round-robin the entries and wrap when we hit the end */
83 if (unlikely(index == ncams - 1))
84 __get_cpu_var(next_tlbcam_idx) = tlbcam_index;
85 else
86 __get_cpu_var(next_tlbcam_idx)++;
87#endif
88 mas1 = MAS1_VALID | MAS1_TID(mm->context.id) | MAS1_TSIZE(tsize);
89 mas2 = ea & ~((1UL << shift) - 1);
90 mas2 |= (pte_val(pte) >> PTE_WIMGE_SHIFT) & MAS2_WIMGE_MASK;
91 mas7_3 = (u64)pte_pfn(pte) << PAGE_SHIFT;
92 mas7_3 |= (pte_val(pte) >> PTE_BAP_SHIFT) & MAS3_BAP_MASK;
93 if (!pte_dirty(pte))
94 mas7_3 &= ~(MAS3_SW|MAS3_UW);
95
96 mtspr(SPRN_MAS1, mas1);
97 mtspr(SPRN_MAS2, mas2);
98
99 if (mmu_has_feature(MMU_FTR_USE_PAIRED_MAS)) {
100 mtspr(SPRN_MAS7_MAS3, mas7_3);
101 } else {
102 mtspr(SPRN_MAS7, upper_32_bits(mas7_3));
103 mtspr(SPRN_MAS3, lower_32_bits(mas7_3));
104 }
105
106 asm volatile ("tlbwe");
107
108 local_irq_restore(flags);
109}
110
111void flush_hugetlb_page(struct vm_area_struct *vma, unsigned long vmaddr)
112{
113 struct hstate *hstate = hstate_file(vma->vm_file);
114 unsigned long tsize = huge_page_shift(hstate) - 10;
115
116 __flush_tlb_page(vma ? vma->vm_mm : NULL, vmaddr, tsize, 0);
117
118}