blob: 6cdef27be99daa74c2c1e49b0957c527b93279df [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
26#include "drmP.h"
27#include "drm_crtc_helper.h"
28#include "radeon_drm.h"
29#include "radeon.h"
30#include "atom.h"
31
32extern int atom_debug;
33
Alex Deucher5a9bcac2009-10-08 15:09:31 -040034/* evil but including atombios.h is much worse */
35bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
36 struct drm_display_mode *mode);
37
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038uint32_t
39radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
40{
41 struct radeon_device *rdev = dev->dev_private;
42 uint32_t ret = 0;
43
44 switch (supported_device) {
45 case ATOM_DEVICE_CRT1_SUPPORT:
46 case ATOM_DEVICE_TV1_SUPPORT:
47 case ATOM_DEVICE_TV2_SUPPORT:
48 case ATOM_DEVICE_CRT2_SUPPORT:
49 case ATOM_DEVICE_CV_SUPPORT:
50 switch (dac) {
51 case 1: /* dac a */
52 if ((rdev->family == CHIP_RS300) ||
53 (rdev->family == CHIP_RS400) ||
54 (rdev->family == CHIP_RS480))
55 ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
56 else if (ASIC_IS_AVIVO(rdev))
57 ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
58 else
59 ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
60 break;
61 case 2: /* dac b */
62 if (ASIC_IS_AVIVO(rdev))
63 ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
64 else {
65 /*if (rdev->family == CHIP_R200)
66 ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
67 else*/
68 ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
69 }
70 break;
71 case 3: /* external dac */
72 if (ASIC_IS_AVIVO(rdev))
73 ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
74 else
75 ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
76 break;
77 }
78 break;
79 case ATOM_DEVICE_LCD1_SUPPORT:
80 if (ASIC_IS_AVIVO(rdev))
81 ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
82 else
83 ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
84 break;
85 case ATOM_DEVICE_DFP1_SUPPORT:
86 if ((rdev->family == CHIP_RS300) ||
87 (rdev->family == CHIP_RS400) ||
88 (rdev->family == CHIP_RS480))
89 ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
90 else if (ASIC_IS_AVIVO(rdev))
91 ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
92 else
93 ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
94 break;
95 case ATOM_DEVICE_LCD2_SUPPORT:
96 case ATOM_DEVICE_DFP2_SUPPORT:
97 if ((rdev->family == CHIP_RS600) ||
98 (rdev->family == CHIP_RS690) ||
99 (rdev->family == CHIP_RS740))
100 ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
101 else if (ASIC_IS_AVIVO(rdev))
102 ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
103 else
104 ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
105 break;
106 case ATOM_DEVICE_DFP3_SUPPORT:
107 ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
108 break;
109 }
110
111 return ret;
112}
113
114void
115radeon_link_encoder_connector(struct drm_device *dev)
116{
117 struct drm_connector *connector;
118 struct radeon_connector *radeon_connector;
119 struct drm_encoder *encoder;
120 struct radeon_encoder *radeon_encoder;
121
122 /* walk the list and link encoders to connectors */
123 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
124 radeon_connector = to_radeon_connector(connector);
125 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
126 radeon_encoder = to_radeon_encoder(encoder);
127 if (radeon_encoder->devices & radeon_connector->devices)
128 drm_mode_connector_attach_encoder(connector, encoder);
129 }
130 }
131}
132
Dave Airlie4ce001a2009-08-13 16:32:14 +1000133void radeon_encoder_set_active_device(struct drm_encoder *encoder)
134{
135 struct drm_device *dev = encoder->dev;
136 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
137 struct drm_connector *connector;
138
139 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
140 if (connector->encoder == encoder) {
141 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
142 radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
Dave Airlief641e512009-09-08 11:17:38 +1000143 DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
144 radeon_encoder->active_device, radeon_encoder->devices,
145 radeon_connector->devices, encoder->encoder_type);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000146 }
147 }
148}
149
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200150static struct drm_connector *
151radeon_get_connector_for_encoder(struct drm_encoder *encoder)
152{
153 struct drm_device *dev = encoder->dev;
154 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
155 struct drm_connector *connector;
156 struct radeon_connector *radeon_connector;
157
158 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
159 radeon_connector = to_radeon_connector(connector);
160 if (radeon_encoder->devices & radeon_connector->devices)
161 return connector;
162 }
163 return NULL;
164}
165
166/* used for both atom and legacy */
167void radeon_rmx_mode_fixup(struct drm_encoder *encoder,
168 struct drm_display_mode *mode,
169 struct drm_display_mode *adjusted_mode)
170{
171 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
172 struct drm_device *dev = encoder->dev;
173 struct radeon_device *rdev = dev->dev_private;
Alex Deucherde2103e2009-10-09 15:14:30 -0400174 struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200175
Alex Deucherde2103e2009-10-09 15:14:30 -0400176 if (mode->hdisplay < native_mode->hdisplay ||
177 mode->vdisplay < native_mode->vdisplay) {
Alex Deucherfb06ca82009-10-12 11:25:05 -0400178 int mode_id = adjusted_mode->base.id;
Alex Deucherde2103e2009-10-09 15:14:30 -0400179 *adjusted_mode = *native_mode;
180 if (!ASIC_IS_AVIVO(rdev)) {
181 adjusted_mode->hdisplay = mode->hdisplay;
182 adjusted_mode->vdisplay = mode->vdisplay;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200183 }
Alex Deucherfb06ca82009-10-12 11:25:05 -0400184 adjusted_mode->base.id = mode_id;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200185 }
186}
187
Jerome Glissec93bb852009-07-13 21:04:08 +0200188
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200189static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
190 struct drm_display_mode *mode,
191 struct drm_display_mode *adjusted_mode)
192{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200193 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400194 struct drm_device *dev = encoder->dev;
195 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200196
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400197 /* set the active encoder to connector routing */
198 radeon_encoder_set_active_device(encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200199 drm_mode_set_crtcinfo(adjusted_mode, 0);
200
201 if (radeon_encoder->rmx_type != RMX_OFF)
202 radeon_rmx_mode_fixup(encoder, mode, adjusted_mode);
203
204 /* hw bug */
205 if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
206 && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
207 adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
208
Alex Deucher5a9bcac2009-10-08 15:09:31 -0400209 if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
210 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
211 if (tv_dac) {
212 if (tv_dac->tv_std == TV_STD_NTSC ||
213 tv_dac->tv_std == TV_STD_NTSC_J ||
214 tv_dac->tv_std == TV_STD_PAL_M)
215 radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
216 else
217 radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
218 }
219 }
220
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200221 return true;
222}
223
224static void
225atombios_dac_setup(struct drm_encoder *encoder, int action)
226{
227 struct drm_device *dev = encoder->dev;
228 struct radeon_device *rdev = dev->dev_private;
229 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
230 DAC_ENCODER_CONTROL_PS_ALLOCATION args;
231 int index = 0, num = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000232 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200233 enum radeon_tv_std tv_std = TV_STD_NTSC;
234
Dave Airlie445282d2009-09-09 17:40:54 +1000235 if (dac_info->tv_std)
236 tv_std = dac_info->tv_std;
237
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238 memset(&args, 0, sizeof(args));
239
240 switch (radeon_encoder->encoder_id) {
241 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
242 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
243 index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
244 num = 1;
245 break;
246 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
247 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
248 index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
249 num = 2;
250 break;
251 }
252
253 args.ucAction = action;
254
Dave Airlie4ce001a2009-08-13 16:32:14 +1000255 if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256 args.ucDacStandard = ATOM_DAC1_PS2;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000257 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200258 args.ucDacStandard = ATOM_DAC1_CV;
259 else {
260 switch (tv_std) {
261 case TV_STD_PAL:
262 case TV_STD_PAL_M:
263 case TV_STD_SCART_PAL:
264 case TV_STD_SECAM:
265 case TV_STD_PAL_CN:
266 args.ucDacStandard = ATOM_DAC1_PAL;
267 break;
268 case TV_STD_NTSC:
269 case TV_STD_NTSC_J:
270 case TV_STD_PAL_60:
271 default:
272 args.ucDacStandard = ATOM_DAC1_NTSC;
273 break;
274 }
275 }
276 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
277
278 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
279
280}
281
282static void
283atombios_tv_setup(struct drm_encoder *encoder, int action)
284{
285 struct drm_device *dev = encoder->dev;
286 struct radeon_device *rdev = dev->dev_private;
287 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
288 TV_ENCODER_CONTROL_PS_ALLOCATION args;
289 int index = 0;
Dave Airlie445282d2009-09-09 17:40:54 +1000290 struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200291 enum radeon_tv_std tv_std = TV_STD_NTSC;
292
Dave Airlie445282d2009-09-09 17:40:54 +1000293 if (dac_info->tv_std)
294 tv_std = dac_info->tv_std;
295
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 memset(&args, 0, sizeof(args));
297
298 index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
299
300 args.sTVEncoder.ucAction = action;
301
Dave Airlie4ce001a2009-08-13 16:32:14 +1000302 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303 args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
304 else {
305 switch (tv_std) {
306 case TV_STD_NTSC:
307 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
308 break;
309 case TV_STD_PAL:
310 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
311 break;
312 case TV_STD_PAL_M:
313 args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
314 break;
315 case TV_STD_PAL_60:
316 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
317 break;
318 case TV_STD_NTSC_J:
319 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
320 break;
321 case TV_STD_SCART_PAL:
322 args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
323 break;
324 case TV_STD_SECAM:
325 args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
326 break;
327 case TV_STD_PAL_CN:
328 args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
329 break;
330 default:
331 args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
332 break;
333 }
334 }
335
336 args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
337
338 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
339
340}
341
342void
343atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
344{
345 struct drm_device *dev = encoder->dev;
346 struct radeon_device *rdev = dev->dev_private;
347 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
348 ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
349 int index = 0;
350
351 memset(&args, 0, sizeof(args));
352
353 index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
354
355 args.sXTmdsEncoder.ucEnable = action;
356
357 if (radeon_encoder->pixel_clock > 165000)
358 args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
359
360 /*if (pScrn->rgbBits == 8)*/
361 args.sXTmdsEncoder.ucMisc |= (1 << 1);
362
363 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
364
365}
366
367static void
368atombios_ddia_setup(struct drm_encoder *encoder, int action)
369{
370 struct drm_device *dev = encoder->dev;
371 struct radeon_device *rdev = dev->dev_private;
372 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
373 DVO_ENCODER_CONTROL_PS_ALLOCATION args;
374 int index = 0;
375
376 memset(&args, 0, sizeof(args));
377
378 index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
379
380 args.sDVOEncoder.ucAction = action;
381 args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
382
383 if (radeon_encoder->pixel_clock > 165000)
384 args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
385
386 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
387
388}
389
390union lvds_encoder_control {
391 LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
392 LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
393};
394
395static void
396atombios_digital_setup(struct drm_encoder *encoder, int action)
397{
398 struct drm_device *dev = encoder->dev;
399 struct radeon_device *rdev = dev->dev_private;
400 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
401 union lvds_encoder_control args;
402 int index = 0;
403 uint8_t frev, crev;
404 struct radeon_encoder_atom_dig *dig;
405 struct drm_connector *connector;
406 struct radeon_connector *radeon_connector;
407 struct radeon_connector_atom_dig *dig_connector;
408
409 connector = radeon_get_connector_for_encoder(encoder);
410 if (!connector)
411 return;
412
413 radeon_connector = to_radeon_connector(connector);
414
415 if (!radeon_encoder->enc_priv)
416 return;
417
418 dig = radeon_encoder->enc_priv;
419
420 if (!radeon_connector->con_priv)
421 return;
422
423 dig_connector = radeon_connector->con_priv;
424
425 memset(&args, 0, sizeof(args));
426
427 switch (radeon_encoder->encoder_id) {
428 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
429 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
430 break;
431 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
432 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
433 index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
434 break;
435 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
436 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
437 index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
438 else
439 index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
440 break;
441 }
442
443 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
444
445 switch (frev) {
446 case 1:
447 case 2:
448 switch (crev) {
449 case 1:
450 args.v1.ucMisc = 0;
451 args.v1.ucAction = action;
452 if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
453 args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
454 args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
455 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
456 if (dig->lvds_misc & (1 << 0))
457 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
458 if (dig->lvds_misc & (1 << 1))
459 args.v1.ucMisc |= (1 << 1);
460 } else {
461 if (dig_connector->linkb)
462 args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
463 if (radeon_encoder->pixel_clock > 165000)
464 args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
465 /*if (pScrn->rgbBits == 8) */
466 args.v1.ucMisc |= (1 << 1);
467 }
468 break;
469 case 2:
470 case 3:
471 args.v2.ucMisc = 0;
472 args.v2.ucAction = action;
473 if (crev == 3) {
474 if (dig->coherent_mode)
475 args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
476 }
477 if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
478 args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
479 args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
480 args.v2.ucTruncate = 0;
481 args.v2.ucSpatial = 0;
482 args.v2.ucTemporal = 0;
483 args.v2.ucFRC = 0;
484 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
485 if (dig->lvds_misc & (1 << 0))
486 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
487 if (dig->lvds_misc & (1 << 5)) {
488 args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
489 if (dig->lvds_misc & (1 << 1))
490 args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
491 }
492 if (dig->lvds_misc & (1 << 6)) {
493 args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
494 if (dig->lvds_misc & (1 << 1))
495 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
496 if (((dig->lvds_misc >> 2) & 0x3) == 2)
497 args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
498 }
499 } else {
500 if (dig_connector->linkb)
501 args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
502 if (radeon_encoder->pixel_clock > 165000)
503 args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
504 }
505 break;
506 default:
507 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
508 break;
509 }
510 break;
511 default:
512 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
513 break;
514 }
515
516 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
517
518}
519
520int
521atombios_get_encoder_mode(struct drm_encoder *encoder)
522{
523 struct drm_connector *connector;
524 struct radeon_connector *radeon_connector;
525
526 connector = radeon_get_connector_for_encoder(encoder);
527 if (!connector)
528 return 0;
529
530 radeon_connector = to_radeon_connector(connector);
531
532 switch (connector->connector_type) {
533 case DRM_MODE_CONNECTOR_DVII:
Alex Deucher705af9c2009-09-10 16:31:13 -0400534 case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200535 if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
536 return ATOM_ENCODER_MODE_HDMI;
537 else if (radeon_connector->use_digital)
538 return ATOM_ENCODER_MODE_DVI;
539 else
540 return ATOM_ENCODER_MODE_CRT;
541 break;
542 case DRM_MODE_CONNECTOR_DVID:
543 case DRM_MODE_CONNECTOR_HDMIA:
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200544 default:
545 if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
546 return ATOM_ENCODER_MODE_HDMI;
547 else
548 return ATOM_ENCODER_MODE_DVI;
549 break;
550 case DRM_MODE_CONNECTOR_LVDS:
551 return ATOM_ENCODER_MODE_LVDS;
552 break;
553 case DRM_MODE_CONNECTOR_DisplayPort:
554 /*if (radeon_output->MonType == MT_DP)
555 return ATOM_ENCODER_MODE_DP;
556 else*/
557 if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr))
558 return ATOM_ENCODER_MODE_HDMI;
559 else
560 return ATOM_ENCODER_MODE_DVI;
561 break;
562 case CONNECTOR_DVI_A:
563 case CONNECTOR_VGA:
564 return ATOM_ENCODER_MODE_CRT;
565 break;
566 case CONNECTOR_STV:
567 case CONNECTOR_CTV:
568 case CONNECTOR_DIN:
569 /* fix me */
570 return ATOM_ENCODER_MODE_TV;
571 /*return ATOM_ENCODER_MODE_CV;*/
572 break;
573 }
574}
575
576static void
577atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
578{
579 struct drm_device *dev = encoder->dev;
580 struct radeon_device *rdev = dev->dev_private;
581 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
582 DIG_ENCODER_CONTROL_PS_ALLOCATION args;
583 int index = 0, num = 0;
584 uint8_t frev, crev;
585 struct radeon_encoder_atom_dig *dig;
586 struct drm_connector *connector;
587 struct radeon_connector *radeon_connector;
588 struct radeon_connector_atom_dig *dig_connector;
589
590 connector = radeon_get_connector_for_encoder(encoder);
591 if (!connector)
592 return;
593
594 radeon_connector = to_radeon_connector(connector);
595
596 if (!radeon_connector->con_priv)
597 return;
598
599 dig_connector = radeon_connector->con_priv;
600
601 if (!radeon_encoder->enc_priv)
602 return;
603
604 dig = radeon_encoder->enc_priv;
605
606 memset(&args, 0, sizeof(args));
607
608 if (ASIC_IS_DCE32(rdev)) {
609 if (dig->dig_block)
610 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
611 else
612 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
613 num = dig->dig_block + 1;
614 } else {
615 switch (radeon_encoder->encoder_id) {
616 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
617 index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
618 num = 1;
619 break;
620 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
621 index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
622 num = 2;
623 break;
624 }
625 }
626
627 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
628
629 args.ucAction = action;
630 args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
631
632 if (ASIC_IS_DCE32(rdev)) {
633 switch (radeon_encoder->encoder_id) {
634 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
635 args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
636 break;
637 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
638 args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
639 break;
640 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
641 args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
642 break;
643 }
644 } else {
645 switch (radeon_encoder->encoder_id) {
646 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
647 args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
648 break;
649 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
650 args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
651 break;
652 }
653 }
654
655 if (radeon_encoder->pixel_clock > 165000) {
656 args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B;
657 args.ucLaneNum = 8;
658 } else {
659 if (dig_connector->linkb)
660 args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
661 else
662 args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
663 args.ucLaneNum = 4;
664 }
665
666 args.ucEncoderMode = atombios_get_encoder_mode(encoder);
667
668 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
669
670}
671
672union dig_transmitter_control {
673 DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
674 DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
675};
676
677static void
678atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action)
679{
680 struct drm_device *dev = encoder->dev;
681 struct radeon_device *rdev = dev->dev_private;
682 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
683 union dig_transmitter_control args;
684 int index = 0, num = 0;
685 uint8_t frev, crev;
686 struct radeon_encoder_atom_dig *dig;
687 struct drm_connector *connector;
688 struct radeon_connector *radeon_connector;
689 struct radeon_connector_atom_dig *dig_connector;
690
691 connector = radeon_get_connector_for_encoder(encoder);
692 if (!connector)
693 return;
694
695 radeon_connector = to_radeon_connector(connector);
696
697 if (!radeon_encoder->enc_priv)
698 return;
699
700 dig = radeon_encoder->enc_priv;
701
702 if (!radeon_connector->con_priv)
703 return;
704
705 dig_connector = radeon_connector->con_priv;
706
707 memset(&args, 0, sizeof(args));
708
709 if (ASIC_IS_DCE32(rdev))
710 index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
711 else {
712 switch (radeon_encoder->encoder_id) {
713 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
714 index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
715 break;
716 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
717 index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
718 break;
719 }
720 }
721
722 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
723
724 args.v1.ucAction = action;
725
726 if (ASIC_IS_DCE32(rdev)) {
727 if (radeon_encoder->pixel_clock > 165000) {
728 args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100);
729 args.v2.acConfig.fDualLinkConnector = 1;
730 } else {
731 args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100);
732 }
733 if (dig->dig_block)
734 args.v2.acConfig.ucEncoderSel = 1;
735
736 switch (radeon_encoder->encoder_id) {
737 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
738 args.v2.acConfig.ucTransmitterSel = 0;
739 num = 0;
740 break;
741 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
742 args.v2.acConfig.ucTransmitterSel = 1;
743 num = 1;
744 break;
745 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
746 args.v2.acConfig.ucTransmitterSel = 2;
747 num = 2;
748 break;
749 }
750
751 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
752 if (dig->coherent_mode)
753 args.v2.acConfig.fCoherentMode = 1;
754 }
755 } else {
756 args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
757 args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10);
758
759 switch (radeon_encoder->encoder_id) {
760 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
761 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
762 if (rdev->flags & RADEON_IS_IGP) {
763 if (radeon_encoder->pixel_clock > 165000) {
764 args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
765 ATOM_TRANSMITTER_CONFIG_LINKA_B);
766 if (dig_connector->igp_lane_info & 0x3)
767 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
768 else if (dig_connector->igp_lane_info & 0xc)
769 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
770 } else {
771 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
772 if (dig_connector->igp_lane_info & 0x1)
773 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
774 else if (dig_connector->igp_lane_info & 0x2)
775 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
776 else if (dig_connector->igp_lane_info & 0x4)
777 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
778 else if (dig_connector->igp_lane_info & 0x8)
779 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
780 }
781 } else {
782 if (radeon_encoder->pixel_clock > 165000)
783 args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
784 ATOM_TRANSMITTER_CONFIG_LINKA_B |
785 ATOM_TRANSMITTER_CONFIG_LANE_0_7);
786 else {
787 if (dig_connector->linkb)
788 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
789 else
790 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
791 }
792 }
793 break;
794 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
795 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
796 if (radeon_encoder->pixel_clock > 165000)
797 args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK |
798 ATOM_TRANSMITTER_CONFIG_LINKA_B |
799 ATOM_TRANSMITTER_CONFIG_LANE_0_7);
800 else {
801 if (dig_connector->linkb)
802 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
803 else
804 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3;
805 }
806 break;
807 }
808
809 if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
810 if (dig->coherent_mode)
811 args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
812 }
813 }
814
815 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
816
817}
818
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200819static void
820atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
821{
822 struct drm_device *dev = encoder->dev;
823 struct radeon_device *rdev = dev->dev_private;
824 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
825 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
826 ENABLE_YUV_PS_ALLOCATION args;
827 int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
828 uint32_t temp, reg;
829
830 memset(&args, 0, sizeof(args));
831
832 if (rdev->family >= CHIP_R600)
833 reg = R600_BIOS_3_SCRATCH;
834 else
835 reg = RADEON_BIOS_3_SCRATCH;
836
837 /* XXX: fix up scratch reg handling */
838 temp = RREG32(reg);
Dave Airlie4ce001a2009-08-13 16:32:14 +1000839 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200840 WREG32(reg, (ATOM_S3_TV1_ACTIVE |
841 (radeon_crtc->crtc_id << 18)));
Dave Airlie4ce001a2009-08-13 16:32:14 +1000842 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200843 WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
844 else
845 WREG32(reg, 0);
846
847 if (enable)
848 args.ucEnable = ATOM_ENABLE;
849 args.ucCRTC = radeon_crtc->crtc_id;
850
851 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
852
853 WREG32(reg, temp);
854}
855
856static void
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200857radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
858{
859 struct drm_device *dev = encoder->dev;
860 struct radeon_device *rdev = dev->dev_private;
861 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
862 DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
863 int index = 0;
864 bool is_dig = false;
865
866 memset(&args, 0, sizeof(args));
867
Dave Airlief641e512009-09-08 11:17:38 +1000868 DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
869 radeon_encoder->encoder_id, mode, radeon_encoder->devices,
870 radeon_encoder->active_device);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200871 switch (radeon_encoder->encoder_id) {
872 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
873 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
874 index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
875 break;
876 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
877 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
878 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
879 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
880 is_dig = true;
881 break;
882 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
883 case ENCODER_OBJECT_ID_INTERNAL_DDI:
884 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
885 index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
886 break;
887 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
888 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
889 break;
890 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
891 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
892 index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
893 else
894 index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
895 break;
896 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
897 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400898 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400900 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200901 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
902 else
903 index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
904 break;
905 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
906 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400907 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200908 index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
Alex Deucher8c2a6d72009-10-14 02:00:42 -0400909 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200910 index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
911 else
912 index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
913 break;
914 }
915
916 if (is_dig) {
917 switch (mode) {
918 case DRM_MODE_DPMS_ON:
919 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
920 break;
921 case DRM_MODE_DPMS_STANDBY:
922 case DRM_MODE_DPMS_SUSPEND:
923 case DRM_MODE_DPMS_OFF:
924 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
925 break;
926 }
927 } else {
928 switch (mode) {
929 case DRM_MODE_DPMS_ON:
930 args.ucAction = ATOM_ENABLE;
931 break;
932 case DRM_MODE_DPMS_STANDBY:
933 case DRM_MODE_DPMS_SUSPEND:
934 case DRM_MODE_DPMS_OFF:
935 args.ucAction = ATOM_DISABLE;
936 break;
937 }
938 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
939 }
940 radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
941}
942
943union crtc_sourc_param {
944 SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
945 SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
946};
947
948static void
949atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
950{
951 struct drm_device *dev = encoder->dev;
952 struct radeon_device *rdev = dev->dev_private;
953 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
954 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
955 union crtc_sourc_param args;
956 int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
957 uint8_t frev, crev;
958
959 memset(&args, 0, sizeof(args));
960
961 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
962
963 switch (frev) {
964 case 1:
965 switch (crev) {
966 case 1:
967 default:
968 if (ASIC_IS_AVIVO(rdev))
969 args.v1.ucCRTC = radeon_crtc->crtc_id;
970 else {
971 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
972 args.v1.ucCRTC = radeon_crtc->crtc_id;
973 } else {
974 args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
975 }
976 }
977 switch (radeon_encoder->encoder_id) {
978 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
979 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
980 args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
981 break;
982 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
983 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
984 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
985 args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
986 else
987 args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
988 break;
989 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
990 case ENCODER_OBJECT_ID_INTERNAL_DDI:
991 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
992 args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
993 break;
994 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
995 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +1000996 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200997 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +1000998 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200999 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1000 else
1001 args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
1002 break;
1003 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1004 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001005 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001006 args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001007 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001008 args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
1009 else
1010 args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
1011 break;
1012 }
1013 break;
1014 case 2:
1015 args.v2.ucCRTC = radeon_crtc->crtc_id;
1016 args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
1017 switch (radeon_encoder->encoder_id) {
1018 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1019 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1020 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1021 if (ASIC_IS_DCE32(rdev)) {
1022 if (radeon_crtc->crtc_id)
1023 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1024 else
1025 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1026 } else
1027 args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
1028 break;
1029 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1030 args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
1031 break;
1032 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1033 args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
1034 break;
1035 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001036 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001037 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001038 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001039 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1040 else
1041 args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
1042 break;
1043 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
Dave Airlie4ce001a2009-08-13 16:32:14 +10001044 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001045 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001046 else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001047 args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
1048 else
1049 args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
1050 break;
1051 }
1052 break;
1053 }
1054 break;
1055 default:
1056 DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
1057 break;
1058 }
1059
1060 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1061
1062}
1063
1064static void
1065atombios_apply_encoder_quirks(struct drm_encoder *encoder,
1066 struct drm_display_mode *mode)
1067{
1068 struct drm_device *dev = encoder->dev;
1069 struct radeon_device *rdev = dev->dev_private;
1070 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1071 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1072
1073 /* Funky macbooks */
1074 if ((dev->pdev->device == 0x71C5) &&
1075 (dev->pdev->subsystem_vendor == 0x106b) &&
1076 (dev->pdev->subsystem_device == 0x0080)) {
1077 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
1078 uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
1079
1080 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
1081 lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
1082
1083 WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
1084 }
1085 }
1086
1087 /* set scaler clears this on some chips */
1088 if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
1089 WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN);
1090}
1091
1092static void
1093radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
1094 struct drm_display_mode *mode,
1095 struct drm_display_mode *adjusted_mode)
1096{
1097 struct drm_device *dev = encoder->dev;
1098 struct radeon_device *rdev = dev->dev_private;
1099 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1100 struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
1101
1102 if (radeon_encoder->enc_priv) {
1103 struct radeon_encoder_atom_dig *dig;
1104
1105 dig = radeon_encoder->enc_priv;
1106 dig->dig_block = radeon_crtc->crtc_id;
1107 }
1108 radeon_encoder->pixel_clock = adjusted_mode->clock;
1109
1110 radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001111 atombios_set_encoder_crtc_source(encoder);
1112
1113 if (ASIC_IS_AVIVO(rdev)) {
Dave Airlie4ce001a2009-08-13 16:32:14 +10001114 if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001115 atombios_yuv_setup(encoder, true);
1116 else
1117 atombios_yuv_setup(encoder, false);
1118 }
1119
1120 switch (radeon_encoder->encoder_id) {
1121 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1122 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1123 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1124 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1125 atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
1126 break;
1127 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1128 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1129 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
1130 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1131 /* disable the encoder and transmitter */
1132 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE);
1133 atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
1134
1135 /* setup and enable the encoder and transmitter */
1136 atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
1137 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP);
1138 atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE);
1139 break;
1140 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1141 atombios_ddia_setup(encoder, ATOM_ENABLE);
1142 break;
1143 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1144 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1145 atombios_external_tmds_setup(encoder, ATOM_ENABLE);
1146 break;
1147 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1148 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1149 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1150 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1151 atombios_dac_setup(encoder, ATOM_ENABLE);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001152 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001153 atombios_tv_setup(encoder, ATOM_ENABLE);
1154 break;
1155 }
1156 atombios_apply_encoder_quirks(encoder, adjusted_mode);
1157}
1158
1159static bool
Dave Airlie4ce001a2009-08-13 16:32:14 +10001160atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001161{
1162 struct drm_device *dev = encoder->dev;
1163 struct radeon_device *rdev = dev->dev_private;
1164 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001165 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166
1167 if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
1168 ATOM_DEVICE_CV_SUPPORT |
1169 ATOM_DEVICE_CRT_SUPPORT)) {
1170 DAC_LOAD_DETECTION_PS_ALLOCATION args;
1171 int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
1172 uint8_t frev, crev;
1173
1174 memset(&args, 0, sizeof(args));
1175
1176 atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
1177
1178 args.sDacload.ucMisc = 0;
1179
1180 if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
1181 (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
1182 args.sDacload.ucDacType = ATOM_DAC_A;
1183 else
1184 args.sDacload.ucDacType = ATOM_DAC_B;
1185
Dave Airlie4ce001a2009-08-13 16:32:14 +10001186 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001188 else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001189 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001190 else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001191 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
1192 if (crev >= 3)
1193 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001194 } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
1196 if (crev >= 3)
1197 args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
1198 }
1199
1200 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
1201
1202 return true;
1203 } else
1204 return false;
1205}
1206
1207static enum drm_connector_status
1208radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
1209{
1210 struct drm_device *dev = encoder->dev;
1211 struct radeon_device *rdev = dev->dev_private;
1212 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001213 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001214 uint32_t bios_0_scratch;
1215
Dave Airlie4ce001a2009-08-13 16:32:14 +10001216 if (!atombios_dac_load_detect(encoder, connector)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217 DRM_DEBUG("detect returned false \n");
1218 return connector_status_unknown;
1219 }
1220
1221 if (rdev->family >= CHIP_R600)
1222 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
1223 else
1224 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
1225
Dave Airlie4ce001a2009-08-13 16:32:14 +10001226 DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
1227 if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001228 if (bios_0_scratch & ATOM_S0_CRT1_MASK)
1229 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001230 }
1231 if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001232 if (bios_0_scratch & ATOM_S0_CRT2_MASK)
1233 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001234 }
1235 if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001236 if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
1237 return connector_status_connected;
Dave Airlie4ce001a2009-08-13 16:32:14 +10001238 }
1239 if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
1241 return connector_status_connected; /* CTV */
1242 else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
1243 return connector_status_connected; /* STV */
1244 }
1245 return connector_status_disconnected;
1246}
1247
1248static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
1249{
1250 radeon_atom_output_lock(encoder, true);
1251 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
1252}
1253
1254static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
1255{
1256 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
1257 radeon_atom_output_lock(encoder, false);
1258}
1259
Dave Airlie4ce001a2009-08-13 16:32:14 +10001260static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
1261{
1262 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1263 radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001264 radeon_encoder->active_device = 0;
1265}
1266
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001267static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
1268 .dpms = radeon_atom_encoder_dpms,
1269 .mode_fixup = radeon_atom_mode_fixup,
1270 .prepare = radeon_atom_encoder_prepare,
1271 .mode_set = radeon_atom_encoder_mode_set,
1272 .commit = radeon_atom_encoder_commit,
Dave Airlie4ce001a2009-08-13 16:32:14 +10001273 .disable = radeon_atom_encoder_disable,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001274 /* no detect for TMDS/LVDS yet */
1275};
1276
1277static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
1278 .dpms = radeon_atom_encoder_dpms,
1279 .mode_fixup = radeon_atom_mode_fixup,
1280 .prepare = radeon_atom_encoder_prepare,
1281 .mode_set = radeon_atom_encoder_mode_set,
1282 .commit = radeon_atom_encoder_commit,
1283 .detect = radeon_atom_dac_detect,
1284};
1285
1286void radeon_enc_destroy(struct drm_encoder *encoder)
1287{
1288 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1289 kfree(radeon_encoder->enc_priv);
1290 drm_encoder_cleanup(encoder);
1291 kfree(radeon_encoder);
1292}
1293
1294static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
1295 .destroy = radeon_enc_destroy,
1296};
1297
Dave Airlie4ce001a2009-08-13 16:32:14 +10001298struct radeon_encoder_atom_dac *
1299radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
1300{
1301 struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
1302
1303 if (!dac)
1304 return NULL;
1305
1306 dac->tv_std = TV_STD_NTSC;
1307 return dac;
1308}
1309
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001310struct radeon_encoder_atom_dig *
1311radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
1312{
1313 struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1314
1315 if (!dig)
1316 return NULL;
1317
1318 /* coherent mode by default */
1319 dig->coherent_mode = true;
1320
1321 return dig;
1322}
1323
1324void
1325radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
1326{
Dave Airliedfee5612009-10-02 09:19:09 +10001327 struct radeon_device *rdev = dev->dev_private;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001328 struct drm_encoder *encoder;
1329 struct radeon_encoder *radeon_encoder;
1330
1331 /* see if we already added it */
1332 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1333 radeon_encoder = to_radeon_encoder(encoder);
1334 if (radeon_encoder->encoder_id == encoder_id) {
1335 radeon_encoder->devices |= supported_device;
1336 return;
1337 }
1338
1339 }
1340
1341 /* add a new one */
1342 radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
1343 if (!radeon_encoder)
1344 return;
1345
1346 encoder = &radeon_encoder->base;
Dave Airliedfee5612009-10-02 09:19:09 +10001347 if (rdev->flags & RADEON_SINGLE_CRTC)
1348 encoder->possible_crtcs = 0x1;
1349 else
1350 encoder->possible_crtcs = 0x3;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001351 encoder->possible_clones = 0;
1352
1353 radeon_encoder->enc_priv = NULL;
1354
1355 radeon_encoder->encoder_id = encoder_id;
1356 radeon_encoder->devices = supported_device;
Jerome Glissec93bb852009-07-13 21:04:08 +02001357 radeon_encoder->rmx_type = RMX_OFF;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358
1359 switch (radeon_encoder->encoder_id) {
1360 case ENCODER_OBJECT_ID_INTERNAL_LVDS:
1361 case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
1362 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
1363 case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
1364 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1365 radeon_encoder->rmx_type = RMX_FULL;
1366 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
1367 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1368 } else {
1369 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
1370 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
1371 }
1372 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
1373 break;
1374 case ENCODER_OBJECT_ID_INTERNAL_DAC1:
1375 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
1376 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
1377 break;
1378 case ENCODER_OBJECT_ID_INTERNAL_DAC2:
1379 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
1380 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
1381 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
Dave Airlie4ce001a2009-08-13 16:32:14 +10001382 radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001383 drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
1384 break;
1385 case ENCODER_OBJECT_ID_INTERNAL_DVO1:
1386 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
1387 case ENCODER_OBJECT_ID_INTERNAL_DDI:
1388 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
1389 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
1390 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
1391 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
Alex Deucher60d15f52009-09-08 14:22:45 -04001392 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1393 radeon_encoder->rmx_type = RMX_FULL;
1394 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
1395 radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
1396 } else {
1397 drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
1398 radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
1399 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001400 drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
1401 break;
1402 }
1403}