blob: d330190f58ef81451452a5c1a2cf96b9f52490eb [file] [log] [blame]
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001/**
Anton Tikhomirovdfbc6fa2011-04-21 17:06:43 +09002 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005 * Copyright 2008 Openmoko, Inc.
6 * Copyright 2008 Simtec Electronics
7 * Ben Dooks <ben@simtec.co.uk>
8 * http://armlinux.simtec.co.uk/
9 *
10 * S3C USB2.0 High-speed / OtG driver
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +020015 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +010016
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/spinlock.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
Marek Szyprowski7ad80962014-11-21 15:14:48 +010023#include <linux/mutex.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010024#include <linux/seq_file.h>
25#include <linux/delay.h>
26#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Tomasz Figac50f056c2013-06-25 17:38:23 +020028#include <linux/of_platform.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010029
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
Praveen Panerib2e587d2012-11-14 15:57:16 +053032#include <linux/usb/phy.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010033
Dinh Nguyenf7c0b142014-04-14 14:13:35 -070034#include "core.h"
Dinh Nguyen941fcce2014-11-11 11:13:33 -060035#include "hw.h"
Ben Dooks5b7d70c2009-06-02 14:58:06 +010036
37/* conversion functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050038static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010039{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050040 return container_of(req, struct dwc2_hsotg_req, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010041}
42
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050043static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010044{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050045 return container_of(ep, struct dwc2_hsotg_ep, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010046}
47
Dinh Nguyen941fcce2014-11-11 11:13:33 -060048static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010049{
Dinh Nguyen941fcce2014-11-11 11:13:33 -060050 return container_of(gadget, struct dwc2_hsotg, gadget);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010051}
52
53static inline void __orr32(void __iomem *ptr, u32 val)
54{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030055 dwc2_writel(dwc2_readl(ptr) | val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010056}
57
58static inline void __bic32(void __iomem *ptr, u32 val)
59{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030060 dwc2_writel(dwc2_readl(ptr) & ~val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010061}
62
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050063static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +010064 u32 ep_index, u32 dir_in)
65{
66 if (dir_in)
67 return hsotg->eps_in[ep_index];
68 else
69 return hsotg->eps_out[ep_index];
70}
71
Mickael Maison997f4f82014-12-23 17:39:45 +010072/* forward declaration of functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050073static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010074
75/**
76 * using_dma - return the DMA status of the driver.
77 * @hsotg: The driver state.
78 *
79 * Return true if we're using DMA.
80 *
81 * Currently, we have the DMA support code worked into everywhere
82 * that needs it, but the AMBA DMA implementation in the hardware can
83 * only DMA from 32bit aligned addresses. This means that gadgets such
84 * as the CDC Ethernet cannot work as they often pass packets which are
85 * not 32bit aligned.
86 *
87 * Unfortunately the choice to use DMA or not is global to the controller
88 * and seems to be only settable when the controller is being put through
89 * a core reset. This means we either need to fix the gadgets to take
90 * account of DMA alignment, or add bounce buffers (yuerk).
91 *
Gregory Herreroedd74be2015-01-09 13:38:48 +010092 * g_using_dma is set depending on dts flag.
Ben Dooks5b7d70c2009-06-02 14:58:06 +010093 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -060094static inline bool using_dma(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010095{
Gregory Herreroedd74be2015-01-09 13:38:48 +010096 return hsotg->g_using_dma;
Ben Dooks5b7d70c2009-06-02 14:58:06 +010097}
98
99/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500100 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100101 * @hsotg: The device state
102 * @ints: A bitmask of the interrupts to enable
103 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500104static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100105{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300106 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100107 u32 new_gsintmsk;
108
109 new_gsintmsk = gsintmsk | ints;
110
111 if (new_gsintmsk != gsintmsk) {
112 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300113 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100114 }
115}
116
117/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500118 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100119 * @hsotg: The device state
120 * @ints: A bitmask of the interrupts to enable
121 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500122static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100123{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300124 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100125 u32 new_gsintmsk;
126
127 new_gsintmsk = gsintmsk & ~ints;
128
129 if (new_gsintmsk != gsintmsk)
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300130 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100131}
132
133/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500134 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100135 * @hsotg: The device state
136 * @ep: The endpoint index
137 * @dir_in: True if direction is in.
138 * @en: The enable value, true to enable
139 *
140 * Set or clear the mask for an individual endpoint's interrupt
141 * request.
142 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500143static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100144 unsigned int ep, unsigned int dir_in,
145 unsigned int en)
146{
147 unsigned long flags;
148 u32 bit = 1 << ep;
149 u32 daint;
150
151 if (!dir_in)
152 bit <<= 16;
153
154 local_irq_save(flags);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300155 daint = dwc2_readl(hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100156 if (en)
157 daint |= bit;
158 else
159 daint &= ~bit;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300160 dwc2_writel(daint, hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100161 local_irq_restore(flags);
162}
163
164/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500165 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100166 * @hsotg: The device instance.
167 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500168static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100169{
Ben Dooks0f002d22010-05-25 05:36:50 +0100170 unsigned int ep;
171 unsigned int addr;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100172 int timeout;
Ben Dooks0f002d22010-05-25 05:36:50 +0100173 u32 val;
174
Gregory Herrero7fcbc952015-01-09 13:39:06 +0100175 /* Reset fifo map if not correctly cleared during previous session */
176 WARN_ON(hsotg->fifo_map);
177 hsotg->fifo_map = 0;
178
Gregory Herrero0a176272015-01-09 13:38:52 +0100179 /* set RX/NPTX FIFO sizes */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300180 dwc2_writel(hsotg->g_rx_fifo_sz, hsotg->regs + GRXFSIZ);
181 dwc2_writel((hsotg->g_rx_fifo_sz << FIFOSIZE_STARTADDR_SHIFT) |
Gregory Herrero0a176272015-01-09 13:38:52 +0100182 (hsotg->g_np_g_tx_fifo_sz << FIFOSIZE_DEPTH_SHIFT),
183 hsotg->regs + GNPTXFSIZ);
Ben Dooks0f002d22010-05-25 05:36:50 +0100184
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200185 /*
186 * arange all the rest of the TX FIFOs, as some versions of this
Ben Dooks0f002d22010-05-25 05:36:50 +0100187 * block have overlapping default addresses. This also ensures
188 * that if the settings have been changed, then they are set to
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200189 * known values.
190 */
Ben Dooks0f002d22010-05-25 05:36:50 +0100191
192 /* start at the end of the GNPTXFSIZ, rounded up */
Gregory Herrero0a176272015-01-09 13:38:52 +0100193 addr = hsotg->g_rx_fifo_sz + hsotg->g_np_g_tx_fifo_sz;
Ben Dooks0f002d22010-05-25 05:36:50 +0100194
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200195 /*
Gregory Herrero0a176272015-01-09 13:38:52 +0100196 * Configure fifos sizes from provided configuration and assign
Robert Baldygab203d0a2014-09-09 10:44:56 +0200197 * them to endpoints dynamically according to maxpacket size value of
198 * given endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200199 */
Gregory Herrero0a176272015-01-09 13:38:52 +0100200 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
201 if (!hsotg->g_tx_fifo_sz[ep])
202 continue;
Robert Baldygab203d0a2014-09-09 10:44:56 +0200203 val = addr;
Gregory Herrero0a176272015-01-09 13:38:52 +0100204 val |= hsotg->g_tx_fifo_sz[ep] << FIFOSIZE_DEPTH_SHIFT;
205 WARN_ONCE(addr + hsotg->g_tx_fifo_sz[ep] > hsotg->fifo_mem,
Robert Baldygab203d0a2014-09-09 10:44:56 +0200206 "insufficient fifo memory");
Gregory Herrero0a176272015-01-09 13:38:52 +0100207 addr += hsotg->g_tx_fifo_sz[ep];
Ben Dooks0f002d22010-05-25 05:36:50 +0100208
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300209 dwc2_writel(val, hsotg->regs + DPTXFSIZN(ep));
Ben Dooks0f002d22010-05-25 05:36:50 +0100210 }
Ben Dooks1703a6d2010-05-25 05:36:52 +0100211
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200212 /*
213 * according to p428 of the design guide, we need to ensure that
214 * all fifos are flushed before continuing
215 */
Ben Dooks1703a6d2010-05-25 05:36:52 +0100216
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300217 dwc2_writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
Dinh Nguyen47a16852014-04-14 14:13:34 -0700218 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100219
220 /* wait until the fifos are both flushed */
221 timeout = 100;
222 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300223 val = dwc2_readl(hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100224
Dinh Nguyen47a16852014-04-14 14:13:34 -0700225 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
Ben Dooks1703a6d2010-05-25 05:36:52 +0100226 break;
227
228 if (--timeout == 0) {
229 dev_err(hsotg->dev,
230 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
231 __func__, val);
Gregory Herrero48b20bc2015-01-09 13:39:01 +0100232 break;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100233 }
234
235 udelay(1);
236 }
237
238 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100239}
240
241/**
242 * @ep: USB endpoint to allocate request for.
243 * @flags: Allocation flags
244 *
245 * Allocate a new USB request structure appropriate for the specified endpoint
246 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500247static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
Mark Brown0978f8c2010-01-18 13:18:35 +0000248 gfp_t flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100249{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500250 struct dwc2_hsotg_req *req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100251
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500252 req = kzalloc(sizeof(struct dwc2_hsotg_req), flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100253 if (!req)
254 return NULL;
255
256 INIT_LIST_HEAD(&req->queue);
257
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100258 return &req->req;
259}
260
261/**
262 * is_ep_periodic - return true if the endpoint is in periodic mode.
263 * @hs_ep: The endpoint to query.
264 *
265 * Returns true if the endpoint is in periodic mode, meaning it is being
266 * used for an Interrupt or ISO transfer.
267 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500268static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100269{
270 return hs_ep->periodic;
271}
272
273/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500274 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100275 * @hsotg: The device state.
276 * @hs_ep: The endpoint for the request
277 * @hs_req: The request being processed.
278 *
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500279 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100280 * of a request to ensure the buffer is ready for access by the caller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200281 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500282static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
283 struct dwc2_hsotg_ep *hs_ep,
284 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100285{
286 struct usb_request *req = &hs_req->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100287
288 /* ignore this if we're not moving any data */
289 if (hs_req->req.length == 0)
290 return;
291
Jingoo Han17d966a2013-05-11 21:14:00 +0900292 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100293}
294
295/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500296 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100297 * @hsotg: The controller state.
298 * @hs_ep: The endpoint we're going to write for.
299 * @hs_req: The request to write data for.
300 *
301 * This is called when the TxFIFO has some space in it to hold a new
302 * transmission and we have something to give it. The actual setup of
303 * the data size is done elsewhere, so all we have to do is to actually
304 * write the data.
305 *
306 * The return value is zero if there is more space (or nothing was done)
307 * otherwise -ENOSPC is returned if the FIFO space was used up.
308 *
309 * This routine is only needed for PIO
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200310 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500311static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
312 struct dwc2_hsotg_ep *hs_ep,
313 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100314{
315 bool periodic = is_ep_periodic(hs_ep);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300316 u32 gnptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100317 int buf_pos = hs_req->req.actual;
318 int to_write = hs_ep->size_loaded;
319 void *data;
320 int can_write;
321 int pkt_round;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200322 int max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100323
324 to_write -= (buf_pos - hs_ep->last_load);
325
326 /* if there's nothing to write, get out early */
327 if (to_write == 0)
328 return 0;
329
Ben Dooks10aebc72010-07-19 09:40:44 +0100330 if (periodic && !hsotg->dedicated_fifos) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300331 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100332 int size_left;
333 int size_done;
334
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200335 /*
336 * work out how much data was loaded so we can calculate
337 * how much data is left in the fifo.
338 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100339
Dinh Nguyen47a16852014-04-14 14:13:34 -0700340 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100341
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200342 /*
343 * if shared fifo, we cannot write anything until the
Ben Dookse7a9ff52010-07-19 09:40:42 +0100344 * previous data has been completely sent.
345 */
346 if (hs_ep->fifo_load != 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500347 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dookse7a9ff52010-07-19 09:40:42 +0100348 return -ENOSPC;
349 }
350
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100351 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
352 __func__, size_left,
353 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
354
355 /* how much of the data has moved */
356 size_done = hs_ep->size_loaded - size_left;
357
358 /* how much data is left in the fifo */
359 can_write = hs_ep->fifo_load - size_done;
360 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
361 __func__, can_write);
362
363 can_write = hs_ep->fifo_size - can_write;
364 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
365 __func__, can_write);
366
367 if (can_write <= 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500368 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100369 return -ENOSPC;
370 }
Ben Dooks10aebc72010-07-19 09:40:44 +0100371 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300372 can_write = dwc2_readl(hsotg->regs + DTXFSTS(hs_ep->index));
Ben Dooks10aebc72010-07-19 09:40:44 +0100373
374 can_write &= 0xffff;
375 can_write *= 4;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100376 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700377 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100378 dev_dbg(hsotg->dev,
379 "%s: no queue slots available (0x%08x)\n",
380 __func__, gnptxsts);
381
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500382 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100383 return -ENOSPC;
384 }
385
Dinh Nguyen47a16852014-04-14 14:13:34 -0700386 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
Ben Dooks679f9b72010-07-19 09:40:41 +0100387 can_write *= 4; /* fifo size is in 32bit quantities. */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100388 }
389
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200390 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
391
392 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
393 __func__, gnptxsts, can_write, to_write, max_transfer);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100394
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200395 /*
396 * limit to 512 bytes of data, it seems at least on the non-periodic
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100397 * FIFO, requests of >512 cause the endpoint to get stuck with a
398 * fragment of the end of the transfer in it.
399 */
Robert Baldyga811f3302013-09-24 11:24:28 +0200400 if (can_write > 512 && !periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100401 can_write = 512;
402
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200403 /*
404 * limit the write to one max-packet size worth of data, but allow
Ben Dooks03e10e52010-07-19 09:40:45 +0100405 * the transfer to return that it did not run out of fifo space
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200406 * doing it.
407 */
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200408 if (to_write > max_transfer) {
409 to_write = max_transfer;
Ben Dooks03e10e52010-07-19 09:40:45 +0100410
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200411 /* it's needed only when we do not use dedicated fifos */
412 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500413 dwc2_hsotg_en_gsint(hsotg,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700414 periodic ? GINTSTS_PTXFEMP :
415 GINTSTS_NPTXFEMP);
Ben Dooks03e10e52010-07-19 09:40:45 +0100416 }
417
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100418 /* see if we can write data */
419
420 if (to_write > can_write) {
421 to_write = can_write;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200422 pkt_round = to_write % max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100423
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200424 /*
425 * Round the write down to an
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100426 * exact number of packets.
427 *
428 * Note, we do not currently check to see if we can ever
429 * write a full packet or not to the FIFO.
430 */
431
432 if (pkt_round)
433 to_write -= pkt_round;
434
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200435 /*
436 * enable correct FIFO interrupt to alert us when there
437 * is more room left.
438 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100439
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200440 /* it's needed only when we do not use dedicated fifos */
441 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500442 dwc2_hsotg_en_gsint(hsotg,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700443 periodic ? GINTSTS_PTXFEMP :
444 GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100445 }
446
447 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
448 to_write, hs_req->req.length, can_write, buf_pos);
449
450 if (to_write <= 0)
451 return -ENOSPC;
452
453 hs_req->req.actual = buf_pos + to_write;
454 hs_ep->total_data += to_write;
455
456 if (periodic)
457 hs_ep->fifo_load += to_write;
458
459 to_write = DIV_ROUND_UP(to_write, 4);
460 data = hs_req->req.buf + buf_pos;
461
Matt Porter1a7ed5b2014-02-03 10:29:09 -0500462 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100463
464 return (to_write >= can_write) ? -ENOSPC : 0;
465}
466
467/**
468 * get_ep_limit - get the maximum data legnth for this endpoint
469 * @hs_ep: The endpoint
470 *
471 * Return the maximum data that can be queued in one go on a given endpoint
472 * so that transfers that are too long can be split.
473 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500474static unsigned get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100475{
476 int index = hs_ep->index;
477 unsigned maxsize;
478 unsigned maxpkt;
479
480 if (index != 0) {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700481 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
482 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100483 } else {
Ben Dooksb05ca582010-07-19 09:40:48 +0100484 maxsize = 64+64;
Jingoo Han66e5c642011-05-13 21:26:15 +0900485 if (hs_ep->dir_in)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700486 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
Jingoo Han66e5c642011-05-13 21:26:15 +0900487 else
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100488 maxpkt = 2;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100489 }
490
491 /* we made the constant loading easier above by using +1 */
492 maxpkt--;
493 maxsize--;
494
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200495 /*
496 * constrain by packet count if maxpkts*pktsize is greater
497 * than the length register size.
498 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100499
500 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
501 maxsize = maxpkt * hs_ep->ep.maxpacket;
502
503 return maxsize;
504}
505
506/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500507 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100508 * @hsotg: The controller state.
509 * @hs_ep: The endpoint to process a request for
510 * @hs_req: The request to start.
511 * @continuing: True if we are doing more for the current request.
512 *
513 * Start the given request running by setting the endpoint registers
514 * appropriately, and writing any data to the FIFOs.
515 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500516static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
517 struct dwc2_hsotg_ep *hs_ep,
518 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100519 bool continuing)
520{
521 struct usb_request *ureq = &hs_req->req;
522 int index = hs_ep->index;
523 int dir_in = hs_ep->dir_in;
524 u32 epctrl_reg;
525 u32 epsize_reg;
526 u32 epsize;
527 u32 ctrl;
528 unsigned length;
529 unsigned packets;
530 unsigned maxreq;
531
532 if (index != 0) {
533 if (hs_ep->req && !continuing) {
534 dev_err(hsotg->dev, "%s: active request\n", __func__);
535 WARN_ON(1);
536 return;
537 } else if (hs_ep->req != hs_req && continuing) {
538 dev_err(hsotg->dev,
539 "%s: continue different req\n", __func__);
540 WARN_ON(1);
541 return;
542 }
543 }
544
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200545 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
546 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100547
548 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300549 __func__, dwc2_readl(hsotg->regs + epctrl_reg), index,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100550 hs_ep->dir_in ? "in" : "out");
551
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900552 /* If endpoint is stalled, we will restart request later */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300553 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900554
Mian Yousaf Kaukabb2d4c542015-09-29 12:08:22 +0200555 if (index && ctrl & DXEPCTL_STALL) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900556 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
557 return;
558 }
559
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100560 length = ureq->length - ureq->actual;
Lukasz Majewski71225be2012-05-04 14:17:03 +0200561 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
562 ureq->length, ureq->actual);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100563
564 maxreq = get_ep_limit(hs_ep);
565 if (length > maxreq) {
566 int round = maxreq % hs_ep->ep.maxpacket;
567
568 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
569 __func__, length, maxreq, round);
570
571 /* round down to multiple of packets */
572 if (round)
573 maxreq -= round;
574
575 length = maxreq;
576 }
577
578 if (length)
579 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
580 else
581 packets = 1; /* send one packet if length is zero. */
582
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200583 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
584 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
585 return;
586 }
587
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100588 if (dir_in && index != 0)
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200589 if (hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700590 epsize = DXEPTSIZ_MC(packets);
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200591 else
Dinh Nguyen47a16852014-04-14 14:13:34 -0700592 epsize = DXEPTSIZ_MC(1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100593 else
594 epsize = 0;
595
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +0100596 /*
597 * zero length packet should be programmed on its own and should not
598 * be counted in DIEPTSIZ.PktCnt with other packets.
599 */
600 if (dir_in && ureq->zero && !continuing) {
601 /* Test if zlp is actually required. */
602 if ((ureq->length >= hs_ep->ep.maxpacket) &&
603 !(ureq->length % hs_ep->ep.maxpacket))
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +0100604 hs_ep->send_zlp = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100605 }
606
Dinh Nguyen47a16852014-04-14 14:13:34 -0700607 epsize |= DXEPTSIZ_PKTCNT(packets);
608 epsize |= DXEPTSIZ_XFERSIZE(length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100609
610 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
611 __func__, packets, length, ureq->length, epsize, epsize_reg);
612
613 /* store the request as the current one we're doing */
614 hs_ep->req = hs_req;
615
616 /* write size / packets */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300617 dwc2_writel(epsize, hsotg->regs + epsize_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100618
Anton Tikhomirovdb1d8ba2012-03-06 14:09:19 +0900619 if (using_dma(hsotg) && !continuing) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100620 unsigned int dma_reg;
621
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200622 /*
623 * write DMA address to control register, buffer already
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500624 * synced by dwc2_hsotg_ep_queue().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200625 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100626
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200627 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300628 dwc2_writel(ureq->dma, hsotg->regs + dma_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100629
Fabio Estevam0cc4cf62014-04-29 00:49:42 -0300630 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
Jingoo Han8b3bc142014-02-04 14:25:29 +0900631 __func__, &ureq->dma, dma_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100632 }
633
Dinh Nguyen47a16852014-04-14 14:13:34 -0700634 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
635 ctrl |= DXEPCTL_USBACTEP;
Lukasz Majewski71225be2012-05-04 14:17:03 +0200636
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +0100637 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
Lukasz Majewski71225be2012-05-04 14:17:03 +0200638
639 /* For Setup request do not clear NAK */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +0100640 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
Dinh Nguyen47a16852014-04-14 14:13:34 -0700641 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
Lukasz Majewski71225be2012-05-04 14:17:03 +0200642
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100643 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300644 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100645
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200646 /*
647 * set these, it seems that DMA support increments past the end
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100648 * of the packet buffer so we need to calculate the length from
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200649 * this information.
650 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100651 hs_ep->size_loaded = length;
652 hs_ep->last_load = ureq->actual;
653
654 if (dir_in && !using_dma(hsotg)) {
655 /* set these anyway, we may need them for non-periodic in */
656 hs_ep->fifo_load = 0;
657
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500658 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100659 }
660
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200661 /*
662 * clear the INTknTXFEmpMsk when we start request, more as a aide
663 * to debugging to see what is going on.
664 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100665 if (dir_in)
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300666 dwc2_writel(DIEPMSK_INTKNTXFEMPMSK,
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200667 hsotg->regs + DIEPINT(index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100668
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200669 /*
670 * Note, trying to clear the NAK here causes problems with transmit
671 * on the S3C6400 ending up with the TXFIFO becoming full.
672 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100673
674 /* check ep is enabled */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300675 if (!(dwc2_readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
Mian Yousaf Kaukab1a0ed862015-01-09 13:39:00 +0100676 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700677 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300678 index, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100679
Dinh Nguyen47a16852014-04-14 14:13:34 -0700680 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300681 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Robert Baldygaafcf4162013-09-19 11:50:19 +0200682
683 /* enable ep interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500684 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100685}
686
687/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500688 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100689 * @hsotg: The device state.
690 * @hs_ep: The endpoint the request is on.
691 * @req: The request being processed.
692 *
693 * We've been asked to queue a request, so ensure that the memory buffer
694 * is correctly setup for DMA. If we've been passed an extant DMA address
695 * then ensure the buffer has been synced to memory. If our buffer has no
696 * DMA memory, then we map the memory and mark our request to allow us to
697 * cleanup on completion.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200698 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500699static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
700 struct dwc2_hsotg_ep *hs_ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100701 struct usb_request *req)
702{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500703 struct dwc2_hsotg_req *hs_req = our_req(req);
Felipe Balbie58ebcd2013-01-28 14:48:36 +0200704 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100705
706 /* if the length is zero, ignore the DMA data */
707 if (hs_req->req.length == 0)
708 return 0;
709
Felipe Balbie58ebcd2013-01-28 14:48:36 +0200710 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
711 if (ret)
712 goto dma_error;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100713
714 return 0;
715
716dma_error:
717 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
718 __func__, req->buf, req->length);
719
720 return -EIO;
721}
722
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500723static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
724 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100725{
726 void *req_buf = hs_req->req.buf;
727
728 /* If dma is not being used or buffer is aligned */
729 if (!using_dma(hsotg) || !((long)req_buf & 3))
730 return 0;
731
732 WARN_ON(hs_req->saved_req_buf);
733
734 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
735 hs_ep->ep.name, req_buf, hs_req->req.length);
736
737 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
738 if (!hs_req->req.buf) {
739 hs_req->req.buf = req_buf;
740 dev_err(hsotg->dev,
741 "%s: unable to allocate memory for bounce buffer\n",
742 __func__);
743 return -ENOMEM;
744 }
745
746 /* Save actual buffer */
747 hs_req->saved_req_buf = req_buf;
748
749 if (hs_ep->dir_in)
750 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
751 return 0;
752}
753
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500754static void dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
755 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100756{
757 /* If dma is not being used or buffer was aligned */
758 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
759 return;
760
761 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
762 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
763
764 /* Copy data from bounce buffer on successful out transfer */
765 if (!hs_ep->dir_in && !hs_req->req.status)
766 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
767 hs_req->req.actual);
768
769 /* Free bounce buffer */
770 kfree(hs_req->req.buf);
771
772 hs_req->req.buf = hs_req->saved_req_buf;
773 hs_req->saved_req_buf = NULL;
774}
775
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500776static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100777 gfp_t gfp_flags)
778{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500779 struct dwc2_hsotg_req *hs_req = our_req(req);
780 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600781 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100782 bool first;
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100783 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100784
785 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
786 ep->name, req, req->length, req->buf, req->no_interrupt,
787 req->zero, req->short_not_ok);
788
Gregory Herrero7ababa92015-04-29 22:09:08 +0200789 /* Prevent new request submission when controller is suspended */
790 if (hs->lx_state == DWC2_L2) {
791 dev_dbg(hs->dev, "%s: don't submit request while suspended\n",
792 __func__);
793 return -EAGAIN;
794 }
795
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100796 /* initialise status of the request */
797 INIT_LIST_HEAD(&hs_req->queue);
798 req->actual = 0;
799 req->status = -EINPROGRESS;
800
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500801 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100802 if (ret)
803 return ret;
804
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100805 /* if we're using DMA, sync the buffers as necessary */
806 if (using_dma(hs)) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500807 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100808 if (ret)
809 return ret;
810 }
811
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100812 first = list_empty(&hs_ep->queue);
813 list_add_tail(&hs_req->queue, &hs_ep->queue);
814
815 if (first)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500816 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100817
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100818 return 0;
819}
820
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500821static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200822 gfp_t gfp_flags)
823{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500824 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600825 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200826 unsigned long flags = 0;
827 int ret = 0;
828
829 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500830 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200831 spin_unlock_irqrestore(&hs->lock, flags);
832
833 return ret;
834}
835
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500836static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100837 struct usb_request *req)
838{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500839 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100840
841 kfree(hs_req);
842}
843
844/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500845 * dwc2_hsotg_complete_oursetup - setup completion callback
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100846 * @ep: The endpoint the request was on.
847 * @req: The request completed.
848 *
849 * Called on completion of any requests the driver itself
850 * submitted that need cleaning up.
851 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500852static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100853 struct usb_request *req)
854{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500855 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600856 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100857
858 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
859
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500860 dwc2_hsotg_ep_free_request(ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100861}
862
863/**
864 * ep_from_windex - convert control wIndex value to endpoint
865 * @hsotg: The driver state.
866 * @windex: The control request wIndex field (in host order).
867 *
868 * Convert the given wIndex into a pointer to an driver endpoint
869 * structure, or return NULL if it is not a valid endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200870 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500871static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100872 u32 windex)
873{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500874 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100875 int dir = (windex & USB_DIR_IN) ? 1 : 0;
876 int idx = windex & 0x7F;
877
878 if (windex >= 0x100)
879 return NULL;
880
Lukasz Majewskib3f489b2012-05-04 14:17:09 +0200881 if (idx > hsotg->num_of_eps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100882 return NULL;
883
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +0100884 ep = index_to_ep(hsotg, idx, dir);
885
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100886 if (idx && ep->dir_in != dir)
887 return NULL;
888
889 return ep;
890}
891
892/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500893 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100894 * @hsotg: The driver state.
895 * @testmode: requested usb test mode
896 * Enable usb Test Mode requested by the Host.
897 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500898int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100899{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300900 int dctl = dwc2_readl(hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100901
902 dctl &= ~DCTL_TSTCTL_MASK;
903 switch (testmode) {
904 case TEST_J:
905 case TEST_K:
906 case TEST_SE0_NAK:
907 case TEST_PACKET:
908 case TEST_FORCE_EN:
909 dctl |= testmode << DCTL_TSTCTL_SHIFT;
910 break;
911 default:
912 return -EINVAL;
913 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300914 dwc2_writel(dctl, hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100915 return 0;
916}
917
918/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500919 * dwc2_hsotg_send_reply - send reply to control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100920 * @hsotg: The device state
921 * @ep: Endpoint 0
922 * @buff: Buffer for request
923 * @length: Length of reply.
924 *
925 * Create a request and queue it on the given endpoint. This is useful as
926 * an internal method of sending replies to certain control requests, etc.
927 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500928static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
929 struct dwc2_hsotg_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100930 void *buff,
931 int length)
932{
933 struct usb_request *req;
934 int ret;
935
936 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
937
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500938 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100939 hsotg->ep0_reply = req;
940 if (!req) {
941 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
942 return -ENOMEM;
943 }
944
945 req->buf = hsotg->ep0_buff;
946 req->length = length;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +0100947 /*
948 * zero flag is for sending zlp in DATA IN stage. It has no impact on
949 * STATUS stage.
950 */
951 req->zero = 0;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500952 req->complete = dwc2_hsotg_complete_oursetup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100953
954 if (length)
955 memcpy(req->buf, buff, length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100956
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500957 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100958 if (ret) {
959 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
960 return ret;
961 }
962
963 return 0;
964}
965
966/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500967 * dwc2_hsotg_process_req_status - process request GET_STATUS
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100968 * @hsotg: The device state
969 * @ctrl: USB control request
970 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500971static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100972 struct usb_ctrlrequest *ctrl)
973{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500974 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
975 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100976 __le16 reply;
977 int ret;
978
979 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
980
981 if (!ep0->dir_in) {
982 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
983 return -EINVAL;
984 }
985
986 switch (ctrl->bRequestType & USB_RECIP_MASK) {
987 case USB_RECIP_DEVICE:
988 reply = cpu_to_le16(0); /* bit 0 => self powered,
989 * bit 1 => remote wakeup */
990 break;
991
992 case USB_RECIP_INTERFACE:
993 /* currently, the data result should be zero */
994 reply = cpu_to_le16(0);
995 break;
996
997 case USB_RECIP_ENDPOINT:
998 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
999 if (!ep)
1000 return -ENOENT;
1001
1002 reply = cpu_to_le16(ep->halted ? 1 : 0);
1003 break;
1004
1005 default:
1006 return 0;
1007 }
1008
1009 if (le16_to_cpu(ctrl->wLength) != 2)
1010 return -EINVAL;
1011
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001012 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001013 if (ret) {
1014 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1015 return ret;
1016 }
1017
1018 return 1;
1019}
1020
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001021static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001022
1023/**
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001024 * get_ep_head - return the first request on the endpoint
1025 * @hs_ep: The controller endpoint to get
1026 *
1027 * Get the first request on the endpoint.
1028 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001029static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001030{
1031 if (list_empty(&hs_ep->queue))
1032 return NULL;
1033
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001034 return list_first_entry(&hs_ep->queue, struct dwc2_hsotg_req, queue);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001035}
1036
1037/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001038 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001039 * @hsotg: The device state
1040 * @ctrl: USB control request
1041 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001042static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001043 struct usb_ctrlrequest *ctrl)
1044{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001045 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1046 struct dwc2_hsotg_req *hs_req;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001047 bool restart;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001048 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001049 struct dwc2_hsotg_ep *ep;
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001050 int ret;
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001051 bool halted;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001052 u32 recip;
1053 u32 wValue;
1054 u32 wIndex;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001055
1056 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1057 __func__, set ? "SET" : "CLEAR");
1058
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001059 wValue = le16_to_cpu(ctrl->wValue);
1060 wIndex = le16_to_cpu(ctrl->wIndex);
1061 recip = ctrl->bRequestType & USB_RECIP_MASK;
1062
1063 switch (recip) {
1064 case USB_RECIP_DEVICE:
1065 switch (wValue) {
1066 case USB_DEVICE_TEST_MODE:
1067 if ((wIndex & 0xff) != 0)
1068 return -EINVAL;
1069 if (!set)
1070 return -EINVAL;
1071
1072 hsotg->test_mode = wIndex >> 8;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001073 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001074 if (ret) {
1075 dev_err(hsotg->dev,
1076 "%s: failed to send reply\n", __func__);
1077 return ret;
1078 }
1079 break;
1080 default:
1081 return -ENOENT;
1082 }
1083 break;
1084
1085 case USB_RECIP_ENDPOINT:
1086 ep = ep_from_windex(hsotg, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001087 if (!ep) {
1088 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001089 __func__, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001090 return -ENOENT;
1091 }
1092
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001093 switch (wValue) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001094 case USB_ENDPOINT_HALT:
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001095 halted = ep->halted;
1096
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001097 dwc2_hsotg_ep_sethalt(&ep->ep, set);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001098
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001099 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001100 if (ret) {
1101 dev_err(hsotg->dev,
1102 "%s: failed to send reply\n", __func__);
1103 return ret;
1104 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001105
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001106 /*
1107 * we have to complete all requests for ep if it was
1108 * halted, and the halt was cleared by CLEAR_FEATURE
1109 */
1110
1111 if (!set && halted) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001112 /*
1113 * If we have request in progress,
1114 * then complete it
1115 */
1116 if (ep->req) {
1117 hs_req = ep->req;
1118 ep->req = NULL;
1119 list_del_init(&hs_req->queue);
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001120 if (hs_req->req.complete) {
1121 spin_unlock(&hsotg->lock);
1122 usb_gadget_giveback_request(
1123 &ep->ep, &hs_req->req);
1124 spin_lock(&hsotg->lock);
1125 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001126 }
1127
1128 /* If we have pending request, then start it */
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001129 if (!ep->req) {
1130 restart = !list_empty(&ep->queue);
1131 if (restart) {
1132 hs_req = get_ep_head(ep);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001133 dwc2_hsotg_start_req(hsotg, ep,
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001134 hs_req, false);
1135 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001136 }
1137 }
1138
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001139 break;
1140
1141 default:
1142 return -ENOENT;
1143 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001144 break;
1145 default:
1146 return -ENOENT;
1147 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001148 return 1;
1149}
1150
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001151static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
Robert Baldygaab93e012013-09-19 11:50:17 +02001152
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001153/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001154 * dwc2_hsotg_stall_ep0 - stall ep0
Robert Baldygac9f721b2014-01-14 08:36:00 +01001155 * @hsotg: The device state
1156 *
1157 * Set stall for ep0 as response for setup request.
1158 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001159static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
Jingoo Hane9ebe7c2014-06-03 22:14:56 +09001160{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001161 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Robert Baldygac9f721b2014-01-14 08:36:00 +01001162 u32 reg;
1163 u32 ctrl;
1164
1165 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1166 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1167
1168 /*
1169 * DxEPCTL_Stall will be cleared by EP once it has
1170 * taken effect, so no need to clear later.
1171 */
1172
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001173 ctrl = dwc2_readl(hsotg->regs + reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001174 ctrl |= DXEPCTL_STALL;
1175 ctrl |= DXEPCTL_CNAK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001176 dwc2_writel(ctrl, hsotg->regs + reg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001177
1178 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001179 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001180 ctrl, reg, dwc2_readl(hsotg->regs + reg));
Robert Baldygac9f721b2014-01-14 08:36:00 +01001181
1182 /*
1183 * complete won't be called, so we enqueue
1184 * setup request here
1185 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001186 dwc2_hsotg_enqueue_setup(hsotg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001187}
1188
1189/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001190 * dwc2_hsotg_process_control - process a control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001191 * @hsotg: The device state
1192 * @ctrl: The control request received
1193 *
1194 * The controller has received the SETUP phase of a control request, and
1195 * needs to work out what to do next (and whether to pass it on to the
1196 * gadget driver).
1197 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001198static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001199 struct usb_ctrlrequest *ctrl)
1200{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001201 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001202 int ret = 0;
1203 u32 dcfg;
1204
Mian Yousaf Kaukabe525e742015-09-29 12:08:23 +02001205 dev_dbg(hsotg->dev,
1206 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1207 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1208 ctrl->wIndex, ctrl->wLength);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001209
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001210 if (ctrl->wLength == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001211 ep0->dir_in = 1;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001212 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1213 } else if (ctrl->bRequestType & USB_DIR_IN) {
1214 ep0->dir_in = 1;
1215 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1216 } else {
1217 ep0->dir_in = 0;
1218 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1219 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001220
1221 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1222 switch (ctrl->bRequest) {
1223 case USB_REQ_SET_ADDRESS:
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01001224 hsotg->connected = 1;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001225 dcfg = dwc2_readl(hsotg->regs + DCFG);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001226 dcfg &= ~DCFG_DEVADDR_MASK;
Paul Zimmermand5dbd3f2014-04-25 14:18:13 -07001227 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1228 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001229 dwc2_writel(dcfg, hsotg->regs + DCFG);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001230
1231 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1232
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001233 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001234 return;
1235
1236 case USB_REQ_GET_STATUS:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001237 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001238 break;
1239
1240 case USB_REQ_CLEAR_FEATURE:
1241 case USB_REQ_SET_FEATURE:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001242 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001243 break;
1244 }
1245 }
1246
1247 /* as a fallback, try delivering it to the driver to deal with */
1248
1249 if (ret == 0 && hsotg->driver) {
Robert Baldyga93f599f2013-11-21 13:49:17 +01001250 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001251 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001252 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001253 if (ret < 0)
1254 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1255 }
1256
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001257 /*
1258 * the request is either unhandlable, or is not formatted correctly
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001259 * so respond with a STALL for the status stage to indicate failure.
1260 */
1261
Robert Baldygac9f721b2014-01-14 08:36:00 +01001262 if (ret < 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001263 dwc2_hsotg_stall_ep0(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001264}
1265
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001266/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001267 * dwc2_hsotg_complete_setup - completion of a setup transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001268 * @ep: The endpoint the request was on.
1269 * @req: The request completed.
1270 *
1271 * Called on completion of any requests the driver itself submitted for
1272 * EP0 setup packets
1273 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001274static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001275 struct usb_request *req)
1276{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001277 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001278 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001279
1280 if (req->status < 0) {
1281 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1282 return;
1283 }
1284
Robert Baldyga93f599f2013-11-21 13:49:17 +01001285 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001286 if (req->actual == 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001287 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001288 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001289 dwc2_hsotg_process_control(hsotg, req->buf);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001290 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001291}
1292
1293/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001294 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001295 * @hsotg: The device state.
1296 *
1297 * Enqueue a request on EP0 if necessary to received any SETUP packets
1298 * received from the host.
1299 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001300static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001301{
1302 struct usb_request *req = hsotg->ctrl_req;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001303 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001304 int ret;
1305
1306 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1307
1308 req->zero = 0;
1309 req->length = 8;
1310 req->buf = hsotg->ctrl_buff;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001311 req->complete = dwc2_hsotg_complete_setup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001312
1313 if (!list_empty(&hs_req->queue)) {
1314 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1315 return;
1316 }
1317
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001318 hsotg->eps_out[0]->dir_in = 0;
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001319 hsotg->eps_out[0]->send_zlp = 0;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001320 hsotg->ep0_state = DWC2_EP0_SETUP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001321
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001322 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001323 if (ret < 0) {
1324 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001325 /*
1326 * Don't think there's much we can do other than watch the
1327 * driver fail.
1328 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001329 }
1330}
1331
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001332static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
1333 struct dwc2_hsotg_ep *hs_ep)
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001334{
1335 u32 ctrl;
1336 u8 index = hs_ep->index;
1337 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1338 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1339
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01001340 if (hs_ep->dir_in)
1341 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
1342 index);
1343 else
1344 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
1345 index);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001346
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001347 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1348 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1349 epsiz_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001350
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001351 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001352 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1353 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1354 ctrl |= DXEPCTL_USBACTEP;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001355 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001356}
1357
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001358/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001359 * dwc2_hsotg_complete_request - complete a request given to us
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001360 * @hsotg: The device state.
1361 * @hs_ep: The endpoint the request was on.
1362 * @hs_req: The request to complete.
1363 * @result: The result code (0 => Ok, otherwise errno)
1364 *
1365 * The given request has finished, so call the necessary completion
1366 * if it has one and then look to see if we can start a new request
1367 * on the endpoint.
1368 *
1369 * Note, expects the ep to already be locked as appropriate.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001370 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001371static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
1372 struct dwc2_hsotg_ep *hs_ep,
1373 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001374 int result)
1375{
1376 bool restart;
1377
1378 if (!hs_req) {
1379 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1380 return;
1381 }
1382
1383 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1384 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1385
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001386 /*
1387 * only replace the status if we've not already set an error
1388 * from a previous transaction
1389 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001390
1391 if (hs_req->req.status == -EINPROGRESS)
1392 hs_req->req.status = result;
1393
Yunzhi Li44583fe2015-09-29 12:25:01 +02001394 if (using_dma(hsotg))
1395 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
1396
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001397 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001398
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001399 hs_ep->req = NULL;
1400 list_del_init(&hs_req->queue);
1401
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001402 /*
1403 * call the complete request with the locks off, just in case the
1404 * request tries to queue more work for this endpoint.
1405 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001406
1407 if (hs_req->req.complete) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02001408 spin_unlock(&hsotg->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +02001409 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
Lukasz Majewski22258f42012-06-14 10:02:24 +02001410 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001411 }
1412
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001413 /*
1414 * Look to see if there is anything else to do. Note, the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001415 * of the previous request may have caused a new request to be started
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001416 * so be careful when doing this.
1417 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001418
1419 if (!hs_ep->req && result >= 0) {
1420 restart = !list_empty(&hs_ep->queue);
1421 if (restart) {
1422 hs_req = get_ep_head(hs_ep);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001423 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001424 }
1425 }
1426}
1427
1428/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001429 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001430 * @hsotg: The device state.
1431 * @ep_idx: The endpoint index for the data
1432 * @size: The size of data in the fifo, in bytes
1433 *
1434 * The FIFO status shows there is data to read from the FIFO for a given
1435 * endpoint, so sort out whether we need to read the data into a request
1436 * that has been made for that endpoint.
1437 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001438static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001439{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001440 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
1441 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001442 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001443 int to_read;
1444 int max_req;
1445 int read_ptr;
1446
Lukasz Majewski22258f42012-06-14 10:02:24 +02001447
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001448 if (!hs_req) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001449 u32 epctl = dwc2_readl(hsotg->regs + DOEPCTL(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001450 int ptr;
1451
Robert Baldyga6b448af2014-12-16 11:51:44 +01001452 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001453 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001454 __func__, size, ep_idx, epctl);
1455
1456 /* dump the data from the FIFO, we've nothing we can do */
1457 for (ptr = 0; ptr < size; ptr += 4)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001458 (void)dwc2_readl(fifo);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001459
1460 return;
1461 }
1462
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001463 to_read = size;
1464 read_ptr = hs_req->req.actual;
1465 max_req = hs_req->req.length - read_ptr;
1466
Ben Dooksa33e7132010-07-19 09:40:49 +01001467 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
1468 __func__, to_read, max_req, read_ptr, hs_req->req.length);
1469
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001470 if (to_read > max_req) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001471 /*
1472 * more data appeared than we where willing
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001473 * to deal with in this request.
1474 */
1475
1476 /* currently we don't deal this */
1477 WARN_ON_ONCE(1);
1478 }
1479
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001480 hs_ep->total_data += to_read;
1481 hs_req->req.actual += to_read;
1482 to_read = DIV_ROUND_UP(to_read, 4);
1483
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001484 /*
1485 * note, we might over-write the buffer end by 3 bytes depending on
1486 * alignment of the data.
1487 */
Matt Porter1a7ed5b2014-02-03 10:29:09 -05001488 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001489}
1490
1491/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001492 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001493 * @hsotg: The device instance
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001494 * @dir_in: If IN zlp
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001495 *
1496 * Generate a zero-length IN packet request for terminating a SETUP
1497 * transaction.
1498 *
1499 * Note, since we don't write any data to the TxFIFO, then it is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001500 * currently believed that we do not need to wait for any space in
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001501 * the TxFIFO.
1502 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001503static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001504{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001505 /* eps_out[0] is used in both directions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001506 hsotg->eps_out[0]->dir_in = dir_in;
1507 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001508
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001509 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001510}
1511
Roman Bacikec1f9d92015-09-10 18:13:43 -07001512static void dwc2_hsotg_change_ep_iso_parity(struct dwc2_hsotg *hsotg,
1513 u32 epctl_reg)
1514{
1515 u32 ctrl;
1516
1517 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
1518 if (ctrl & DXEPCTL_EOFRNUM)
1519 ctrl |= DXEPCTL_SETEVENFR;
1520 else
1521 ctrl |= DXEPCTL_SETODDFR;
1522 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
1523}
1524
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001525/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001526 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001527 * @hsotg: The device instance
1528 * @epnum: The endpoint received from
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001529 *
1530 * The RXFIFO has delivered an OutDone event, which means that the data
1531 * transfer for an OUT endpoint has been completed, either by a short
1532 * packet or by the finish of a transfer.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001533 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001534static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001535{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001536 u32 epsize = dwc2_readl(hsotg->regs + DOEPTSIZ(epnum));
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001537 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
1538 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001539 struct usb_request *req = &hs_req->req;
Dinh Nguyen47a16852014-04-14 14:13:34 -07001540 unsigned size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001541 int result = 0;
1542
1543 if (!hs_req) {
1544 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
1545 return;
1546 }
1547
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001548 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
1549 dev_dbg(hsotg->dev, "zlp packet received\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001550 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
1551 dwc2_hsotg_enqueue_setup(hsotg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001552 return;
1553 }
1554
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001555 if (using_dma(hsotg)) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001556 unsigned size_done;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001557
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001558 /*
1559 * Calculate the size of the transfer by checking how much
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001560 * is left in the endpoint size register and then working it
1561 * out from the amount we loaded for the transfer.
1562 *
1563 * We need to do this as DMA pointers are always 32bit aligned
1564 * so may overshoot/undershoot the transfer.
1565 */
1566
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001567 size_done = hs_ep->size_loaded - size_left;
1568 size_done += hs_ep->last_load;
1569
1570 req->actual = size_done;
1571 }
1572
Ben Dooksa33e7132010-07-19 09:40:49 +01001573 /* if there is more request to do, schedule new transfer */
1574 if (req->actual < req->length && size_left == 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001575 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Ben Dooksa33e7132010-07-19 09:40:49 +01001576 return;
1577 }
1578
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001579 if (req->actual < req->length && req->short_not_ok) {
1580 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
1581 __func__, req->actual, req->length);
1582
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001583 /*
1584 * todo - what should we return here? there's no one else
1585 * even bothering to check the status.
1586 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001587 }
1588
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001589 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
1590 /* Move to STATUS IN */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001591 dwc2_hsotg_ep0_zlp(hsotg, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001592 return;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001593 }
1594
Roman Bacikec1f9d92015-09-10 18:13:43 -07001595 /*
1596 * Slave mode OUT transfers do not go through XferComplete so
1597 * adjust the ISOC parity here.
1598 */
1599 if (!using_dma(hsotg)) {
1600 hs_ep->has_correct_parity = 1;
1601 if (hs_ep->isochronous && hs_ep->interval == 1)
1602 dwc2_hsotg_change_ep_iso_parity(hsotg, DOEPCTL(epnum));
1603 }
1604
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001605 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001606}
1607
1608/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001609 * dwc2_hsotg_read_frameno - read current frame number
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001610 * @hsotg: The device instance
1611 *
1612 * Return the current frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001613 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001614static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001615{
1616 u32 dsts;
1617
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001618 dsts = dwc2_readl(hsotg->regs + DSTS);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001619 dsts &= DSTS_SOFFN_MASK;
1620 dsts >>= DSTS_SOFFN_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001621
1622 return dsts;
1623}
1624
1625/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001626 * dwc2_hsotg_handle_rx - RX FIFO has data
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001627 * @hsotg: The device instance
1628 *
1629 * The IRQ handler has detected that the RX FIFO has some data in it
1630 * that requires processing, so find out what is in there and do the
1631 * appropriate read.
1632 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001633 * The RXFIFO is a true FIFO, the packets coming out are still in packet
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001634 * chunks, so if you have x packets received on an endpoint you'll get x
1635 * FIFO events delivered, each with a packet's worth of data in it.
1636 *
1637 * When using DMA, we should not be processing events from the RXFIFO
1638 * as the actual data should be sent to the memory directly and we turn
1639 * on the completion interrupts to get notifications of transfer completion.
1640 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001641static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001642{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001643 u32 grxstsr = dwc2_readl(hsotg->regs + GRXSTSP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001644 u32 epnum, status, size;
1645
1646 WARN_ON(using_dma(hsotg));
1647
Dinh Nguyen47a16852014-04-14 14:13:34 -07001648 epnum = grxstsr & GRXSTS_EPNUM_MASK;
1649 status = grxstsr & GRXSTS_PKTSTS_MASK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001650
Dinh Nguyen47a16852014-04-14 14:13:34 -07001651 size = grxstsr & GRXSTS_BYTECNT_MASK;
1652 size >>= GRXSTS_BYTECNT_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001653
Mian Yousaf Kaukabd7c747c2015-01-30 09:09:30 +01001654 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001655 __func__, grxstsr, size, epnum);
1656
Dinh Nguyen47a16852014-04-14 14:13:34 -07001657 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
1658 case GRXSTS_PKTSTS_GLOBALOUTNAK:
1659 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001660 break;
1661
Dinh Nguyen47a16852014-04-14 14:13:34 -07001662 case GRXSTS_PKTSTS_OUTDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001663 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001664 dwc2_hsotg_read_frameno(hsotg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001665
1666 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001667 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001668 break;
1669
Dinh Nguyen47a16852014-04-14 14:13:34 -07001670 case GRXSTS_PKTSTS_SETUPDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001671 dev_dbg(hsotg->dev,
1672 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001673 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001674 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001675 /*
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001676 * Call dwc2_hsotg_handle_outdone here if it was not called from
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001677 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
1678 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
1679 */
1680 if (hsotg->ep0_state == DWC2_EP0_SETUP)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001681 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001682 break;
1683
Dinh Nguyen47a16852014-04-14 14:13:34 -07001684 case GRXSTS_PKTSTS_OUTRX:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001685 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001686 break;
1687
Dinh Nguyen47a16852014-04-14 14:13:34 -07001688 case GRXSTS_PKTSTS_SETUPRX:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001689 dev_dbg(hsotg->dev,
1690 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001691 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001692 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001693
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001694 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
1695
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001696 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001697 break;
1698
1699 default:
1700 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
1701 __func__, grxstsr);
1702
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001703 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001704 break;
1705 }
1706}
1707
1708/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001709 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001710 * @mps: The maximum packet size in bytes.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001711 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001712static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001713{
1714 switch (mps) {
1715 case 64:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001716 return D0EPCTL_MPS_64;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001717 case 32:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001718 return D0EPCTL_MPS_32;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001719 case 16:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001720 return D0EPCTL_MPS_16;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001721 case 8:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001722 return D0EPCTL_MPS_8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001723 }
1724
1725 /* bad max packet size, warn and return invalid result */
1726 WARN_ON(1);
1727 return (u32)-1;
1728}
1729
1730/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001731 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001732 * @hsotg: The driver state.
1733 * @ep: The index number of the endpoint
1734 * @mps: The maximum packet size in bytes
1735 *
1736 * Configure the maximum packet size for the given endpoint, updating
1737 * the hardware control registers to reflect this.
1738 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001739static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001740 unsigned int ep, unsigned int mps, unsigned int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001741{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001742 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001743 void __iomem *regs = hsotg->regs;
1744 u32 mpsval;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001745 u32 mcval;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001746 u32 reg;
1747
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001748 hs_ep = index_to_ep(hsotg, ep, dir_in);
1749 if (!hs_ep)
1750 return;
1751
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001752 if (ep == 0) {
1753 /* EP0 is a special case */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001754 mpsval = dwc2_hsotg_ep0_mps(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001755 if (mpsval > 3)
1756 goto bad_mps;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001757 hs_ep->ep.maxpacket = mps;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001758 hs_ep->mc = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001759 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -07001760 mpsval = mps & DXEPCTL_MPS_MASK;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001761 if (mpsval > 1024)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001762 goto bad_mps;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001763 mcval = ((mps >> 11) & 0x3) + 1;
1764 hs_ep->mc = mcval;
1765 if (mcval > 3)
1766 goto bad_mps;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001767 hs_ep->ep.maxpacket = mpsval;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001768 }
1769
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001770 if (dir_in) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001771 reg = dwc2_readl(regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001772 reg &= ~DXEPCTL_MPS_MASK;
1773 reg |= mpsval;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001774 dwc2_writel(reg, regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001775 } else {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001776 reg = dwc2_readl(regs + DOEPCTL(ep));
Dinh Nguyen47a16852014-04-14 14:13:34 -07001777 reg &= ~DXEPCTL_MPS_MASK;
Anton Tikhomirov659ad602012-03-06 14:07:29 +09001778 reg |= mpsval;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001779 dwc2_writel(reg, regs + DOEPCTL(ep));
Anton Tikhomirov659ad602012-03-06 14:07:29 +09001780 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001781
1782 return;
1783
1784bad_mps:
1785 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
1786}
1787
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001788/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001789 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001790 * @hsotg: The driver state
1791 * @idx: The index for the endpoint (0..15)
1792 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001793static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001794{
1795 int timeout;
1796 int val;
1797
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001798 dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
1799 hsotg->regs + GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001800
1801 /* wait until the fifo is flushed */
1802 timeout = 100;
1803
1804 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001805 val = dwc2_readl(hsotg->regs + GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001806
Dinh Nguyen47a16852014-04-14 14:13:34 -07001807 if ((val & (GRSTCTL_TXFFLSH)) == 0)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001808 break;
1809
1810 if (--timeout == 0) {
1811 dev_err(hsotg->dev,
1812 "%s: timeout flushing fifo (GRSTCTL=%08x)\n",
1813 __func__, val);
Marek Szyprowskie0cbe592014-09-09 10:44:10 +02001814 break;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001815 }
1816
1817 udelay(1);
1818 }
1819}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001820
1821/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001822 * dwc2_hsotg_trytx - check to see if anything needs transmitting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001823 * @hsotg: The driver state
1824 * @hs_ep: The driver endpoint to check.
1825 *
1826 * Check to see if there is a request that has data to send, and if so
1827 * make an attempt to write data into the FIFO.
1828 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001829static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
1830 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001831{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001832 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001833
Robert Baldygaafcf4162013-09-19 11:50:19 +02001834 if (!hs_ep->dir_in || !hs_req) {
1835 /**
1836 * if request is not enqueued, we disable interrupts
1837 * for endpoints, excepting ep0
1838 */
1839 if (hs_ep->index != 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001840 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
Robert Baldygaafcf4162013-09-19 11:50:19 +02001841 hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001842 return 0;
Robert Baldygaafcf4162013-09-19 11:50:19 +02001843 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001844
1845 if (hs_req->req.actual < hs_req->req.length) {
1846 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
1847 hs_ep->index);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001848 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001849 }
1850
1851 return 0;
1852}
1853
1854/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001855 * dwc2_hsotg_complete_in - complete IN transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001856 * @hsotg: The device state.
1857 * @hs_ep: The endpoint that has just completed.
1858 *
1859 * An IN transfer has been completed, update the transfer's state and then
1860 * call the relevant completion routines.
1861 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001862static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
1863 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001864{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001865 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001866 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001867 int size_left, size_done;
1868
1869 if (!hs_req) {
1870 dev_dbg(hsotg->dev, "XferCompl but no req\n");
1871 return;
1872 }
1873
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001874 /* Finish ZLP handling for IN EP0 transactions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001875 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
1876 dev_dbg(hsotg->dev, "zlp packet sent\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001877 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001878 if (hsotg->test_mode) {
1879 int ret;
1880
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001881 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001882 if (ret < 0) {
1883 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
1884 hsotg->test_mode);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001885 dwc2_hsotg_stall_ep0(hsotg);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001886 return;
1887 }
1888 }
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001889 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001890 return;
1891 }
1892
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001893 /*
1894 * Calculate the size of the transfer by checking how much is left
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001895 * in the endpoint size register and then working it out from
1896 * the amount we loaded for the transfer.
1897 *
1898 * We do this even for DMA, as the transfer may have incremented
1899 * past the end of the buffer (DMA transfers are always 32bit
1900 * aligned).
1901 */
1902
Dinh Nguyen47a16852014-04-14 14:13:34 -07001903 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001904
1905 size_done = hs_ep->size_loaded - size_left;
1906 size_done += hs_ep->last_load;
1907
1908 if (hs_req->req.actual != size_done)
1909 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
1910 __func__, hs_req->req.actual, size_done);
1911
1912 hs_req->req.actual = size_done;
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001913 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
1914 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001915
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001916 if (!size_left && hs_req->req.actual < hs_req->req.length) {
1917 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001918 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001919 return;
1920 }
1921
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001922 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001923 if (hs_ep->send_zlp) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001924 dwc2_hsotg_program_zlp(hsotg, hs_ep);
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001925 hs_ep->send_zlp = 0;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001926 /* transfer will be completed on next complete interrupt */
1927 return;
1928 }
1929
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001930 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
1931 /* Move to STATUS OUT */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001932 dwc2_hsotg_ep0_zlp(hsotg, false);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001933 return;
1934 }
1935
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001936 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001937}
1938
1939/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001940 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001941 * @hsotg: The driver state
1942 * @idx: The index for the endpoint (0..15)
1943 * @dir_in: Set if this is an IN endpoint
1944 *
1945 * Process and clear any interrupt pending for an individual endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001946 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001947static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001948 int dir_in)
1949{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001950 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001951 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
1952 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
1953 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001954 u32 ints;
Robert Baldyga1479e842013-10-09 08:41:57 +02001955 u32 ctrl;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001956
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001957 ints = dwc2_readl(hsotg->regs + epint_reg);
1958 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001959
Anton Tikhomirova3395f02011-04-21 17:06:39 +09001960 /* Clear endpoint interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001961 dwc2_writel(ints, hsotg->regs + epint_reg);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09001962
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001963 if (!hs_ep) {
1964 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
1965 __func__, idx, dir_in ? "in" : "out");
1966 return;
1967 }
1968
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001969 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
1970 __func__, idx, dir_in ? "in" : "out", ints);
1971
Mian Yousaf Kaukabb787d752015-01-09 13:38:43 +01001972 /* Don't process XferCompl interrupt if it is a setup packet */
1973 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
1974 ints &= ~DXEPINT_XFERCOMPL;
1975
Dinh Nguyen47a16852014-04-14 14:13:34 -07001976 if (ints & DXEPINT_XFERCOMPL) {
Roman Bacikec1f9d92015-09-10 18:13:43 -07001977 hs_ep->has_correct_parity = 1;
1978 if (hs_ep->isochronous && hs_ep->interval == 1)
1979 dwc2_hsotg_change_ep_iso_parity(hsotg, epctl_reg);
Robert Baldyga1479e842013-10-09 08:41:57 +02001980
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001981 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001982 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001983 __func__, dwc2_readl(hsotg->regs + epctl_reg),
1984 dwc2_readl(hsotg->regs + epsiz_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001985
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001986 /*
1987 * we get OutDone from the FIFO, so we only need to look
1988 * at completing IN requests here
1989 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001990 if (dir_in) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001991 dwc2_hsotg_complete_in(hsotg, hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001992
Ben Dooksc9a64ea2010-07-19 09:40:46 +01001993 if (idx == 0 && !hs_ep->req)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001994 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001995 } else if (using_dma(hsotg)) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001996 /*
1997 * We're using DMA, we need to fire an OutDone here
1998 * as we ignore the RXFIFO.
1999 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002000
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002001 dwc2_hsotg_handle_outdone(hsotg, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002002 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002003 }
2004
Dinh Nguyen47a16852014-04-14 14:13:34 -07002005 if (ints & DXEPINT_EPDISBLD) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002006 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002007
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002008 if (dir_in) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002009 int epctl = dwc2_readl(hsotg->regs + epctl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002010
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002011 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002012
Dinh Nguyen47a16852014-04-14 14:13:34 -07002013 if ((epctl & DXEPCTL_STALL) &&
2014 (epctl & DXEPCTL_EPTYPE_BULK)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002015 int dctl = dwc2_readl(hsotg->regs + DCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002016
Dinh Nguyen47a16852014-04-14 14:13:34 -07002017 dctl |= DCTL_CGNPINNAK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002018 dwc2_writel(dctl, hsotg->regs + DCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002019 }
2020 }
2021 }
2022
Dinh Nguyen47a16852014-04-14 14:13:34 -07002023 if (ints & DXEPINT_AHBERR)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002024 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002025
Dinh Nguyen47a16852014-04-14 14:13:34 -07002026 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002027 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2028
2029 if (using_dma(hsotg) && idx == 0) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002030 /*
2031 * this is the notification we've received a
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002032 * setup packet. In non-DMA mode we'd get this
2033 * from the RXFIFO, instead we need to process
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002034 * the setup here.
2035 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002036
2037 if (dir_in)
2038 WARN_ON_ONCE(1);
2039 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002040 dwc2_hsotg_handle_outdone(hsotg, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002041 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002042 }
2043
Dinh Nguyen47a16852014-04-14 14:13:34 -07002044 if (ints & DXEPINT_BACK2BACKSETUP)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002045 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002046
Robert Baldyga1479e842013-10-09 08:41:57 +02002047 if (dir_in && !hs_ep->isochronous) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002048 /* not sure if this is important, but we'll clear it anyway */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002049 if (ints & DIEPMSK_INTKNTXFEMPMSK) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002050 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2051 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002052 }
2053
2054 /* this probably means something bad is happening */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002055 if (ints & DIEPMSK_INTKNEPMISMSK) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002056 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2057 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002058 }
Ben Dooks10aebc72010-07-19 09:40:44 +01002059
2060 /* FIFO has space or is empty (see GAHBCFG) */
2061 if (hsotg->dedicated_fifos &&
Dinh Nguyen47a16852014-04-14 14:13:34 -07002062 ints & DIEPMSK_TXFIFOEMPTY) {
Ben Dooks10aebc72010-07-19 09:40:44 +01002063 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
2064 __func__, idx);
Anton Tikhomirov70fa0302012-03-06 14:08:29 +09002065 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002066 dwc2_hsotg_trytx(hsotg, hs_ep);
Ben Dooks10aebc72010-07-19 09:40:44 +01002067 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002068 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002069}
2070
2071/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002072 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002073 * @hsotg: The device state.
2074 *
2075 * Handle updating the device settings after the enumeration phase has
2076 * been completed.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002077 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002078static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002079{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002080 u32 dsts = dwc2_readl(hsotg->regs + DSTS);
Jingoo Han9b2667f2014-08-20 12:04:09 +09002081 int ep0_mps = 0, ep_mps = 8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002082
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002083 /*
2084 * This should signal the finish of the enumeration phase
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002085 * of the USB handshaking, so we should now know what rate
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002086 * we connected at.
2087 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002088
2089 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
2090
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002091 /*
2092 * note, since we're limited by the size of transfer on EP0, and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002093 * it seems IN transfers must be a even number of packets we do
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002094 * not advertise a 64byte MPS on EP0.
2095 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002096
2097 /* catch both EnumSpd_FS and EnumSpd_FS48 */
Marek Vasut6d76c922015-12-18 03:26:17 +01002098 switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07002099 case DSTS_ENUMSPD_FS:
2100 case DSTS_ENUMSPD_FS48:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002101 hsotg->gadget.speed = USB_SPEED_FULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002102 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01002103 ep_mps = 1023;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002104 break;
2105
Dinh Nguyen47a16852014-04-14 14:13:34 -07002106 case DSTS_ENUMSPD_HS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002107 hsotg->gadget.speed = USB_SPEED_HIGH;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002108 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01002109 ep_mps = 1024;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002110 break;
2111
Dinh Nguyen47a16852014-04-14 14:13:34 -07002112 case DSTS_ENUMSPD_LS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002113 hsotg->gadget.speed = USB_SPEED_LOW;
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002114 /*
2115 * note, we don't actually support LS in this driver at the
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002116 * moment, and the documentation seems to imply that it isn't
2117 * supported by the PHYs on some of the devices.
2118 */
2119 break;
2120 }
Michal Nazarewicze538dfd2011-08-30 17:11:19 +02002121 dev_info(hsotg->dev, "new device is %s\n",
2122 usb_speed_string(hsotg->gadget.speed));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002123
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002124 /*
2125 * we should now know the maximum packet size for an
2126 * endpoint, so set the endpoints to a default value.
2127 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002128
2129 if (ep0_mps) {
2130 int i;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002131 /* Initialize ep0 for both in and out directions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002132 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 1);
2133 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002134 for (i = 1; i < hsotg->num_of_eps; i++) {
2135 if (hsotg->eps_in[i])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002136 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002137 if (hsotg->eps_out[i])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002138 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002139 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002140 }
2141
2142 /* ensure after enumeration our EP0 is active */
2143
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002144 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002145
2146 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002147 dwc2_readl(hsotg->regs + DIEPCTL0),
2148 dwc2_readl(hsotg->regs + DOEPCTL0));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002149}
2150
2151/**
2152 * kill_all_requests - remove all requests from the endpoint's queue
2153 * @hsotg: The device state.
2154 * @ep: The endpoint the requests may be on.
2155 * @result: The result code to use.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002156 *
2157 * Go through the requests on the given endpoint and mark them
2158 * completed with the given result code.
2159 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002160static void kill_all_requests(struct dwc2_hsotg *hsotg,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002161 struct dwc2_hsotg_ep *ep,
Robert Baldyga6b448af2014-12-16 11:51:44 +01002162 int result)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002163{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002164 struct dwc2_hsotg_req *req, *treq;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002165 unsigned size;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002166
Robert Baldyga6b448af2014-12-16 11:51:44 +01002167 ep->req = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002168
Robert Baldyga6b448af2014-12-16 11:51:44 +01002169 list_for_each_entry_safe(req, treq, &ep->queue, queue)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002170 dwc2_hsotg_complete_request(hsotg, ep, req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002171 result);
Robert Baldyga6b448af2014-12-16 11:51:44 +01002172
Robert Baldygab203d0a2014-09-09 10:44:56 +02002173 if (!hsotg->dedicated_fifos)
2174 return;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002175 size = (dwc2_readl(hsotg->regs + DTXFSTS(ep->index)) & 0xffff) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002176 if (size < ep->fifo_size)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002177 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002178}
2179
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002180/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002181 * dwc2_hsotg_disconnect - disconnect service
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002182 * @hsotg: The device state.
2183 *
Lukasz Majewski5e891342012-05-04 14:17:07 +02002184 * The device has been disconnected. Remove all current
2185 * transactions and signal the gadget driver that this
2186 * has happened.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002187 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002188void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002189{
2190 unsigned ep;
2191
Marek Szyprowski4ace06e2014-11-21 15:14:47 +01002192 if (!hsotg->connected)
2193 return;
2194
2195 hsotg->connected = 0;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002196 hsotg->test_mode = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002197
2198 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
2199 if (hsotg->eps_in[ep])
2200 kill_all_requests(hsotg, hsotg->eps_in[ep],
2201 -ESHUTDOWN);
2202 if (hsotg->eps_out[ep])
2203 kill_all_requests(hsotg, hsotg->eps_out[ep],
2204 -ESHUTDOWN);
2205 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002206
2207 call_gadget(hsotg, disconnect);
Gregory Herrero065d3932015-09-22 15:16:54 +02002208 hsotg->lx_state = DWC2_L3;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002209}
2210
2211/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002212 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002213 * @hsotg: The device state:
2214 * @periodic: True if this is a periodic FIFO interrupt
2215 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002216static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002217{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002218 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002219 int epno, ret;
2220
2221 /* look through for any more data to transmit */
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02002222 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002223 ep = index_to_ep(hsotg, epno, 1);
2224
2225 if (!ep)
2226 continue;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002227
2228 if (!ep->dir_in)
2229 continue;
2230
2231 if ((periodic && !ep->periodic) ||
2232 (!periodic && ep->periodic))
2233 continue;
2234
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002235 ret = dwc2_hsotg_trytx(hsotg, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002236 if (ret < 0)
2237 break;
2238 }
2239}
2240
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002241/* IRQ flags which will trigger a retry around the IRQ loop */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002242#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
2243 GINTSTS_PTXFEMP | \
2244 GINTSTS_RXFLVL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002245
2246/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002247 * dwc2_hsotg_core_init - issue softreset to the core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002248 * @hsotg: The device state
2249 *
2250 * Issue a soft reset to the core, and await the core finishing it.
2251 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002252void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002253 bool is_usb_reset)
Lukasz Majewski308d7342012-05-04 14:17:05 +02002254{
Gregory Herrero1ee69032015-09-29 12:08:27 +02002255 u32 intmsk;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002256 u32 val;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01002257 u32 usbcfg;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002258
Mian Yousaf Kaukab5390d432015-09-29 12:08:25 +02002259 /* Kill any ep0 requests as controller will be reinitialized */
2260 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
2261
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002262 if (!is_usb_reset)
John Youn241729b2015-12-17 11:17:59 -08002263 if (dwc2_core_reset(hsotg))
Gregory Herrero86de4892015-09-29 12:08:21 +02002264 return;
Lukasz Majewski308d7342012-05-04 14:17:05 +02002265
2266 /*
2267 * we must now enable ep0 ready for host detection and then
2268 * set configuration.
2269 */
2270
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01002271 /* keep other bits untouched (so e.g. forced modes are not lost) */
2272 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
2273 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
2274 GUSBCFG_HNPCAP);
2275
Lukasz Majewski308d7342012-05-04 14:17:05 +02002276 /* set the PLL on, remove the HNP/SRP and set the PHY */
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01002277 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01002278 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
2279 (val << GUSBCFG_USBTRDTIM_SHIFT);
2280 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002281
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002282 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002283
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002284 if (!is_usb_reset)
2285 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002286
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002287 dwc2_writel(DCFG_EPMISCNT(1) | DCFG_DEVSPD_HS, hsotg->regs + DCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002288
2289 /* Clear any pending OTG interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002290 dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002291
2292 /* Clear any pending interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002293 dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
Gregory Herrero1ee69032015-09-29 12:08:27 +02002294 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002295 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
Gregory Herrero1ee69032015-09-29 12:08:27 +02002296 GINTSTS_USBRST | GINTSTS_RESETDET |
2297 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
Roman Bacikec1f9d92015-09-10 18:13:43 -07002298 GINTSTS_USBSUSP | GINTSTS_WKUPINT |
2299 GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT;
Gregory Herrero1ee69032015-09-29 12:08:27 +02002300
2301 if (hsotg->core_params->external_id_pin_ctl <= 0)
2302 intmsk |= GINTSTS_CONIDSTSCHNG;
2303
2304 dwc2_writel(intmsk, hsotg->regs + GINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002305
2306 if (using_dma(hsotg))
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002307 dwc2_writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
2308 (GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT),
2309 hsotg->regs + GAHBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002310 else
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002311 dwc2_writel(((hsotg->dedicated_fifos) ?
2312 (GAHBCFG_NP_TXF_EMP_LVL |
2313 GAHBCFG_P_TXF_EMP_LVL) : 0) |
2314 GAHBCFG_GLBL_INTR_EN, hsotg->regs + GAHBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002315
2316 /*
Robert Baldyga8acc8292013-09-19 11:50:23 +02002317 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
2318 * when we have no data to transfer. Otherwise we get being flooded by
2319 * interrupts.
Lukasz Majewski308d7342012-05-04 14:17:05 +02002320 */
2321
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002322 dwc2_writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
Mian Yousaf Kaukab6ff2e832015-01-09 13:38:42 +01002323 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002324 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
2325 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
2326 DIEPMSK_INTKNEPMISMSK,
2327 hsotg->regs + DIEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002328
2329 /*
2330 * don't need XferCompl, we get that from RXFIFO in slave mode. In
2331 * DMA mode we may need this.
2332 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002333 dwc2_writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002334 DIEPMSK_TIMEOUTMSK) : 0) |
2335 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
2336 DOEPMSK_SETUPMSK,
2337 hsotg->regs + DOEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002338
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002339 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002340
2341 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002342 dwc2_readl(hsotg->regs + DIEPCTL0),
2343 dwc2_readl(hsotg->regs + DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002344
2345 /* enable in and out endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002346 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002347
2348 /*
2349 * Enable the RXFIFO when in slave mode, as this is how we collect
2350 * the data. In DMA mode, we get events from the FIFO but also
2351 * things we cannot process, so do not use it.
2352 */
2353 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002354 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002355
2356 /* Enable interrupts for EP0 in and out */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002357 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
2358 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002359
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002360 if (!is_usb_reset) {
2361 __orr32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2362 udelay(10); /* see openiboot */
2363 __bic32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2364 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02002365
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002366 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg->regs + DCTL));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002367
2368 /*
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002369 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
Lukasz Majewski308d7342012-05-04 14:17:05 +02002370 * writing to the EPCTL register..
2371 */
2372
2373 /* set to read 1 8byte packet */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002374 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002375 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002376
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002377 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002378 DXEPCTL_CNAK | DXEPCTL_EPENA |
2379 DXEPCTL_USBACTEP,
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002380 hsotg->regs + DOEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002381
2382 /* enable, but don't activate EP0in */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002383 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002384 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002385
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002386 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002387
2388 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002389 dwc2_readl(hsotg->regs + DIEPCTL0),
2390 dwc2_readl(hsotg->regs + DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002391
2392 /* clear global NAKs */
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002393 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
2394 if (!is_usb_reset)
2395 val |= DCTL_SFTDISCON;
2396 __orr32(hsotg->regs + DCTL, val);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002397
2398 /* must be at-least 3ms to allow bus to see disconnect */
2399 mdelay(3);
2400
Gregory Herrero065d3932015-09-22 15:16:54 +02002401 hsotg->lx_state = DWC2_L0;
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002402}
Marek Szyprowskiac3c81f2014-10-20 12:45:35 +02002403
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002404static void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002405{
2406 /* set the soft-disconnect bit */
2407 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
2408}
2409
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002410void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002411{
Lukasz Majewski308d7342012-05-04 14:17:05 +02002412 /* remove the soft-disconnect and let's go */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002413 __bic32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002414}
2415
2416/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002417 * dwc2_hsotg_irq - handle device interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002418 * @irq: The IRQ number triggered
2419 * @pw: The pw value when registered the handler.
2420 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002421static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002422{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002423 struct dwc2_hsotg *hsotg = pw;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002424 int retry_count = 8;
2425 u32 gintsts;
2426 u32 gintmsk;
2427
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002428 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002429irq_retry:
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002430 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
2431 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002432
2433 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
2434 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
2435
2436 gintsts &= gintmsk;
2437
Mian Yousaf Kaukab8fc37b82015-09-29 12:08:29 +02002438 if (gintsts & GINTSTS_RESETDET) {
2439 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
2440
2441 dwc2_writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
2442
2443 /* This event must be used only if controller is suspended */
2444 if (hsotg->lx_state == DWC2_L2) {
2445 dwc2_exit_hibernation(hsotg, true);
2446 hsotg->lx_state = DWC2_L0;
2447 }
2448 }
2449
2450 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
2451
2452 u32 usb_status = dwc2_readl(hsotg->regs + GOTGCTL);
2453 u32 connected = hsotg->connected;
2454
2455 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
2456 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
2457 dwc2_readl(hsotg->regs + GNPTXSTS));
2458
2459 dwc2_writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
2460
2461 /* Report disconnection if it is not already done. */
2462 dwc2_hsotg_disconnect(hsotg);
2463
2464 if (usb_status & GOTGCTL_BSESVLD && connected)
2465 dwc2_hsotg_core_init_disconnected(hsotg, true);
2466 }
2467
Dinh Nguyen47a16852014-04-14 14:13:34 -07002468 if (gintsts & GINTSTS_ENUMDONE) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002469 dwc2_writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002470
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002471 dwc2_hsotg_irq_enumdone(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002472 }
2473
Dinh Nguyen47a16852014-04-14 14:13:34 -07002474 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002475 u32 daint = dwc2_readl(hsotg->regs + DAINT);
2476 u32 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
Robert Baldyga7e804652013-09-19 11:50:20 +02002477 u32 daint_out, daint_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002478 int ep;
2479
Robert Baldyga7e804652013-09-19 11:50:20 +02002480 daint &= daintmsk;
Dinh Nguyen47a16852014-04-14 14:13:34 -07002481 daint_out = daint >> DAINT_OUTEP_SHIFT;
2482 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
Robert Baldyga7e804652013-09-19 11:50:20 +02002483
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002484 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
2485
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01002486 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
2487 ep++, daint_out >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002488 if (daint_out & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002489 dwc2_hsotg_epint(hsotg, ep, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002490 }
2491
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01002492 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
2493 ep++, daint_in >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002494 if (daint_in & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002495 dwc2_hsotg_epint(hsotg, ep, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002496 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002497 }
2498
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002499 /* check both FIFOs */
2500
Dinh Nguyen47a16852014-04-14 14:13:34 -07002501 if (gintsts & GINTSTS_NPTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002502 dev_dbg(hsotg->dev, "NPTxFEmp\n");
2503
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002504 /*
2505 * Disable the interrupt to stop it happening again
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002506 * unless one of these endpoint routines decides that
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002507 * it needs re-enabling
2508 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002509
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002510 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
2511 dwc2_hsotg_irq_fifoempty(hsotg, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002512 }
2513
Dinh Nguyen47a16852014-04-14 14:13:34 -07002514 if (gintsts & GINTSTS_PTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002515 dev_dbg(hsotg->dev, "PTxFEmp\n");
2516
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002517 /* See note in GINTSTS_NPTxFEmp */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002518
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002519 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
2520 dwc2_hsotg_irq_fifoempty(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002521 }
2522
Dinh Nguyen47a16852014-04-14 14:13:34 -07002523 if (gintsts & GINTSTS_RXFLVL) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002524 /*
2525 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002526 * we need to retry dwc2_hsotg_handle_rx if this is still
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002527 * set.
2528 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002529
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002530 dwc2_hsotg_handle_rx(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002531 }
2532
Dinh Nguyen47a16852014-04-14 14:13:34 -07002533 if (gintsts & GINTSTS_ERLYSUSP) {
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002534 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002535 dwc2_writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002536 }
2537
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002538 /*
2539 * these next two seem to crop-up occasionally causing the core
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002540 * to shutdown the USB transfer, so try clearing them and logging
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002541 * the occurrence.
2542 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002543
Dinh Nguyen47a16852014-04-14 14:13:34 -07002544 if (gintsts & GINTSTS_GOUTNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002545 dev_info(hsotg->dev, "GOUTNakEff triggered\n");
2546
Gregory Herrero3be99cd2015-12-07 12:07:31 +01002547 __orr32(hsotg->regs + DCTL, DCTL_CGOUTNAK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002548
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002549 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002550 }
2551
Dinh Nguyen47a16852014-04-14 14:13:34 -07002552 if (gintsts & GINTSTS_GINNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002553 dev_info(hsotg->dev, "GINNakEff triggered\n");
2554
Gregory Herrero3be99cd2015-12-07 12:07:31 +01002555 __orr32(hsotg->regs + DCTL, DCTL_CGNPINNAK);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002556
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002557 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002558 }
2559
Roman Bacikec1f9d92015-09-10 18:13:43 -07002560 if (gintsts & GINTSTS_INCOMPL_SOIN) {
2561 u32 idx, epctl_reg;
2562 struct dwc2_hsotg_ep *hs_ep;
2563
2564 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOIN\n", __func__);
2565 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
2566 hs_ep = hsotg->eps_in[idx];
2567
2568 if (!hs_ep->isochronous || hs_ep->has_correct_parity)
2569 continue;
2570
2571 epctl_reg = DIEPCTL(idx);
2572 dwc2_hsotg_change_ep_iso_parity(hsotg, epctl_reg);
2573 }
2574 dwc2_writel(GINTSTS_INCOMPL_SOIN, hsotg->regs + GINTSTS);
2575 }
2576
2577 if (gintsts & GINTSTS_INCOMPL_SOOUT) {
2578 u32 idx, epctl_reg;
2579 struct dwc2_hsotg_ep *hs_ep;
2580
2581 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__);
2582 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
2583 hs_ep = hsotg->eps_out[idx];
2584
2585 if (!hs_ep->isochronous || hs_ep->has_correct_parity)
2586 continue;
2587
2588 epctl_reg = DOEPCTL(idx);
2589 dwc2_hsotg_change_ep_iso_parity(hsotg, epctl_reg);
2590 }
2591 dwc2_writel(GINTSTS_INCOMPL_SOOUT, hsotg->regs + GINTSTS);
2592 }
2593
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002594 /*
2595 * if we've had fifo events, we should try and go around the
2596 * loop again to see if there's any point in returning yet.
2597 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002598
2599 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
2600 goto irq_retry;
2601
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002602 spin_unlock(&hsotg->lock);
2603
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002604 return IRQ_HANDLED;
2605}
2606
2607/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002608 * dwc2_hsotg_ep_enable - enable the given endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002609 * @ep: The USB endpint to configure
2610 * @desc: The USB endpoint descriptor to configure with.
2611 *
2612 * This is called from the USB gadget code's usb_ep_enable().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002613 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002614static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002615 const struct usb_endpoint_descriptor *desc)
2616{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002617 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002618 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002619 unsigned long flags;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002620 unsigned int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002621 u32 epctrl_reg;
2622 u32 epctrl;
2623 u32 mps;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002624 unsigned int dir_in;
2625 unsigned int i, val, size;
Julia Lawall19c190f2010-03-29 17:36:44 +02002626 int ret = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002627
2628 dev_dbg(hsotg->dev,
2629 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
2630 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
2631 desc->wMaxPacketSize, desc->bInterval);
2632
2633 /* not to be called for EP0 */
Vahram Aharonyan8c3d6092016-04-27 20:20:46 -07002634 if (index == 0) {
2635 dev_err(hsotg->dev, "%s: called for EP 0\n", __func__);
2636 return -EINVAL;
2637 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002638
2639 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
2640 if (dir_in != hs_ep->dir_in) {
2641 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
2642 return -EINVAL;
2643 }
2644
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002645 mps = usb_endpoint_maxp(desc);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002646
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002647 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002648
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002649 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002650 epctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002651
2652 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
2653 __func__, epctrl, epctrl_reg);
2654
Lukasz Majewski22258f42012-06-14 10:02:24 +02002655 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002656
Dinh Nguyen47a16852014-04-14 14:13:34 -07002657 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
2658 epctrl |= DXEPCTL_MPS(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002659
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002660 /*
2661 * mark the endpoint as active, otherwise the core may ignore
2662 * transactions entirely for this endpoint
2663 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002664 epctrl |= DXEPCTL_USBACTEP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002665
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002666 /*
2667 * set the NAK status on the endpoint, otherwise we might try and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002668 * do something with data that we've yet got a request to process
2669 * since the RXFIFO will take data for an endpoint even if the
2670 * size register hasn't been set.
2671 */
2672
Dinh Nguyen47a16852014-04-14 14:13:34 -07002673 epctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002674
2675 /* update the endpoint state */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002676 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002677
2678 /* default, set to non-periodic */
Robert Baldyga1479e842013-10-09 08:41:57 +02002679 hs_ep->isochronous = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002680 hs_ep->periodic = 0;
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02002681 hs_ep->halted = 0;
Robert Baldyga1479e842013-10-09 08:41:57 +02002682 hs_ep->interval = desc->bInterval;
Roman Bacikec1f9d92015-09-10 18:13:43 -07002683 hs_ep->has_correct_parity = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002684
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002685 if (hs_ep->interval > 1 && hs_ep->mc > 1)
2686 dev_err(hsotg->dev, "MC > 1 when interval is not 1\n");
2687
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002688 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
2689 case USB_ENDPOINT_XFER_ISOC:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002690 epctrl |= DXEPCTL_EPTYPE_ISO;
2691 epctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02002692 hs_ep->isochronous = 1;
2693 if (dir_in)
2694 hs_ep->periodic = 1;
2695 break;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002696
2697 case USB_ENDPOINT_XFER_BULK:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002698 epctrl |= DXEPCTL_EPTYPE_BULK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002699 break;
2700
2701 case USB_ENDPOINT_XFER_INT:
Robert Baldygab203d0a2014-09-09 10:44:56 +02002702 if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002703 hs_ep->periodic = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002704
Dinh Nguyen47a16852014-04-14 14:13:34 -07002705 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002706 break;
2707
2708 case USB_ENDPOINT_XFER_CONTROL:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002709 epctrl |= DXEPCTL_EPTYPE_CONTROL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002710 break;
2711 }
2712
Mian Yousaf Kaukab4556e122015-01-09 13:39:05 +01002713 /* If fifo is already allocated for this ep */
2714 if (hs_ep->fifo_index) {
2715 size = hs_ep->ep.maxpacket * hs_ep->mc;
2716 /* If bigger fifo is required deallocate current one */
2717 if (size > hs_ep->fifo_size) {
2718 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
2719 hs_ep->fifo_index = 0;
2720 hs_ep->fifo_size = 0;
2721 }
2722 }
2723
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002724 /*
2725 * if the hardware has dedicated fifos, we must give each IN EP
Ben Dooks10aebc72010-07-19 09:40:44 +01002726 * a unique tx-fifo even if it is non-periodic.
2727 */
Mian Yousaf Kaukab4556e122015-01-09 13:39:05 +01002728 if (dir_in && hsotg->dedicated_fifos && !hs_ep->fifo_index) {
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002729 u32 fifo_index = 0;
2730 u32 fifo_size = UINT_MAX;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002731 size = hs_ep->ep.maxpacket*hs_ep->mc;
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01002732 for (i = 1; i < hsotg->num_of_eps; ++i) {
Robert Baldygab203d0a2014-09-09 10:44:56 +02002733 if (hsotg->fifo_map & (1<<i))
2734 continue;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002735 val = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
Robert Baldygab203d0a2014-09-09 10:44:56 +02002736 val = (val >> FIFOSIZE_DEPTH_SHIFT)*4;
2737 if (val < size)
2738 continue;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002739 /* Search for smallest acceptable fifo */
2740 if (val < fifo_size) {
2741 fifo_size = val;
2742 fifo_index = i;
2743 }
Robert Baldygab203d0a2014-09-09 10:44:56 +02002744 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002745 if (!fifo_index) {
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01002746 dev_err(hsotg->dev,
2747 "%s: No suitable fifo found\n", __func__);
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05302748 ret = -ENOMEM;
2749 goto error;
2750 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002751 hsotg->fifo_map |= 1 << fifo_index;
2752 epctrl |= DXEPCTL_TXFNUM(fifo_index);
2753 hs_ep->fifo_index = fifo_index;
2754 hs_ep->fifo_size = fifo_size;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002755 }
Ben Dooks10aebc72010-07-19 09:40:44 +01002756
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002757 /* for non control endpoints, set PID to D0 */
2758 if (index)
Dinh Nguyen47a16852014-04-14 14:13:34 -07002759 epctrl |= DXEPCTL_SETD0PID;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002760
2761 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
2762 __func__, epctrl);
2763
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002764 dwc2_writel(epctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002765 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002766 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002767
2768 /* enable the endpoint interrupt */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002769 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002770
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05302771error:
Lukasz Majewski22258f42012-06-14 10:02:24 +02002772 spin_unlock_irqrestore(&hsotg->lock, flags);
Julia Lawall19c190f2010-03-29 17:36:44 +02002773 return ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002774}
2775
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002776/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002777 * dwc2_hsotg_ep_disable - disable given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002778 * @ep: The endpoint to disable.
2779 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002780static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002781{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002782 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002783 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002784 int dir_in = hs_ep->dir_in;
2785 int index = hs_ep->index;
2786 unsigned long flags;
2787 u32 epctrl_reg;
2788 u32 ctrl;
2789
Marek Szyprowski1e011292014-09-09 10:44:54 +02002790 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002791
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002792 if (ep == &hsotg->eps_out[0]->ep) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002793 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
2794 return -EINVAL;
2795 }
2796
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002797 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002798
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002799 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002800
Robert Baldygab203d0a2014-09-09 10:44:56 +02002801 hsotg->fifo_map &= ~(1<<hs_ep->fifo_index);
2802 hs_ep->fifo_index = 0;
2803 hs_ep->fifo_size = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002804
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002805 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07002806 ctrl &= ~DXEPCTL_EPENA;
2807 ctrl &= ~DXEPCTL_USBACTEP;
2808 ctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002809
2810 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002811 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002812
2813 /* disable endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002814 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002815
Mian Yousaf Kaukab1141ea02015-01-09 13:38:57 +01002816 /* terminate all requests with shutdown */
2817 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
2818
Lukasz Majewski22258f42012-06-14 10:02:24 +02002819 spin_unlock_irqrestore(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002820 return 0;
2821}
2822
2823/**
2824 * on_list - check request is on the given endpoint
2825 * @ep: The endpoint to check.
2826 * @test: The request to test if it is on the endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002827 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002828static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002829{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002830 struct dwc2_hsotg_req *req, *treq;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002831
2832 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
2833 if (req == test)
2834 return true;
2835 }
2836
2837 return false;
2838}
2839
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002840static int dwc2_hsotg_wait_bit_set(struct dwc2_hsotg *hs_otg, u32 reg,
2841 u32 bit, u32 timeout)
2842{
2843 u32 i;
2844
2845 for (i = 0; i < timeout; i++) {
2846 if (dwc2_readl(hs_otg->regs + reg) & bit)
2847 return 0;
2848 udelay(1);
2849 }
2850
2851 return -ETIMEDOUT;
2852}
2853
2854static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
2855 struct dwc2_hsotg_ep *hs_ep)
2856{
2857 u32 epctrl_reg;
2858 u32 epint_reg;
2859
2860 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
2861 DOEPCTL(hs_ep->index);
2862 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
2863 DOEPINT(hs_ep->index);
2864
2865 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
2866 hs_ep->name);
2867 if (hs_ep->dir_in) {
2868 __orr32(hsotg->regs + epctrl_reg, DXEPCTL_SNAK);
2869 /* Wait for Nak effect */
2870 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
2871 DXEPINT_INEPNAKEFF, 100))
2872 dev_warn(hsotg->dev,
2873 "%s: timeout DIEPINT.NAKEFF\n", __func__);
2874 } else {
2875 /* Clear any pending nak effect interrupt */
Du, Changbin0676c7e2015-12-04 15:38:23 +08002876 dwc2_writel(GINTSTS_GOUTNAKEFF, hsotg->regs + GINTSTS);
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002877
Du, Changbin0676c7e2015-12-04 15:38:23 +08002878 __orr32(hsotg->regs + DCTL, DCTL_SGOUTNAK);
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002879
2880 /* Wait for global nak to take effect */
2881 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
Du, Changbin0676c7e2015-12-04 15:38:23 +08002882 GINTSTS_GOUTNAKEFF, 100))
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002883 dev_warn(hsotg->dev,
Du, Changbin0676c7e2015-12-04 15:38:23 +08002884 "%s: timeout GINTSTS.GOUTNAKEFF\n", __func__);
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002885 }
2886
2887 /* Disable ep */
2888 __orr32(hsotg->regs + epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
2889
2890 /* Wait for ep to be disabled */
2891 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
2892 dev_warn(hsotg->dev,
2893 "%s: timeout DOEPCTL.EPDisable\n", __func__);
2894
2895 if (hs_ep->dir_in) {
2896 if (hsotg->dedicated_fifos) {
2897 dwc2_writel(GRSTCTL_TXFNUM(hs_ep->fifo_index) |
2898 GRSTCTL_TXFFLSH, hsotg->regs + GRSTCTL);
2899 /* Wait for fifo flush */
2900 if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL,
2901 GRSTCTL_TXFFLSH, 100))
2902 dev_warn(hsotg->dev,
2903 "%s: timeout flushing fifos\n",
2904 __func__);
2905 }
2906 /* TODO: Flush shared tx fifo */
2907 } else {
2908 /* Remove global NAKs */
Du, Changbin0676c7e2015-12-04 15:38:23 +08002909 __bic32(hsotg->regs + DCTL, DCTL_SGOUTNAK);
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002910 }
2911}
2912
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002913/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002914 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002915 * @ep: The endpoint to dequeue.
2916 * @req: The request to be removed from a queue.
2917 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002918static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002919{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002920 struct dwc2_hsotg_req *hs_req = our_req(req);
2921 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002922 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002923 unsigned long flags;
2924
Marek Szyprowski1e011292014-09-09 10:44:54 +02002925 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002926
Lukasz Majewski22258f42012-06-14 10:02:24 +02002927 spin_lock_irqsave(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002928
2929 if (!on_list(hs_ep, hs_req)) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02002930 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002931 return -EINVAL;
2932 }
2933
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002934 /* Dequeue already started request */
2935 if (req == &hs_ep->req->req)
2936 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
2937
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002938 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
Lukasz Majewski22258f42012-06-14 10:02:24 +02002939 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002940
2941 return 0;
2942}
2943
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002944/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002945 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002946 * @ep: The endpoint to set halt.
2947 * @value: Set or unset the halt.
2948 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002949static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002950{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002951 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002952 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002953 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002954 u32 epreg;
2955 u32 epctl;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002956 u32 xfertype;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002957
2958 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
2959
Robert Baldygac9f721b2014-01-14 08:36:00 +01002960 if (index == 0) {
2961 if (value)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002962 dwc2_hsotg_stall_ep0(hs);
Robert Baldygac9f721b2014-01-14 08:36:00 +01002963 else
2964 dev_warn(hs->dev,
2965 "%s: can't clear halt on ep0\n", __func__);
2966 return 0;
2967 }
2968
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002969 if (hs_ep->dir_in) {
2970 epreg = DIEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002971 epctl = dwc2_readl(hs->regs + epreg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002972
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002973 if (value) {
Felipe Balbi5a350d52015-06-29 20:17:22 -05002974 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002975 if (epctl & DXEPCTL_EPENA)
2976 epctl |= DXEPCTL_EPDIS;
2977 } else {
2978 epctl &= ~DXEPCTL_STALL;
2979 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2980 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2981 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2982 epctl |= DXEPCTL_SETD0PID;
2983 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002984 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002985 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002986
2987 epreg = DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002988 epctl = dwc2_readl(hs->regs + epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002989
2990 if (value)
2991 epctl |= DXEPCTL_STALL;
2992 else {
2993 epctl &= ~DXEPCTL_STALL;
2994 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2995 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2996 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2997 epctl |= DXEPCTL_SETD0PID;
2998 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002999 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09003000 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003001
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02003002 hs_ep->halted = value;
3003
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003004 return 0;
3005}
3006
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003007/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003008 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003009 * @ep: The endpoint to set halt.
3010 * @value: Set or unset the halt.
3011 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003012static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003013{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003014 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003015 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003016 unsigned long flags = 0;
3017 int ret = 0;
3018
3019 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003020 ret = dwc2_hsotg_ep_sethalt(ep, value);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003021 spin_unlock_irqrestore(&hs->lock, flags);
3022
3023 return ret;
3024}
3025
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003026static struct usb_ep_ops dwc2_hsotg_ep_ops = {
3027 .enable = dwc2_hsotg_ep_enable,
3028 .disable = dwc2_hsotg_ep_disable,
3029 .alloc_request = dwc2_hsotg_ep_alloc_request,
3030 .free_request = dwc2_hsotg_ep_free_request,
3031 .queue = dwc2_hsotg_ep_queue_lock,
3032 .dequeue = dwc2_hsotg_ep_dequeue,
3033 .set_halt = dwc2_hsotg_ep_sethalt_lock,
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003034 /* note, don't believe we have any call for the fifo routines */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003035};
3036
3037/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003038 * dwc2_hsotg_init - initalize the usb core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003039 * @hsotg: The driver state
3040 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003041static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003042{
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01003043 u32 trdtim;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003044 u32 usbcfg;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003045 /* unmask subset of endpoint interrupts */
3046
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003047 dwc2_writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
3048 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
3049 hsotg->regs + DIEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003050
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003051 dwc2_writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
3052 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
3053 hsotg->regs + DOEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003054
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003055 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003056
3057 /* Be in disconnected state until gadget is registered */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003058 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003059
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003060 /* setup fifos */
3061
3062 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003063 dwc2_readl(hsotg->regs + GRXFSIZ),
3064 dwc2_readl(hsotg->regs + GNPTXFSIZ));
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003065
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003066 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003067
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003068 /* keep other bits untouched (so e.g. forced modes are not lost) */
3069 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
3070 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
3071 GUSBCFG_HNPCAP);
3072
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003073 /* set the PLL on, remove the HNP/SRP and set the PHY */
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01003074 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
Przemek Rudyecd9a7a2016-03-16 23:10:26 +01003075 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
3076 (trdtim << GUSBCFG_USBTRDTIM_SHIFT);
3077 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003078
Gregory Herrerof5090042015-01-09 13:38:47 +01003079 if (using_dma(hsotg))
3080 __orr32(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003081}
3082
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003083/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003084 * dwc2_hsotg_udc_start - prepare the udc for work
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003085 * @gadget: The usb gadget state
3086 * @driver: The usb gadget driver
3087 *
3088 * Perform initialization to prepare udc device and driver
3089 * to work.
3090 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003091static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003092 struct usb_gadget_driver *driver)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003093{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003094 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003095 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003096 int ret;
3097
3098 if (!hsotg) {
Pavel Macheka023da32013-09-30 14:56:02 +02003099 pr_err("%s: called with no device\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003100 return -ENODEV;
3101 }
3102
3103 if (!driver) {
3104 dev_err(hsotg->dev, "%s: no driver\n", __func__);
3105 return -EINVAL;
3106 }
3107
Michal Nazarewicz7177aed2011-11-19 18:27:38 +01003108 if (driver->max_speed < USB_SPEED_FULL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003109 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003110
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003111 if (!driver->setup) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003112 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
3113 return -EINVAL;
3114 }
3115
3116 WARN_ON(hsotg->driver);
3117
3118 driver->driver.bus = NULL;
3119 hsotg->driver = driver;
Alexandre Pereira da Silva7d7b2292012-06-26 11:27:10 -03003120 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003121 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3122
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003123 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
3124 ret = dwc2_lowlevel_hw_enable(hsotg);
3125 if (ret)
3126 goto err;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003127 }
3128
Gregory Herrerof6c01592015-01-09 13:38:41 +01003129 if (!IS_ERR_OR_NULL(hsotg->uphy))
3130 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
Marek Szyprowskic816c472014-10-20 12:45:37 +02003131
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003132 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003133 dwc2_hsotg_init(hsotg);
3134 dwc2_hsotg_core_init_disconnected(hsotg, false);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003135 hsotg->enabled = 0;
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003136 spin_unlock_irqrestore(&hsotg->lock, flags);
3137
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003138 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003139
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003140 return 0;
3141
3142err:
3143 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003144 return ret;
3145}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003146
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003147/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003148 * dwc2_hsotg_udc_stop - stop the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003149 * @gadget: The usb gadget state
3150 * @driver: The usb gadget driver
3151 *
3152 * Stop udc hw block and stay tunned for future transmissions
3153 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003154static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003155{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003156 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003157 unsigned long flags = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003158 int ep;
3159
3160 if (!hsotg)
3161 return -ENODEV;
3162
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003163 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003164 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3165 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003166 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003167 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003168 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003169 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003170
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003171 spin_lock_irqsave(&hsotg->lock, flags);
3172
Marek Szyprowski32805c32014-10-20 12:45:33 +02003173 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003174 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003175 hsotg->enabled = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003176
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003177 spin_unlock_irqrestore(&hsotg->lock, flags);
3178
Gregory Herrerof6c01592015-01-09 13:38:41 +01003179 if (!IS_ERR_OR_NULL(hsotg->uphy))
3180 otg_set_peripheral(hsotg->uphy->otg, NULL);
Marek Szyprowskic816c472014-10-20 12:45:37 +02003181
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003182 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
3183 dwc2_lowlevel_hw_disable(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003184
3185 return 0;
3186}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003187
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003188/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003189 * dwc2_hsotg_gadget_getframe - read the frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003190 * @gadget: The usb gadget state
3191 *
3192 * Read the {micro} frame number
3193 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003194static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003195{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003196 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003197}
3198
Lukasz Majewskia188b682012-06-22 09:29:56 +02003199/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003200 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
Lukasz Majewskia188b682012-06-22 09:29:56 +02003201 * @gadget: The usb gadget state
3202 * @is_on: Current state of the USB PHY
3203 *
3204 * Connect/Disconnect the USB PHY pullup
3205 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003206static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
Lukasz Majewskia188b682012-06-22 09:29:56 +02003207{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003208 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003209 unsigned long flags = 0;
3210
Gregory Herrero77ba9112015-09-29 12:08:19 +02003211 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
3212 hsotg->op_state);
3213
3214 /* Don't modify pullup state while in host mode */
3215 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
3216 hsotg->enabled = is_on;
3217 return 0;
3218 }
Lukasz Majewskia188b682012-06-22 09:29:56 +02003219
3220 spin_lock_irqsave(&hsotg->lock, flags);
3221 if (is_on) {
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003222 hsotg->enabled = 1;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003223 dwc2_hsotg_core_init_disconnected(hsotg, false);
3224 dwc2_hsotg_core_connect(hsotg);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003225 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003226 dwc2_hsotg_core_disconnect(hsotg);
3227 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003228 hsotg->enabled = 0;
Lukasz Majewskia188b682012-06-22 09:29:56 +02003229 }
3230
3231 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3232 spin_unlock_irqrestore(&hsotg->lock, flags);
3233
3234 return 0;
3235}
3236
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003237static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
Gregory Herrero83d98222015-01-09 13:39:02 +01003238{
3239 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3240 unsigned long flags;
3241
3242 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
3243 spin_lock_irqsave(&hsotg->lock, flags);
3244
Gregory Herrero61f72232015-09-29 12:08:28 +02003245 /*
3246 * If controller is hibernated, it must exit from hibernation
3247 * before being initialized / de-initialized
3248 */
3249 if (hsotg->lx_state == DWC2_L2)
3250 dwc2_exit_hibernation(hsotg, false);
3251
Gregory Herrero83d98222015-01-09 13:39:02 +01003252 if (is_active) {
Gregory Herrerocd0e6412015-09-29 12:08:20 +02003253 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Gregory Herrero065d3932015-09-22 15:16:54 +02003254
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003255 dwc2_hsotg_core_init_disconnected(hsotg, false);
Gregory Herrero83d98222015-01-09 13:39:02 +01003256 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003257 dwc2_hsotg_core_connect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01003258 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003259 dwc2_hsotg_core_disconnect(hsotg);
3260 dwc2_hsotg_disconnect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01003261 }
3262
3263 spin_unlock_irqrestore(&hsotg->lock, flags);
3264 return 0;
3265}
3266
Gregory Herrero596d6962015-01-09 13:39:08 +01003267/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003268 * dwc2_hsotg_vbus_draw - report bMaxPower field
Gregory Herrero596d6962015-01-09 13:39:08 +01003269 * @gadget: The usb gadget state
3270 * @mA: Amount of current
3271 *
3272 * Report how much power the device may consume to the phy.
3273 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003274static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned mA)
Gregory Herrero596d6962015-01-09 13:39:08 +01003275{
3276 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3277
3278 if (IS_ERR_OR_NULL(hsotg->uphy))
3279 return -ENOTSUPP;
3280 return usb_phy_set_power(hsotg->uphy, mA);
3281}
3282
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003283static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
3284 .get_frame = dwc2_hsotg_gadget_getframe,
3285 .udc_start = dwc2_hsotg_udc_start,
3286 .udc_stop = dwc2_hsotg_udc_stop,
3287 .pullup = dwc2_hsotg_pullup,
3288 .vbus_session = dwc2_hsotg_vbus_session,
3289 .vbus_draw = dwc2_hsotg_vbus_draw,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003290};
3291
3292/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003293 * dwc2_hsotg_initep - initialise a single endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003294 * @hsotg: The device state.
3295 * @hs_ep: The endpoint to be initialised.
3296 * @epnum: The endpoint number
3297 *
3298 * Initialise the given endpoint (as part of the probe and device state
3299 * creation) to give to the gadget driver. Setup the endpoint name, any
3300 * direction information and other state that may be required.
3301 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003302static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
3303 struct dwc2_hsotg_ep *hs_ep,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003304 int epnum,
3305 bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003306{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003307 char *dir;
3308
3309 if (epnum == 0)
3310 dir = "";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003311 else if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003312 dir = "in";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003313 else
3314 dir = "out";
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003315
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003316 hs_ep->dir_in = dir_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003317 hs_ep->index = epnum;
3318
3319 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
3320
3321 INIT_LIST_HEAD(&hs_ep->queue);
3322 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
3323
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003324 /* add to the list of endpoints known by the gadget driver */
3325 if (epnum)
3326 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
3327
3328 hs_ep->parent = hsotg;
3329 hs_ep->ep.name = hs_ep->name;
Robert Baldygae117e742013-12-13 12:23:38 +01003330 usb_ep_set_maxpacket_limit(&hs_ep->ep, epnum ? 1024 : EP0_MPS_LIMIT);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003331 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003332
Robert Baldyga29545222015-07-31 16:00:18 +02003333 if (epnum == 0) {
3334 hs_ep->ep.caps.type_control = true;
3335 } else {
3336 hs_ep->ep.caps.type_iso = true;
3337 hs_ep->ep.caps.type_bulk = true;
3338 hs_ep->ep.caps.type_int = true;
3339 }
3340
3341 if (dir_in)
3342 hs_ep->ep.caps.dir_in = true;
3343 else
3344 hs_ep->ep.caps.dir_out = true;
3345
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003346 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003347 * if we're using dma, we need to set the next-endpoint pointer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003348 * to be something valid.
3349 */
3350
3351 if (using_dma(hsotg)) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07003352 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003353 if (dir_in)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003354 dwc2_writel(next, hsotg->regs + DIEPCTL(epnum));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003355 else
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003356 dwc2_writel(next, hsotg->regs + DOEPCTL(epnum));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003357 }
3358}
3359
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003360/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003361 * dwc2_hsotg_hw_cfg - read HW configuration registers
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003362 * @param: The device state
3363 *
3364 * Read the USB core HW configuration registers
3365 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003366static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003367{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003368 u32 cfg;
3369 u32 ep_type;
3370 u32 i;
3371
Ben Dooks10aebc72010-07-19 09:40:44 +01003372 /* check hardware configuration */
3373
John Youn43e90342015-12-17 11:17:45 -08003374 hsotg->num_of_eps = hsotg->hw_params.num_dev_ep;
3375
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003376 /* Add ep0 */
3377 hsotg->num_of_eps++;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003378
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003379 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev, sizeof(struct dwc2_hsotg_ep),
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003380 GFP_KERNEL);
3381 if (!hsotg->eps_in[0])
3382 return -ENOMEM;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003383 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003384 hsotg->eps_out[0] = hsotg->eps_in[0];
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003385
John Youn43e90342015-12-17 11:17:45 -08003386 cfg = hsotg->hw_params.dev_ep_dirs;
Roshan Pius251a17f2015-02-02 14:55:38 -08003387 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003388 ep_type = cfg & 3;
3389 /* Direction in or both */
3390 if (!(ep_type & 2)) {
3391 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003392 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003393 if (!hsotg->eps_in[i])
3394 return -ENOMEM;
3395 }
3396 /* Direction out or both */
3397 if (!(ep_type & 1)) {
3398 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003399 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003400 if (!hsotg->eps_out[i])
3401 return -ENOMEM;
3402 }
3403 }
3404
John Youn43e90342015-12-17 11:17:45 -08003405 hsotg->fifo_mem = hsotg->hw_params.total_fifo_size;
3406 hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo;
Ben Dooks10aebc72010-07-19 09:40:44 +01003407
Marek Szyprowskicff9eb72014-09-09 10:44:55 +02003408 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
3409 hsotg->num_of_eps,
3410 hsotg->dedicated_fifos ? "dedicated" : "shared",
3411 hsotg->fifo_mem);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003412 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003413}
3414
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003415/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003416 * dwc2_hsotg_dump - dump state of the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003417 * @param: The device state
3418 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003419static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003420{
Mark Brown83a01802011-06-01 17:16:15 +01003421#ifdef DEBUG
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003422 struct device *dev = hsotg->dev;
3423 void __iomem *regs = hsotg->regs;
3424 u32 val;
3425 int idx;
3426
3427 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003428 dwc2_readl(regs + DCFG), dwc2_readl(regs + DCTL),
3429 dwc2_readl(regs + DIEPMSK));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003430
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003431 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003432 dwc2_readl(regs + GAHBCFG), dwc2_readl(regs + GHWCFG1));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003433
3434 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003435 dwc2_readl(regs + GRXFSIZ), dwc2_readl(regs + GNPTXFSIZ));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003436
3437 /* show periodic fifo settings */
3438
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01003439 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003440 val = dwc2_readl(regs + DPTXFSIZN(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003441 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003442 val >> FIFOSIZE_DEPTH_SHIFT,
3443 val & FIFOSIZE_STARTADDR_MASK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003444 }
3445
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01003446 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003447 dev_info(dev,
3448 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003449 dwc2_readl(regs + DIEPCTL(idx)),
3450 dwc2_readl(regs + DIEPTSIZ(idx)),
3451 dwc2_readl(regs + DIEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003452
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003453 val = dwc2_readl(regs + DOEPCTL(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003454 dev_info(dev,
3455 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003456 idx, dwc2_readl(regs + DOEPCTL(idx)),
3457 dwc2_readl(regs + DOEPTSIZ(idx)),
3458 dwc2_readl(regs + DOEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003459
3460 }
3461
3462 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003463 dwc2_readl(regs + DVBUSDIS), dwc2_readl(regs + DVBUSPULSE));
Mark Brown83a01802011-06-01 17:16:15 +01003464#endif
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003465}
3466
Gregory Herreroedd74be2015-01-09 13:38:48 +01003467#ifdef CONFIG_OF
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003468static void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg)
Gregory Herreroedd74be2015-01-09 13:38:48 +01003469{
3470 struct device_node *np = hsotg->dev->of_node;
Gregory Herrero0a176272015-01-09 13:38:52 +01003471 u32 len = 0;
3472 u32 i = 0;
Gregory Herreroedd74be2015-01-09 13:38:48 +01003473
3474 /* Enable dma if requested in device tree */
3475 hsotg->g_using_dma = of_property_read_bool(np, "g-use-dma");
Gregory Herrero0a176272015-01-09 13:38:52 +01003476
3477 /*
3478 * Register TX periodic fifo size per endpoint.
3479 * EP0 is excluded since it has no fifo configuration.
3480 */
3481 if (!of_find_property(np, "g-tx-fifo-size", &len))
3482 goto rx_fifo;
3483
3484 len /= sizeof(u32);
3485
3486 /* Read tx fifo sizes other than ep0 */
3487 if (of_property_read_u32_array(np, "g-tx-fifo-size",
3488 &hsotg->g_tx_fifo_sz[1], len))
3489 goto rx_fifo;
3490
3491 /* Add ep0 */
3492 len++;
3493
3494 /* Make remaining TX fifos unavailable */
3495 if (len < MAX_EPS_CHANNELS) {
3496 for (i = len; i < MAX_EPS_CHANNELS; i++)
3497 hsotg->g_tx_fifo_sz[i] = 0;
3498 }
3499
3500rx_fifo:
3501 /* Register RX fifo size */
3502 of_property_read_u32(np, "g-rx-fifo-size", &hsotg->g_rx_fifo_sz);
3503
3504 /* Register NPTX fifo size */
3505 of_property_read_u32(np, "g-np-tx-fifo-size",
3506 &hsotg->g_np_g_tx_fifo_sz);
Gregory Herreroedd74be2015-01-09 13:38:48 +01003507}
3508#else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003509static inline void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg) { }
Gregory Herreroedd74be2015-01-09 13:38:48 +01003510#endif
3511
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003512/**
Dinh Nguyen117777b2014-11-11 11:13:34 -06003513 * dwc2_gadget_init - init function for gadget
3514 * @dwc2: The data structure for the DWC2 driver.
3515 * @irq: The IRQ number for the controller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003516 */
Dinh Nguyen117777b2014-11-11 11:13:34 -06003517int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003518{
Dinh Nguyen117777b2014-11-11 11:13:34 -06003519 struct device *dev = hsotg->dev;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003520 int epnum;
3521 int ret;
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003522 int i;
Gregory Herrero0a176272015-01-09 13:38:52 +01003523 u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003524
Gregory Herrero0a176272015-01-09 13:38:52 +01003525 /* Initialize to legacy fifo configuration values */
3526 hsotg->g_rx_fifo_sz = 2048;
3527 hsotg->g_np_g_tx_fifo_sz = 1024;
3528 memcpy(&hsotg->g_tx_fifo_sz[1], p_tx_fifo, sizeof(p_tx_fifo));
3529 /* Device tree specific probe */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003530 dwc2_hsotg_of_probe(hsotg);
John Youn43e90342015-12-17 11:17:45 -08003531
3532 /* Check against largest possible value. */
3533 if (hsotg->g_np_g_tx_fifo_sz >
3534 hsotg->hw_params.dev_nperio_tx_fifo_size) {
3535 dev_warn(dev, "Specified GNPTXFDEP=%d > %d\n",
3536 hsotg->g_np_g_tx_fifo_sz,
3537 hsotg->hw_params.dev_nperio_tx_fifo_size);
3538 hsotg->g_np_g_tx_fifo_sz =
3539 hsotg->hw_params.dev_nperio_tx_fifo_size;
3540 }
3541
Gregory Herrero0a176272015-01-09 13:38:52 +01003542 /* Dump fifo information */
3543 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
3544 hsotg->g_np_g_tx_fifo_sz);
3545 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->g_rx_fifo_sz);
3546 for (i = 0; i < MAX_EPS_CHANNELS; i++)
3547 dev_dbg(dev, "Periodic TXFIFO%2d size: %d\n", i,
3548 hsotg->g_tx_fifo_sz[i]);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003549
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01003550 hsotg->gadget.max_speed = USB_SPEED_HIGH;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003551 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003552 hsotg->gadget.name = dev_name(dev);
Gregory Herrero097ee662015-04-29 22:09:10 +02003553 if (hsotg->dr_mode == USB_DR_MODE_OTG)
3554 hsotg->gadget.is_otg = 1;
Mian Yousaf Kaukabec4cc652015-09-22 15:16:55 +02003555 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
3556 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003557
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003558 ret = dwc2_hsotg_hw_cfg(hsotg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003559 if (ret) {
3560 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003561 return ret;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003562 }
3563
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01003564 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
3565 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3566 if (!hsotg->ctrl_buff) {
3567 dev_err(dev, "failed to allocate ctrl request buff\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003568 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01003569 }
3570
3571 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
3572 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3573 if (!hsotg->ep0_buff) {
3574 dev_err(dev, "failed to allocate ctrl reply buff\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003575 return -ENOMEM;
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01003576 }
3577
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003578 ret = devm_request_irq(hsotg->dev, irq, dwc2_hsotg_irq, IRQF_SHARED,
Dinh Nguyendb8178c2014-11-11 11:13:37 -06003579 dev_name(hsotg->dev), hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02003580 if (ret < 0) {
Dinh Nguyendb8178c2014-11-11 11:13:37 -06003581 dev_err(dev, "cannot claim IRQ for gadget\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003582 return ret;
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02003583 }
3584
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003585 /* hsotg->num_of_eps holds number of EPs other than ep0 */
3586
3587 if (hsotg->num_of_eps == 0) {
3588 dev_err(dev, "wrong number of EPs (zero)\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003589 return -EINVAL;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003590 }
3591
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003592 /* setup endpoint information */
3593
3594 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003595 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003596
3597 /* allocate EP0 request */
3598
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003599 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003600 GFP_KERNEL);
3601 if (!hsotg->ctrl_req) {
3602 dev_err(dev, "failed to allocate ctrl req\n");
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003603 return -ENOMEM;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003604 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003605
3606 /* initialise the endpoints now the core has been initialised */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003607 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
3608 if (hsotg->eps_in[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003609 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003610 epnum, 1);
3611 if (hsotg->eps_out[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003612 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003613 epnum, 0);
3614 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003615
Dinh Nguyen117777b2014-11-11 11:13:34 -06003616 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003617 if (ret)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003618 return ret;
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003619
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003620 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003621
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003622 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003623}
3624
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003625/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003626 * dwc2_hsotg_remove - remove function for hsotg driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003627 * @pdev: The platform information for the driver
3628 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003629int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003630{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003631 usb_del_gadget_udc(&hsotg->gadget);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003632
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003633 return 0;
3634}
3635
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003636int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003637{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003638 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003639
Gregory Herrero9e779772015-04-29 22:09:07 +02003640 if (hsotg->lx_state != DWC2_L0)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003641 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02003642
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003643 if (hsotg->driver) {
3644 int ep;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003645
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003646 dev_info(hsotg->dev, "suspending usb gadget %s\n",
3647 hsotg->driver->driver.name);
3648
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003649 spin_lock_irqsave(&hsotg->lock, flags);
3650 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003651 dwc2_hsotg_core_disconnect(hsotg);
3652 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003653 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3654 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003655
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003656 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3657 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003658 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003659 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003660 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003661 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003662 }
3663
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003664 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003665}
3666
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003667int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003668{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003669 unsigned long flags;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003670
Gregory Herrero9e779772015-04-29 22:09:07 +02003671 if (hsotg->lx_state == DWC2_L2)
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003672 return 0;
Gregory Herrero9e779772015-04-29 22:09:07 +02003673
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003674 if (hsotg->driver) {
3675 dev_info(hsotg->dev, "resuming usb gadget %s\n",
3676 hsotg->driver->driver.name);
Robert Baldygad00b4142014-09-09 10:44:57 +02003677
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003678 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003679 dwc2_hsotg_core_init_disconnected(hsotg, false);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003680 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003681 dwc2_hsotg_core_connect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003682 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003683 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003684
Marek Szyprowski09a75e82015-10-14 08:52:29 +02003685 return 0;
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003686}
John Youn58e52ff6a2016-02-23 19:54:57 -08003687
3688/**
3689 * dwc2_backup_device_registers() - Backup controller device registers.
3690 * When suspending usb bus, registers needs to be backuped
3691 * if controller power is disabled once suspended.
3692 *
3693 * @hsotg: Programming view of the DWC_otg controller
3694 */
3695int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
3696{
3697 struct dwc2_dregs_backup *dr;
3698 int i;
3699
3700 dev_dbg(hsotg->dev, "%s\n", __func__);
3701
3702 /* Backup dev regs */
3703 dr = &hsotg->dr_backup;
3704
3705 dr->dcfg = dwc2_readl(hsotg->regs + DCFG);
3706 dr->dctl = dwc2_readl(hsotg->regs + DCTL);
3707 dr->daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3708 dr->diepmsk = dwc2_readl(hsotg->regs + DIEPMSK);
3709 dr->doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
3710
3711 for (i = 0; i < hsotg->num_of_eps; i++) {
3712 /* Backup IN EPs */
3713 dr->diepctl[i] = dwc2_readl(hsotg->regs + DIEPCTL(i));
3714
3715 /* Ensure DATA PID is correctly configured */
3716 if (dr->diepctl[i] & DXEPCTL_DPID)
3717 dr->diepctl[i] |= DXEPCTL_SETD1PID;
3718 else
3719 dr->diepctl[i] |= DXEPCTL_SETD0PID;
3720
3721 dr->dieptsiz[i] = dwc2_readl(hsotg->regs + DIEPTSIZ(i));
3722 dr->diepdma[i] = dwc2_readl(hsotg->regs + DIEPDMA(i));
3723
3724 /* Backup OUT EPs */
3725 dr->doepctl[i] = dwc2_readl(hsotg->regs + DOEPCTL(i));
3726
3727 /* Ensure DATA PID is correctly configured */
3728 if (dr->doepctl[i] & DXEPCTL_DPID)
3729 dr->doepctl[i] |= DXEPCTL_SETD1PID;
3730 else
3731 dr->doepctl[i] |= DXEPCTL_SETD0PID;
3732
3733 dr->doeptsiz[i] = dwc2_readl(hsotg->regs + DOEPTSIZ(i));
3734 dr->doepdma[i] = dwc2_readl(hsotg->regs + DOEPDMA(i));
3735 }
3736 dr->valid = true;
3737 return 0;
3738}
3739
3740/**
3741 * dwc2_restore_device_registers() - Restore controller device registers.
3742 * When resuming usb bus, device registers needs to be restored
3743 * if controller power were disabled.
3744 *
3745 * @hsotg: Programming view of the DWC_otg controller
3746 */
3747int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg)
3748{
3749 struct dwc2_dregs_backup *dr;
3750 u32 dctl;
3751 int i;
3752
3753 dev_dbg(hsotg->dev, "%s\n", __func__);
3754
3755 /* Restore dev regs */
3756 dr = &hsotg->dr_backup;
3757 if (!dr->valid) {
3758 dev_err(hsotg->dev, "%s: no device registers to restore\n",
3759 __func__);
3760 return -EINVAL;
3761 }
3762 dr->valid = false;
3763
3764 dwc2_writel(dr->dcfg, hsotg->regs + DCFG);
3765 dwc2_writel(dr->dctl, hsotg->regs + DCTL);
3766 dwc2_writel(dr->daintmsk, hsotg->regs + DAINTMSK);
3767 dwc2_writel(dr->diepmsk, hsotg->regs + DIEPMSK);
3768 dwc2_writel(dr->doepmsk, hsotg->regs + DOEPMSK);
3769
3770 for (i = 0; i < hsotg->num_of_eps; i++) {
3771 /* Restore IN EPs */
3772 dwc2_writel(dr->diepctl[i], hsotg->regs + DIEPCTL(i));
3773 dwc2_writel(dr->dieptsiz[i], hsotg->regs + DIEPTSIZ(i));
3774 dwc2_writel(dr->diepdma[i], hsotg->regs + DIEPDMA(i));
3775
3776 /* Restore OUT EPs */
3777 dwc2_writel(dr->doepctl[i], hsotg->regs + DOEPCTL(i));
3778 dwc2_writel(dr->doeptsiz[i], hsotg->regs + DOEPTSIZ(i));
3779 dwc2_writel(dr->doepdma[i], hsotg->regs + DOEPDMA(i));
3780 }
3781
3782 /* Set the Power-On Programming done bit */
3783 dctl = dwc2_readl(hsotg->regs + DCTL);
3784 dctl |= DCTL_PWRONPRGDONE;
3785 dwc2_writel(dctl, hsotg->regs + DCTL);
3786
3787 return 0;
3788}