Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the next |
| 14 | * paragraph) shall be included in all copies or substantial portions of the |
| 15 | * Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 18 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 19 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 20 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 21 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 22 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 23 | * IN THE SOFTWARE. |
| 24 | */ |
| 25 | #ifndef __INTEL_DRV_H__ |
| 26 | #define __INTEL_DRV_H__ |
| 27 | |
| 28 | #include <linux/i2c.h> |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 29 | #include "i915_drv.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 30 | #include "drm_crtc.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 31 | #include "drm_crtc_helper.h" |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 32 | #include "drm_fb_helper.h" |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 33 | |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 34 | #define _wait_for(COND, MS, W) ({ \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 35 | unsigned long timeout__ = jiffies + msecs_to_jiffies(MS); \ |
| 36 | int ret__ = 0; \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 37 | while (!(COND)) { \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 38 | if (time_after(jiffies, timeout__)) { \ |
| 39 | ret__ = -ETIMEDOUT; \ |
| 40 | break; \ |
| 41 | } \ |
Chris Wilson | 9f01b25 | 2011-03-24 11:37:03 +0000 | [diff] [blame] | 42 | if (W && !(in_atomic() || in_dbg_master())) msleep(W); \ |
Chris Wilson | 913d8d1 | 2010-08-07 11:01:35 +0100 | [diff] [blame] | 43 | } \ |
| 44 | ret__; \ |
| 45 | }) |
| 46 | |
Chris Wilson | 481b6af | 2010-08-23 17:43:35 +0100 | [diff] [blame] | 47 | #define wait_for(COND, MS) _wait_for(COND, MS, 1) |
| 48 | #define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0) |
| 49 | |
Chris Wilson | ec5da01 | 2010-09-12 13:34:08 +0100 | [diff] [blame] | 50 | #define MSLEEP(x) do { \ |
| 51 | if (in_dbg_master()) \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 52 | mdelay(x); \ |
Chris Wilson | ec5da01 | 2010-09-12 13:34:08 +0100 | [diff] [blame] | 53 | else \ |
| 54 | msleep(x); \ |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 55 | } while (0) |
Chris Wilson | ec5da01 | 2010-09-12 13:34:08 +0100 | [diff] [blame] | 56 | |
Chris Wilson | 021357a | 2010-09-07 20:54:59 +0100 | [diff] [blame] | 57 | #define KHz(x) (1000*x) |
| 58 | #define MHz(x) KHz(1000*x) |
| 59 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 60 | /* |
| 61 | * Display related stuff |
| 62 | */ |
| 63 | |
| 64 | /* store information about an Ixxx DVO */ |
| 65 | /* The i830->i865 use multiple DVOs with multiple i2cs */ |
| 66 | /* the i915, i945 have a single sDVO i2c bus - which is different */ |
| 67 | #define MAX_OUTPUTS 6 |
| 68 | /* maximum connectors per crtcs in the mode set */ |
| 69 | #define INTELFB_CONN_LIMIT 4 |
| 70 | |
| 71 | #define INTEL_I2C_BUS_DVO 1 |
| 72 | #define INTEL_I2C_BUS_SDVO 2 |
| 73 | |
| 74 | /* these are outputs from the chip - integrated only |
| 75 | external chips are via DVO or SDVO output */ |
| 76 | #define INTEL_OUTPUT_UNUSED 0 |
| 77 | #define INTEL_OUTPUT_ANALOG 1 |
| 78 | #define INTEL_OUTPUT_DVO 2 |
| 79 | #define INTEL_OUTPUT_SDVO 3 |
| 80 | #define INTEL_OUTPUT_LVDS 4 |
| 81 | #define INTEL_OUTPUT_TVOUT 5 |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 82 | #define INTEL_OUTPUT_HDMI 6 |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 83 | #define INTEL_OUTPUT_DISPLAYPORT 7 |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 84 | #define INTEL_OUTPUT_EDP 8 |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 85 | |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 86 | /* Intel Pipe Clone Bit */ |
| 87 | #define INTEL_HDMIB_CLONE_BIT 1 |
| 88 | #define INTEL_HDMIC_CLONE_BIT 2 |
| 89 | #define INTEL_HDMID_CLONE_BIT 3 |
| 90 | #define INTEL_HDMIE_CLONE_BIT 4 |
| 91 | #define INTEL_HDMIF_CLONE_BIT 5 |
| 92 | #define INTEL_SDVO_NON_TV_CLONE_BIT 6 |
| 93 | #define INTEL_SDVO_TV_CLONE_BIT 7 |
| 94 | #define INTEL_SDVO_LVDS_CLONE_BIT 8 |
| 95 | #define INTEL_ANALOG_CLONE_BIT 9 |
| 96 | #define INTEL_TV_CLONE_BIT 10 |
| 97 | #define INTEL_DP_B_CLONE_BIT 11 |
| 98 | #define INTEL_DP_C_CLONE_BIT 12 |
| 99 | #define INTEL_DP_D_CLONE_BIT 13 |
| 100 | #define INTEL_LVDS_CLONE_BIT 14 |
| 101 | #define INTEL_DVO_TMDS_CLONE_BIT 15 |
| 102 | #define INTEL_DVO_LVDS_CLONE_BIT 16 |
Zhenyu Wang | 7c8460d | 2009-09-08 14:52:25 +0800 | [diff] [blame] | 103 | #define INTEL_EDP_CLONE_BIT 17 |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 104 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 105 | #define INTEL_DVO_CHIP_NONE 0 |
| 106 | #define INTEL_DVO_CHIP_LVDS 1 |
| 107 | #define INTEL_DVO_CHIP_TMDS 2 |
| 108 | #define INTEL_DVO_CHIP_TVOUT 4 |
| 109 | |
Chris Wilson | 6c9547f | 2010-08-25 10:05:17 +0100 | [diff] [blame] | 110 | /* drm_display_mode->private_flags */ |
| 111 | #define INTEL_MODE_PIXEL_MULTIPLIER_SHIFT (0x0) |
| 112 | #define INTEL_MODE_PIXEL_MULTIPLIER_MASK (0xf << INTEL_MODE_PIXEL_MULTIPLIER_SHIFT) |
| 113 | |
| 114 | static inline void |
| 115 | intel_mode_set_pixel_multiplier(struct drm_display_mode *mode, |
| 116 | int multiplier) |
| 117 | { |
| 118 | mode->clock *= multiplier; |
| 119 | mode->private_flags |= multiplier; |
| 120 | } |
| 121 | |
| 122 | static inline int |
| 123 | intel_mode_get_pixel_multiplier(const struct drm_display_mode *mode) |
| 124 | { |
| 125 | return (mode->private_flags & INTEL_MODE_PIXEL_MULTIPLIER_MASK) >> INTEL_MODE_PIXEL_MULTIPLIER_SHIFT; |
| 126 | } |
| 127 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 128 | struct intel_framebuffer { |
| 129 | struct drm_framebuffer base; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 130 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 131 | }; |
| 132 | |
Chris Wilson | 37811fc | 2010-08-25 22:45:57 +0100 | [diff] [blame] | 133 | struct intel_fbdev { |
| 134 | struct drm_fb_helper helper; |
| 135 | struct intel_framebuffer ifb; |
| 136 | struct list_head fbdev_list; |
| 137 | struct drm_display_mode *our_mode; |
| 138 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 139 | |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 140 | struct intel_encoder { |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 141 | struct drm_encoder base; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 142 | int type; |
Jesse Barnes | e2f0ba9 | 2009-02-02 15:11:52 -0800 | [diff] [blame] | 143 | bool needs_tv_clock; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 144 | void (*hot_plug)(struct intel_encoder *); |
Ma Ling | f8aed70 | 2009-08-24 13:50:24 +0800 | [diff] [blame] | 145 | int crtc_mask; |
| 146 | int clone_mask; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 147 | }; |
| 148 | |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 149 | struct intel_connector { |
| 150 | struct drm_connector base; |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 151 | struct intel_encoder *encoder; |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 152 | }; |
| 153 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 154 | struct intel_crtc { |
| 155 | struct drm_crtc base; |
Jesse Barnes | 8082400 | 2009-09-10 15:28:06 -0700 | [diff] [blame] | 156 | enum pipe pipe; |
| 157 | enum plane plane; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 158 | u8 lut_r[256], lut_g[256], lut_b[256]; |
| 159 | int dpms_mode; |
Chris Wilson | f7abfe8 | 2010-09-13 14:19:16 +0100 | [diff] [blame] | 160 | bool active; /* is the crtc on? independent of the dpms mode */ |
Jesse Barnes | 652c393 | 2009-08-17 13:31:43 -0700 | [diff] [blame] | 161 | bool busy; /* is scanout buffer being updated frequently? */ |
| 162 | struct timer_list idle_timer; |
| 163 | bool lowfreq_avail; |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 164 | struct intel_overlay *overlay; |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 165 | struct intel_unpin_work *unpin_work; |
Adam Jackson | 77ffb59 | 2010-04-12 11:38:44 -0400 | [diff] [blame] | 166 | int fdi_lanes; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 167 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 168 | struct drm_i915_gem_object *cursor_bo; |
Chris Wilson | cda4b7d | 2010-07-09 08:45:04 +0100 | [diff] [blame] | 169 | uint32_t cursor_addr; |
| 170 | int16_t cursor_x, cursor_y; |
| 171 | int16_t cursor_width, cursor_height; |
Chris Wilson | 6b383a7 | 2010-09-13 13:54:26 +0100 | [diff] [blame] | 172 | bool cursor_visible; |
Jesse Barnes | 5a35420 | 2011-06-24 12:19:22 -0700 | [diff] [blame] | 173 | unsigned int bpp; |
Jesse Barnes | 4b645f1 | 2011-10-12 09:51:31 -0700 | [diff] [blame] | 174 | |
| 175 | bool no_pll; /* tertiary pipe for IVB */ |
| 176 | bool use_pll_a; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 177 | }; |
| 178 | |
| 179 | #define to_intel_crtc(x) container_of(x, struct intel_crtc, base) |
Zhenyu Wang | 5daa55e | 2010-03-30 14:39:28 +0800 | [diff] [blame] | 180 | #define to_intel_connector(x) container_of(x, struct intel_connector, base) |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 181 | #define to_intel_encoder(x) container_of(x, struct intel_encoder, base) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 182 | #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base) |
| 183 | |
Jesse Barnes | 45187ac | 2011-08-03 09:22:55 -0700 | [diff] [blame] | 184 | #define DIP_HEADER_SIZE 5 |
| 185 | |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 186 | #define DIP_TYPE_AVI 0x82 |
| 187 | #define DIP_VERSION_AVI 0x2 |
| 188 | #define DIP_LEN_AVI 13 |
| 189 | |
Jesse Barnes | 2600521 | 2011-09-22 11:16:01 +0530 | [diff] [blame] | 190 | #define DIP_TYPE_SPD 0x83 |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 191 | #define DIP_VERSION_SPD 0x1 |
| 192 | #define DIP_LEN_SPD 25 |
| 193 | #define DIP_SPD_UNKNOWN 0 |
| 194 | #define DIP_SPD_DSTB 0x1 |
| 195 | #define DIP_SPD_DVDP 0x2 |
| 196 | #define DIP_SPD_DVHS 0x3 |
| 197 | #define DIP_SPD_HDDVR 0x4 |
| 198 | #define DIP_SPD_DVC 0x5 |
| 199 | #define DIP_SPD_DSC 0x6 |
| 200 | #define DIP_SPD_VCD 0x7 |
| 201 | #define DIP_SPD_GAME 0x8 |
| 202 | #define DIP_SPD_PC 0x9 |
| 203 | #define DIP_SPD_BD 0xa |
| 204 | #define DIP_SPD_SCD 0xb |
| 205 | |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 206 | struct dip_infoframe { |
| 207 | uint8_t type; /* HB0 */ |
| 208 | uint8_t ver; /* HB1 */ |
| 209 | uint8_t len; /* HB2 - body len, not including checksum */ |
| 210 | uint8_t ecc; /* Header ECC */ |
| 211 | uint8_t checksum; /* PB0 */ |
| 212 | union { |
| 213 | struct { |
| 214 | /* PB1 - Y 6:5, A 4:4, B 3:2, S 1:0 */ |
| 215 | uint8_t Y_A_B_S; |
| 216 | /* PB2 - C 7:6, M 5:4, R 3:0 */ |
| 217 | uint8_t C_M_R; |
| 218 | /* PB3 - ITC 7:7, EC 6:4, Q 3:2, SC 1:0 */ |
| 219 | uint8_t ITC_EC_Q_SC; |
| 220 | /* PB4 - VIC 6:0 */ |
| 221 | uint8_t VIC; |
| 222 | /* PB5 - PR 3:0 */ |
| 223 | uint8_t PR; |
| 224 | /* PB6 to PB13 */ |
| 225 | uint16_t top_bar_end; |
| 226 | uint16_t bottom_bar_start; |
| 227 | uint16_t left_bar_end; |
| 228 | uint16_t right_bar_start; |
| 229 | } avi; |
Jesse Barnes | c0864cb | 2011-08-03 09:22:56 -0700 | [diff] [blame] | 230 | struct { |
| 231 | uint8_t vn[8]; |
| 232 | uint8_t pd[16]; |
| 233 | uint8_t sdi; |
| 234 | } spd; |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 235 | uint8_t payload[27]; |
| 236 | } __attribute__ ((packed)) body; |
| 237 | } __attribute__((packed)); |
| 238 | |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 239 | static inline struct drm_crtc * |
| 240 | intel_get_crtc_for_pipe(struct drm_device *dev, int pipe) |
| 241 | { |
| 242 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 243 | return dev_priv->pipe_to_crtc_mapping[pipe]; |
| 244 | } |
| 245 | |
Chris Wilson | 417ae14 | 2011-01-19 15:04:42 +0000 | [diff] [blame] | 246 | static inline struct drm_crtc * |
| 247 | intel_get_crtc_for_plane(struct drm_device *dev, int plane) |
| 248 | { |
| 249 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 250 | return dev_priv->plane_to_crtc_mapping[plane]; |
| 251 | } |
| 252 | |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 253 | struct intel_unpin_work { |
| 254 | struct work_struct work; |
| 255 | struct drm_device *dev; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 256 | struct drm_i915_gem_object *old_fb_obj; |
| 257 | struct drm_i915_gem_object *pending_flip_obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 258 | struct drm_pending_vblank_event *event; |
| 259 | int pending; |
| 260 | bool enable_stall_check; |
| 261 | }; |
| 262 | |
Chris Wilson | 1630fe7 | 2011-07-08 12:22:42 +0100 | [diff] [blame] | 263 | struct intel_fbc_work { |
| 264 | struct delayed_work work; |
| 265 | struct drm_crtc *crtc; |
| 266 | struct drm_framebuffer *fb; |
| 267 | int interval; |
| 268 | }; |
| 269 | |
Zhenyu Wang | 335af9a | 2010-03-30 14:39:31 +0800 | [diff] [blame] | 270 | int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter); |
Chris Wilson | f899fc6 | 2010-07-20 15:44:45 -0700 | [diff] [blame] | 271 | extern bool intel_ddc_probe(struct intel_encoder *intel_encoder, int ddc_bus); |
Eric Anholt | f0217c4 | 2009-12-01 11:56:30 -0800 | [diff] [blame] | 272 | |
Chris Wilson | 3f43c48 | 2011-05-12 22:17:24 +0100 | [diff] [blame] | 273 | extern void intel_attach_force_audio_property(struct drm_connector *connector); |
Chris Wilson | e953fd7 | 2011-02-21 22:23:52 +0000 | [diff] [blame] | 274 | extern void intel_attach_broadcast_rgb_property(struct drm_connector *connector); |
| 275 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 276 | extern void intel_crt_init(struct drm_device *dev); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 277 | extern void intel_hdmi_init(struct drm_device *dev, int sdvox_reg); |
David Härdeman | 3c17fe4 | 2010-09-24 21:44:32 +0200 | [diff] [blame] | 278 | void intel_dip_infoframe_csum(struct dip_infoframe *avi_if); |
Eric Anholt | 7d57382 | 2009-01-02 13:33:00 -0800 | [diff] [blame] | 279 | extern bool intel_sdvo_init(struct drm_device *dev, int output_device); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 280 | extern void intel_dvo_init(struct drm_device *dev); |
| 281 | extern void intel_tv_init(struct drm_device *dev); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 282 | extern void intel_mark_busy(struct drm_device *dev, |
| 283 | struct drm_i915_gem_object *obj); |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 284 | extern bool intel_lvds_init(struct drm_device *dev); |
Keith Packard | a4fc5ed | 2009-04-07 16:16:42 -0700 | [diff] [blame] | 285 | extern void intel_dp_init(struct drm_device *dev, int dp_reg); |
| 286 | void |
| 287 | intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode, |
| 288 | struct drm_display_mode *adjusted_mode); |
Adam Jackson | cb0953d | 2010-07-16 14:46:29 -0400 | [diff] [blame] | 289 | extern bool intel_dpd_is_edp(struct drm_device *dev); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 290 | extern void intel_edp_link_config(struct intel_encoder *, int *, int *); |
Jesse Barnes | 814948a | 2010-10-07 16:01:09 -0700 | [diff] [blame] | 291 | extern bool intel_encoder_is_pch_edp(struct drm_encoder *encoder); |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 292 | |
Chris Wilson | a957355 | 2010-08-22 13:18:16 +0100 | [diff] [blame] | 293 | /* intel_panel.c */ |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 294 | extern void intel_fixed_panel_mode(struct drm_display_mode *fixed_mode, |
| 295 | struct drm_display_mode *adjusted_mode); |
| 296 | extern void intel_pch_panel_fitting(struct drm_device *dev, |
| 297 | int fitting_mode, |
| 298 | struct drm_display_mode *mode, |
| 299 | struct drm_display_mode *adjusted_mode); |
Chris Wilson | a957355 | 2010-08-22 13:18:16 +0100 | [diff] [blame] | 300 | extern u32 intel_panel_get_max_backlight(struct drm_device *dev); |
| 301 | extern u32 intel_panel_get_backlight(struct drm_device *dev); |
| 302 | extern void intel_panel_set_backlight(struct drm_device *dev, u32 level); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 303 | extern int intel_panel_setup_backlight(struct drm_device *dev); |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 304 | extern void intel_panel_enable_backlight(struct drm_device *dev); |
| 305 | extern void intel_panel_disable_backlight(struct drm_device *dev); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 306 | extern void intel_panel_destroy_backlight(struct drm_device *dev); |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 307 | extern enum drm_connector_status intel_panel_detect(struct drm_device *dev); |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 308 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 309 | extern void intel_crtc_load_lut(struct drm_crtc *crtc); |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 310 | extern void intel_encoder_prepare(struct drm_encoder *encoder); |
| 311 | extern void intel_encoder_commit(struct drm_encoder *encoder); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 312 | extern void intel_encoder_destroy(struct drm_encoder *encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 313 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 314 | static inline struct intel_encoder *intel_attached_encoder(struct drm_connector *connector) |
| 315 | { |
| 316 | return to_intel_connector(connector)->encoder; |
| 317 | } |
| 318 | |
| 319 | extern void intel_connector_attach_encoder(struct intel_connector *connector, |
| 320 | struct intel_encoder *encoder); |
| 321 | extern struct drm_encoder *intel_best_encoder(struct drm_connector *connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 322 | |
| 323 | extern struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev, |
| 324 | struct drm_crtc *crtc); |
Carl Worth | 08d7b3d | 2009-04-29 14:43:54 -0700 | [diff] [blame] | 325 | int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data, |
| 326 | struct drm_file *file_priv); |
Jesse Barnes | 9d0498a | 2010-08-18 13:20:54 -0700 | [diff] [blame] | 327 | extern void intel_wait_for_vblank(struct drm_device *dev, int pipe); |
Chris Wilson | 58e10eb | 2010-10-03 10:56:11 +0100 | [diff] [blame] | 328 | extern void intel_wait_for_pipe_off(struct drm_device *dev, int pipe); |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 329 | |
| 330 | struct intel_load_detect_pipe { |
Chris Wilson | d2dff87 | 2011-04-19 08:36:26 +0100 | [diff] [blame] | 331 | struct drm_framebuffer *release_fb; |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 332 | bool load_detect_temp; |
| 333 | int dpms_mode; |
| 334 | }; |
Chris Wilson | 7173188 | 2011-04-19 23:10:58 +0100 | [diff] [blame] | 335 | extern bool intel_get_load_detect_pipe(struct intel_encoder *intel_encoder, |
| 336 | struct drm_connector *connector, |
| 337 | struct drm_display_mode *mode, |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 338 | struct intel_load_detect_pipe *old); |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 339 | extern void intel_release_load_detect_pipe(struct intel_encoder *intel_encoder, |
Zhenyu Wang | c1c4397 | 2010-03-30 14:39:30 +0800 | [diff] [blame] | 340 | struct drm_connector *connector, |
Chris Wilson | 8261b19 | 2011-04-19 23:18:09 +0100 | [diff] [blame] | 341 | struct intel_load_detect_pipe *old); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 342 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 343 | extern void intelfb_restore(void); |
| 344 | extern void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green, |
| 345 | u16 blue, int regno); |
Dave Airlie | b8c00ac | 2009-10-06 13:54:01 +1000 | [diff] [blame] | 346 | extern void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green, |
| 347 | u16 *blue, int regno); |
Chris Wilson | 0cdab21 | 2010-12-05 17:27:06 +0000 | [diff] [blame] | 348 | extern void intel_enable_clock_gating(struct drm_device *dev); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 349 | extern void ironlake_enable_drps(struct drm_device *dev); |
| 350 | extern void ironlake_disable_drps(struct drm_device *dev); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 351 | extern void gen6_enable_rps(struct drm_i915_private *dev_priv); |
Jesse Barnes | 23b2f8b | 2011-06-28 13:04:16 -0700 | [diff] [blame] | 352 | extern void gen6_update_ring_freq(struct drm_i915_private *dev_priv); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 353 | extern void gen6_disable_rps(struct drm_device *dev); |
Kyle McMartin | 48fcfc8 | 2010-11-03 16:27:57 -0400 | [diff] [blame] | 354 | extern void intel_init_emon(struct drm_device *dev); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 355 | |
Chris Wilson | 127bd2a | 2010-07-23 23:32:05 +0100 | [diff] [blame] | 356 | extern int intel_pin_and_fence_fb_obj(struct drm_device *dev, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 357 | struct drm_i915_gem_object *obj, |
Chris Wilson | 919926a | 2010-11-12 13:42:53 +0000 | [diff] [blame] | 358 | struct intel_ring_buffer *pipelined); |
Chris Wilson | 127bd2a | 2010-07-23 23:32:05 +0100 | [diff] [blame] | 359 | |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 360 | extern int intel_framebuffer_init(struct drm_device *dev, |
| 361 | struct intel_framebuffer *ifb, |
| 362 | struct drm_mode_fb_cmd *mode_cmd, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 363 | struct drm_i915_gem_object *obj); |
Dave Airlie | 3865167 | 2010-03-30 05:34:13 +0000 | [diff] [blame] | 364 | extern int intel_fbdev_init(struct drm_device *dev); |
| 365 | extern void intel_fbdev_fini(struct drm_device *dev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 366 | |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 367 | extern void intel_prepare_page_flip(struct drm_device *dev, int plane); |
| 368 | extern void intel_finish_page_flip(struct drm_device *dev, int pipe); |
Jesse Barnes | 1afe3e9 | 2010-03-26 10:35:20 -0700 | [diff] [blame] | 369 | extern void intel_finish_page_flip_plane(struct drm_device *dev, int plane); |
Kristian Høgsberg | 6b95a20 | 2009-11-18 11:25:18 -0500 | [diff] [blame] | 370 | |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 371 | extern void intel_setup_overlay(struct drm_device *dev); |
| 372 | extern void intel_cleanup_overlay(struct drm_device *dev); |
Chris Wilson | ce453d8 | 2011-02-21 14:43:56 +0000 | [diff] [blame] | 373 | extern int intel_overlay_switch_off(struct intel_overlay *overlay); |
Daniel Vetter | 02e792f | 2009-09-15 22:57:34 +0200 | [diff] [blame] | 374 | extern int intel_overlay_put_image(struct drm_device *dev, void *data, |
| 375 | struct drm_file *file_priv); |
| 376 | extern int intel_overlay_attrs(struct drm_device *dev, void *data, |
| 377 | struct drm_file *file_priv); |
Dave Airlie | 4abe352 | 2010-03-30 05:34:18 +0000 | [diff] [blame] | 378 | |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 379 | extern void intel_fb_output_poll_changed(struct drm_device *dev); |
Dave Airlie | e8e7a2b | 2011-04-21 22:18:32 +0100 | [diff] [blame] | 380 | extern void intel_fb_restore_mode(struct drm_device *dev); |
Jesse Barnes | 645c62a | 2011-05-11 09:49:31 -0700 | [diff] [blame] | 381 | |
| 382 | extern void intel_init_clock_gating(struct drm_device *dev); |
Wu Fengguang | e0dac65 | 2011-09-05 14:25:34 +0800 | [diff] [blame] | 383 | extern void intel_write_eld(struct drm_encoder *encoder, |
| 384 | struct drm_display_mode *mode); |
Jesse Barnes | d4270e5 | 2011-10-11 10:43:02 -0700 | [diff] [blame] | 385 | extern void intel_cpt_verify_modeset(struct drm_device *dev, int pipe); |
| 386 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 387 | #endif /* __INTEL_DRV_H__ */ |