blob: 965199b6c16f658490222ade3507f68328c53d56 [file] [log] [blame]
Joe Perchese4ac92d2014-05-20 14:05:50 -07001#ifndef __SAMSUNG_H
2#define __SAMSUNG_H
3
Jovi Zhang99edb3d2011-03-30 05:30:41 -04004/*
Ben Dooksb4975492008-07-03 12:32:51 +01005 * Driver for Samsung SoC onboard UARTs.
6 *
Ben Dooksccae9412009-11-13 22:54:14 +00007 * Ben Dooks, Copyright (c) 2003-2008 Simtec Electronics
Ben Dooksb4975492008-07-03 12:32:51 +01008 * http://armlinux.simtec.co.uk/
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13*/
14
Robert Baldyga7bb6b2f2014-12-10 12:49:22 +010015#include <linux/dmaengine.h>
16
Ben Dooksb4975492008-07-03 12:32:51 +010017struct s3c24xx_uart_info {
18 char *name;
19 unsigned int type;
20 unsigned int fifosize;
21 unsigned long rx_fifomask;
22 unsigned long rx_fifoshift;
23 unsigned long rx_fifofull;
24 unsigned long tx_fifomask;
25 unsigned long tx_fifoshift;
26 unsigned long tx_fifofull;
Thomas Abraham5f5a7a52011-10-24 11:47:46 +020027 unsigned int def_clk_sel;
28 unsigned long num_clks;
29 unsigned long clksel_mask;
30 unsigned long clksel_shift;
Ben Dooksb4975492008-07-03 12:32:51 +010031
Ben Dooks090f8482008-12-12 00:24:21 +000032 /* uart port features */
33
34 unsigned int has_divslot:1;
35
Ben Dooksb4975492008-07-03 12:32:51 +010036 /* uart controls */
37 int (*reset_port)(struct uart_port *, struct s3c2410_uartcfg *);
38};
39
Thomas Abrahamda121502011-11-02 19:23:25 +090040struct s3c24xx_serial_drv_data {
41 struct s3c24xx_uart_info *info;
42 struct s3c2410_uartcfg *def_cfg;
43 unsigned int fifosize[CONFIG_SERIAL_SAMSUNG_UARTS];
44};
45
Robert Baldyga7bb6b2f2014-12-10 12:49:22 +010046struct s3c24xx_uart_dma {
Robert Baldyga7bb6b2f2014-12-10 12:49:22 +010047 unsigned int rx_chan_id;
48 unsigned int tx_chan_id;
49
50 struct dma_slave_config rx_conf;
51 struct dma_slave_config tx_conf;
52
53 struct dma_chan *rx_chan;
54 struct dma_chan *tx_chan;
55
56 dma_addr_t rx_addr;
57 dma_addr_t tx_addr;
58
59 dma_cookie_t rx_cookie;
60 dma_cookie_t tx_cookie;
61
62 char *rx_buf;
63
64 dma_addr_t tx_transfer_addr;
65
66 size_t rx_size;
67 size_t tx_size;
68
69 struct dma_async_tx_descriptor *tx_desc;
70 struct dma_async_tx_descriptor *rx_desc;
71
72 int tx_bytes_requested;
73 int rx_bytes_requested;
74};
75
Ben Dooksb4975492008-07-03 12:32:51 +010076struct s3c24xx_uart_port {
77 unsigned char rx_claimed;
78 unsigned char tx_claimed;
Ben Dooks30555472008-10-21 14:06:36 +010079 unsigned int pm_level;
80 unsigned long baudclk_rate;
Marek Szyprowski81ccb2a2015-07-31 10:58:27 +020081 unsigned int min_dma_size;
Ben Dooksb4975492008-07-03 12:32:51 +010082
Ben Dooksb73c289c2008-10-21 14:07:04 +010083 unsigned int rx_irq;
84 unsigned int tx_irq;
85
Robert Baldyga29bef792014-12-10 12:49:26 +010086 unsigned int tx_in_progress;
87 unsigned int tx_mode;
Robert Baldygab543c302014-12-10 12:49:27 +010088 unsigned int rx_mode;
Robert Baldyga29bef792014-12-10 12:49:26 +010089
Ben Dooksb4975492008-07-03 12:32:51 +010090 struct s3c24xx_uart_info *info;
Ben Dooksb4975492008-07-03 12:32:51 +010091 struct clk *clk;
92 struct clk *baudclk;
93 struct uart_port port;
Thomas Abrahamda121502011-11-02 19:23:25 +090094 struct s3c24xx_serial_drv_data *drv_data;
Ben Dooks30555472008-10-21 14:06:36 +010095
Thomas Abraham4d84e972011-10-24 11:47:25 +020096 /* reference to platform data */
97 struct s3c2410_uartcfg *cfg;
98
Robert Baldyga7bb6b2f2014-12-10 12:49:22 +010099 struct s3c24xx_uart_dma *dma;
100
Krzysztof Kozlowskiebaa81c2016-06-27 13:59:08 +0200101#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
Ben Dooks30555472008-10-21 14:06:36 +0100102 struct notifier_block freq_transition;
103#endif
Ben Dooksb4975492008-07-03 12:32:51 +0100104};
105
106/* conversion functions */
107
Jingoo Hand4aab202013-09-09 14:10:30 +0900108#define s3c24xx_dev_to_port(__dev) dev_get_drvdata(__dev)
Ben Dooksb4975492008-07-03 12:32:51 +0100109
110/* register access controls */
111
112#define portaddr(port, reg) ((port)->membase + (reg))
Jingoo Han9fdedf52013-08-08 17:29:48 +0900113#define portaddrl(port, reg) \
114 ((unsigned long *)(unsigned long)((port)->membase + (reg)))
Ben Dooksb4975492008-07-03 12:32:51 +0100115
Matthew Leache37697b2016-06-22 17:57:02 +0100116#define rd_regb(port, reg) (readb_relaxed(portaddr(port, reg)))
117#define rd_regl(port, reg) (readl_relaxed(portaddr(port, reg)))
Ben Dooksb4975492008-07-03 12:32:51 +0100118
Matthew Leache37697b2016-06-22 17:57:02 +0100119#define wr_regb(port, reg, val) writeb_relaxed(val, portaddr(port, reg))
120#define wr_regl(port, reg, val) writel_relaxed(val, portaddr(port, reg))
Ben Dooksb4975492008-07-03 12:32:51 +0100121
Matthew Leachbbb5ff92016-06-22 17:57:03 +0100122/* Byte-order aware bit setting/clearing functions. */
123
124static inline void s3c24xx_set_bit(struct uart_port *port, int idx,
125 unsigned int reg)
126{
127 unsigned long flags;
128 u32 val;
129
130 local_irq_save(flags);
131 val = rd_regl(port, reg);
132 val |= (1 << idx);
133 wr_regl(port, reg, val);
134 local_irq_restore(flags);
135}
136
137static inline void s3c24xx_clear_bit(struct uart_port *port, int idx,
138 unsigned int reg)
139{
140 unsigned long flags;
141 u32 val;
142
143 local_irq_save(flags);
144 val = rd_regl(port, reg);
145 val &= ~(1 << idx);
146 wr_regl(port, reg, val);
147 local_irq_restore(flags);
148}
149
Ben Dooksb4975492008-07-03 12:32:51 +0100150#endif