blob: 51194875f1582ddb0507070c27ebe802b6924821 [file] [log] [blame]
John Crispin171bb2f2011-03-30 09:27:47 +02001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
5 *
6 * Copyright (C) 2010 John Crispin <blogic@openwrt.org>
7 * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8 */
9
10#include <linux/interrupt.h>
11#include <linux/ioport.h>
John Crispin3645da02012-04-17 10:18:32 +020012#include <linux/sched.h>
13#include <linux/irqdomain.h>
14#include <linux/of_platform.h>
15#include <linux/of_address.h>
16#include <linux/of_irq.h>
John Crispin171bb2f2011-03-30 09:27:47 +020017
18#include <asm/bootinfo.h>
19#include <asm/irq_cpu.h>
20
21#include <lantiq_soc.h>
22#include <irq.h>
23
John Crispin3645da02012-04-17 10:18:32 +020024/* register definitions - internal irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020025#define LTQ_ICU_IM0_ISR 0x0000
26#define LTQ_ICU_IM0_IER 0x0008
27#define LTQ_ICU_IM0_IOSR 0x0010
28#define LTQ_ICU_IM0_IRSR 0x0018
29#define LTQ_ICU_IM0_IMR 0x0020
30#define LTQ_ICU_IM1_ISR 0x0028
31#define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
32
John Crispin3645da02012-04-17 10:18:32 +020033/* register definitions - external irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020034#define LTQ_EIU_EXIN_C 0x0000
35#define LTQ_EIU_EXIN_INIC 0x0004
John Crispin26365622013-01-19 08:54:27 +000036#define LTQ_EIU_EXIN_INC 0x0008
John Crispin171bb2f2011-03-30 09:27:47 +020037#define LTQ_EIU_EXIN_INEN 0x000C
38
John Crispin26365622013-01-19 08:54:27 +000039/* number of external interrupts */
John Crispin171bb2f2011-03-30 09:27:47 +020040#define MAX_EIU 6
41
John Crispin59c11572012-05-02 12:27:37 +020042/* the performance counter */
43#define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31)
44
John Crispin3645da02012-04-17 10:18:32 +020045/*
46 * irqs generated by devices attached to the EBU need to be acked in
John Crispin171bb2f2011-03-30 09:27:47 +020047 * a special manner
48 */
49#define LTQ_ICU_EBU_IRQ 22
50
John Crispin61fa9692012-08-16 11:39:57 +000051#define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y))
52#define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x))
John Crispin171bb2f2011-03-30 09:27:47 +020053
54#define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y))
55#define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x))
56
John Crispina8d096e2012-04-30 11:33:05 +020057/* our 2 ipi interrupts for VSMP */
58#define MIPS_CPU_IPI_RESCHED_IRQ 0
59#define MIPS_CPU_IPI_CALL_IRQ 1
60
John Crispin3645da02012-04-17 10:18:32 +020061/* we have a cascade of 8 irqs */
62#define MIPS_CPU_IRQ_CASCADE 8
63
John Crispina8d096e2012-04-30 11:33:05 +020064#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
65int gic_present;
66#endif
67
John Crispin3645da02012-04-17 10:18:32 +020068static int exin_avail;
John Crispin26365622013-01-19 08:54:27 +000069static struct resource ltq_eiu_irq[MAX_EIU];
John Crispin61fa9692012-08-16 11:39:57 +000070static void __iomem *ltq_icu_membase[MAX_IM];
John Crispin171bb2f2011-03-30 09:27:47 +020071static void __iomem *ltq_eiu_membase;
John Crispinc2c9c782012-08-16 08:09:20 +000072static struct irq_domain *ltq_domain;
John Crispin171bb2f2011-03-30 09:27:47 +020073
John Crispin26365622013-01-19 08:54:27 +000074int ltq_eiu_get_irq(int exin)
75{
76 if (exin < exin_avail)
77 return ltq_eiu_irq[exin].start;
78 return -1;
79}
80
John Crispin171bb2f2011-03-30 09:27:47 +020081void ltq_disable_irq(struct irq_data *d)
82{
83 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +020084 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000085 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020086
John Crispin3645da02012-04-17 10:18:32 +020087 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +000088 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +020089}
90
91void ltq_mask_and_ack_irq(struct irq_data *d)
92{
93 u32 ier = LTQ_ICU_IM0_IER;
94 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +020095 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000096 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020097
John Crispin3645da02012-04-17 10:18:32 +020098 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +000099 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
100 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +0200101}
102
103static void ltq_ack_irq(struct irq_data *d)
104{
105 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +0200106 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000107 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200108
John Crispin3645da02012-04-17 10:18:32 +0200109 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000110 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +0200111}
112
113void ltq_enable_irq(struct irq_data *d)
114{
115 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +0200116 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000117 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200118
John Crispin3645da02012-04-17 10:18:32 +0200119 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000120 ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +0200121}
122
John Crispin26365622013-01-19 08:54:27 +0000123static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
124{
125 int i;
126
127 for (i = 0; i < MAX_EIU; i++) {
128 if (d->hwirq == ltq_eiu_irq[i].start) {
129 int val = 0;
130 int edge = 0;
131
132 switch (type) {
133 case IRQF_TRIGGER_NONE:
134 break;
135 case IRQF_TRIGGER_RISING:
136 val = 1;
137 edge = 1;
138 break;
139 case IRQF_TRIGGER_FALLING:
140 val = 2;
141 edge = 1;
142 break;
143 case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
144 val = 3;
145 edge = 1;
146 break;
147 case IRQF_TRIGGER_HIGH:
148 val = 5;
149 break;
150 case IRQF_TRIGGER_LOW:
151 val = 6;
152 break;
153 default:
154 pr_err("invalid type %d for irq %ld\n",
155 type, d->hwirq);
156 return -EINVAL;
157 }
158
159 if (edge)
160 irq_set_handler(d->hwirq, handle_edge_irq);
161
162 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
163 (val << (i * 4)), LTQ_EIU_EXIN_C);
164 }
165 }
166
167 return 0;
168}
169
John Crispin171bb2f2011-03-30 09:27:47 +0200170static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
171{
172 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200173
174 ltq_enable_irq(d);
175 for (i = 0; i < MAX_EIU; i++) {
John Crispin26365622013-01-19 08:54:27 +0000176 if (d->hwirq == ltq_eiu_irq[i].start) {
177 /* by default we are low level triggered */
178 ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
John Crispin171bb2f2011-03-30 09:27:47 +0200179 /* clear all pending */
John Crispin26365622013-01-19 08:54:27 +0000180 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
181 LTQ_EIU_EXIN_INC);
John Crispin171bb2f2011-03-30 09:27:47 +0200182 /* enable */
John Crispin3645da02012-04-17 10:18:32 +0200183 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200184 LTQ_EIU_EXIN_INEN);
185 break;
186 }
187 }
188
189 return 0;
190}
191
192static void ltq_shutdown_eiu_irq(struct irq_data *d)
193{
194 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200195
196 ltq_disable_irq(d);
197 for (i = 0; i < MAX_EIU; i++) {
John Crispin26365622013-01-19 08:54:27 +0000198 if (d->hwirq == ltq_eiu_irq[i].start) {
John Crispin171bb2f2011-03-30 09:27:47 +0200199 /* disable */
John Crispin3645da02012-04-17 10:18:32 +0200200 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200201 LTQ_EIU_EXIN_INEN);
202 break;
203 }
204 }
205}
206
207static struct irq_chip ltq_irq_type = {
208 "icu",
209 .irq_enable = ltq_enable_irq,
210 .irq_disable = ltq_disable_irq,
211 .irq_unmask = ltq_enable_irq,
212 .irq_ack = ltq_ack_irq,
213 .irq_mask = ltq_disable_irq,
214 .irq_mask_ack = ltq_mask_and_ack_irq,
215};
216
217static struct irq_chip ltq_eiu_type = {
218 "eiu",
219 .irq_startup = ltq_startup_eiu_irq,
220 .irq_shutdown = ltq_shutdown_eiu_irq,
221 .irq_enable = ltq_enable_irq,
222 .irq_disable = ltq_disable_irq,
223 .irq_unmask = ltq_enable_irq,
224 .irq_ack = ltq_ack_irq,
225 .irq_mask = ltq_disable_irq,
226 .irq_mask_ack = ltq_mask_and_ack_irq,
John Crispin26365622013-01-19 08:54:27 +0000227 .irq_set_type = ltq_eiu_settype,
John Crispin171bb2f2011-03-30 09:27:47 +0200228};
229
230static void ltq_hw_irqdispatch(int module)
231{
232 u32 irq;
233
John Crispin61fa9692012-08-16 11:39:57 +0000234 irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
John Crispin171bb2f2011-03-30 09:27:47 +0200235 if (irq == 0)
236 return;
237
John Crispin3645da02012-04-17 10:18:32 +0200238 /*
239 * silicon bug causes only the msb set to 1 to be valid. all
John Crispin171bb2f2011-03-30 09:27:47 +0200240 * other bits might be bogus
241 */
242 irq = __fls(irq);
John Crispin3645da02012-04-17 10:18:32 +0200243 do_IRQ((int)irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module));
John Crispin171bb2f2011-03-30 09:27:47 +0200244
245 /* if this is a EBU irq, we need to ack it or get a deadlock */
John Crispin3645da02012-04-17 10:18:32 +0200246 if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
John Crispin171bb2f2011-03-30 09:27:47 +0200247 ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
248 LTQ_EBU_PCC_ISTAT);
249}
250
251#define DEFINE_HWx_IRQDISPATCH(x) \
252 static void ltq_hw ## x ## _irqdispatch(void) \
253 { \
254 ltq_hw_irqdispatch(x); \
255 }
256DEFINE_HWx_IRQDISPATCH(0)
257DEFINE_HWx_IRQDISPATCH(1)
258DEFINE_HWx_IRQDISPATCH(2)
259DEFINE_HWx_IRQDISPATCH(3)
260DEFINE_HWx_IRQDISPATCH(4)
261
John Crispinc2c9c782012-08-16 08:09:20 +0000262#if MIPS_CPU_TIMER_IRQ == 7
John Crispin171bb2f2011-03-30 09:27:47 +0200263static void ltq_hw5_irqdispatch(void)
264{
265 do_IRQ(MIPS_CPU_TIMER_IRQ);
266}
John Crispinc2c9c782012-08-16 08:09:20 +0000267#else
268DEFINE_HWx_IRQDISPATCH(5)
269#endif
John Crispin171bb2f2011-03-30 09:27:47 +0200270
John Crispina8d096e2012-04-30 11:33:05 +0200271#ifdef CONFIG_MIPS_MT_SMP
272void __init arch_init_ipiirq(int irq, struct irqaction *action)
273{
274 setup_irq(irq, action);
275 irq_set_handler(irq, handle_percpu_irq);
276}
277
278static void ltq_sw0_irqdispatch(void)
279{
280 do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ);
281}
282
283static void ltq_sw1_irqdispatch(void)
284{
285 do_IRQ(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ);
286}
287static irqreturn_t ipi_resched_interrupt(int irq, void *dev_id)
288{
289 scheduler_ipi();
290 return IRQ_HANDLED;
291}
292
293static irqreturn_t ipi_call_interrupt(int irq, void *dev_id)
294{
295 smp_call_function_interrupt();
296 return IRQ_HANDLED;
297}
298
299static struct irqaction irq_resched = {
300 .handler = ipi_resched_interrupt,
301 .flags = IRQF_PERCPU,
302 .name = "IPI_resched"
303};
304
305static struct irqaction irq_call = {
306 .handler = ipi_call_interrupt,
307 .flags = IRQF_PERCPU,
308 .name = "IPI_call"
309};
310#endif
311
John Crispin171bb2f2011-03-30 09:27:47 +0200312asmlinkage void plat_irq_dispatch(void)
313{
314 unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
315 unsigned int i;
316
John Crispinc2c9c782012-08-16 08:09:20 +0000317 if ((MIPS_CPU_TIMER_IRQ == 7) && (pending & CAUSEF_IP7)) {
John Crispin171bb2f2011-03-30 09:27:47 +0200318 do_IRQ(MIPS_CPU_TIMER_IRQ);
319 goto out;
320 } else {
John Crispin61fa9692012-08-16 11:39:57 +0000321 for (i = 0; i < MAX_IM; i++) {
John Crispin171bb2f2011-03-30 09:27:47 +0200322 if (pending & (CAUSEF_IP2 << i)) {
323 ltq_hw_irqdispatch(i);
324 goto out;
325 }
326 }
327 }
328 pr_alert("Spurious IRQ: CAUSE=0x%08x\n", read_c0_status());
329
330out:
331 return;
332}
333
John Crispin3645da02012-04-17 10:18:32 +0200334static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
335{
336 struct irq_chip *chip = &ltq_irq_type;
337 int i;
338
John Crispin9c1628b2012-08-16 08:09:21 +0000339 if (hw < MIPS_CPU_IRQ_CASCADE)
340 return 0;
341
John Crispin3645da02012-04-17 10:18:32 +0200342 for (i = 0; i < exin_avail; i++)
John Crispin26365622013-01-19 08:54:27 +0000343 if (hw == ltq_eiu_irq[i].start)
John Crispin3645da02012-04-17 10:18:32 +0200344 chip = &ltq_eiu_type;
345
346 irq_set_chip_and_handler(hw, chip, handle_level_irq);
347
348 return 0;
349}
350
351static const struct irq_domain_ops irq_domain_ops = {
352 .xlate = irq_domain_xlate_onetwocell,
353 .map = icu_map,
354};
355
John Crispin171bb2f2011-03-30 09:27:47 +0200356static struct irqaction cascade = {
357 .handler = no_action,
John Crispin171bb2f2011-03-30 09:27:47 +0200358 .name = "cascade",
359};
360
John Crispin3645da02012-04-17 10:18:32 +0200361int __init icu_of_init(struct device_node *node, struct device_node *parent)
John Crispin171bb2f2011-03-30 09:27:47 +0200362{
John Crispin3645da02012-04-17 10:18:32 +0200363 struct device_node *eiu_node;
364 struct resource res;
John Crispin26365622013-01-19 08:54:27 +0000365 int i, ret;
John Crispin171bb2f2011-03-30 09:27:47 +0200366
John Crispin61fa9692012-08-16 11:39:57 +0000367 for (i = 0; i < MAX_IM; i++) {
368 if (of_address_to_resource(node, i, &res))
369 panic("Failed to get icu memory range");
John Crispin171bb2f2011-03-30 09:27:47 +0200370
John Crispin61fa9692012-08-16 11:39:57 +0000371 if (request_mem_region(res.start, resource_size(&res),
372 res.name) < 0)
373 pr_err("Failed to request icu memory");
John Crispin171bb2f2011-03-30 09:27:47 +0200374
John Crispin61fa9692012-08-16 11:39:57 +0000375 ltq_icu_membase[i] = ioremap_nocache(res.start,
376 resource_size(&res));
377 if (!ltq_icu_membase[i])
378 panic("Failed to remap icu memory");
379 }
John Crispin171bb2f2011-03-30 09:27:47 +0200380
John Crispin3645da02012-04-17 10:18:32 +0200381 /* the external interrupts are optional and xway only */
John Crispin26365622013-01-19 08:54:27 +0000382 eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
John Crispin70ec9052012-08-16 08:09:22 +0000383 if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
John Crispin3645da02012-04-17 10:18:32 +0200384 /* find out how many external irq sources we have */
John Crispin26365622013-01-19 08:54:27 +0000385 exin_avail = of_irq_count(eiu_node);
John Crispin171bb2f2011-03-30 09:27:47 +0200386
John Crispin3645da02012-04-17 10:18:32 +0200387 if (exin_avail > MAX_EIU)
388 exin_avail = MAX_EIU;
John Crispin171bb2f2011-03-30 09:27:47 +0200389
John Crispin26365622013-01-19 08:54:27 +0000390 ret = of_irq_to_resource_table(eiu_node,
391 ltq_eiu_irq, exin_avail);
392 if (ret != exin_avail)
393 panic("failed to load external irq resources\n");
394
John Crispin3645da02012-04-17 10:18:32 +0200395 if (request_mem_region(res.start, resource_size(&res),
396 res.name) < 0)
397 pr_err("Failed to request eiu memory");
398
399 ltq_eiu_membase = ioremap_nocache(res.start,
400 resource_size(&res));
401 if (!ltq_eiu_membase)
402 panic("Failed to remap eiu memory");
403 }
John Crispin171bb2f2011-03-30 09:27:47 +0200404
John Crispin16f70b52012-05-02 12:27:36 +0200405 /* turn off all irqs by default */
John Crispin61fa9692012-08-16 11:39:57 +0000406 for (i = 0; i < MAX_IM; i++) {
John Crispin16f70b52012-05-02 12:27:36 +0200407 /* make sure all irqs are turned off by default */
John Crispin61fa9692012-08-16 11:39:57 +0000408 ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
John Crispin16f70b52012-05-02 12:27:36 +0200409 /* clear all possibly pending interrupts */
John Crispin61fa9692012-08-16 11:39:57 +0000410 ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
John Crispin16f70b52012-05-02 12:27:36 +0200411 }
John Crispin171bb2f2011-03-30 09:27:47 +0200412
413 mips_cpu_irq_init();
414
John Crispin61fa9692012-08-16 11:39:57 +0000415 for (i = 0; i < MAX_IM; i++)
416 setup_irq(i + 2, &cascade);
John Crispin171bb2f2011-03-30 09:27:47 +0200417
418 if (cpu_has_vint) {
419 pr_info("Setting up vectored interrupts\n");
420 set_vi_handler(2, ltq_hw0_irqdispatch);
421 set_vi_handler(3, ltq_hw1_irqdispatch);
422 set_vi_handler(4, ltq_hw2_irqdispatch);
423 set_vi_handler(5, ltq_hw3_irqdispatch);
424 set_vi_handler(6, ltq_hw4_irqdispatch);
425 set_vi_handler(7, ltq_hw5_irqdispatch);
426 }
427
John Crispinc2c9c782012-08-16 08:09:20 +0000428 ltq_domain = irq_domain_add_linear(node,
John Crispin61fa9692012-08-16 11:39:57 +0000429 (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
John Crispin3645da02012-04-17 10:18:32 +0200430 &irq_domain_ops, 0);
John Crispin171bb2f2011-03-30 09:27:47 +0200431
John Crispina8d096e2012-04-30 11:33:05 +0200432#if defined(CONFIG_MIPS_MT_SMP)
433 if (cpu_has_vint) {
434 pr_info("Setting up IPI vectored interrupts\n");
435 set_vi_handler(MIPS_CPU_IPI_RESCHED_IRQ, ltq_sw0_irqdispatch);
436 set_vi_handler(MIPS_CPU_IPI_CALL_IRQ, ltq_sw1_irqdispatch);
437 }
438 arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_RESCHED_IRQ,
439 &irq_resched);
440 arch_init_ipiirq(MIPS_CPU_IRQ_BASE + MIPS_CPU_IPI_CALL_IRQ, &irq_call);
441#endif
442
John Crispin171bb2f2011-03-30 09:27:47 +0200443#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
444 set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 |
445 IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
446#else
447 set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ0 | IE_IRQ1 |
448 IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
449#endif
John Crispin59c11572012-05-02 12:27:37 +0200450
451 /* tell oprofile which irq to use */
John Crispin79d61a02013-01-29 18:46:02 +0000452 cp0_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
John Crispinc2c9c782012-08-16 08:09:20 +0000453
454 /*
455 * if the timer irq is not one of the mips irqs we need to
456 * create a mapping
457 */
458 if (MIPS_CPU_TIMER_IRQ != 7)
459 irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ);
460
John Crispin3645da02012-04-17 10:18:32 +0200461 return 0;
John Crispin171bb2f2011-03-30 09:27:47 +0200462}
463
464unsigned int __cpuinit get_c0_compare_int(void)
465{
John Crispinc2c9c782012-08-16 08:09:20 +0000466 return MIPS_CPU_TIMER_IRQ;
John Crispin171bb2f2011-03-30 09:27:47 +0200467}
John Crispin3645da02012-04-17 10:18:32 +0200468
469static struct of_device_id __initdata of_irq_ids[] = {
470 { .compatible = "lantiq,icu", .data = icu_of_init },
471 {},
472};
473
474void __init arch_init_irq(void)
475{
476 of_irq_init(of_irq_ids);
477}