blob: 213108a058feefb0a9794d04158b2a34166902c5 [file] [log] [blame]
Magnus Dammfae43392009-11-27 07:38:01 +00001/*
2 * SuperH Pin Function Controller Support
3 *
4 * Copyright (c) 2008 Magnus Damm
5 *
6 * This file is subject to the terms and conditions of the GNU General Public
7 * License. See the file "COPYING" in the main directory of this archive
8 * for more details.
9 */
10
11#ifndef __SH_PFC_H
12#define __SH_PFC_H
13
Laurent Pinchartbf9f0672013-04-09 14:06:01 +000014#include <linux/bug.h>
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010015#include <linux/pinctrl/pinconf-generic.h>
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +020016#include <linux/spinlock.h>
Paul Mundt72c7afa2012-07-10 11:59:29 +090017#include <linux/stringify.h>
Magnus Dammfae43392009-11-27 07:38:01 +000018
Paul Mundt06d56312012-06-21 00:03:41 +090019enum {
20 PINMUX_TYPE_NONE,
Paul Mundt06d56312012-06-21 00:03:41 +090021 PINMUX_TYPE_FUNCTION,
22 PINMUX_TYPE_GPIO,
23 PINMUX_TYPE_OUTPUT,
24 PINMUX_TYPE_INPUT,
Paul Mundt06d56312012-06-21 00:03:41 +090025};
Magnus Dammfae43392009-11-27 07:38:01 +000026
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010027#define SH_PFC_PIN_CFG_INPUT (1 << 0)
28#define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
29#define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
30#define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
Ben Hutchings5b9eaa52015-06-30 17:53:59 +010031#define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
Laurent Pinchart3caa7d82016-03-23 16:06:00 +020032#define SH_PFC_PIN_CFG_DRIVE_STRENGTH (1 << 5)
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +020033#define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010034
Laurent Pincharta3db40a2013-01-02 14:53:37 +010035struct sh_pfc_pin {
Laurent Pinchart96898962013-02-14 00:59:49 +010036 u16 pin;
Laurent Pinchart533743d2013-07-15 13:03:20 +020037 u16 enum_id;
Paul Mundt72c7afa2012-07-10 11:59:29 +090038 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +010039 unsigned int configs;
Magnus Dammfae43392009-11-27 07:38:01 +000040};
41
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010042#define SH_PFC_PIN_GROUP(n) \
43 { \
44 .name = #n, \
45 .pins = n##_pins, \
46 .mux = n##_mux, \
47 .nr_pins = ARRAY_SIZE(n##_pins), \
48 }
49
50struct sh_pfc_pin_group {
51 const char *name;
52 const unsigned int *pins;
53 const unsigned int *mux;
54 unsigned int nr_pins;
55};
56
Sergei Shtylyov423caa522015-10-03 02:21:15 +030057/*
58 * Using union vin_data saves memory occupied by the VIN data pins.
59 * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
60 * in this case.
61 */
62#define VIN_DATA_PIN_GROUP(n, s) \
63 { \
64 .name = #n#s, \
65 .pins = n##_pins.data##s, \
66 .mux = n##_mux.data##s, \
67 .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
68 }
69
70union vin_data {
71 unsigned int data24[24];
72 unsigned int data20[20];
73 unsigned int data16[16];
74 unsigned int data12[12];
75 unsigned int data10[10];
76 unsigned int data8[8];
77 unsigned int data4[4];
78};
79
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +010080#define SH_PFC_FUNCTION(n) \
81 { \
82 .name = #n, \
83 .groups = n##_groups, \
84 .nr_groups = ARRAY_SIZE(n##_groups), \
85 }
86
87struct sh_pfc_function {
88 const char *name;
89 const char * const *groups;
90 unsigned int nr_groups;
91};
92
Laurent Pincharta373ed02012-11-29 13:24:07 +010093struct pinmux_func {
Laurent Pinchart533743d2013-07-15 13:03:20 +020094 u16 enum_id;
Laurent Pincharta373ed02012-11-29 13:24:07 +010095 const char *name;
96};
97
Magnus Dammfae43392009-11-27 07:38:01 +000098struct pinmux_cfg_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +010099 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100100 u8 reg_width, field_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200101 const u16 *enum_ids;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100102 const u8 *var_field_width;
Magnus Dammfae43392009-11-27 07:38:01 +0000103};
104
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200105/*
106 * Describe a config register consisting of several fields of the same width
107 * - name: Register name (unused, for documentation purposes only)
108 * - r: Physical register address
109 * - r_width: Width of the register (in bits)
110 * - f_width: Width of the fixed-width register fields (in bits)
111 * This macro must be followed by initialization data: For each register field
112 * (from left to right, i.e. MSB to LSB), 2^f_width enum IDs must be specified,
113 * one for each possible combination of the register field bit values.
114 */
Magnus Dammfae43392009-11-27 07:38:01 +0000115#define PINMUX_CFG_REG(name, r, r_width, f_width) \
116 .reg = r, .reg_width = r_width, .field_width = f_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100117 .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
Magnus Dammf78a26f2011-12-14 01:01:05 +0900118
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200119/*
120 * Describe a config register consisting of several fields of different widths
121 * - name: Register name (unused, for documentation purposes only)
122 * - r: Physical register address
123 * - r_width: Width of the register (in bits)
124 * - var_fw0, var_fwn...: List of widths of the register fields (in bits),
125 * From left to right (i.e. MSB to LSB)
126 * This macro must be followed by initialization data: For each register field
127 * (from left to right, i.e. MSB to LSB), 2^var_fwi enum IDs must be specified,
128 * one for each possible combination of the register field bit values.
129 */
Magnus Dammf78a26f2011-12-14 01:01:05 +0900130#define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
131 .reg = r, .reg_width = r_width, \
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100132 .var_field_width = (const u8 [r_width]) \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100133 { var_fw0, var_fwn, 0 }, \
134 .enum_ids = (const u16 [])
Magnus Dammfae43392009-11-27 07:38:01 +0000135
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200136struct pinmux_drive_reg_field {
137 u16 pin;
138 u8 offset;
139 u8 size;
140};
141
142struct pinmux_drive_reg {
143 u32 reg;
144 const struct pinmux_drive_reg_field fields[8];
145};
146
147#define PINMUX_DRIVE_REG(name, r) \
148 .reg = r, \
149 .fields =
150
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200151struct pinmux_bias_reg {
152 u32 puen; /* Pull-enable or pull-up control register */
153 u32 pud; /* Pull-up/down control register (optional) */
154 const u16 pins[32];
155};
156
157#define PINMUX_BIAS_REG(name1, r1, name2, r2) \
158 .puen = r1, \
159 .pud = r2, \
160 .pins =
161
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200162struct pinmux_ioctrl_reg {
163 u32 reg;
164};
165
Magnus Dammfae43392009-11-27 07:38:01 +0000166struct pinmux_data_reg {
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100167 u32 reg;
Geert Uytterhoevendc700712015-03-12 11:09:13 +0100168 u8 reg_width;
Laurent Pinchart533743d2013-07-15 13:03:20 +0200169 const u16 *enum_ids;
Magnus Dammfae43392009-11-27 07:38:01 +0000170};
171
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200172/*
173 * Describe a data register
174 * - name: Register name (unused, for documentation purposes only)
175 * - r: Physical register address
176 * - r_width: Width of the register (in bits)
177 * This macro must be followed by initialization data: For each register bit
178 * (from left to right, i.e. MSB to LSB), one enum ID must be specified.
179 */
Magnus Dammfae43392009-11-27 07:38:01 +0000180#define PINMUX_DATA_REG(name, r, r_width) \
181 .reg = r, .reg_width = r_width, \
Laurent Pinchart9aecff52013-12-16 20:25:14 +0100182 .enum_ids = (const u16 [r_width]) \
Magnus Dammfae43392009-11-27 07:38:01 +0000183
Magnus Dammad2a8e72011-09-28 16:50:58 +0900184struct pinmux_irq {
Laurent Pinchart6d5bddd2013-12-16 20:25:15 +0100185 const short *gpios;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900186};
187
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200188/*
189 * Describe the mapping from GPIOs to a single IRQ
190 * - ids...: List of GPIOs that are mapped to the same IRQ
191 */
Laurent Pinchart4adeabd2015-09-22 10:08:13 +0300192#define PINMUX_IRQ(ids...) \
Laurent Pinchart0e26e8d2014-05-13 13:37:46 +0200193 { .gpios = (const short []) { ids, -1 } }
Magnus Dammad2a8e72011-09-28 16:50:58 +0900194
Magnus Dammfae43392009-11-27 07:38:01 +0000195struct pinmux_range {
Laurent Pinchart533743d2013-07-15 13:03:20 +0200196 u16 begin;
197 u16 end;
198 u16 force;
Magnus Dammfae43392009-11-27 07:38:01 +0000199};
200
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200201struct sh_pfc_window {
202 phys_addr_t phys;
203 void __iomem *virt;
204 unsigned long size;
205};
206
207struct sh_pfc_pin_range;
208
209struct sh_pfc {
210 struct device *dev;
211 const struct sh_pfc_soc_info *info;
212 spinlock_t lock;
213
214 unsigned int num_windows;
215 struct sh_pfc_window *windows;
216 unsigned int num_irqs;
217 unsigned int *irqs;
218
219 struct sh_pfc_pin_range *ranges;
220 unsigned int nr_ranges;
221
222 unsigned int nr_gpio_pins;
223
224 struct sh_pfc_chip *gpio;
Geert Uytterhoeven88437972017-09-29 14:17:18 +0200225 u32 *saved_regs;
Geert Uytterhoeven07d36d22016-06-10 11:02:55 +0200226};
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100227
228struct sh_pfc_soc_operations {
Laurent Pinchart0c151062013-04-21 20:21:57 +0200229 int (*init)(struct sh_pfc *pfc);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100230 unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
231 void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
232 unsigned int bias);
Wolfram Sang87753062016-06-06 18:08:25 +0200233 int (*pin_to_pocctrl)(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl);
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100234};
235
Laurent Pinchart19bb7fe32012-12-15 23:51:20 +0100236struct sh_pfc_soc_info {
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100237 const char *name;
Laurent Pinchartc58d9c12013-03-10 16:44:02 +0100238 const struct sh_pfc_soc_operations *ops;
239
Magnus Dammfae43392009-11-27 07:38:01 +0000240 struct pinmux_range input;
Magnus Dammfae43392009-11-27 07:38:01 +0000241 struct pinmux_range output;
Magnus Dammfae43392009-11-27 07:38:01 +0000242 struct pinmux_range function;
243
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100244 const struct sh_pfc_pin *pins;
Laurent Pinchartcaa5bac2012-11-29 12:24:51 +0100245 unsigned int nr_pins;
Laurent Pinchart3d8d9f12013-01-03 14:33:13 +0100246 const struct sh_pfc_pin_group *groups;
247 unsigned int nr_groups;
248 const struct sh_pfc_function *functions;
249 unsigned int nr_functions;
250
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200251#ifdef CONFIG_SUPERH
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100252 const struct pinmux_func *func_gpios;
Laurent Pincharta373ed02012-11-29 13:24:07 +0100253 unsigned int nr_func_gpios;
Geert Uytterhoeven56f891b2015-08-04 15:55:19 +0200254#endif
Laurent Pinchartd7a7ca52012-11-28 17:51:00 +0100255
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100256 const struct pinmux_cfg_reg *cfg_regs;
Laurent Pinchart3caa7d82016-03-23 16:06:00 +0200257 const struct pinmux_drive_reg *drive_regs;
Geert Uytterhoevenbeaa34d2017-09-29 14:16:14 +0200258 const struct pinmux_bias_reg *bias_regs;
Geert Uytterhoeven9e9bd062017-09-29 14:16:31 +0200259 const struct pinmux_ioctrl_reg *ioctrl_regs;
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100260 const struct pinmux_data_reg *data_regs;
Magnus Dammfae43392009-11-27 07:38:01 +0000261
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200262 const u16 *pinmux_data;
263 unsigned int pinmux_data_size;
Magnus Dammfae43392009-11-27 07:38:01 +0000264
Laurent Pinchartcd3c1be2013-02-16 18:47:05 +0100265 const struct pinmux_irq *gpio_irq;
Magnus Dammad2a8e72011-09-28 16:50:58 +0900266 unsigned int gpio_irq_size;
267
Geert Uytterhoeven1f34de02015-03-12 11:09:16 +0100268 u32 unlock_reg;
Magnus Dammfae43392009-11-27 07:38:01 +0000269};
270
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200271extern const struct sh_pfc_soc_info emev2_pinmux_info;
272extern const struct sh_pfc_soc_info r8a73a4_pinmux_info;
273extern const struct sh_pfc_soc_info r8a7740_pinmux_info;
Sergei Shtylyov8df62702017-04-20 21:46:08 +0300274extern const struct sh_pfc_soc_info r8a7743_pinmux_info;
Sergei Shtylyovc8bac702017-04-28 21:52:35 +0300275extern const struct sh_pfc_soc_info r8a7745_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200276extern const struct sh_pfc_soc_info r8a7778_pinmux_info;
277extern const struct sh_pfc_soc_info r8a7779_pinmux_info;
278extern const struct sh_pfc_soc_info r8a7790_pinmux_info;
279extern const struct sh_pfc_soc_info r8a7791_pinmux_info;
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300280extern const struct sh_pfc_soc_info r8a7792_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200281extern const struct sh_pfc_soc_info r8a7793_pinmux_info;
282extern const struct sh_pfc_soc_info r8a7794_pinmux_info;
283extern const struct sh_pfc_soc_info r8a7795_pinmux_info;
Geert Uytterhoevenb205914c2016-10-03 14:49:57 +0200284extern const struct sh_pfc_soc_info r8a7795es1_pinmux_info;
Takeshi Kiharaf9aece72016-08-18 15:12:32 +0200285extern const struct sh_pfc_soc_info r8a7796_pinmux_info;
Takeshi Kihara794a6712017-08-09 21:19:41 +0900286extern const struct sh_pfc_soc_info r8a77995_pinmux_info;
Geert Uytterhoeven9f4ca142016-06-10 10:49:36 +0200287extern const struct sh_pfc_soc_info sh7203_pinmux_info;
288extern const struct sh_pfc_soc_info sh7264_pinmux_info;
289extern const struct sh_pfc_soc_info sh7269_pinmux_info;
290extern const struct sh_pfc_soc_info sh73a0_pinmux_info;
291extern const struct sh_pfc_soc_info sh7720_pinmux_info;
292extern const struct sh_pfc_soc_info sh7722_pinmux_info;
293extern const struct sh_pfc_soc_info sh7723_pinmux_info;
294extern const struct sh_pfc_soc_info sh7724_pinmux_info;
295extern const struct sh_pfc_soc_info sh7734_pinmux_info;
296extern const struct sh_pfc_soc_info sh7757_pinmux_info;
297extern const struct sh_pfc_soc_info sh7785_pinmux_info;
298extern const struct sh_pfc_soc_info sh7786_pinmux_info;
299extern const struct sh_pfc_soc_info shx3_pinmux_info;
300
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200301/* -----------------------------------------------------------------------------
302 * Helper macros to create pin and port lists
303 */
304
305/*
Geert Uytterhoevenb8b47d62015-09-21 16:27:23 +0200306 * sh_pfc_soc_info pinmux_data array macros
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200307 */
308
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200309/*
310 * Describe generic pinmux data
311 * - data_or_mark: *_DATA or *_MARK enum ID
312 * - ids...: List of enum IDs to associate with data_or_mark
313 */
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200314#define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
315
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200316/*
317 * Describe a pinmux configuration without GPIO function that needs
318 * configuration in a Peripheral Function Select Register (IPSR)
319 * - ipsr: IPSR field (unused, for documentation purposes only)
320 * - fn: Function name, referring to a field in the IPSR
321 */
322#define PINMUX_IPSR_NOGP(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200323 PINMUX_DATA(fn##_MARK, FN_##fn)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200324
325/*
326 * Describe a pinmux configuration with GPIO function that needs configuration
327 * in both a Peripheral Function Select Register (IPSR) and in a
328 * GPIO/Peripheral Function Select Register (GPSR)
329 * - ipsr: IPSR field
330 * - fn: Function name, also referring to the IPSR field
331 */
Geert Uytterhoevene01678e2015-11-30 13:34:47 +0100332#define PINMUX_IPSR_GPSR(ipsr, fn) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200333 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200334
335/*
336 * Describe a pinmux configuration without GPIO function that needs
337 * configuration in a Peripheral Function Select Register (IPSR), and where the
338 * pinmux function has a representation in a Module Select Register (MOD_SEL).
339 * - ipsr: IPSR field (unused, for documentation purposes only)
340 * - fn: Function name, also referring to the IPSR field
341 * - msel: Module selector
342 */
343#define PINMUX_IPSR_NOGM(ipsr, fn, msel) \
344 PINMUX_DATA(fn##_MARK, FN_##fn, FN_##msel)
345
346/*
347 * Describe a pinmux configuration with GPIO function where the pinmux function
348 * has no representation in a Peripheral Function Select Register (IPSR), but
349 * instead solely depends on a group selection.
350 * - gpsr: GPSR field
351 * - fn: Function name, also referring to the GPSR field
352 * - gsel: Group selector
353 */
354#define PINMUX_IPSR_NOFN(gpsr, fn, gsel) \
355 PINMUX_DATA(fn##_MARK, FN_##gpsr, FN_##gsel)
356
357/*
358 * Describe a pinmux configuration with GPIO function that needs configuration
359 * in both a Peripheral Function Select Register (IPSR) and a GPIO/Peripheral
360 * Function Select Register (GPSR), and where the pinmux function has a
361 * representation in a Module Select Register (MOD_SEL).
362 * - ipsr: IPSR field
363 * - fn: Function name, also referring to the IPSR field
364 * - msel: Module selector
365 */
366#define PINMUX_IPSR_MSEL(ipsr, fn, msel) \
Kuninori Morimoto93d21852016-03-16 00:48:11 +0000367 PINMUX_DATA(fn##_MARK, FN_##msel, FN_##fn, FN_##ipsr)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200368
369/*
Geert Uytterhoevendcd803b2015-10-20 19:33:00 +0200370 * Describe a pinmux configuration for a single-function pin with GPIO
371 * capability.
372 * - fn: Function name
373 */
374#define PINMUX_SINGLE(fn) \
375 PINMUX_DATA(fn##_MARK, FN_##fn)
376
377/*
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200378 * GP port style (32 ports banks)
379 */
380
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300381#define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) \
382 fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200383#define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200384
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300385#define PORT_GP_CFG_4(bank, fn, sfx, cfg) \
386 PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), \
387 PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
388 PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), \
389 PORT_GP_CFG_1(bank, 3, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900390#define PORT_GP_4(bank, fn, sfx) PORT_GP_CFG_4(bank, fn, sfx, 0)
391
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300392#define PORT_GP_CFG_8(bank, fn, sfx, cfg) \
393 PORT_GP_CFG_4(bank, fn, sfx, cfg), \
394 PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), \
395 PORT_GP_CFG_1(bank, 5, fn, sfx, cfg), \
396 PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), \
397 PORT_GP_CFG_1(bank, 7, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900398#define PORT_GP_8(bank, fn, sfx) PORT_GP_CFG_8(bank, fn, sfx, 0)
399
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300400#define PORT_GP_CFG_9(bank, fn, sfx, cfg) \
401 PORT_GP_CFG_8(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900402 PORT_GP_CFG_1(bank, 8, fn, sfx, cfg)
403#define PORT_GP_9(bank, fn, sfx) PORT_GP_CFG_9(bank, fn, sfx, 0)
404
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900405#define PORT_GP_CFG_10(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300406 PORT_GP_CFG_9(bank, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900407 PORT_GP_CFG_1(bank, 9, fn, sfx, cfg)
408#define PORT_GP_10(bank, fn, sfx) PORT_GP_CFG_10(bank, fn, sfx, 0)
409
410#define PORT_GP_CFG_12(bank, fn, sfx, cfg) \
411 PORT_GP_CFG_10(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300412 PORT_GP_CFG_1(bank, 10, fn, sfx, cfg), \
413 PORT_GP_CFG_1(bank, 11, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900414#define PORT_GP_12(bank, fn, sfx) PORT_GP_CFG_12(bank, fn, sfx, 0)
415
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300416#define PORT_GP_CFG_14(bank, fn, sfx, cfg) \
417 PORT_GP_CFG_12(bank, fn, sfx, cfg), \
418 PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), \
419 PORT_GP_CFG_1(bank, 13, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900420#define PORT_GP_14(bank, fn, sfx) PORT_GP_CFG_14(bank, fn, sfx, 0)
421
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300422#define PORT_GP_CFG_15(bank, fn, sfx, cfg) \
423 PORT_GP_CFG_14(bank, fn, sfx, cfg), \
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900424 PORT_GP_CFG_1(bank, 14, fn, sfx, cfg)
425#define PORT_GP_15(bank, fn, sfx) PORT_GP_CFG_15(bank, fn, sfx, 0)
426
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300427#define PORT_GP_CFG_16(bank, fn, sfx, cfg) \
428 PORT_GP_CFG_15(bank, fn, sfx, cfg), \
429 PORT_GP_CFG_1(bank, 15, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900430#define PORT_GP_16(bank, fn, sfx) PORT_GP_CFG_16(bank, fn, sfx, 0)
431
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300432#define PORT_GP_CFG_17(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300433 PORT_GP_CFG_16(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300434 PORT_GP_CFG_1(bank, 16, fn, sfx, cfg)
435#define PORT_GP_17(bank, fn, sfx) PORT_GP_CFG_17(bank, fn, sfx, 0)
436
437#define PORT_GP_CFG_18(bank, fn, sfx, cfg) \
438 PORT_GP_CFG_17(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300439 PORT_GP_CFG_1(bank, 17, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900440#define PORT_GP_18(bank, fn, sfx) PORT_GP_CFG_18(bank, fn, sfx, 0)
441
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900442#define PORT_GP_CFG_20(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300443 PORT_GP_CFG_18(bank, fn, sfx, cfg), \
444 PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), \
Yoshihiro Shimodaafdf04c2017-08-09 21:19:40 +0900445 PORT_GP_CFG_1(bank, 19, fn, sfx, cfg)
446#define PORT_GP_20(bank, fn, sfx) PORT_GP_CFG_20(bank, fn, sfx, 0)
447
448#define PORT_GP_CFG_21(bank, fn, sfx, cfg) \
449 PORT_GP_CFG_20(bank, fn, sfx, cfg), \
450 PORT_GP_CFG_1(bank, 20, fn, sfx, cfg)
451#define PORT_GP_21(bank, fn, sfx) PORT_GP_CFG_21(bank, fn, sfx, 0)
452
453#define PORT_GP_CFG_23(bank, fn, sfx, cfg) \
454 PORT_GP_CFG_21(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300455 PORT_GP_CFG_1(bank, 21, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300456 PORT_GP_CFG_1(bank, 22, fn, sfx, cfg)
457#define PORT_GP_23(bank, fn, sfx) PORT_GP_CFG_23(bank, fn, sfx, 0)
458
Simon Horman9a6caa12016-09-12 09:36:33 +0200459#define PORT_GP_CFG_24(bank, fn, sfx, cfg) \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300460 PORT_GP_CFG_23(bank, fn, sfx, cfg), \
Simon Horman9a6caa12016-09-12 09:36:33 +0200461 PORT_GP_CFG_1(bank, 23, fn, sfx, cfg)
462#define PORT_GP_24(bank, fn, sfx) PORT_GP_CFG_24(bank, fn, sfx, 0)
463
464#define PORT_GP_CFG_26(bank, fn, sfx, cfg) \
465 PORT_GP_CFG_24(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300466 PORT_GP_CFG_1(bank, 24, fn, sfx, cfg), \
467 PORT_GP_CFG_1(bank, 25, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900468#define PORT_GP_26(bank, fn, sfx) PORT_GP_CFG_26(bank, fn, sfx, 0)
469
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300470#define PORT_GP_CFG_28(bank, fn, sfx, cfg) \
471 PORT_GP_CFG_26(bank, fn, sfx, cfg), \
472 PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), \
473 PORT_GP_CFG_1(bank, 27, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900474#define PORT_GP_28(bank, fn, sfx) PORT_GP_CFG_28(bank, fn, sfx, 0)
475
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300476#define PORT_GP_CFG_29(bank, fn, sfx, cfg) \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300477 PORT_GP_CFG_28(bank, fn, sfx, cfg), \
Sergei Shtylyov2cf59e02016-06-30 00:21:08 +0300478 PORT_GP_CFG_1(bank, 28, fn, sfx, cfg)
479#define PORT_GP_29(bank, fn, sfx) PORT_GP_CFG_29(bank, fn, sfx, 0)
480
481#define PORT_GP_CFG_30(bank, fn, sfx, cfg) \
482 PORT_GP_CFG_29(bank, fn, sfx, cfg), \
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300483 PORT_GP_CFG_1(bank, 29, fn, sfx, cfg)
Kuninori Morimoto2d24fe62015-11-11 14:29:59 +0900484#define PORT_GP_30(bank, fn, sfx) PORT_GP_CFG_30(bank, fn, sfx, 0)
485
Sergei Shtylyove729bbc2016-06-30 00:20:18 +0300486#define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
487 PORT_GP_CFG_30(bank, fn, sfx, cfg), \
488 PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), \
489 PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200490#define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200491
492#define PORT_GP_32_REV(bank, fn, sfx) \
493 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
494 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
495 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
496 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
497 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
498 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
499 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
500 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
501 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
502 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
503 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
504 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
505 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
506 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
507 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
508 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
509
510/* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200511#define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200512#define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
513
514/* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200515#define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
Sergei Shtylyov61bb3ae2015-06-26 01:40:56 +0300516 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100517 .pin = (bank * 32) + _pin, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200518 .name = __stringify(_name), \
519 .enum_id = _name##_DATA, \
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200520 .configs = cfg, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200521 }
522#define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
523
524/* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
Ulrich Hecht22768fc2015-10-05 16:55:53 +0200525#define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200526#define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
527
528/*
529 * PORT style (linear pin space)
530 */
531
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100532#define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800533
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100534#define PORT_10(pn, fn, pfx, sfx) \
535 PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
536 PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
537 PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
538 PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
539 PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800540
Laurent Pinchart16b915e2013-02-14 00:24:32 +0100541#define PORT_90(pn, fn, pfx, sfx) \
542 PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
543 PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
544 PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
545 PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
546 PORT_10(pn+90, fn, pfx##9, sfx)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800547
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200548/* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100549#define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200550#define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
Kuninori Morimoto972c3fb2011-11-10 18:45:33 -0800551
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200552/* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
Laurent Pinchart96898962013-02-14 00:59:49 +0100553#define PINMUX_GPIO(_pin) \
554 [GPIO_##_pin] = { \
555 .pin = (u16)-1, \
Laurent Pinchart8620f392013-11-26 02:45:34 +0100556 .name = __stringify(GPIO_##_pin), \
Laurent Pinchart96898962013-02-14 00:59:49 +0100557 .enum_id = _pin##_DATA, \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200558 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800559
Laurent Pinchartdf020272013-07-15 17:42:48 +0200560/* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
Laurent Pinchart96898962013-02-14 00:59:49 +0100561#define SH_PFC_PIN_CFG(_pin, cfgs) \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200562 { \
Laurent Pinchart96898962013-02-14 00:59:49 +0100563 .pin = _pin, \
564 .name = __stringify(PORT##_pin), \
565 .enum_id = PORT##_pin##_DATA, \
Laurent Pinchartdf020272013-07-15 17:42:48 +0200566 .configs = cfgs, \
567 }
568
Laurent Pinchart4f82e3e2013-07-15 21:10:54 +0200569/* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
570#define SH_PFC_PIN_NAMED(row, col, _name) \
571 { \
572 .pin = PIN_NUMBER(row, col), \
573 .name = __stringify(PIN_##_name), \
574 .configs = SH_PFC_PIN_CFG_NO_GPIO, \
575 }
576
Niklas Söderlund1ce56ae2016-11-12 17:04:29 +0100577/* SH_PFC_PIN_NAMED_CFG - Expand to a sh_pfc_pin entry with the given name */
578#define SH_PFC_PIN_NAMED_CFG(row, col, _name, cfgs) \
579 { \
580 .pin = PIN_NUMBER(row, col), \
581 .name = __stringify(PIN_##_name), \
582 .configs = SH_PFC_PIN_CFG_NO_GPIO | cfgs, \
583 }
584
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200585/* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
586 * PORT_name_OUT, PORT_name_IN marks
587 */
Laurent Pinchart3ce0d7e2013-02-14 00:41:57 +0100588#define _PORT_DATA(pn, pfx, sfx) \
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200589 PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
590 PORT##pfx##_OUT, PORT##pfx##_IN)
591#define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
592
593/* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
594#define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
595 [gpio - (base)] = { \
596 .name = __stringify(gpio), \
597 .enum_id = data_or_mark, \
598 }
599#define GPIO_FN(str) \
600 PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
601
602/*
Geert Uytterhoevencbc983f2015-09-23 14:15:08 +0200603 * PORTnCR helper macro for SH-Mobile/R-Mobile
Laurent Pincharte3d93b42013-07-15 15:14:22 +0200604 */
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800605#define PORTCR(nr, reg) \
606 { \
Geert Uytterhoeven05c5f262015-02-27 18:38:02 +0100607 PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
608 /* PULMD[1:0], handled by .set_bias() */ \
609 0, 0, 0, 0, \
610 /* IE and OE */ \
611 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
612 /* SEC, not supported */ \
613 0, 0, \
614 /* PTMD[2:0] */ \
615 PORT##nr##_FN0, PORT##nr##_FN1, \
616 PORT##nr##_FN2, PORT##nr##_FN3, \
617 PORT##nr##_FN4, PORT##nr##_FN5, \
618 PORT##nr##_FN6, PORT##nr##_FN7 \
619 } \
Kuninori Morimoto9b491392011-11-10 18:45:43 -0800620 }
Kuninori Morimotobd8d0cba2011-11-10 18:45:23 -0800621
Geert Uytterhoeven69af7752015-09-25 10:55:44 +0200622/*
623 * GPIO number helper macro for R-Car
624 */
625#define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
626
Magnus Dammfae43392009-11-27 07:38:01 +0000627#endif /* __SH_PFC_H */