blob: 8e440c9654cb8a38891452fe6442e81860e27fec [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001config ARM
2 bool
3 default y
Catalin Marinas74634492012-07-30 14:41:09 -07004 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
Dan Williams21266be2015-11-19 18:19:29 -08005 select ARCH_HAS_DEVMEM_IS_ALLOWED
Kees Cook2b68f6c2015-04-14 15:48:00 -07006 select ARCH_HAS_ELF_RANDOMIZE
Mark Rutland3d067702012-10-30 12:13:42 +00007 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Russell King171b3f02013-09-12 21:24:42 +01008 select ARCH_HAVE_CUSTOM_GPIO_H
Riku Voipio957e3fa2014-12-12 16:57:44 -08009 select ARCH_HAS_GCOV_PROFILE_ALL
Mark Salterd7018842013-10-07 22:07:58 -040010 select ARCH_MIGHT_HAVE_PC_PARPORT
Peter Zijlstra4badad32014-06-06 19:53:16 +020011 select ARCH_SUPPORTS_ATOMIC_RMW
Kim Phillips017f1612013-11-06 05:15:24 +010012 select ARCH_USE_BUILTIN_BSWAP
Will Deacon0cbad9c2013-10-09 17:19:22 +010013 select ARCH_USE_CMPXCHG_LOCKREF
Russell Kingb1b3f492012-10-06 17:12:25 +010014 select ARCH_WANT_IPC_PARSE_VERSION
Stephen Boydee951c62012-10-29 19:19:34 +010015 select BUILDTIME_EXTABLE_SORT if MMU
Russell King171b3f02013-09-12 21:24:42 +010016 select CLONE_BACKWARDS
Russell Kingb1b3f492012-10-06 17:12:25 +010017 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacondce5c9e2013-12-17 19:50:16 +010018 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
Borislav Petkovb01aec92015-05-21 19:59:31 +020019 select EDAC_SUPPORT
20 select EDAC_ATOMIC_SCRUB
Laura Abbott36d0fd22014-10-09 15:26:42 -070021 select GENERIC_ALLOCATOR
Uwe Kleine-König4477ca42013-03-21 21:02:37 +010022 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
Russell Kingb1b3f492012-10-06 17:12:25 +010023 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
Ard Biesheuvel29373672015-09-01 08:59:28 +020024 select GENERIC_EARLY_IOREMAP
Russell King171b3f02013-09-12 21:24:42 +010025 select GENERIC_IDLE_POLL_SETUP
Russell Kingb1b3f492012-10-06 17:12:25 +010026 select GENERIC_IRQ_PROBE
27 select GENERIC_IRQ_SHOW
Geert Uytterhoeven7c070052015-04-01 13:37:11 +010028 select GENERIC_IRQ_SHOW_LEVEL
Russell Kingb1b3f492012-10-06 17:12:25 +010029 select GENERIC_PCI_IOMAP
Stephen Boyd38ff87f2013-06-01 23:39:40 -070030 select GENERIC_SCHED_CLOCK
Russell Kingb1b3f492012-10-06 17:12:25 +010031 select GENERIC_SMP_IDLE_THREAD
32 select GENERIC_STRNCPY_FROM_USER
33 select GENERIC_STRNLEN_USER
Marc Zyngiera71b0922014-08-26 11:03:18 +010034 select HANDLE_DOMAIN_IRQ
Russell Kingb1b3f492012-10-06 17:12:25 +010035 select HARDIRQS_SW_RESEND
AKASHI Takahiro7a017722014-02-25 18:16:24 +090036 select HAVE_ARCH_AUDITSYSCALL if (AEABI && !OABI_COMPAT)
Yalin Wang0b7857d2015-01-16 02:45:55 +010037 select HAVE_ARCH_BITREVERSE if (CPU_32v7M || CPU_32v7) && !CPU_32v6
Arnd Bergmann437682ee2015-11-19 13:30:42 +010038 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL && !CPU_ENDIAN_BE32 && MMU
39 select HAVE_ARCH_KGDB if !CPU_ENDIAN_BE32 && MMU
Daniel Cashmane0c25d92016-01-14 15:19:57 -080040 select HAVE_ARCH_MMAP_RND_BITS if MMU
Kees Cook91702172013-11-09 00:51:56 +010041 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
Wade Farnsworth0693bf62012-04-04 16:19:47 +010042 select HAVE_ARCH_TRACEHOOK
Jens Wiklanderb329f952016-01-04 15:42:55 +010043 select HAVE_ARM_SMCCC if CPU_V7
Daniel Borkmann60777762016-05-13 19:08:28 +020044 select HAVE_CBPF_JIT
Russell King51aaf812014-04-22 22:26:27 +010045 select HAVE_CC_STACKPROTECTOR
Russell King171b3f02013-09-12 21:24:42 +010046 select HAVE_CONTEXT_TRACKING
Russell Kingb1b3f492012-10-06 17:12:25 +010047 select HAVE_C_RECORDMCOUNT
48 select HAVE_DEBUG_KMEMLEAK
49 select HAVE_DMA_API_DEBUG
Russell Kingb1b3f492012-10-06 17:12:25 +010050 select HAVE_DMA_CONTIGUOUS if MMU
Arnd Bergmann437682ee2015-11-19 13:30:42 +010051 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) && !CPU_ENDIAN_BE32 && MMU
Will Deacondce5c9e2013-12-17 19:50:16 +010052 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
Jiri Slaby5f56a5d2016-05-20 17:00:16 -070053 select HAVE_EXIT_THREAD
Russell Kingb1b3f492012-10-06 17:12:25 +010054 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
55 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
56 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
Emese Revfy6b90bd42016-05-24 00:09:38 +020057 select HAVE_GCC_PLUGINS
Russell Kingb1b3f492012-10-06 17:12:25 +010058 select HAVE_GENERIC_DMA_COHERENT
Russell Kingb1b3f492012-10-06 17:12:25 +010059 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
60 select HAVE_IDE if PCI || ISA || PCMCIA
Russell King87c46b62013-05-04 14:38:59 +010061 select HAVE_IRQ_TIME_ACCOUNTING
Russell Kingb1b3f492012-10-06 17:12:25 +010062 select HAVE_KERNEL_GZIP
Kyungsik Leef9b493a2013-07-08 16:01:48 -070063 select HAVE_KERNEL_LZ4
Russell Kingb1b3f492012-10-06 17:12:25 +010064 select HAVE_KERNEL_LZMA
65 select HAVE_KERNEL_LZO
66 select HAVE_KERNEL_XZ
Arnd Bergmanncb1293e2015-05-26 15:40:44 +010067 select HAVE_KPROBES if !XIP_KERNEL && !CPU_ENDIAN_BE32 && !CPU_V7M
Ananth N Mavinakayanahalli9edddaa2008-03-04 14:28:37 -080068 select HAVE_KRETPROBES if (HAVE_KPROBES)
Russell Kingb1b3f492012-10-06 17:12:25 +010069 select HAVE_MEMBLOCK
Ard Biesheuvel7d485f62014-11-24 16:54:35 +010070 select HAVE_MOD_ARCH_SPECIFIC
Petr Mladek42a0bb32016-05-20 17:00:33 -070071 select HAVE_NMI
Russell Kingb1b3f492012-10-06 17:12:25 +010072 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
Wang Nan0dc016d2015-01-09 14:37:36 +080073 select HAVE_OPTPROBES if !THUMB2_KERNEL
Jamie Iles7ada1892010-02-02 20:24:58 +010074 select HAVE_PERF_EVENTS
Will Deacon49863892013-09-26 12:36:35 +010075 select HAVE_PERF_REGS
76 select HAVE_PERF_USER_STACK_DUMP
Steve Cappera0ad5492014-10-09 15:29:18 -070077 select HAVE_RCU_TABLE_FREE if (SMP && ARM_LPAE)
Will Deacone513f8b2010-06-25 12:24:53 +010078 select HAVE_REGS_AND_STACK_ACCESS_API
Russell Kingb1b3f492012-10-06 17:12:25 +010079 select HAVE_SYSCALL_TRACEPOINTS
Catalin Marinasaf1839e2012-10-08 16:28:08 -070080 select HAVE_UID16
Kevin Hilman31c1fc82013-09-16 15:28:22 -070081 select HAVE_VIRT_CPU_ACCOUNTING_GEN
Thomas Gleixnerda0ec6f2013-08-14 20:43:17 +010082 select IRQ_FORCED_THREADING
Russell King171b3f02013-09-12 21:24:42 +010083 select MODULES_USE_ELF_REL
Santosh Shilimkar84f452b2013-06-30 00:28:46 -040084 select NO_BOOTMEM
Arnd Bergmannaa7d5f12015-11-19 13:20:54 +010085 select OF_EARLY_FLATTREE if OF
86 select OF_RESERVED_MEM if OF
Russell King171b3f02013-09-12 21:24:42 +010087 select OLD_SIGACTION
88 select OLD_SIGSUSPEND3
Russell Kingb1b3f492012-10-06 17:12:25 +010089 select PERF_USE_VMALLOC
90 select RTC_LIB
91 select SYS_SUPPORTS_APM_EMULATION
Russell King171b3f02013-09-12 21:24:42 +010092 # Above selects are sorted alphabetically; please add new ones
93 # according to that. Thanks.
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 help
95 The ARM series is a line of low-power-consumption RISC chip designs
Martin Michlmayrf6c89652006-02-08 21:09:07 +000096 licensed by ARM Ltd and targeted at embedded applications and
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
Martin Michlmayrf6c89652006-02-08 21:09:07 +000098 manufactured, but legacy ARM-based PC hardware remains popular in
Linus Torvalds1da177e2005-04-16 15:20:36 -070099 Europe. There is an ARM Linux project with a web page at
100 <http://www.arm.linux.org.uk/>.
101
Russell King74facff2011-06-02 11:16:22 +0100102config ARM_HAS_SG_CHAIN
Laura Abbott308c09f2014-08-08 14:23:25 -0700103 select ARCH_HAS_SG_CHAIN
Russell King74facff2011-06-02 11:16:22 +0100104 bool
105
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200106config NEED_SG_DMA_LENGTH
107 bool
108
109config ARM_DMA_USE_IOMMU
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200110 bool
Russell Kingb1b3f492012-10-06 17:12:25 +0100111 select ARM_HAS_SG_CHAIN
112 select NEED_SG_DMA_LENGTH
Marek Szyprowski4ce63fc2012-05-16 15:48:21 +0200113
Seung-Woo Kim60460ab2013-02-06 13:21:14 +0900114if ARM_DMA_USE_IOMMU
115
116config ARM_DMA_IOMMU_ALIGNMENT
117 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
118 range 4 9
119 default 8
120 help
121 DMA mapping framework by default aligns all buffers to the smallest
122 PAGE_SIZE order which is greater than or equal to the requested buffer
123 size. This works well for buffers up to a few hundreds kilobytes, but
124 for larger buffers it just a waste of address space. Drivers which has
125 relatively small addressing window (like 64Mib) might run out of
126 virtual space with just a few allocations.
127
128 With this parameter you can specify the maximum PAGE_SIZE order for
129 DMA IOMMU buffers. Larger buffers will be aligned only to this
130 specified order. The order is expressed as a power of two multiplied
131 by the PAGE_SIZE.
132
133endif
134
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100135config MIGHT_HAVE_PCI
136 bool
137
Ralf Baechle75e71532007-02-09 17:08:58 +0000138config SYS_SUPPORTS_APM_EMULATION
139 bool
140
Linus Walleijbc581772009-09-15 17:30:37 +0100141config HAVE_TCM
142 bool
143 select GENERIC_ALLOCATOR
144
Russell Kinge119bff2010-01-10 17:23:29 +0000145config HAVE_PROC_CPU
146 bool
147
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700148config NO_IOPORT_MAP
Al Viro5ea81762007-02-11 15:41:31 +0000149 bool
Al Viro5ea81762007-02-11 15:41:31 +0000150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151config EISA
152 bool
153 ---help---
154 The Extended Industry Standard Architecture (EISA) bus was
155 developed as an open alternative to the IBM MicroChannel bus.
156
157 The EISA bus provided some of the features of the IBM MicroChannel
158 bus while maintaining backward compatibility with cards made for
159 the older ISA bus. The EISA bus saw limited use between 1988 and
160 1995 when it was made obsolete by the PCI bus.
161
162 Say Y here if you are building a kernel for an EISA-based machine.
163
164 Otherwise, say N.
165
166config SBUS
167 bool
168
Russell Kingf16fb1e2007-04-28 09:59:37 +0100169config STACKTRACE_SUPPORT
170 bool
171 default y
172
173config LOCKDEP_SUPPORT
174 bool
175 default y
176
Russell King7ad1bcb2006-08-27 12:07:02 +0100177config TRACE_IRQFLAGS_SUPPORT
178 bool
Arnd Bergmanncb1293e2015-05-26 15:40:44 +0100179 default !CPU_V7M
Russell King7ad1bcb2006-08-27 12:07:02 +0100180
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181config RWSEM_XCHGADD_ALGORITHM
182 bool
Will Deacon8a874112014-05-02 17:06:19 +0100183 default y
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
David Howellsf0d1b0b2006-12-08 02:37:49 -0800185config ARCH_HAS_ILOG2_U32
186 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800187
188config ARCH_HAS_ILOG2_U64
189 bool
David Howellsf0d1b0b2006-12-08 02:37:49 -0800190
Eduardo Valentin4a1b5732013-06-13 22:58:52 +0100191config ARCH_HAS_BANDGAP
192 bool
193
Stefan Agnera5f4c562015-08-13 00:01:52 +0100194config FIX_EARLYCON_MEM
195 def_bool y if MMU
196
Akinobu Mitab89c3b12006-03-26 01:39:19 -0800197config GENERIC_HWEIGHT
198 bool
199 default y
200
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201config GENERIC_CALIBRATE_DELAY
202 bool
203 default y
204
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100205config ARCH_MAY_HAVE_PC_FDC
206 bool
207
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800208config ZONE_DMA
209 bool
Christoph Lameter5ac6da62007-02-10 01:43:14 -0800210
FUJITA Tomonoriccd7ab72010-03-10 15:23:23 -0800211config NEED_DMA_MAP_STATE
212 def_bool y
213
David A. Longc7edc9e2014-03-07 11:23:04 -0500214config ARCH_SUPPORTS_UPROBES
215 def_bool y
216
Rob Herring58af4a22012-03-20 14:33:01 -0500217config ARCH_HAS_DMA_SET_COHERENT_MASK
218 bool
219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220config GENERIC_ISA_DMA
221 bool
222
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223config FIQ
224 bool
225
Rob Herring13a50452012-02-07 09:28:22 -0600226config NEED_RET_TO_USER
227 bool
228
Al Viro034d2f52005-12-19 16:27:59 -0500229config ARCH_MTD_XIP
230 bool
231
Hyok S. Choic760fc12006-03-27 15:18:50 +0100232config VECTORS_BASE
233 hex
Hyok S. Choi6afd6fa2006-09-28 21:46:34 +0900234 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
Hyok S. Choic760fc12006-03-27 15:18:50 +0100235 default DRAM_BASE if REMAP_VECTORS_TO_RAM
236 default 0x00000000
237 help
Russell King19accfd2013-07-04 11:40:32 +0100238 The base address of exception vectors. This must be two pages
239 in size.
Hyok S. Choic760fc12006-03-27 15:18:50 +0100240
Russell Kingdc21af92011-01-04 19:09:43 +0000241config ARM_PATCH_PHYS_VIRT
Russell Kingc1beced2011-08-10 10:23:45 +0100242 bool "Patch physical to virtual translations at runtime" if EMBEDDED
243 default y
Nicolas Pitreb511d752011-02-21 06:53:35 +0100244 depends on !XIP_KERNEL && MMU
Russell Kingdc21af92011-01-04 19:09:43 +0000245 help
Russell King111e9a52011-05-12 10:02:42 +0100246 Patch phys-to-virt and virt-to-phys translation functions at
247 boot and module load time according to the position of the
248 kernel in system memory.
Russell Kingdc21af92011-01-04 19:09:43 +0000249
Russell King111e9a52011-05-12 10:02:42 +0100250 This can only be used with non-XIP MMU kernels where the base
Nicolas Pitredaece592011-08-12 00:14:29 +0100251 of physical memory is at a 16MB boundary.
Russell Kingdc21af92011-01-04 19:09:43 +0000252
Russell Kingc1beced2011-08-10 10:23:45 +0100253 Only disable this option if you know that you do not require
254 this feature (eg, building a kernel for a single machine) and
255 you need to shrink the kernel to the minimal size.
256
Rob Herringc334bc12012-03-04 22:03:33 -0600257config NEED_MACH_IO_H
258 bool
259 help
260 Select this when mach/io.h is required to provide special
261 definitions for this platform. The need for mach/io.h should
262 be avoided when possible.
263
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400264config NEED_MACH_MEMORY_H
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400265 bool
Russell King111e9a52011-05-12 10:02:42 +0100266 help
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400267 Select this when mach/memory.h is required to provide special
268 definitions for this platform. The need for mach/memory.h should
269 be avoided when possible.
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400270
271config PHYS_OFFSET
Nicolas Pitre974c0722011-12-02 23:09:42 +0100272 hex "Physical address of main memory" if MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100273 depends on !ARM_PATCH_PHYS_VIRT
Nicolas Pitre974c0722011-12-02 23:09:42 +0100274 default DRAM_BASE if !MMU
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100275 default 0x00000000 if ARCH_EBSA110 || \
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100276 ARCH_FOOTBRIDGE || \
277 ARCH_INTEGRATOR || \
278 ARCH_IOP13XX || \
279 ARCH_KS8695 || \
Linus Walleij8f2c0062016-08-10 14:30:35 +0200280 ARCH_REALVIEW
Uwe Kleine-Königc6f54a92014-07-23 20:37:43 +0100281 default 0x10000000 if ARCH_OMAP1 || ARCH_RPC
282 default 0x20000000 if ARCH_S5PV210
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700283 default 0xc0000000 if ARCH_SA1100
Nicolas Pitre1b9f95f2011-07-05 22:52:51 -0400284 help
285 Please provide the physical address corresponding to the
286 location of main memory in your system.
Russell Kingcada3c02011-01-04 19:39:29 +0000287
Simon Glass87e040b2011-08-16 23:44:26 +0100288config GENERIC_BUG
289 def_bool y
290 depends on BUG
291
Kirill A. Shutemov1bcad262015-04-14 15:45:42 -0700292config PGTABLE_LEVELS
293 int
294 default 3 if ARM_LPAE
295 default 2
296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297source "init/Kconfig"
298
Matt Helsleydc52ddc2008-10-18 20:27:21 -0700299source "kernel/Kconfig.freezer"
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301menu "System Type"
302
Hyok S. Choi3c427972009-07-24 12:35:00 +0100303config MMU
304 bool "MMU-based Paged Memory Management Support"
305 default y
306 help
307 Select if you want MMU-based virtualised addressing space
308 support by paged memory management. If unsure, say 'Y'.
309
Daniel Cashmane0c25d92016-01-14 15:19:57 -0800310config ARCH_MMAP_RND_BITS_MIN
311 default 8
312
313config ARCH_MMAP_RND_BITS_MAX
314 default 14 if PAGE_OFFSET=0x40000000
315 default 15 if PAGE_OFFSET=0x80000000
316 default 16
317
Russell Kingccf50e22010-03-15 19:03:06 +0000318#
319# The "ARM system type" choice list is ordered alphabetically by option
320# text. Please add new entries in the option alphabetic order.
321#
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322choice
323 prompt "ARM system type"
Arnd Bergmann70722802015-12-17 17:45:47 +0100324 default ARM_SINGLE_ARMV7M if !MMU
Arnd Bergmann1420b222013-02-14 13:33:36 +0100325 default ARCH_MULTIPLATFORM if MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Rob Herring387798b2012-09-06 13:41:12 -0500327config ARCH_MULTIPLATFORM
328 bool "Allow multiple platforms to be selected"
Russell Kingb1b3f492012-10-06 17:12:25 +0100329 depends on MMU
Olof Johansson42dc8362014-03-09 12:46:59 -0700330 select ARM_HAS_SG_CHAIN
Rob Herring387798b2012-09-06 13:41:12 -0500331 select ARM_PATCH_PHYS_VIRT
332 select AUTO_ZRELADDR
Rob Herring6d0add42014-04-16 08:42:13 -0500333 select CLKSRC_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600334 select COMMON_CLK
Rob Herringddb902c2013-11-22 09:29:37 -0600335 select GENERIC_CLOCKEVENTS
Will Deacon08d38be2014-05-27 23:26:35 +0100336 select MIGHT_HAVE_PCI
Rob Herring387798b2012-09-06 13:41:12 -0500337 select MULTI_IRQ_HANDLER
Dinh Nguyen66314222012-07-18 16:07:18 -0600338 select SPARSE_IRQ
339 select USE_OF
Dinh Nguyen66314222012-07-18 16:07:18 -0600340
Stefan Agner9c77bc42015-05-20 00:03:51 +0200341config ARM_SINGLE_ARMV7M
342 bool "ARMv7-M based platforms (Cortex-M0/M3/M4)"
343 depends on !MMU
Stefan Agner9c77bc42015-05-20 00:03:51 +0200344 select ARM_NVIC
Stefan Agner499f1642015-05-21 00:35:44 +0200345 select AUTO_ZRELADDR
Stefan Agner9c77bc42015-05-20 00:03:51 +0200346 select CLKSRC_OF
347 select COMMON_CLK
348 select CPU_V7M
349 select GENERIC_CLOCKEVENTS
350 select NO_IOPORT_MAP
351 select SPARSE_IRQ
352 select USE_OF
353
Russell King788c9702009-04-26 14:21:59 +0100354config ARCH_GEMINI
355 bool "Cortina Systems Gemini"
Linus Walleijf3372c02013-10-01 12:57:20 +0200356 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100357 select CPU_FA526
Linus Walleijf3372c02013-10-01 12:57:20 +0200358 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200359 select GPIOLIB
Russell King788c9702009-04-26 14:21:59 +0100360 help
361 Support for the Cortina Systems Gemini family SoCs
362
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363config ARCH_EBSA110
364 bool "EBSA-110"
Russell Kingb1b3f492012-10-06 17:12:25 +0100365 select ARCH_USES_GETTIMEOFFSET
Russell Kingc7508152008-10-26 10:55:14 +0000366 select CPU_SA110
Russell Kingf7e68bb2005-05-05 14:49:01 +0100367 select ISA
Rob Herringc334bc12012-03-04 22:03:33 -0600368 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400369 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700370 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 help
372 This is an evaluation board for the StrongARM processor available
Martin Michlmayrf6c89652006-02-08 21:09:07 +0000373 from Digital. It has limited hardware on-board, including an
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 Ethernet interface, two PCMCIA sockets, two serial ports and a
375 parallel port.
376
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000377config ARCH_EP93XX
378 bool "EP93xx-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100379 select ARCH_HAS_HOLES_MEMORYMODEL
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000380 select ARM_AMBA
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700381 select ARM_PATCH_PHYS_VIRT
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000382 select ARM_VIC
H Hartley Sweetenb8824c92015-06-15 10:35:06 -0700383 select AUTO_ZRELADDR
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100384 select CLKDEV_LOOKUP
Linus Walleij000bc172015-06-15 14:34:03 +0200385 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100386 select CPU_ARM920T
Linus Walleij000bc172015-06-15 14:34:03 +0200387 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200388 select GPIOLIB
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000389 help
390 This enables support for the Cirrus EP93xx series of CPUs.
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392config ARCH_FOOTBRIDGE
393 bool "FootBridge"
Russell Kingc7508152008-10-26 10:55:14 +0000394 select CPU_SA110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 select FOOTBRIDGE
Russell King4e8d7632011-01-28 21:00:39 +0000396 select GENERIC_CLOCKEVENTS
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200397 select HAVE_IDE
Rob Herring8ef6e622012-03-01 20:48:12 -0600398 select NEED_MACH_IO_H if !MMU
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400399 select NEED_MACH_MEMORY_H
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000400 help
401 Support for systems based on the DC21285 companion chip
402 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100404config ARCH_NETX
405 bool "Hilscher NetX based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100406 select ARM_VIC
Russell King234b6ced2011-05-08 14:09:47 +0100407 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000408 select CPU_ARM926T
Uwe Kleine-König2fcfe6b2008-12-09 21:57:24 +0100409 select GENERIC_CLOCKEVENTS
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000410 help
Deepak Saxena4af6fee2006-06-20 21:30:44 +0100411 This enables support for systems based on the Hilscher NetX Soc
412
Russell King3b938be2007-05-12 11:25:44 +0100413config ARCH_IOP13XX
414 bool "IOP13xx-based"
415 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100416 select CPU_XSC3
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400417 select NEED_MACH_MEMORY_H
Rob Herring13a50452012-02-07 09:28:22 -0600418 select NEED_RET_TO_USER
Russell Kingb1b3f492012-10-06 17:12:25 +0100419 select PCI
420 select PLAT_IOP
421 select VMSPLIT_1G
Thomas Gleixner37ebbcf2014-05-07 15:44:04 +0000422 select SPARSE_IRQ
Russell King3b938be2007-05-12 11:25:44 +0100423 help
424 Support for Intel's IOP13XX (XScale) family of processors.
425
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100426config ARCH_IOP32X
427 bool "IOP32x-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100428 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000429 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200430 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200431 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600432 select NEED_RET_TO_USER
Russell Kingf7e68bb2005-05-05 14:49:01 +0100433 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100434 select PLAT_IOP
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000435 help
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100436 Support for Intel's 80219 and IOP32X (XScale) family of
437 processors.
438
439config ARCH_IOP33X
440 bool "IOP33x-based"
441 depends on MMU
Russell Kingc7508152008-10-26 10:55:14 +0000442 select CPU_XSCALE
Linus Walleije9004f52013-09-09 11:59:51 +0200443 select GPIO_IOP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200444 select GPIOLIB
Rob Herring13a50452012-02-07 09:28:22 -0600445 select NEED_RET_TO_USER
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100446 select PCI
Russell Kingb1b3f492012-10-06 17:12:25 +0100447 select PLAT_IOP
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100448 help
449 Support for Intel's IOP33X (XScale) family of processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Russell King3b938be2007-05-12 11:25:44 +0100451config ARCH_IXP4XX
452 bool "IXP4xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100453 depends on MMU
Rob Herring58af4a22012-03-20 14:33:01 -0500454 select ARCH_HAS_DMA_SET_COHERENT_MASK
Russell King51aaf812014-04-22 22:26:27 +0100455 select ARCH_SUPPORTS_BIG_ENDIAN
Russell King234b6ced2011-05-08 14:09:47 +0100456 select CLKSRC_MMIO
Russell Kingc7508152008-10-26 10:55:14 +0000457 select CPU_XSCALE
Russell Kingb1b3f492012-10-06 17:12:25 +0100458 select DMABOUNCE if PCI
Russell King3b938be2007-05-12 11:25:44 +0100459 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200460 select GPIOLIB
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +0100461 select MIGHT_HAVE_PCI
Rob Herringc334bc12012-03-04 22:03:33 -0600462 select NEED_MACH_IO_H
Florian Fainelli9296d942013-04-09 14:29:26 +0200463 select USB_EHCI_BIG_ENDIAN_DESC
Russell King171b3f02013-09-12 21:24:42 +0100464 select USB_EHCI_BIG_ENDIAN_MMIO
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100465 help
Russell King3b938be2007-05-12 11:25:44 +0100466 Support for Intel's IXP4XX (XScale) family of processors.
Lennert Buytenhekc4713072006-03-28 21:18:54 +0100467
Saeed Bisharaedabd382009-08-06 15:12:43 +0300468config ARCH_DOVE
469 bool "Marvell Dove"
Sebastian Hesselbarth756b2532013-05-02 19:56:12 +0100470 select CPU_PJ4
Saeed Bisharaedabd382009-08-06 15:12:43 +0300471 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200472 select GPIOLIB
Russell King0f81bd42012-09-09 20:34:13 +0100473 select MIGHT_HAVE_PCI
Arnd Bergmannb8cd3372015-12-02 22:27:04 +0100474 select MULTI_IRQ_HANDLER
Russell King171b3f02013-09-12 21:24:42 +0100475 select MVEBU_MBUS
Sebastian Hesselbarth9139acd2012-11-19 10:39:55 +0100476 select PINCTRL
477 select PINCTRL_DOVE
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200478 select PLAT_ORION_LEGACY
Arnd Bergmann5cdbe5d2015-12-02 22:27:05 +0100479 select SPARSE_IRQ
Russell Kingc5d431e2015-12-08 10:58:09 +0000480 select PM_GENERIC_DOMAINS if PM
Saeed Bisharaedabd382009-08-06 15:12:43 +0300481 help
482 Support for the Marvell Dove SoC 88AP510
483
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100484config ARCH_KS8695
485 bool "Micrel/Kendin KS8695"
Linus Walleijc7e783d2012-08-29 20:27:22 +0200486 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100487 select CPU_ARM922T
Linus Walleijc7e783d2012-08-29 20:27:22 +0200488 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200489 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100490 select NEED_MACH_MEMORY_H
Andrew Victorc53c9cf2007-05-11 21:01:28 +0100491 help
492 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
493 System-on-Chip devices.
494
Russell King788c9702009-04-26 14:21:59 +0100495config ARCH_W90X900
496 bool "Nuvoton W90X900 CPU"
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100497 select CLKDEV_LOOKUP
Russell King6fa5d5f2011-05-08 15:34:39 +0100498 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100499 select CPU_ARM926T
wanzongshun58b53692009-08-14 15:36:44 +0100500 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200501 select GPIOLIB
Lennert Buytenhek777f9be2008-06-22 22:45:02 +0200502 help
wanzongshuna8bc4ea2009-08-14 15:38:29 +0100503 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
504 At present, the w90x900 has been renamed nuc900, regarding
505 the ARM series product line, you can login the following
506 link address to know more.
507
508 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
509 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400510
Russell King93e22562012-10-12 14:20:52 +0100511config ARCH_LPC32XX
512 bool "NXP LPC32XX"
Russell King93e22562012-10-12 14:20:52 +0100513 select ARM_AMBA
Russell King40737232011-01-06 22:32:52 +0000514 select CLKDEV_LOOKUP
Vladimir Zapolskiyc227f122015-11-20 03:05:10 +0200515 select CLKSRC_LPC32XX
516 select COMMON_CLK
Russell King93e22562012-10-12 14:20:52 +0100517 select CPU_ARM926T
518 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200519 select GPIOLIB
Vladimir Zapolskiy8cb17b52016-04-25 04:00:38 +0300520 select MULTI_IRQ_HANDLER
521 select SPARSE_IRQ
Russell King93e22562012-10-12 14:20:52 +0100522 select USE_OF
523 help
524 Support for the NXP LPC32XX family of processors
525
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526config ARCH_PXA
eric miao2c8086a2007-09-11 19:13:17 -0700527 bool "PXA2xx/PXA3xx-based"
Russell Kinga4f7e762006-06-28 12:52:41 +0100528 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100529 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100530 select ARM_CPU_SUSPEND if PM
531 select AUTO_ZRELADDR
Robert Jarzmika1c0a6a2015-02-07 22:54:03 +0100532 select COMMON_CLK
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100533 select CLKDEV_LOOKUP
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200534 select CLKSRC_PXA
Russell King234b6ced2011-05-08 14:09:47 +0100535 select CLKSRC_MMIO
Robert Jarzmik6f6caea2014-07-14 18:52:03 +0200536 select CLKSRC_OF
Arnd Bergmann2f202862016-01-29 15:06:29 +0100537 select CPU_XSCALE if !CPU_XSC3
Eric Miao981d0f32007-07-24 01:22:43 +0100538 select GENERIC_CLOCKEVENTS
Haojian Zhuang157d2642011-10-17 20:37:52 +0800539 select GPIO_PXA
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200540 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100541 select HAVE_IDE
Robert Jarzmikd6cf30c2015-02-14 22:41:56 +0100542 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100543 select MULTI_IRQ_HANDLER
Eric Miaobd5ce432009-01-20 12:06:01 +0800544 select PLAT_PXA
Haojian Zhuang6ac6b812010-08-20 15:23:59 +0800545 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000546 help
eric miao2c8086a2007-09-11 19:13:17 -0700547 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549config ARCH_RPC
550 bool "RiscPC"
Russell King868e87c2015-09-28 10:31:50 +0100551 depends on MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 select ARCH_ACORN
viro@ZenIV.linux.org.uka08b6b72005-09-06 01:48:42 +0100553 select ARCH_MAY_HAVE_PC_FDC
Russell King07f841b2008-10-01 17:11:06 +0100554 select ARCH_SPARSEMEM_ENABLE
John Stultz5cfc8ee2010-03-24 00:22:36 +0000555 select ARCH_USES_GETTIMEOFFSET
Arnd Bergmannfa04e202014-02-26 17:39:12 +0100556 select CPU_SA110
Russell Kingb1b3f492012-10-06 17:12:25 +0100557 select FIQ
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200558 select HAVE_IDE
Russell Kingb1b3f492012-10-06 17:12:25 +0100559 select HAVE_PATA_PLATFORM
560 select ISA_DMA_API
Rob Herringc334bc12012-03-04 22:03:33 -0600561 select NEED_MACH_IO_H
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400562 select NEED_MACH_MEMORY_H
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700563 select NO_IOPORT_MAP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 help
565 On the Acorn Risc-PC, Linux can support the internal IDE disk and
566 CD-ROM interface, serial and parallel port, and the floppy drive.
567
568config ARCH_SA1100
569 bool "SA1100-based"
Russell Kingb1b3f492012-10-06 17:12:25 +0100570 select ARCH_MTD_XIP
Russell Kingb1b3f492012-10-06 17:12:25 +0100571 select ARCH_SPARSEMEM_ENABLE
572 select CLKDEV_LOOKUP
573 select CLKSRC_MMIO
Daniel Lezcano389d9b52015-10-09 15:48:38 +0200574 select CLKSRC_PXA
575 select CLKSRC_OF if OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100576 select CPU_FREQ
577 select CPU_SA1100
578 select GENERIC_CLOCKEVENTS
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200579 select GPIOLIB
Arnd Bergmannd0ee9f42011-10-01 21:10:32 +0200580 select HAVE_IDE
Dmitry Eremin-Solenikov1eca42b2014-11-28 15:56:54 +0100581 select IRQ_DOMAIN
Russell Kingb1b3f492012-10-06 17:12:25 +0100582 select ISA
Dmitry Eremin-Solenikovaffcab32014-11-28 15:55:16 +0100583 select MULTI_IRQ_HANDLER
Nicolas Pitre0cdc8b92011-09-02 22:26:55 -0400584 select NEED_MACH_MEMORY_H
Russell King375dec92012-02-23 14:29:33 +0100585 select SPARSE_IRQ
Martin Michlmayrf999b8b2006-02-08 21:09:05 +0000586 help
587 Support for StrongARM 11x0 based boards.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900589config ARCH_S3C24XX
590 bool "Samsung S3C24XX SoCs"
Arnd Bergmann335cce72014-03-13 14:11:16 +0100591 select ATAGS
Russell Kingb1b3f492012-10-06 17:12:25 +0100592 select CLKDEV_LOOKUP
Tomasz Figa42805062013-04-28 02:25:01 +0200593 select CLKSRC_SAMSUNG_PWM
Romain Naour7f78b6e2013-01-09 18:47:04 -0800594 select GENERIC_CLOCKEVENTS
Tomasz Figa880cf072013-06-19 01:22:20 +0900595 select GPIO_SAMSUNG
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200596 select GPIOLIB
Kukjin Kim20676c12010-11-13 16:08:32 +0900597 select HAVE_S3C2410_I2C if I2C
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900598 select HAVE_S3C2410_WATCHDOG if WATCHDOG
Russell Kingb1b3f492012-10-06 17:12:25 +0100599 select HAVE_S3C_RTC if RTC_CLASS
Heiko Stuebner17453dd2013-03-07 12:38:25 +0900600 select MULTI_IRQ_HANDLER
Rob Herringc334bc12012-03-04 22:03:33 -0600601 select NEED_MACH_IO_H
Tomasz Figacd8dc7a2013-06-15 09:01:49 +0900602 select SAMSUNG_ATAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 help
Kukjin Kimb130d5c2012-02-03 14:29:23 +0900604 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
605 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
606 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
607 Samsung SMDK2410 development board (and derivatives).
Ben Dooks63b1f512010-04-30 16:32:26 +0900608
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100609config ARCH_DAVINCI
610 bool "TI DaVinci"
Russell Kingb1b3f492012-10-06 17:12:25 +0100611 select ARCH_HAS_HOLES_MEMORYMODEL
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +0100612 select CLKDEV_LOOKUP
Arnd Bergmannce32c5c2016-02-01 21:35:57 +0100613 select CPU_ARM926T
David Brownell20e99692009-05-07 09:31:42 -0700614 select GENERIC_ALLOCATOR
Russell Kingb1b3f492012-10-06 17:12:25 +0100615 select GENERIC_CLOCKEVENTS
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100616 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200617 select GPIOLIB
Russell Kingb1b3f492012-10-06 17:12:25 +0100618 select HAVE_IDE
Sekhar Nori689e3312012-08-28 15:27:52 +0530619 select USE_OF
Russell Kingb1b3f492012-10-06 17:12:25 +0100620 select ZONE_DMA
Kevin Hilman7c6337e2007-04-30 19:37:19 +0100621 help
622 Support for TI's DaVinci platform.
623
Tony Lindgrena0694862013-01-11 11:24:20 -0800624config ARCH_OMAP1
625 bool "TI OMAP1"
Arnd Bergmann00a36692012-06-07 18:50:51 -0600626 depends on MMU
Russell Kingb1b3f492012-10-06 17:12:25 +0100627 select ARCH_HAS_HOLES_MEMORYMODEL
Tony Lindgrena0694862013-01-11 11:24:20 -0800628 select ARCH_OMAP
Tony Priske9a91de2012-08-03 21:00:06 +1200629 select CLKDEV_LOOKUP
viresh kumarcee37e52010-04-01 12:31:05 +0100630 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100631 select GENERIC_CLOCKEVENTS
Tony Lindgrena0694862013-01-11 11:24:20 -0800632 select GENERIC_IRQ_CHIP
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200633 select GPIOLIB
Tony Lindgrena0694862013-01-11 11:24:20 -0800634 select HAVE_IDE
635 select IRQ_DOMAIN
Tony Lindgrenb6943312015-05-20 09:01:21 -0700636 select MULTI_IRQ_HANDLER
Tony Lindgrena0694862013-01-11 11:24:20 -0800637 select NEED_MACH_IO_H if PCCARD
638 select NEED_MACH_MEMORY_H
Tony Lindgren685e2d02015-05-20 09:01:21 -0700639 select SPARSE_IRQ
Alexey Charkov21f47fb2010-12-23 13:11:21 +0100640 help
Tony Lindgrena0694862013-01-11 11:24:20 -0800641 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
Binghua Duan02c981c2011-07-08 17:40:12 +0800642
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643endchoice
644
Rob Herring387798b2012-09-06 13:41:12 -0500645menu "Multiple platform selection"
646 depends on ARCH_MULTIPLATFORM
647
648comment "CPU Core family selection"
649
Arnd Bergmannf8afae42014-03-25 22:19:00 +0100650config ARCH_MULTI_V4
651 bool "ARMv4 based platforms (FA526)"
652 depends on !ARCH_MULTI_V6_V7
653 select ARCH_MULTI_V4_V5
654 select CPU_FA526
655
Rob Herring387798b2012-09-06 13:41:12 -0500656config ARCH_MULTI_V4T
657 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500658 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100659 select ARCH_MULTI_V4_V5
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200660 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
661 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
662 CPU_ARM925T || CPU_ARM940T)
Rob Herring387798b2012-09-06 13:41:12 -0500663
664config ARCH_MULTI_V5
665 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
Rob Herring387798b2012-09-06 13:41:12 -0500666 depends on !ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100667 select ARCH_MULTI_V4_V5
Andrew Lunn12567bb2014-02-22 20:14:54 +0100668 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
Arnd Bergmann24e860f2013-06-03 15:38:58 +0200669 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
670 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
Rob Herring387798b2012-09-06 13:41:12 -0500671
672config ARCH_MULTI_V4_V5
673 bool
674
675config ARCH_MULTI_V6
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800676 bool "ARMv6 based platforms (ARM11)"
Rob Herring387798b2012-09-06 13:41:12 -0500677 select ARCH_MULTI_V6_V7
Rob Herring42f47542014-01-31 14:26:04 -0600678 select CPU_V6K
Rob Herring387798b2012-09-06 13:41:12 -0500679
680config ARCH_MULTI_V7
Stephen Boyd8dda05c2013-03-04 15:19:19 -0800681 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
Rob Herring387798b2012-09-06 13:41:12 -0500682 default y
683 select ARCH_MULTI_V6_V7
Russell Kingb1b3f492012-10-06 17:12:25 +0100684 select CPU_V7
Rob Herring90bc8ac2014-01-31 15:32:02 -0600685 select HAVE_SMP
Rob Herring387798b2012-09-06 13:41:12 -0500686
687config ARCH_MULTI_V6_V7
688 bool
Rob Herring9352b052014-01-31 15:36:10 -0600689 select MIGHT_HAVE_CACHE_L2X0
Rob Herring387798b2012-09-06 13:41:12 -0500690
691config ARCH_MULTI_CPU_AUTO
692 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
693 select ARCH_MULTI_V5
694
695endmenu
696
Rob Herring05e2a3d2013-12-05 10:04:54 -0600697config ARCH_VIRT
Masahiro Yamadae3246542015-11-16 12:06:10 +0900698 bool "Dummy Virtual Machine"
699 depends on ARCH_MULTI_V7
Rob Herring4b8b5f22013-12-05 10:10:34 -0600700 select ARM_AMBA
Rob Herring05e2a3d2013-12-05 10:04:54 -0600701 select ARM_GIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -0500702 select ARM_GIC_V2M if PCI
Jean-Philippe Brucker0b28f1d2015-10-01 13:47:18 +0100703 select ARM_GIC_V3
Rob Herring05e2a3d2013-12-05 10:04:54 -0600704 select ARM_PSCI
Rob Herring4b8b5f22013-12-05 10:10:34 -0600705 select HAVE_ARM_ARCH_TIMER
Rob Herring05e2a3d2013-12-05 10:04:54 -0600706
Russell Kingccf50e22010-03-15 19:03:06 +0000707#
708# This is sorted alphabetically by mach-* pathname. However, plat-*
709# Kconfigs may be included either alphabetically (according to the
710# plat- suffix) or along side the corresponding mach-* source.
711#
Gregory CLEMENT3e93a222012-06-04 18:38:56 +0200712source "arch/arm/mach-mvebu/Kconfig"
713
Tsahee Zidenberg445d9b32015-03-12 13:53:00 +0200714source "arch/arm/mach-alpine/Kconfig"
715
Lars Persson590b4602016-02-11 17:06:19 +0100716source "arch/arm/mach-artpec/Kconfig"
717
Oleksij Rempeld9bfc862014-11-24 12:08:27 +0100718source "arch/arm/mach-asm9260/Kconfig"
719
Russell King95b8f202010-01-14 11:43:54 +0000720source "arch/arm/mach-at91/Kconfig"
721
Anders Berg1d22924e2014-05-23 11:08:35 +0200722source "arch/arm/mach-axxia/Kconfig"
723
Christian Daudt8ac49e02012-11-19 09:46:10 -0800724source "arch/arm/mach-bcm/Kconfig"
725
Sebastian Hesselbarth1c37fa12013-09-09 14:36:19 +0200726source "arch/arm/mach-berlin/Kconfig"
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728source "arch/arm/mach-clps711x/Kconfig"
729
Anton Vorontsovd94f9442010-03-25 17:12:41 +0300730source "arch/arm/mach-cns3xxx/Kconfig"
731
Russell King95b8f202010-01-14 11:43:54 +0000732source "arch/arm/mach-davinci/Kconfig"
733
Baruch Siachdf8d7422015-01-14 10:40:30 +0200734source "arch/arm/mach-digicolor/Kconfig"
735
Russell King95b8f202010-01-14 11:43:54 +0000736source "arch/arm/mach-dove/Kconfig"
737
Lennert Buytenheke7736d42006-03-20 17:10:13 +0000738source "arch/arm/mach-ep93xx/Kconfig"
739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740source "arch/arm/mach-footbridge/Kconfig"
741
Paulius Zaleckas59d3a192009-03-26 10:06:08 +0200742source "arch/arm/mach-gemini/Kconfig"
743
Rob Herring387798b2012-09-06 13:41:12 -0500744source "arch/arm/mach-highbank/Kconfig"
745
Haojian Zhuang389ee0c2013-12-20 10:52:56 +0800746source "arch/arm/mach-hisi/Kconfig"
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748source "arch/arm/mach-integrator/Kconfig"
749
Lennert Buytenhek3f7e5812006-09-18 23:10:26 +0100750source "arch/arm/mach-iop32x/Kconfig"
751
752source "arch/arm/mach-iop33x/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753
Dan Williams285f5fa2006-12-07 02:59:39 +0100754source "arch/arm/mach-iop13xx/Kconfig"
755
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756source "arch/arm/mach-ixp4xx/Kconfig"
757
Santosh Shilimkar828989a2013-06-10 11:27:13 -0400758source "arch/arm/mach-keystone/Kconfig"
759
Russell King95b8f202010-01-14 11:43:54 +0000760source "arch/arm/mach-ks8695/Kconfig"
761
Carlo Caione3b8f5032014-09-10 22:16:59 +0200762source "arch/arm/mach-meson/Kconfig"
763
Jonas Jensen17723fd32013-12-18 13:58:45 +0100764source "arch/arm/mach-moxart/Kconfig"
765
Joel Stanley8c2ed9b2016-03-21 17:22:31 +1030766source "arch/arm/mach-aspeed/Kconfig"
767
Stanislav Samsonov794d15b2008-06-22 22:45:10 +0200768source "arch/arm/mach-mv78xx0/Kconfig"
769
Shawn Guo3995eb82012-09-13 19:48:07 +0800770source "arch/arm/mach-imx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
Matthias Bruggerf682a212014-05-13 01:06:13 +0200772source "arch/arm/mach-mediatek/Kconfig"
773
Shawn Guo1d3f33d2010-12-13 20:55:03 +0800774source "arch/arm/mach-mxs/Kconfig"
775
Russell King95b8f202010-01-14 11:43:54 +0000776source "arch/arm/mach-netx/Kconfig"
Eric Miao49cbe782009-01-20 14:15:18 +0800777
Russell King95b8f202010-01-14 11:43:54 +0000778source "arch/arm/mach-nomadik/Kconfig"
Russell King95b8f202010-01-14 11:43:54 +0000779
Daniel Tang9851ca52013-06-11 18:40:17 +1000780source "arch/arm/mach-nspire/Kconfig"
781
Tony Lindgrend48af152005-07-10 19:58:17 +0100782source "arch/arm/plat-omap/Kconfig"
783
784source "arch/arm/mach-omap1/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785
Tony Lindgren1dbae812005-11-10 14:26:51 +0000786source "arch/arm/mach-omap2/Kconfig"
787
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400788source "arch/arm/mach-orion5x/Kconfig"
Tzachi Perelstein585cf172007-10-23 15:14:41 -0400789
Rob Herring387798b2012-09-06 13:41:12 -0500790source "arch/arm/mach-picoxcell/Kconfig"
791
Russell King95b8f202010-01-14 11:43:54 +0000792source "arch/arm/mach-pxa/Kconfig"
793source "arch/arm/plat-pxa/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
Russell King95b8f202010-01-14 11:43:54 +0000795source "arch/arm/mach-mmp/Kconfig"
796
Neil Armstrong8c9184b2016-03-03 10:42:15 +0100797source "arch/arm/mach-oxnas/Kconfig"
798
Kumar Gala8fc1b0f2014-01-21 17:14:10 -0600799source "arch/arm/mach-qcom/Kconfig"
800
Russell King95b8f202010-01-14 11:43:54 +0000801source "arch/arm/mach-realview/Kconfig"
802
Heiko Stuebnerd63dc052013-06-02 23:09:41 +0200803source "arch/arm/mach-rockchip/Kconfig"
804
Russell King95b8f202010-01-14 11:43:54 +0000805source "arch/arm/mach-sa1100/Kconfig"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300806
Rob Herring387798b2012-09-06 13:41:12 -0500807source "arch/arm/mach-socfpga/Kconfig"
808
Arnd Bergmanna7ed0992012-12-02 15:12:47 +0100809source "arch/arm/mach-spear/Kconfig"
Ben Dooksa21765a2007-02-11 18:31:01 +0100810
Srinivas Kandagatla65ebcc12013-06-25 12:15:10 +0100811source "arch/arm/mach-sti/Kconfig"
812
Kukjin Kim85fd6d62012-02-06 09:38:19 +0900813source "arch/arm/mach-s3c24xx/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814
Ben Dooks431107e2010-01-26 10:11:04 +0900815source "arch/arm/mach-s3c64xx/Kconfig"
Ben Dooksa08ab632008-10-21 14:06:39 +0100816
Kukjin Kim170f4e42010-02-24 16:40:44 +0900817source "arch/arm/mach-s5pv210/Kconfig"
818
Kukjin Kim83014572011-11-06 13:54:56 +0900819source "arch/arm/mach-exynos/Kconfig"
Rob Herringe509b282014-06-10 09:06:09 -0500820source "arch/arm/plat-samsung/Kconfig"
Changhwan Youncc0e72b2010-07-16 12:15:38 +0900821
Russell King882d01f2010-03-02 23:40:15 +0000822source "arch/arm/mach-shmobile/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823
Maxime Ripard3b526342012-11-08 12:40:16 +0100824source "arch/arm/mach-sunxi/Kconfig"
825
Barry Song156a0992012-08-23 13:41:58 +0800826source "arch/arm/mach-prima2/Kconfig"
827
Marc Gonzalezd6de5b02015-12-15 10:41:13 +0100828source "arch/arm/mach-tango/Kconfig"
829
Erik Gillingc5f80062010-01-21 16:53:02 -0800830source "arch/arm/mach-tegra/Kconfig"
831
Russell King95b8f202010-01-14 11:43:54 +0000832source "arch/arm/mach-u300/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
Masahiro Yamadaba56a982015-05-08 13:07:11 +0900834source "arch/arm/mach-uniphier/Kconfig"
835
Russell King95b8f202010-01-14 11:43:54 +0000836source "arch/arm/mach-ux500/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
838source "arch/arm/mach-versatile/Kconfig"
839
Russell Kingceade892010-02-11 21:44:53 +0000840source "arch/arm/mach-vexpress/Kconfig"
Russell King420c34e2011-01-18 20:08:06 +0000841source "arch/arm/plat-versatile/Kconfig"
Russell Kingceade892010-02-11 21:44:53 +0000842
Tony Prisk6f35f9a2012-10-11 20:13:09 +1300843source "arch/arm/mach-vt8500/Kconfig"
844
wanzongshun7ec80dd2008-12-03 03:55:38 +0100845source "arch/arm/mach-w90x900/Kconfig"
846
Jun Nieacede512015-04-28 17:18:05 +0800847source "arch/arm/mach-zx/Kconfig"
848
Josh Cartwright9a45eb62012-11-19 11:38:29 -0600849source "arch/arm/mach-zynq/Kconfig"
850
Stefan Agner499f1642015-05-21 00:35:44 +0200851# ARMv7-M architecture
852config ARCH_EFM32
853 bool "Energy Micro efm32"
854 depends on ARM_SINGLE_ARMV7M
Linus Walleij5c34a4e2016-06-02 14:10:16 +0200855 select GPIOLIB
Stefan Agner499f1642015-05-21 00:35:44 +0200856 help
857 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
858 processors.
859
860config ARCH_LPC18XX
861 bool "NXP LPC18xx/LPC43xx"
862 depends on ARM_SINGLE_ARMV7M
863 select ARCH_HAS_RESET_CONTROLLER
864 select ARM_AMBA
865 select CLKSRC_LPC32XX
866 select PINCTRL
867 help
868 Support for NXP's LPC18xx Cortex-M3 and LPC43xx Cortex-M4
869 high performance microcontrollers.
870
871config ARCH_STM32
872 bool "STMicrolectronics STM32"
873 depends on ARM_SINGLE_ARMV7M
874 select ARCH_HAS_RESET_CONTROLLER
875 select ARMV7M_SYSTICK
Maxime Coquelin25263182015-05-22 23:50:52 +0200876 select CLKSRC_STM32
Maxime Coquelinf64e9802015-10-14 18:32:42 +0200877 select PINCTRL
Stefan Agner499f1642015-05-21 00:35:44 +0200878 select RESET_CONTROLLER
879 help
880 Support for STMicroelectronics STM32 processors.
881
Maxime Coquelinfa65fc62015-10-14 18:21:32 +0200882config MACH_STM32F429
883 bool "STMicrolectronics STM32F429"
884 depends on ARCH_STM32
885 default y
886
Vladimir Murzin18471192016-04-25 09:49:13 +0100887config ARCH_MPS2
Baruch Siach17bd2742016-07-17 11:35:29 +0300888 bool "ARM MPS2 platform"
Vladimir Murzin18471192016-04-25 09:49:13 +0100889 depends on ARM_SINGLE_ARMV7M
890 select ARM_AMBA
891 select CLKSRC_MPS2
892 help
893 Support for Cortex-M Prototyping System (or V2M-MPS2) which comes
894 with a range of available cores like Cortex-M3/M4/M7.
895
896 Please, note that depends which Application Note is used memory map
897 for the platform may vary, so adjustment of RAM base might be needed.
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899# Definitions to make life easier
900config ARCH_ACORN
901 bool
902
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100903config PLAT_IOP
904 bool
Mikael Pettersson469d30442009-10-29 11:46:54 -0700905 select GENERIC_CLOCKEVENTS
Lennert Buytenhek7ae1f7e2006-09-18 23:12:53 +0100906
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400907config PLAT_ORION
908 bool
Russell Kingbfe45e02011-05-08 15:33:30 +0100909 select CLKSRC_MMIO
Russell Kingb1b3f492012-10-06 17:12:25 +0100910 select COMMON_CLK
Russell Kingdc7ad3b2011-05-22 10:01:21 +0100911 select GENERIC_IRQ_CHIP
Andrew Lunn278b45b2012-06-27 13:40:04 +0200912 select IRQ_DOMAIN
Lennert Buytenhek69b02f62008-03-27 14:51:39 -0400913
Thomas Petazzoniabcda1d2012-09-11 14:27:27 +0200914config PLAT_ORION_LEGACY
915 bool
916 select PLAT_ORION
917
Eric Miaobd5ce432009-01-20 12:06:01 +0800918config PLAT_PXA
919 bool
920
Russell Kingf4b8b312010-01-14 12:48:06 +0000921config PLAT_VERSATILE
922 bool
923
Alexandre Courbotd9a1bea2013-11-24 15:30:46 +0900924source "arch/arm/firmware/Kconfig"
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926source arch/arm/mm/Kconfig
927
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100928config IWMMXT
Sebastian Hesselbarthd93003e2014-04-24 22:58:30 +0100929 bool "Enable iWMMXt support"
930 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 || CPU_PJ4B
931 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 || CPU_PJ4B
Lennert Buytenhekafe4b252006-12-03 18:51:14 +0100932 help
933 Enable support for iWMMXt context switching at run time if
934 running on a CPU that supports it.
935
eric miao52108642010-12-13 09:42:34 +0100936config MULTI_IRQ_HANDLER
937 bool
938 help
939 Allow each machine to specify it's own IRQ handler at run time.
940
Hyok S. Choi3b93e7b2006-06-22 11:48:56 +0100941if !MMU
942source "arch/arm/Kconfig-nommu"
943endif
944
Gregory CLEMENT3e0a07f2013-06-23 10:17:11 +0100945config PJ4B_ERRATA_4742
946 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
947 depends on CPU_PJ4B && MACH_ARMADA_370
948 default y
949 help
950 When coming out of either a Wait for Interrupt (WFI) or a Wait for
951 Event (WFE) IDLE states, a specific timing sensitivity exists between
952 the retiring WFI/WFE instructions and the newly issued subsequent
953 instructions. This sensitivity can result in a CPU hang scenario.
954 Workaround:
955 The software must insert either a Data Synchronization Barrier (DSB)
956 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
957 instruction
958
Will Deaconf0c4b8d2012-04-20 17:20:08 +0100959config ARM_ERRATA_326103
960 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
961 depends on CPU_V6
962 help
963 Executing a SWP instruction to read-only memory does not set bit 11
964 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
965 treat the access as a read, preventing a COW from occurring and
966 causing the faulting task to livelock.
967
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100968config ARM_ERRATA_411920
969 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
Russell Kinge399b1a2011-01-17 15:08:32 +0000970 depends on CPU_V6 || CPU_V6K
Catalin Marinas9cba3cc2009-04-30 17:06:03 +0100971 help
972 Invalidation of the Instruction Cache operation can
973 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
974 It does not affect the MPCore. This option enables the ARM Ltd.
975 recommended workaround.
976
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100977config ARM_ERRATA_430973
978 bool "ARM errata: Stale prediction on replaced interworking branch"
979 depends on CPU_V7
980 help
981 This option enables the workaround for the 430973 Cortex-A8
Russell King79403cd2015-04-13 16:14:37 +0100982 r1p* erratum. If a code sequence containing an ARM/Thumb
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100983 interworking branch is replaced with another code sequence at the
984 same virtual address, whether due to self-modifying code or virtual
985 to physical address re-mapping, Cortex-A8 does not recover from the
986 stale interworking branch prediction. This results in Cortex-A8
987 executing the new code sequence in the incorrect ARM or Thumb state.
988 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
989 and also flushes the branch target cache at every context switch.
990 Note that setting specific bits in the ACTLR register may not be
991 available in non-secure mode.
992
Catalin Marinas855c5512009-04-30 17:06:15 +0100993config ARM_ERRATA_458693
994 bool "ARM errata: Processor deadlock when a false hazard is created"
995 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +0100996 depends on !ARCH_MULTIPLATFORM
Catalin Marinas855c5512009-04-30 17:06:15 +0100997 help
998 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
999 erratum. For very specific sequences of memory operations, it is
1000 possible for a hazard condition intended for a cache line to instead
1001 be incorrectly associated with a different cache line. This false
1002 hazard might then cause a processor deadlock. The workaround enables
1003 the L1 caching of the NEON accesses and disables the PLD instruction
1004 in the ACTLR register. Note that setting specific bits in the ACTLR
1005 register may not be available in non-secure mode.
1006
Catalin Marinas0516e462009-04-30 17:06:20 +01001007config ARM_ERRATA_460075
1008 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1009 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001010 depends on !ARCH_MULTIPLATFORM
Catalin Marinas0516e462009-04-30 17:06:20 +01001011 help
1012 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1013 erratum. Any asynchronous access to the L2 cache may encounter a
1014 situation in which recent store transactions to the L2 cache are lost
1015 and overwritten with stale memory contents from external memory. The
1016 workaround disables the write-allocate mode for the L2 cache via the
1017 ACTLR register. Note that setting specific bits in the ACTLR register
1018 may not be available in non-secure mode.
1019
Will Deacon9f050272010-09-14 09:51:43 +01001020config ARM_ERRATA_742230
1021 bool "ARM errata: DMB operation may be faulty"
1022 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001023 depends on !ARCH_MULTIPLATFORM
Will Deacon9f050272010-09-14 09:51:43 +01001024 help
1025 This option enables the workaround for the 742230 Cortex-A9
1026 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1027 between two write operations may not ensure the correct visibility
1028 ordering of the two writes. This workaround sets a specific bit in
1029 the diagnostic register of the Cortex-A9 which causes the DMB
1030 instruction to behave as a DSB, ensuring the correct behaviour of
1031 the two writes.
1032
Will Deacona672e992010-09-14 09:53:02 +01001033config ARM_ERRATA_742231
1034 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1035 depends on CPU_V7 && SMP
Rob Herring62e4d352012-12-21 22:42:40 +01001036 depends on !ARCH_MULTIPLATFORM
Will Deacona672e992010-09-14 09:53:02 +01001037 help
1038 This option enables the workaround for the 742231 Cortex-A9
1039 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1040 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1041 accessing some data located in the same cache line, may get corrupted
1042 data due to bad handling of the address hazard when the line gets
1043 replaced from one of the CPUs at the same time as another CPU is
1044 accessing it. This workaround sets specific bits in the diagnostic
1045 register of the Cortex-A9 which reduces the linefill issuing
1046 capabilities of the processor.
1047
Jon Medhurst69155792013-06-07 10:35:35 +01001048config ARM_ERRATA_643719
1049 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1050 depends on CPU_V7 && SMP
Russell Kinge5a5de42015-04-02 23:58:55 +01001051 default y
Jon Medhurst69155792013-06-07 10:35:35 +01001052 help
1053 This option enables the workaround for the 643719 Cortex-A9 (prior to
1054 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1055 register returns zero when it should return one. The workaround
1056 corrects this value, ensuring cache maintenance operations which use
1057 it behave as intended and avoiding data corruption.
1058
Will Deaconcdf357f2010-08-05 11:20:51 +01001059config ARM_ERRATA_720789
1060 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
Dave Martine66dc742011-12-08 13:37:46 +01001061 depends on CPU_V7
Will Deaconcdf357f2010-08-05 11:20:51 +01001062 help
1063 This option enables the workaround for the 720789 Cortex-A9 (prior to
1064 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1065 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1066 As a consequence of this erratum, some TLB entries which should be
1067 invalidated are not, resulting in an incoherency in the system page
1068 tables. The workaround changes the TLB flushing routines to invalidate
1069 entries regardless of the ASID.
Will Deacon475d92f2010-09-28 14:02:02 +01001070
1071config ARM_ERRATA_743622
1072 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1073 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001074 depends on !ARCH_MULTIPLATFORM
Will Deacon475d92f2010-09-28 14:02:02 +01001075 help
1076 This option enables the workaround for the 743622 Cortex-A9
Will Deaconefbc74a2012-02-24 12:12:38 +01001077 (r2p*) erratum. Under very rare conditions, a faulty
Will Deacon475d92f2010-09-28 14:02:02 +01001078 optimisation in the Cortex-A9 Store Buffer may lead to data
1079 corruption. This workaround sets a specific bit in the diagnostic
1080 register of the Cortex-A9 which disables the Store Buffer
1081 optimisation, preventing the defect from occurring. This has no
1082 visible impact on the overall performance or power consumption of the
1083 processor.
1084
Will Deacon9a27c272011-02-18 16:36:35 +01001085config ARM_ERRATA_751472
1086 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
Dave Martinba90c512011-12-08 13:41:06 +01001087 depends on CPU_V7
Rob Herring62e4d352012-12-21 22:42:40 +01001088 depends on !ARCH_MULTIPLATFORM
Will Deacon9a27c272011-02-18 16:36:35 +01001089 help
1090 This option enables the workaround for the 751472 Cortex-A9 (prior
1091 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1092 completion of a following broadcasted operation if the second
1093 operation is received by a CPU before the ICIALLUIS has completed,
1094 potentially leading to corrupted entries in the cache or TLB.
1095
Will Deaconfcbdc5fe2011-02-28 18:15:16 +01001096config ARM_ERRATA_754322
1097 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1098 depends on CPU_V7
1099 help
1100 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1101 r3p*) erratum. A speculative memory access may cause a page table walk
1102 which starts prior to an ASID switch but completes afterwards. This
1103 can populate the micro-TLB with a stale entry which may be hit with
1104 the new ASID. This workaround places two dsb instructions in the mm
1105 switching code so that no page table walks can cross the ASID switch.
1106
Will Deacon5dab26a2011-03-04 12:38:54 +01001107config ARM_ERRATA_754327
1108 bool "ARM errata: no automatic Store Buffer drain"
1109 depends on CPU_V7 && SMP
1110 help
1111 This option enables the workaround for the 754327 Cortex-A9 (prior to
1112 r2p0) erratum. The Store Buffer does not have any automatic draining
1113 mechanism and therefore a livelock may occur if an external agent
1114 continuously polls a memory location waiting to observe an update.
1115 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1116 written polling loops from denying visibility of updates to memory.
1117
Catalin Marinas145e10e2011-08-15 11:04:41 +01001118config ARM_ERRATA_364296
1119 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
Fabio Estevamfd832472013-07-09 18:34:01 +01001120 depends on CPU_V6
Catalin Marinas145e10e2011-08-15 11:04:41 +01001121 help
1122 This options enables the workaround for the 364296 ARM1136
1123 r0p2 erratum (possible cache data corruption with
1124 hit-under-miss enabled). It sets the undocumented bit 31 in
1125 the auxiliary control register and the FI bit in the control
1126 register, thus disabling hit-under-miss without putting the
1127 processor into full low interrupt latency mode. ARM11MPCore
1128 is not affected.
1129
Will Deaconf630c1b2011-09-15 11:45:15 +01001130config ARM_ERRATA_764369
1131 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1132 depends on CPU_V7 && SMP
1133 help
1134 This option enables the workaround for erratum 764369
1135 affecting Cortex-A9 MPCore with two or more processors (all
1136 current revisions). Under certain timing circumstances, a data
1137 cache line maintenance operation by MVA targeting an Inner
1138 Shareable memory region may fail to proceed up to either the
1139 Point of Coherency or to the Point of Unification of the
1140 system. This workaround adds a DSB instruction before the
1141 relevant cache maintenance functions and sets a specific bit
1142 in the diagnostic control register of the SCU.
1143
Simon Horman7253b852012-09-28 02:12:45 +01001144config ARM_ERRATA_775420
1145 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1146 depends on CPU_V7
1147 help
1148 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1149 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1150 operation aborts with MMU exception, it might cause the processor
1151 to deadlock. This workaround puts DSB before executing ISB if
1152 an abort may occur on cache maintenance.
1153
Catalin Marinas93dc6882013-03-26 23:35:04 +01001154config ARM_ERRATA_798181
1155 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1156 depends on CPU_V7 && SMP
1157 help
1158 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1159 adequately shooting down all use of the old entries. This
1160 option enables the Linux kernel workaround for this erratum
1161 which sends an IPI to the CPUs that are running the same ASID
1162 as the one being invalidated.
1163
Will Deacon84b65042013-08-20 17:29:55 +01001164config ARM_ERRATA_773022
1165 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1166 depends on CPU_V7
1167 help
1168 This option enables the workaround for the 773022 Cortex-A15
1169 (up to r0p4) erratum. In certain rare sequences of code, the
1170 loop buffer may deliver incorrect instructions. This
1171 workaround disables the loop buffer to avoid the erratum.
1172
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001173config ARM_ERRATA_818325_852422
1174 bool "ARM errata: A12: some seqs of opposed cond code instrs => deadlock or corruption"
1175 depends on CPU_V7
1176 help
1177 This option enables the workaround for:
1178 - Cortex-A12 818325: Execution of an UNPREDICTABLE STR or STM
1179 instruction might deadlock. Fixed in r0p1.
1180 - Cortex-A12 852422: Execution of a sequence of instructions might
1181 lead to either a data corruption or a CPU deadlock. Not fixed in
1182 any Cortex-A12 cores yet.
1183 This workaround for all both errata involves setting bit[12] of the
1184 Feature Register. This bit disables an optimisation applied to a
1185 sequence of 2 instructions that use opposing condition codes.
1186
Doug Anderson416bcf22016-04-07 00:26:05 +01001187config ARM_ERRATA_821420
1188 bool "ARM errata: A12: sequence of VMOV to core registers might lead to a dead lock"
1189 depends on CPU_V7
1190 help
1191 This option enables the workaround for the 821420 Cortex-A12
1192 (all revs) erratum. In very rare timing conditions, a sequence
1193 of VMOV to Core registers instructions, for which the second
1194 one is in the shadow of a branch or abort, can lead to a
1195 deadlock when the VMOV instructions are issued out-of-order.
1196
Doug Anderson9f6f9352016-04-07 00:27:26 +01001197config ARM_ERRATA_825619
1198 bool "ARM errata: A12: DMB NSHST/ISHST mixed ... might cause deadlock"
1199 depends on CPU_V7
1200 help
1201 This option enables the workaround for the 825619 Cortex-A12
1202 (all revs) erratum. Within rare timing constraints, executing a
1203 DMB NSHST or DMB ISHST instruction followed by a mix of Cacheable
1204 and Device/Strongly-Ordered loads and stores might cause deadlock
1205
1206config ARM_ERRATA_852421
1207 bool "ARM errata: A17: DMB ST might fail to create order between stores"
1208 depends on CPU_V7
1209 help
1210 This option enables the workaround for the 852421 Cortex-A17
1211 (r1p0, r1p1, r1p2) erratum. Under very rare timing conditions,
1212 execution of a DMB ST instruction might fail to properly order
1213 stores from GroupA and stores from GroupB.
1214
Doug Anderson62c0f4a2016-04-07 00:25:00 +01001215config ARM_ERRATA_852423
1216 bool "ARM errata: A17: some seqs of opposed cond code instrs => deadlock or corruption"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for:
1220 - Cortex-A17 852423: Execution of a sequence of instructions might
1221 lead to either a data corruption or a CPU deadlock. Not fixed in
1222 any Cortex-A17 cores yet.
1223 This is identical to Cortex-A12 erratum 852422. It is a separate
1224 config option from the A12 erratum due to the way errata are checked
1225 for and handled.
1226
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227endmenu
1228
1229source "arch/arm/common/Kconfig"
1230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231menu "Bus support"
1232
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233config ISA
1234 bool
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 help
1236 Find out whether you have ISA slots on your motherboard. ISA is the
1237 name of a bus system, i.e. the way the CPU talks to the other stuff
1238 inside your box. Other bus systems are PCI, EISA, MicroChannel
1239 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1240 newer boards don't support it. If you have ISA, say Y, otherwise N.
1241
Russell King065909b2006-01-04 15:44:16 +00001242# Select ISA DMA controller support
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243config ISA_DMA
1244 bool
Russell King065909b2006-01-04 15:44:16 +00001245 select ISA_DMA_API
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246
Russell King065909b2006-01-04 15:44:16 +00001247# Select ISA DMA interface
Al Viro5cae8412005-05-04 05:39:22 +01001248config ISA_DMA_API
1249 bool
Al Viro5cae8412005-05-04 05:39:22 +01001250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251config PCI
Hans Ulli Kroll0b05da72010-12-02 12:32:15 +01001252 bool "PCI support" if MIGHT_HAVE_PCI
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 help
1254 Find out whether you have a PCI motherboard. PCI is the name of a
1255 bus system, i.e. the way the CPU talks to the other stuff inside
1256 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1257 VESA. If you have PCI, say Y, otherwise N.
1258
Anton Vorontsov52882172010-04-19 13:20:49 +01001259config PCI_DOMAINS
1260 bool
1261 depends on PCI
1262
Lorenzo Pieralisi8c7d14742014-11-21 11:29:26 +00001263config PCI_DOMAINS_GENERIC
1264 def_bool PCI_DOMAINS
1265
Marcelo Roberto Jimenezb080ac82010-12-16 21:34:51 +01001266config PCI_NANOENGINE
1267 bool "BSE nanoEngine PCI support"
1268 depends on SA1100_NANOENGINE
1269 help
1270 Enable PCI on the BSE nanoEngine board.
1271
Matthew Wilcox36e23592007-07-10 10:54:40 -06001272config PCI_SYSCALL
1273 def_bool PCI
1274
Mike Rapoporta0113a92007-11-25 08:55:34 +01001275config PCI_HOST_ITE8152
1276 bool
1277 depends on PCI && MACH_ARMCORE
1278 default y
1279 select DMABOUNCE
1280
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281source "drivers/pci/Kconfig"
1282
1283source "drivers/pcmcia/Kconfig"
1284
1285endmenu
1286
1287menu "Kernel Features"
1288
Dave Martin3b556582011-12-07 15:38:04 +00001289config HAVE_SMP
1290 bool
1291 help
1292 This option should be selected by machines which have an SMP-
1293 capable CPU.
1294
1295 The only effect of this option is to make the SMP-related
1296 options available to the user for configuration.
1297
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298config SMP
Russell Kingbb2d8132011-05-12 09:52:02 +01001299 bool "Symmetric Multi-Processing"
Russell Kingfbb4dda2011-01-17 18:01:58 +00001300 depends on CPU_V6K || CPU_V7
Russell Kingbc282482009-05-17 18:58:34 +01001301 depends on GENERIC_CLOCKEVENTS
Dave Martin3b556582011-12-07 15:38:04 +00001302 depends on HAVE_SMP
Jonathan Austin801bb212013-02-22 18:56:04 +00001303 depends on MMU || ARM_MPU
Arnd Bergmann03617482015-05-26 15:36:58 +01001304 select IRQ_WORK
Linus Torvalds1da177e2005-04-16 15:20:36 -07001305 help
1306 This enables support for systems with more than one CPU. If you have
Robert Graffham4a474152014-01-23 15:55:29 -08001307 a system with only one CPU, say N. If you have a system with more
1308 than one CPU, say Y.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309
Robert Graffham4a474152014-01-23 15:55:29 -08001310 If you say N here, the kernel will run on uni- and multiprocessor
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311 machines, but will use only one CPU of a multiprocessor machine. If
Robert Graffham4a474152014-01-23 15:55:29 -08001312 you say Y here, the kernel will run on many, but not all,
1313 uniprocessor machines. On a uniprocessor machine, the kernel
1314 will run faster if you say N here.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315
Paul Bolle395cf962011-08-15 02:02:26 +02001316 See also <file:Documentation/x86/i386/IO-APIC.txt>,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
Justin P. Mattock50a23e62010-10-16 10:36:23 -07001318 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319
1320 If you don't know what to do here, say N.
1321
Russell Kingf00ec482010-09-04 10:47:48 +01001322config SMP_ON_UP
Russell King5744ff42015-02-13 11:04:21 +00001323 bool "Allow booting SMP kernel on uniprocessor systems"
Jonathan Austin801bb212013-02-22 18:56:04 +00001324 depends on SMP && !XIP_KERNEL && MMU
Russell Kingf00ec482010-09-04 10:47:48 +01001325 default y
1326 help
1327 SMP kernels contain instructions which fail on non-SMP processors.
1328 Enabling this option allows the kernel to modify itself to make
1329 these instructions safe. Disabling it allows about 1K of space
1330 savings.
1331
1332 If you don't know what to do here, say Y.
1333
Vincent Guittotc9018aa2011-08-08 13:21:59 +01001334config ARM_CPU_TOPOLOGY
1335 bool "Support cpu topology definition"
1336 depends on SMP && CPU_V7
1337 default y
1338 help
1339 Support ARM cpu topology definition. The MPIDR register defines
1340 affinity between processors which is then used to describe the cpu
1341 topology of an ARM System.
1342
1343config SCHED_MC
1344 bool "Multi-core scheduler support"
1345 depends on ARM_CPU_TOPOLOGY
1346 help
1347 Multi-core scheduler support improves the CPU scheduler's decision
1348 making when dealing with multi-core CPU chips at a cost of slightly
1349 increased overhead in some places. If unsure say N here.
1350
1351config SCHED_SMT
1352 bool "SMT scheduler support"
1353 depends on ARM_CPU_TOPOLOGY
1354 help
1355 Improves the CPU scheduler's decision making when dealing with
1356 MultiThreading at a cost of slightly increased overhead in some
1357 places. If unsure say N here.
1358
Russell Kinga8cbcd92009-05-16 11:51:14 +01001359config HAVE_ARM_SCU
1360 bool
Russell Kinga8cbcd92009-05-16 11:51:14 +01001361 help
1362 This option enables support for the ARM system coherency unit
1363
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001364config HAVE_ARM_ARCH_TIMER
Marc Zyngier022c03a2012-01-11 17:25:17 +00001365 bool "Architected timer support"
1366 depends on CPU_V7
Mark Rutland8a4da6e2012-11-12 14:33:44 +00001367 select ARM_ARCH_TIMER
Will Deacon0c4034622013-11-19 15:46:17 +01001368 select GENERIC_CLOCKEVENTS
Marc Zyngier022c03a2012-01-11 17:25:17 +00001369 help
1370 This option enables support for the ARM architected timer
1371
Russell Kingf32f4ce2009-05-16 12:14:21 +01001372config HAVE_ARM_TWD
1373 bool
Rob Herringda4a6862013-02-06 21:17:47 -06001374 select CLKSRC_OF if OF
Russell Kingf32f4ce2009-05-16 12:14:21 +01001375 help
1376 This options enables support for the ARM timer and watchdog unit
1377
Nicolas Pitree8db2882012-04-12 02:45:22 -04001378config MCPM
1379 bool "Multi-Cluster Power Management"
1380 depends on CPU_V7 && SMP
1381 help
1382 This option provides the common power management infrastructure
1383 for (multi-)cluster based systems, such as big.LITTLE based
1384 systems.
1385
Haojian Zhuangebf4a5c2014-04-15 14:52:00 +08001386config MCPM_QUAD_CLUSTER
1387 bool
1388 depends on MCPM
1389 help
1390 To avoid wasting resources unnecessarily, MCPM only supports up
1391 to 2 clusters by default.
1392 Platforms with 3 or 4 clusters that use MCPM must select this
1393 option to allow the additional clusters to be managed.
1394
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001395config BIG_LITTLE
1396 bool "big.LITTLE support (Experimental)"
1397 depends on CPU_V7 && SMP
1398 select MCPM
1399 help
1400 This option enables support selections for the big.LITTLE
1401 system architecture.
1402
1403config BL_SWITCHER
1404 bool "big.LITTLE switcher support"
Arnd Bergmann6c044fe2015-11-19 15:49:23 +01001405 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU && ARM_GIC
Russell King51aaf812014-04-22 22:26:27 +01001406 select CPU_PM
Nicolas Pitre1c33be52012-04-12 02:56:10 -04001407 help
1408 The big.LITTLE "switcher" provides the core functionality to
1409 transparently handle transition between a cluster of A15's
1410 and a cluster of A7's in a big.LITTLE system.
1411
Nicolas Pitreb22537c2012-04-12 03:04:28 -04001412config BL_SWITCHER_DUMMY_IF
1413 tristate "Simple big.LITTLE switcher user interface"
1414 depends on BL_SWITCHER && DEBUG_KERNEL
1415 help
1416 This is a simple and dummy char dev interface to control
1417 the big.LITTLE switcher core code. It is meant for
1418 debugging purposes only.
1419
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001420choice
1421 prompt "Memory split"
Russell King006fa252014-02-26 19:40:46 +00001422 depends on MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001423 default VMSPLIT_3G
1424 help
1425 Select the desired split between kernel and user memory.
1426
1427 If you are not absolutely sure what you are doing, leave this
1428 option alone!
1429
1430 config VMSPLIT_3G
1431 bool "3G/1G user/kernel split"
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001432 config VMSPLIT_3G_OPT
1433 bool "3G/1G user/kernel split (for full 1G low memory)"
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001434 config VMSPLIT_2G
1435 bool "2G/2G user/kernel split"
1436 config VMSPLIT_1G
1437 bool "1G/3G user/kernel split"
1438endchoice
1439
1440config PAGE_OFFSET
1441 hex
Russell King006fa252014-02-26 19:40:46 +00001442 default PHYS_OFFSET if !MMU
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001443 default 0x40000000 if VMSPLIT_1G
1444 default 0x80000000 if VMSPLIT_2G
Nicolas Pitre63ce4462015-09-13 03:30:11 +01001445 default 0xB0000000 if VMSPLIT_3G_OPT
Lennert Buytenhek8d5796d2008-08-25 21:03:32 +01001446 default 0xC0000000
1447
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448config NR_CPUS
1449 int "Maximum number of CPUs (2-32)"
1450 range 2 32
1451 depends on SMP
1452 default "4"
1453
Russell Kinga054a812005-11-02 22:24:33 +00001454config HOTPLUG_CPU
Russell King00b7ded2012-10-22 22:54:30 +01001455 bool "Support for hot-pluggable CPUs"
Stephen Rothwell40b31362013-05-21 13:49:35 +10001456 depends on SMP
Russell Kinga054a812005-11-02 22:24:33 +00001457 help
1458 Say Y here to experiment with turning CPUs off and on. CPUs
1459 can be controlled through /sys/devices/system/cpu.
1460
Will Deacon2bdd4242012-12-12 19:20:52 +00001461config ARM_PSCI
1462 bool "Support for the ARM Power State Coordination Interface (PSCI)"
Jens Wiklandere6796602016-01-04 15:46:47 +01001463 depends on HAVE_ARM_SMCCC
Mark Rutlandbe120392015-07-31 15:46:19 +01001464 select ARM_PSCI_FW
Will Deacon2bdd4242012-12-12 19:20:52 +00001465 help
1466 Say Y here if you want Linux to communicate with system firmware
1467 implementing the PSCI specification for CPU-centric power
1468 management operations described in ARM document number ARM DEN
1469 0022A ("Power State Coordination Interface System Software on
1470 ARM processors").
1471
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001472# The GPIO number here must be sorted by descending number. In case of
1473# a multiplatform kernel, we just want the highest value required by the
1474# selected platforms.
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001475config ARCH_NR_GPIO
1476 int
Gregory Fongb35d2e52015-05-28 19:14:10 -07001477 default 1024 if ARCH_BRCMSTB || ARCH_SHMOBILE || ARCH_TEGRA || \
1478 ARCH_ZYNQ
Tomasz Figaaa425872014-07-03 13:17:12 +02001479 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || \
1480 SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX || ARCH_S5PV210
Boris BREZILLONeb171a92014-04-10 15:52:46 +02001481 default 416 if ARCH_SUNXI
Olof Johansson06b851e2013-04-02 18:33:58 -07001482 default 392 if ARCH_U8500
Tony Prisk01bb9142013-03-09 18:22:30 +13001483 default 352 if ARCH_VT8500
Heiko Stuebner7b5da4c2014-05-26 00:13:51 +02001484 default 288 if ARCH_ROCKCHIP
Maxime Ripard2a6ad872013-02-03 12:24:48 +01001485 default 264 if MACH_H4700
Peter De Schrijver (NVIDIA)44986ab2011-12-21 10:48:45 +01001486 default 0
1487 help
1488 Maximum number of GPIOs in the system.
1489
1490 If unsure, leave the default value.
1491
Uwe Kleine-Königd45a3982009-08-13 20:38:17 +02001492source kernel/Kconfig.preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493
Russell Kingc9218b12013-04-27 23:31:10 +01001494config HZ_FIXED
Russell Kingf8065812006-03-02 22:41:59 +00001495 int
Kukjin Kim070b8b42014-07-02 07:50:15 +09001496 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || \
Kukjin Kima73ddc62011-05-11 16:27:51 +09001497 ARCH_S5PV210 || ARCH_EXYNOS4
Alexandre Belloni1164f672015-03-13 22:57:24 +01001498 default 128 if SOC_AT91RM9200
Russell King47d84682013-09-10 23:47:55 +01001499 default 0
Russell Kingc9218b12013-04-27 23:31:10 +01001500
1501choice
Russell King47d84682013-09-10 23:47:55 +01001502 depends on HZ_FIXED = 0
Russell Kingc9218b12013-04-27 23:31:10 +01001503 prompt "Timer frequency"
1504
1505config HZ_100
1506 bool "100 Hz"
1507
1508config HZ_200
1509 bool "200 Hz"
1510
1511config HZ_250
1512 bool "250 Hz"
1513
1514config HZ_300
1515 bool "300 Hz"
1516
1517config HZ_500
1518 bool "500 Hz"
1519
1520config HZ_1000
1521 bool "1000 Hz"
1522
1523endchoice
1524
1525config HZ
1526 int
Russell King47d84682013-09-10 23:47:55 +01001527 default HZ_FIXED if HZ_FIXED != 0
Russell Kingc9218b12013-04-27 23:31:10 +01001528 default 100 if HZ_100
1529 default 200 if HZ_200
1530 default 250 if HZ_250
1531 default 300 if HZ_300
1532 default 500 if HZ_500
1533 default 1000
1534
1535config SCHED_HRTICK
1536 def_bool HIGH_RES_TIMERS
Russell Kingf8065812006-03-02 22:41:59 +00001537
Catalin Marinas16c79652009-07-24 12:33:02 +01001538config THUMB2_KERNEL
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001539 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
Uwe Kleine-König4477ca42013-03-21 21:02:37 +01001540 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
Uwe Kleine-Königbc7dea02011-12-09 20:52:10 +01001541 default y if CPU_THUMBONLY
Catalin Marinas16c79652009-07-24 12:33:02 +01001542 select AEABI
1543 select ARM_ASM_UNIFIED
Arnd Bergmann89bace62011-06-10 14:12:21 +00001544 select ARM_UNWIND
Catalin Marinas16c79652009-07-24 12:33:02 +01001545 help
1546 By enabling this option, the kernel will be compiled in
1547 Thumb-2 mode. A compiler/assembler that understand the unified
1548 ARM-Thumb syntax is needed.
1549
1550 If unsure, say N.
1551
Dave Martin6f685c52011-03-03 11:41:12 +01001552config THUMB2_AVOID_R_ARM_THM_JUMP11
1553 bool "Work around buggy Thumb-2 short branch relocations in gas"
1554 depends on THUMB2_KERNEL && MODULES
1555 default y
1556 help
1557 Various binutils versions can resolve Thumb-2 branches to
1558 locally-defined, preemptible global symbols as short-range "b.n"
1559 branch instructions.
1560
1561 This is a problem, because there's no guarantee the final
1562 destination of the symbol, or any candidate locations for a
1563 trampoline, are within range of the branch. For this reason, the
1564 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1565 relocation in modules at all, and it makes little sense to add
1566 support.
1567
1568 The symptom is that the kernel fails with an "unsupported
1569 relocation" error when loading some modules.
1570
1571 Until fixed tools are available, passing
1572 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1573 code which hits this problem, at the cost of a bit of extra runtime
1574 stack usage in some cases.
1575
1576 The problem is described in more detail at:
1577 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1578
1579 Only Thumb-2 kernels are affected.
1580
1581 Unless you are sure your tools don't have this problem, say Y.
1582
Catalin Marinas0becb082009-07-24 12:32:53 +01001583config ARM_ASM_UNIFIED
1584 bool
1585
Nicolas Pitre42f25bd2015-12-12 02:49:21 +01001586config ARM_PATCH_IDIV
1587 bool "Runtime patch udiv/sdiv instructions into __aeabi_{u}idiv()"
1588 depends on CPU_32v7 && !XIP_KERNEL
1589 default y
1590 help
1591 The ARM compiler inserts calls to __aeabi_idiv() and
1592 __aeabi_uidiv() when it needs to perform division on signed
1593 and unsigned integers. Some v7 CPUs have support for the sdiv
1594 and udiv instructions that can be used to implement those
1595 functions.
1596
1597 Enabling this option allows the kernel to modify itself to
1598 replace the first two instructions of these library functions
1599 with the sdiv or udiv plus "bx lr" instructions when the CPU
1600 it is running on supports them. Typically this will be faster
1601 and less power intensive than running the original library
1602 code to do integer division.
1603
Nicolas Pitre704bdda2006-01-14 16:33:50 +00001604config AEABI
1605 bool "Use the ARM EABI to compile the kernel"
1606 help
1607 This option allows for the kernel to be compiled using the latest
1608 ARM ABI (aka EABI). This is only useful if you are using a user
1609 space environment that is also compiled with EABI.
1610
1611 Since there are major incompatibilities between the legacy ABI and
1612 EABI, especially with regard to structure member alignment, this
1613 option also changes the kernel syscall calling convention to
1614 disambiguate both ABIs and allow for backward compatibility support
1615 (selected with CONFIG_OABI_COMPAT).
1616
1617 To use this you need GCC version 4.0.0 or later.
1618
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001619config OABI_COMPAT
Russell Kinga73a3ff2006-02-08 21:09:55 +00001620 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08001621 depends on AEABI && !THUMB2_KERNEL
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001622 help
1623 This option preserves the old syscall interface along with the
1624 new (ARM EABI) one. It also provides a compatibility layer to
1625 intercept syscalls that have structure arguments which layout
1626 in memory differs between the legacy ABI and the new ARM EABI
1627 (only for non "thumb" binaries). This option adds a tiny
1628 overhead to all syscalls and produces a slightly larger kernel.
Kees Cook91702172013-11-09 00:51:56 +01001629
1630 The seccomp filter system will not be available when this is
1631 selected, since there is no way yet to sensibly distinguish
1632 between calling conventions during filtering.
1633
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001634 If you know you'll be using only pure EABI user space then you
1635 can say N here. If this option is not selected and you attempt
1636 to execute a legacy ABI binary then the result will be
1637 UNPREDICTABLE (in fact it can be predicted that it won't work
Kees Cookb02f8462013-11-09 00:31:11 +01001638 at all). If in doubt say N.
Nicolas Pitre6c90c872006-01-14 16:37:15 +00001639
Mel Gormaneb335752009-05-13 17:34:48 +01001640config ARCH_HAS_HOLES_MEMORYMODEL
Mel Gormane80d6a22008-08-14 11:10:14 +01001641 bool
Mel Gormane80d6a22008-08-14 11:10:14 +01001642
Russell King05944d72006-11-30 20:43:51 +00001643config ARCH_SPARSEMEM_ENABLE
1644 bool
1645
Russell King07a2f732008-10-01 21:39:58 +01001646config ARCH_SPARSEMEM_DEFAULT
1647 def_bool ARCH_SPARSEMEM_ENABLE
1648
Russell King05944d72006-11-30 20:43:51 +00001649config ARCH_SELECT_MEMORY_MODEL
Russell Kingbe370302010-05-07 17:40:33 +01001650 def_bool ARCH_SPARSEMEM_ENABLE
Yasunori Gotoc80d79d2006-04-10 22:53:53 -07001651
Will Deacon7b7bf492011-05-19 13:21:14 +01001652config HAVE_ARCH_PFN_VALID
1653 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1654
Steve Capperb8cd51a2014-10-09 15:29:20 -07001655config HAVE_GENERIC_RCU_GUP
1656 def_bool y
1657 depends on ARM_LPAE
1658
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001659config HIGHMEM
Russell Kinge8db89a2011-05-12 09:53:05 +01001660 bool "High Memory Support"
1661 depends on MMU
Nicolas Pitre053a96c2008-09-19 00:36:12 -04001662 help
1663 The address space of ARM processors is only 4 Gigabytes large
1664 and it has to accommodate user address space, kernel address
1665 space as well as some memory mapped IO. That means that, if you
1666 have a large amount of physical memory and/or IO, not all of the
1667 memory can be "permanently mapped" by the kernel. The physical
1668 memory that is not permanently mapped is called "high memory".
1669
1670 Depending on the selected kernel/user memory split, minimum
1671 vmalloc space and actual amount of RAM, you may not need this
1672 option which should result in a slightly faster kernel.
1673
1674 If unsure, say n.
1675
Russell King65cec8e2009-08-17 20:02:06 +01001676config HIGHPTE
Russell King9a431bd2015-06-25 10:44:08 +01001677 bool "Allocate 2nd-level pagetables from highmem" if EXPERT
Russell King65cec8e2009-08-17 20:02:06 +01001678 depends on HIGHMEM
Russell King9a431bd2015-06-25 10:44:08 +01001679 default y
Russell Kingb4d103d2015-06-25 10:49:45 +01001680 help
1681 The VM uses one page of physical memory for each page table.
1682 For systems with a lot of processes, this can use a lot of
1683 precious low memory, eventually leading to low memory being
1684 consumed by page tables. Setting this option will allow
1685 user-space 2nd level page tables to reside in high memory.
Russell King65cec8e2009-08-17 20:02:06 +01001686
Russell Kinga5e090a2015-08-19 20:40:41 +01001687config CPU_SW_DOMAIN_PAN
1688 bool "Enable use of CPU domains to implement privileged no-access"
1689 depends on MMU && !ARM_LPAE
Jamie Iles1b8873a2010-02-02 20:25:44 +01001690 default y
1691 help
Russell Kinga5e090a2015-08-19 20:40:41 +01001692 Increase kernel security by ensuring that normal kernel accesses
1693 are unable to access userspace addresses. This can help prevent
1694 use-after-free bugs becoming an exploitable privilege escalation
1695 by ensuring that magic values (such as LIST_POISON) will always
1696 fault when dereferenced.
1697
1698 CPUs with low-vector mappings use a best-efforts implementation.
1699 Their lower 1MB needs to remain accessible for the vectors, but
1700 the remainder of userspace will become appropriately inaccessible.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701
1702config HW_PERF_EVENTS
Mark Rutlandfa8ad782015-07-06 12:23:53 +01001703 def_bool y
1704 depends on ARM_PMU
Jamie Iles1b8873a2010-02-02 20:25:44 +01001705
Catalin Marinas1355e2a2012-07-25 14:32:38 +01001706config SYS_SUPPORTS_HUGETLBFS
1707 def_bool y
1708 depends on ARM_LPAE
1709
Catalin Marinas8d962502012-07-25 14:39:26 +01001710config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1711 def_bool y
1712 depends on ARM_LPAE
1713
Steven Capper4bfab202013-07-26 14:58:22 +01001714config ARCH_WANT_GENERAL_HUGETLB
1715 def_bool y
1716
Ard Biesheuvel7d485f62014-11-24 16:54:35 +01001717config ARM_MODULE_PLTS
1718 bool "Use PLTs to allow module memory to spill over into vmalloc area"
1719 depends on MODULES
1720 help
1721 Allocate PLTs when loading modules so that jumps and calls whose
1722 targets are too far away for their relative offsets to be encoded
1723 in the instructions themselves can be bounced via veneers in the
1724 module's PLT. This allows modules to be allocated in the generic
1725 vmalloc area after the dedicated module memory area has been
1726 exhausted. The modules will use slightly more memory, but after
1727 rounding up to page size, the actual memory footprint is usually
1728 the same.
1729
1730 Say y if you are getting out of memory errors while loading modules
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732source "mm/Kconfig"
1733
Magnus Dammc1b2d972010-07-05 10:00:11 +01001734config FORCE_MAX_ZONEORDER
Ulrich Hecht36d6c922015-08-14 15:51:06 +02001735 int "Maximum zone order"
Yegor Yefremov898f08e2012-10-08 14:37:53 -07001736 default "12" if SOC_AM33XX
Uwe Kleine-König6d85e2b2011-11-17 14:36:23 +01001737 default "9" if SA1111 || ARCH_EFM32
Magnus Dammc1b2d972010-07-05 10:00:11 +01001738 default "11"
1739 help
1740 The kernel memory allocator divides physically contiguous memory
1741 blocks into "zones", where each zone is a power of two number of
1742 pages. This option selects the largest power of two that the kernel
1743 keeps in the memory allocator. If you need to allocate very large
1744 blocks of physically contiguous memory, then you may need to
1745 increase this value.
1746
1747 This config option is actually maximum order plus one. For example,
1748 a value of 11 means that the largest free memory block is 2^10 pages.
1749
Linus Torvalds1da177e2005-04-16 15:20:36 -07001750config ALIGNMENT_TRAP
1751 bool
Hyok S. Choif12d0d72006-09-26 17:36:37 +09001752 depends on CPU_CP15_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753 default y if !ARCH_EBSA110
Russell Kinge119bff2010-01-10 17:23:29 +00001754 select HAVE_PROC_CPU if PROC_FS
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 help
Matt LaPlante84eb8d02006-10-03 22:53:09 +02001756 ARM processors cannot fetch/store information which is not
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1758 address divisible by 4. On 32-bit ARM processors, these non-aligned
1759 fetch/store instructions will be emulated in software if you say
1760 here, which has a severe performance impact. This is necessary for
1761 correct operation of some network protocols. With an IP-only
1762 configuration it is safe to say N, otherwise say Y.
1763
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001764config UACCESS_WITH_MEMCPY
Linus Walleij38ef2ad2012-09-10 16:36:37 +01001765 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1766 depends on MMU
Lennert Buytenhek39ec58f2009-03-09 14:30:09 -04001767 default y if CPU_FEROCEON
1768 help
1769 Implement faster copy_to_user and clear_user methods for CPU
1770 cores where a 8-word STM instruction give significantly higher
1771 memory write throughput than a sequence of individual 32bit stores.
1772
1773 A possible side effect is a slight increase in scheduling latency
1774 between threads sharing the same address space if they invoke
1775 such copy operations with large buffers.
1776
1777 However, if the CPU data cache is using a write-allocate mode,
1778 this option is unlikely to provide any performance gain.
1779
Nicolas Pitre70c70d92010-08-26 15:08:35 -07001780config SECCOMP
1781 bool
1782 prompt "Enable seccomp to safely compute untrusted bytecode"
1783 ---help---
1784 This kernel feature is useful for number crunching applications
1785 that may need to compute untrusted bytecode during their
1786 execution. By using pipes or other transports made available to
1787 the process as file descriptors supporting the read/write
1788 syscalls, it's possible to isolate those applications in
1789 their own address space using seccomp. Once seccomp is
1790 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1791 and the task is only allowed to execute a few safe syscalls
1792 defined by each seccomp mode.
1793
Stefano Stabellini06e62952013-10-15 15:47:14 +00001794config SWIOTLB
1795 def_bool y
1796
1797config IOMMU_HELPER
1798 def_bool SWIOTLB
1799
Stefano Stabellini02c24332015-11-23 10:32:57 +00001800config PARAVIRT
1801 bool "Enable paravirtualization code"
1802 help
1803 This changes the kernel so it can modify itself when it is run
1804 under a hypervisor, potentially improving performance significantly
1805 over full virtualization.
1806
1807config PARAVIRT_TIME_ACCOUNTING
1808 bool "Paravirtual steal time accounting"
1809 select PARAVIRT
1810 default n
1811 help
1812 Select this option to enable fine granularity task steal time
1813 accounting. Time spent executing other tasks in parallel with
1814 the current vCPU is discounted from the vCPU power. To account for
1815 that, there can be a small performance impact.
1816
1817 If in doubt, say N here.
1818
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001819config XEN_DOM0
1820 def_bool y
1821 depends on XEN
1822
1823config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -07001824 bool "Xen guest support on ARM"
Ian Campbell85323a92013-03-07 07:17:25 +00001825 depends on ARM && AEABI && OF
Arnd Bergmannf880b672012-10-09 10:33:52 +00001826 depends on CPU_V7 && !CPU_V6
Ian Campbell85323a92013-03-07 07:17:25 +00001827 depends on !GENERIC_ATOMIC64
Uwe Kleine-König7693dec2014-03-03 09:25:52 -05001828 depends on MMU
Russell King51aaf812014-04-22 22:26:27 +01001829 select ARCH_DMA_ADDR_T_64BIT
Stefano Stabellini17b7ab82013-04-24 18:47:18 +00001830 select ARM_PSCI
Stefano Stabellini83862cc2013-10-10 13:40:44 +00001831 select SWIOTLB_XEN
Stefano Stabellini02c24332015-11-23 10:32:57 +00001832 select PARAVIRT
Stefano Stabellinieff8d642012-09-17 14:58:17 +00001833 help
1834 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1835
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836endmenu
1837
1838menu "Boot options"
1839
Grant Likely9eb8f672011-04-28 14:27:20 -06001840config USE_OF
1841 bool "Flattened Device Tree support"
Russell Kingb1b3f492012-10-06 17:12:25 +01001842 select IRQ_DOMAIN
Grant Likely9eb8f672011-04-28 14:27:20 -06001843 select OF
Grant Likely9eb8f672011-04-28 14:27:20 -06001844 help
1845 Include support for flattened device tree machine descriptions.
1846
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001847config ATAGS
1848 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1849 default y
1850 help
1851 This is the traditional way of passing data to the kernel at boot
1852 time. If you are solely relying on the flattened device tree (or
1853 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1854 to remove ATAGS support from your kernel binary. If unsure,
1855 leave this to y.
1856
1857config DEPRECATED_PARAM_STRUCT
1858 bool "Provide old way to pass kernel parameters"
1859 depends on ATAGS
1860 help
1861 This was deprecated in 2001 and announced to live on for 5 years.
1862 Some old boot loaders still use this way.
1863
Linus Torvalds1da177e2005-04-16 15:20:36 -07001864# Compressed boot loader in ROM. Yes, we really want to ask about
1865# TEXT and BSS so we preserve their values in the config files.
1866config ZBOOT_ROM_TEXT
1867 hex "Compressed ROM boot loader base address"
1868 default "0"
1869 help
1870 The physical address at which the ROM-able zImage is to be
1871 placed in the target. Platforms which normally make use of
1872 ROM-able zImage formats normally set this to a suitable
1873 value in their defconfig file.
1874
1875 If ZBOOT_ROM is not enabled, this has no effect.
1876
1877config ZBOOT_ROM_BSS
1878 hex "Compressed ROM boot loader BSS address"
1879 default "0"
1880 help
Dan Fandrichf8c440b2006-09-20 23:28:51 +01001881 The base address of an area of read/write memory in the target
1882 for the ROM-able zImage which must be available while the
1883 decompressor is running. It must be large enough to hold the
1884 entire decompressed kernel plus an additional 128 KiB.
1885 Platforms which normally make use of ROM-able zImage formats
1886 normally set this to a suitable value in their defconfig file.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887
1888 If ZBOOT_ROM is not enabled, this has no effect.
1889
1890config ZBOOT_ROM
1891 bool "Compressed boot loader in ROM/flash"
1892 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
Russell King10968132014-01-01 11:59:44 +00001893 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
Linus Torvalds1da177e2005-04-16 15:20:36 -07001894 help
1895 Say Y here if you intend to execute your compressed kernel image
1896 (zImage) directly from ROM or flash. If unsure, say N.
1897
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001898config ARM_APPENDED_DTB
1899 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
Russell King10968132014-01-01 11:59:44 +00001900 depends on OF
John Bonesioe2a6a3a2011-05-27 18:45:50 -04001901 help
1902 With this option, the boot code will look for a device tree binary
1903 (DTB) appended to zImage
1904 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1905
1906 This is meant as a backward compatibility convenience for those
1907 systems with a bootloader that can't be upgraded to accommodate
1908 the documented boot protocol using a device tree.
1909
1910 Beware that there is very little in terms of protection against
1911 this option being confused by leftover garbage in memory that might
1912 look like a DTB header after a reboot if no actual DTB is appended
1913 to zImage. Do not leave this option active in a production kernel
1914 if you don't intend to always append a DTB. Proper passing of the
1915 location into r2 of a bootloader provided DTB is always preferable
1916 to this option.
1917
Nicolas Pitreb90b9a32011-09-13 22:37:07 -04001918config ARM_ATAG_DTB_COMPAT
1919 bool "Supplement the appended DTB with traditional ATAG information"
1920 depends on ARM_APPENDED_DTB
1921 help
1922 Some old bootloaders can't be updated to a DTB capable one, yet
1923 they provide ATAGs with memory configuration, the ramdisk address,
1924 the kernel cmdline string, etc. Such information is dynamically
1925 provided by the bootloader and can't always be stored in a static
1926 DTB. To allow a device tree enabled kernel to be used with such
1927 bootloaders, this option allows zImage to extract the information
1928 from the ATAG list and store it at run time into the appended DTB.
1929
Genoud Richardd0f34a12012-06-26 16:37:59 +01001930choice
1931 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1932 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1933
1934config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1935 bool "Use bootloader kernel arguments if available"
1936 help
1937 Uses the command-line options passed by the boot loader instead of
1938 the device tree bootargs property. If the boot loader doesn't provide
1939 any, the device tree bootargs property will be used.
1940
1941config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1942 bool "Extend with bootloader kernel arguments"
1943 help
1944 The command-line arguments provided by the boot loader will be
1945 appended to the the device tree bootargs property.
1946
1947endchoice
1948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949config CMDLINE
1950 string "Default kernel command string"
1951 default ""
1952 help
1953 On some architectures (EBSA110 and CATS), there is currently no way
1954 for the boot loader to pass arguments to the kernel. For these
1955 architectures, you should supply some command-line options at build
1956 time by entering them here. As a minimum, you should specify the
1957 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1958
Victor Boivie4394c122011-05-04 17:07:55 +01001959choice
1960 prompt "Kernel command line type" if CMDLINE != ""
1961 default CMDLINE_FROM_BOOTLOADER
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01001962 depends on ATAGS
Victor Boivie4394c122011-05-04 17:07:55 +01001963
1964config CMDLINE_FROM_BOOTLOADER
1965 bool "Use bootloader kernel arguments if available"
1966 help
1967 Uses the command-line options passed by the boot loader. If
1968 the boot loader doesn't provide any, the default kernel command
1969 string provided in CMDLINE will be used.
1970
1971config CMDLINE_EXTEND
1972 bool "Extend bootloader kernel arguments"
1973 help
1974 The command-line arguments provided by the boot loader will be
1975 appended to the default kernel command string.
1976
Alexander Holler92d20402010-02-16 19:04:53 +01001977config CMDLINE_FORCE
1978 bool "Always use the default kernel command string"
Alexander Holler92d20402010-02-16 19:04:53 +01001979 help
1980 Always use the default kernel command string, even if the boot
1981 loader passes other arguments to the kernel.
1982 This is useful if you cannot or don't want to change the
1983 command-line options your boot loader passes to the kernel.
Victor Boivie4394c122011-05-04 17:07:55 +01001984endchoice
Alexander Holler92d20402010-02-16 19:04:53 +01001985
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986config XIP_KERNEL
1987 bool "Kernel Execute-In-Place from ROM"
Russell King10968132014-01-01 11:59:44 +00001988 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989 help
1990 Execute-In-Place allows the kernel to run from non-volatile storage
1991 directly addressable by the CPU, such as NOR flash. This saves RAM
1992 space since the text section of the kernel is not loaded from flash
1993 to RAM. Read-write sections, such as the data section and stack,
1994 are still copied to RAM. The XIP kernel is not compressed since
1995 it has to run directly from flash, so it will take more space to
1996 store it. The flash address used to link the kernel object files,
1997 and for storing it, is configuration dependent. Therefore, if you
1998 say Y here, you must know the proper physical address where to
1999 store the kernel image depending on your own flash memory usage.
2000
2001 Also note that the make target becomes "make xipImage" rather than
2002 "make zImage" or "make Image". The final kernel binary to put in
2003 ROM memory will be arch/arm/boot/xipImage.
2004
2005 If unsure, say N.
2006
2007config XIP_PHYS_ADDR
2008 hex "XIP Kernel Physical Location"
2009 depends on XIP_KERNEL
2010 default "0x00080000"
2011 help
2012 This is the physical address in your flash memory the kernel will
2013 be linked for and stored to. This address is dependent on your
2014 own flash usage.
2015
Richard Purdiec587e4a2007-02-06 21:29:00 +01002016config KEXEC
2017 bool "Kexec system call (EXPERIMENTAL)"
Stephen Warren19ab4282013-06-14 16:14:14 +01002018 depends on (!SMP || PM_SLEEP_SMP)
Arnd Bergmanncb1293e2015-05-26 15:40:44 +01002019 depends on !CPU_V7M
Dave Young2965faa2015-09-09 15:38:55 -07002020 select KEXEC_CORE
Richard Purdiec587e4a2007-02-06 21:29:00 +01002021 help
2022 kexec is a system call that implements the ability to shutdown your
2023 current kernel, and to start another kernel. It is like a reboot
Matt LaPlante01dd2fb2007-10-20 01:34:40 +02002024 but it is independent of the system firmware. And like a reboot
Richard Purdiec587e4a2007-02-06 21:29:00 +01002025 you can start any kernel with it, not just Linux.
2026
2027 It is an ongoing process to be certain the hardware in a machine
2028 is properly shutdown, so do not be surprised if this code does not
Geert Uytterhoevenbf220692013-08-20 21:38:03 +02002029 initially work for you.
Richard Purdiec587e4a2007-02-06 21:29:00 +01002030
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002031config ATAGS_PROC
2032 bool "Export atags in procfs"
Nicolas Pitrebd51e2f2012-09-01 03:03:25 +01002033 depends on ATAGS && KEXEC
Uli Luckasb98d7292008-02-22 16:45:18 +01002034 default y
Richard Purdie4cd9d6f2008-01-02 00:56:46 +01002035 help
2036 Should the atags used to boot the kernel be exported in an "atags"
2037 file in procfs. Useful with kexec.
2038
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002039config CRASH_DUMP
2040 bool "Build kdump crash kernel (EXPERIMENTAL)"
Mika Westerbergcb5d39b2010-11-18 19:14:52 +01002041 help
2042 Generate crash dump after being started by kexec. This should
2043 be normally only set in special crash dump kernels which are
2044 loaded in the main kernel with kexec-tools into a specially
2045 reserved region and then later executed after a crash by
2046 kdump/kexec. The crash dump kernel must be compiled to a
2047 memory address not used by the main kernel
2048
2049 For more details see Documentation/kdump/kdump.txt
2050
Eric Miaoe69edc792010-07-05 15:56:50 +02002051config AUTO_ZRELADDR
2052 bool "Auto calculation of the decompressed kernel image address"
Eric Miaoe69edc792010-07-05 15:56:50 +02002053 help
2054 ZRELADDR is the physical address where the decompressed kernel
2055 image will be placed. If AUTO_ZRELADDR is selected, the address
2056 will be determined at run-time by masking the current IP with
2057 0xf8000000. This assumes the zImage being placed in the first 128MB
2058 from start of memory.
2059
Roy Franz81a0bc32015-09-23 20:17:54 -07002060config EFI_STUB
2061 bool
2062
2063config EFI
2064 bool "UEFI runtime support"
2065 depends on OF && !CPU_BIG_ENDIAN && MMU && AUTO_ZRELADDR && !XIP_KERNEL
2066 select UCS2_STRING
2067 select EFI_PARAMS_FROM_FDT
2068 select EFI_STUB
2069 select EFI_ARMSTUB
2070 select EFI_RUNTIME_WRAPPERS
2071 ---help---
2072 This option provides support for runtime services provided
2073 by UEFI firmware (such as non-volatile variables, realtime
2074 clock, and platform reset). A UEFI stub is also provided to
2075 allow the kernel to be booted as an EFI application. This
2076 is only useful for kernels that may run on systems that have
2077 UEFI firmware.
2078
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079endmenu
2080
Russell Kingac9d7ef2008-08-18 17:26:00 +01002081menu "CPU Power Management"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083source "drivers/cpufreq/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084
Russell Kingac9d7ef2008-08-18 17:26:00 +01002085source "drivers/cpuidle/Kconfig"
2086
2087endmenu
2088
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089menu "Floating point emulation"
2090
2091comment "At least one emulation must be selected"
2092
2093config FPE_NWFPE
2094 bool "NWFPE math emulation"
Dave Martin593c2522010-12-13 21:56:03 +01002095 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 ---help---
2097 Say Y to include the NWFPE floating point emulator in the kernel.
2098 This is necessary to run most binaries. Linux does not currently
2099 support floating point hardware so you need to say Y here even if
2100 your machine has an FPA or floating point co-processor podule.
2101
2102 You may say N here if you are going to load the Acorn FPEmulator
2103 early in the bootup.
2104
2105config FPE_NWFPE_XP
2106 bool "Support extended precision"
Lennert Buytenhekbedf1422005-11-07 21:12:08 +00002107 depends on FPE_NWFPE
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 help
2109 Say Y to include 80-bit support in the kernel floating-point
2110 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2111 Note that gcc does not generate 80-bit operations by default,
2112 so in most cases this option only enlarges the size of the
2113 floating point emulator without any good reason.
2114
2115 You almost surely want to say N here.
2116
2117config FPE_FASTFPE
2118 bool "FastFPE math emulation (EXPERIMENTAL)"
Kees Cookd6f94fa2013-01-16 18:53:14 -08002119 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 ---help---
2121 Say Y here to include the FAST floating point emulator in the kernel.
2122 This is an experimental much faster emulator which now also has full
2123 precision for the mantissa. It does not support any exceptions.
2124 It is very simple, and approximately 3-6 times faster than NWFPE.
2125
2126 It should be sufficient for most programs. It may be not suitable
2127 for scientific calculations, but you have to check this for yourself.
2128 If you do not feel you need a faster FP emulation you should better
2129 choose NWFPE.
2130
2131config VFP
2132 bool "VFP-format floating point maths"
Russell Kinge399b1a2011-01-17 15:08:32 +00002133 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 help
2135 Say Y to include VFP support code in the kernel. This is needed
2136 if your hardware includes a VFP unit.
2137
2138 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2139 release notes and additional status information.
2140
2141 Say N if your target does not have VFP hardware.
2142
Catalin Marinas25ebee02007-09-25 15:22:24 +01002143config VFPv3
2144 bool
2145 depends on VFP
2146 default y if CPU_V7
2147
Catalin Marinasb5872db2008-01-10 19:16:17 +01002148config NEON
2149 bool "Advanced SIMD (NEON) Extension support"
2150 depends on VFPv3 && CPU_V7
2151 help
2152 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2153 Extension.
2154
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002155config KERNEL_MODE_NEON
2156 bool "Support for NEON in kernel mode"
Russell Kingc4a30c32013-09-22 11:08:50 +01002157 depends on NEON && AEABI
Ard Biesheuvel73c132c2013-05-16 11:41:48 +02002158 help
2159 Say Y to include support for NEON in kernel mode.
2160
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161endmenu
2162
2163menu "Userspace binary formats"
2164
2165source "fs/Kconfig.binfmt"
2166
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167endmenu
2168
2169menu "Power management options"
2170
Russell Kingeceab4a2005-11-15 11:31:41 +00002171source "kernel/power/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
Johannes Bergf4cb5702007-12-08 02:14:00 +01002173config ARCH_SUSPEND_POSSIBLE
Ezequiel Garcia19a05192013-08-16 10:28:24 +01002174 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
Uwe Kleine-Königf0d75152012-02-01 10:00:00 +01002175 CPU_V6 || CPU_V6K || CPU_V7 || CPU_V7M || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
Johannes Bergf4cb5702007-12-08 02:14:00 +01002176 def_bool y
2177
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002178config ARM_CPU_SUSPEND
Lorenzo Pieralisi8b6f2492016-02-01 18:01:30 +01002179 def_bool PM_SLEEP || BL_SWITCHER || ARM_PSCI_FW
Lorenzo Pieralisi1b9bdf52016-02-01 18:01:29 +01002180 depends on ARCH_SUSPEND_POSSIBLE
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +02002181
Sebastian Capella603fb422014-03-25 01:20:29 +01002182config ARCH_HIBERNATION_POSSIBLE
2183 bool
2184 depends on MMU
2185 default y if ARCH_SUSPEND_POSSIBLE
2186
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187endmenu
2188
Sam Ravnborgd5950b42005-07-11 21:03:49 -07002189source "net/Kconfig"
2190
Uwe Kleine-Königac251502009-08-13 21:09:21 +02002191source "drivers/Kconfig"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192
Kumar Gala916f7432015-02-26 15:49:09 -06002193source "drivers/firmware/Kconfig"
2194
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195source "fs/Kconfig"
2196
Linus Torvalds1da177e2005-04-16 15:20:36 -07002197source "arch/arm/Kconfig.debug"
2198
2199source "security/Kconfig"
2200
2201source "crypto/Kconfig"
Ard Biesheuvel652ccae2015-03-10 09:47:44 +01002202if CRYPTO
2203source "arch/arm/crypto/Kconfig"
2204endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205
2206source "lib/Kconfig"
Christoffer Dall749cf76c2013-01-20 18:28:06 -05002207
2208source "arch/arm/kvm/Kconfig"