Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 1 | /* |
| 2 | * Driver for the Texas Instruments DP83867 PHY |
| 3 | * |
| 4 | * Copyright (C) 2015 Texas Instruments Inc. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | */ |
| 15 | |
| 16 | #include <linux/ethtool.h> |
| 17 | #include <linux/kernel.h> |
| 18 | #include <linux/mii.h> |
| 19 | #include <linux/module.h> |
| 20 | #include <linux/of.h> |
| 21 | #include <linux/phy.h> |
| 22 | |
| 23 | #include <dt-bindings/net/ti-dp83867.h> |
| 24 | |
| 25 | #define DP83867_PHY_ID 0x2000a231 |
| 26 | #define DP83867_DEVADDR 0x1f |
| 27 | |
| 28 | #define MII_DP83867_PHYCTRL 0x10 |
| 29 | #define MII_DP83867_MICR 0x12 |
| 30 | #define MII_DP83867_ISR 0x13 |
| 31 | #define DP83867_CTRL 0x1f |
Grygorii Strashko | 5ca7d1c | 2017-01-05 14:48:07 -0600 | [diff] [blame] | 32 | #define DP83867_CFG3 0x1e |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 33 | |
| 34 | /* Extended Registers */ |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 35 | #define DP83867_CFG4 0x0031 |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 36 | #define DP83867_RGMIICTL 0x0032 |
Lukasz Majewski | ac6e058 | 2017-02-07 06:20:24 +0100 | [diff] [blame] | 37 | #define DP83867_STRAP_STS1 0x006E |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 38 | #define DP83867_RGMIIDCTL 0x0086 |
Mugunthan V N | ed838fe | 2016-10-18 16:50:18 +0530 | [diff] [blame] | 39 | #define DP83867_IO_MUX_CFG 0x0170 |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 40 | |
| 41 | #define DP83867_SW_RESET BIT(15) |
| 42 | #define DP83867_SW_RESTART BIT(14) |
| 43 | |
| 44 | /* MICR Interrupt bits */ |
| 45 | #define MII_DP83867_MICR_AN_ERR_INT_EN BIT(15) |
| 46 | #define MII_DP83867_MICR_SPEED_CHNG_INT_EN BIT(14) |
| 47 | #define MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN BIT(13) |
| 48 | #define MII_DP83867_MICR_PAGE_RXD_INT_EN BIT(12) |
| 49 | #define MII_DP83867_MICR_AUTONEG_COMP_INT_EN BIT(11) |
| 50 | #define MII_DP83867_MICR_LINK_STS_CHNG_INT_EN BIT(10) |
| 51 | #define MII_DP83867_MICR_FALSE_CARRIER_INT_EN BIT(8) |
| 52 | #define MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4) |
| 53 | #define MII_DP83867_MICR_WOL_INT_EN BIT(3) |
| 54 | #define MII_DP83867_MICR_XGMII_ERR_INT_EN BIT(2) |
| 55 | #define MII_DP83867_MICR_POL_CHNG_INT_EN BIT(1) |
| 56 | #define MII_DP83867_MICR_JABBER_INT_EN BIT(0) |
| 57 | |
| 58 | /* RGMIICTL bits */ |
| 59 | #define DP83867_RGMII_TX_CLK_DELAY_EN BIT(1) |
| 60 | #define DP83867_RGMII_RX_CLK_DELAY_EN BIT(0) |
| 61 | |
Lukasz Majewski | ac6e058 | 2017-02-07 06:20:24 +0100 | [diff] [blame] | 62 | /* STRAP_STS1 bits */ |
| 63 | #define DP83867_STRAP_STS1_RESERVED BIT(11) |
| 64 | |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 65 | /* PHY CTRL bits */ |
| 66 | #define DP83867_PHYCR_FIFO_DEPTH_SHIFT 14 |
Stefan Hauser | b291c41 | 2016-07-01 22:35:03 +0200 | [diff] [blame] | 67 | #define DP83867_PHYCR_FIFO_DEPTH_MASK (3 << 14) |
Lukasz Majewski | ac6e058 | 2017-02-07 06:20:24 +0100 | [diff] [blame] | 68 | #define DP83867_PHYCR_RESERVED_MASK BIT(11) |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 69 | |
| 70 | /* RGMIIDCTL bits */ |
| 71 | #define DP83867_RGMII_TX_CLK_DELAY_SHIFT 4 |
| 72 | |
Mugunthan V N | ed838fe | 2016-10-18 16:50:18 +0530 | [diff] [blame] | 73 | /* IO_MUX_CFG bits */ |
| 74 | #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f |
| 75 | |
| 76 | #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0 |
| 77 | #define DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f |
| 78 | |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 79 | /* CFG4 bits */ |
| 80 | #define DP83867_CFG4_PORT_MIRROR_EN BIT(0) |
| 81 | |
| 82 | enum { |
| 83 | DP83867_PORT_MIRROING_KEEP, |
| 84 | DP83867_PORT_MIRROING_EN, |
| 85 | DP83867_PORT_MIRROING_DIS, |
| 86 | }; |
| 87 | |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 88 | struct dp83867_private { |
| 89 | int rx_id_delay; |
| 90 | int tx_id_delay; |
| 91 | int fifo_depth; |
Mugunthan V N | ed838fe | 2016-10-18 16:50:18 +0530 | [diff] [blame] | 92 | int io_impedance; |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 93 | int port_mirroring; |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 94 | }; |
| 95 | |
| 96 | static int dp83867_ack_interrupt(struct phy_device *phydev) |
| 97 | { |
| 98 | int err = phy_read(phydev, MII_DP83867_ISR); |
| 99 | |
| 100 | if (err < 0) |
| 101 | return err; |
| 102 | |
| 103 | return 0; |
| 104 | } |
| 105 | |
| 106 | static int dp83867_config_intr(struct phy_device *phydev) |
| 107 | { |
| 108 | int micr_status; |
| 109 | |
| 110 | if (phydev->interrupts == PHY_INTERRUPT_ENABLED) { |
| 111 | micr_status = phy_read(phydev, MII_DP83867_MICR); |
| 112 | if (micr_status < 0) |
| 113 | return micr_status; |
| 114 | |
| 115 | micr_status |= |
| 116 | (MII_DP83867_MICR_AN_ERR_INT_EN | |
| 117 | MII_DP83867_MICR_SPEED_CHNG_INT_EN | |
Grygorii Strashko | 5ca7d1c | 2017-01-05 14:48:07 -0600 | [diff] [blame] | 118 | MII_DP83867_MICR_AUTONEG_COMP_INT_EN | |
| 119 | MII_DP83867_MICR_LINK_STS_CHNG_INT_EN | |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 120 | MII_DP83867_MICR_DUP_MODE_CHNG_INT_EN | |
| 121 | MII_DP83867_MICR_SLEEP_MODE_CHNG_INT_EN); |
| 122 | |
| 123 | return phy_write(phydev, MII_DP83867_MICR, micr_status); |
| 124 | } |
| 125 | |
| 126 | micr_status = 0x0; |
| 127 | return phy_write(phydev, MII_DP83867_MICR, micr_status); |
| 128 | } |
| 129 | |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 130 | static int dp83867_config_port_mirroring(struct phy_device *phydev) |
| 131 | { |
| 132 | struct dp83867_private *dp83867 = |
| 133 | (struct dp83867_private *)phydev->priv; |
| 134 | u16 val; |
| 135 | |
| 136 | val = phy_read_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR); |
| 137 | |
| 138 | if (dp83867->port_mirroring == DP83867_PORT_MIRROING_EN) |
| 139 | val |= DP83867_CFG4_PORT_MIRROR_EN; |
| 140 | else |
| 141 | val &= ~DP83867_CFG4_PORT_MIRROR_EN; |
| 142 | |
| 143 | phy_write_mmd_indirect(phydev, DP83867_CFG4, DP83867_DEVADDR, val); |
| 144 | |
| 145 | return 0; |
| 146 | } |
| 147 | |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 148 | #ifdef CONFIG_OF_MDIO |
| 149 | static int dp83867_of_init(struct phy_device *phydev) |
| 150 | { |
| 151 | struct dp83867_private *dp83867 = phydev->priv; |
Andrew Lunn | e5a03bf | 2016-01-06 20:11:16 +0100 | [diff] [blame] | 152 | struct device *dev = &phydev->mdio.dev; |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 153 | struct device_node *of_node = dev->of_node; |
| 154 | int ret; |
| 155 | |
Andrew Lunn | 7bf9ae0 | 2015-12-07 04:38:58 +0100 | [diff] [blame] | 156 | if (!of_node) |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 157 | return -ENODEV; |
| 158 | |
Mugunthan V N | ed838fe | 2016-10-18 16:50:18 +0530 | [diff] [blame] | 159 | dp83867->io_impedance = -EINVAL; |
| 160 | |
| 161 | /* Optional configuration */ |
| 162 | if (of_property_read_bool(of_node, "ti,max-output-impedance")) |
| 163 | dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MAX; |
| 164 | else if (of_property_read_bool(of_node, "ti,min-output-impedance")) |
| 165 | dp83867->io_impedance = DP83867_IO_MUX_CFG_IO_IMPEDANCE_MIN; |
| 166 | |
Dan Murphy | ac7ba51 | 2015-06-08 14:30:55 -0500 | [diff] [blame] | 167 | ret = of_property_read_u32(of_node, "ti,rx-internal-delay", |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 168 | &dp83867->rx_id_delay); |
Karicheri, Muralidharan | 34c55cf | 2017-01-13 09:32:34 -0500 | [diff] [blame] | 169 | if (ret && |
| 170 | (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || |
| 171 | phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)) |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 172 | return ret; |
| 173 | |
Dan Murphy | ac7ba51 | 2015-06-08 14:30:55 -0500 | [diff] [blame] | 174 | ret = of_property_read_u32(of_node, "ti,tx-internal-delay", |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 175 | &dp83867->tx_id_delay); |
Karicheri, Muralidharan | 34c55cf | 2017-01-13 09:32:34 -0500 | [diff] [blame] | 176 | if (ret && |
| 177 | (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || |
| 178 | phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)) |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 179 | return ret; |
| 180 | |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 181 | if (of_property_read_bool(of_node, "enet-phy-lane-swap")) |
| 182 | dp83867->port_mirroring = DP83867_PORT_MIRROING_EN; |
| 183 | |
| 184 | if (of_property_read_bool(of_node, "enet-phy-lane-no-swap")) |
| 185 | dp83867->port_mirroring = DP83867_PORT_MIRROING_DIS; |
| 186 | |
Wu Fengguang | 9267135 | 2015-07-24 14:16:10 +0800 | [diff] [blame] | 187 | return of_property_read_u32(of_node, "ti,fifo-depth", |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 188 | &dp83867->fifo_depth); |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 189 | } |
| 190 | #else |
| 191 | static int dp83867_of_init(struct phy_device *phydev) |
| 192 | { |
| 193 | return 0; |
| 194 | } |
| 195 | #endif /* CONFIG_OF_MDIO */ |
| 196 | |
| 197 | static int dp83867_config_init(struct phy_device *phydev) |
| 198 | { |
| 199 | struct dp83867_private *dp83867; |
Lukasz Majewski | ac6e058 | 2017-02-07 06:20:24 +0100 | [diff] [blame] | 200 | int ret, val, bs; |
Stefan Hauser | b291c41 | 2016-07-01 22:35:03 +0200 | [diff] [blame] | 201 | u16 delay; |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 202 | |
| 203 | if (!phydev->priv) { |
Andrew Lunn | e5a03bf | 2016-01-06 20:11:16 +0100 | [diff] [blame] | 204 | dp83867 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83867), |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 205 | GFP_KERNEL); |
| 206 | if (!dp83867) |
| 207 | return -ENOMEM; |
| 208 | |
| 209 | phydev->priv = dp83867; |
| 210 | ret = dp83867_of_init(phydev); |
| 211 | if (ret) |
| 212 | return ret; |
| 213 | } else { |
| 214 | dp83867 = (struct dp83867_private *)phydev->priv; |
| 215 | } |
| 216 | |
| 217 | if (phy_interface_is_rgmii(phydev)) { |
Stefan Hauser | b291c41 | 2016-07-01 22:35:03 +0200 | [diff] [blame] | 218 | val = phy_read(phydev, MII_DP83867_PHYCTRL); |
| 219 | if (val < 0) |
| 220 | return val; |
| 221 | val &= ~DP83867_PHYCR_FIFO_DEPTH_MASK; |
| 222 | val |= (dp83867->fifo_depth << DP83867_PHYCR_FIFO_DEPTH_SHIFT); |
Lukasz Majewski | ac6e058 | 2017-02-07 06:20:24 +0100 | [diff] [blame] | 223 | |
| 224 | /* The code below checks if "port mirroring" N/A MODE4 has been |
| 225 | * enabled during power on bootstrap. |
| 226 | * |
| 227 | * Such N/A mode enabled by mistake can put PHY IC in some |
| 228 | * internal testing mode and disable RGMII transmission. |
| 229 | * |
| 230 | * In this particular case one needs to check STRAP_STS1 |
| 231 | * register's bit 11 (marked as RESERVED). |
| 232 | */ |
| 233 | |
| 234 | bs = phy_read_mmd_indirect(phydev, DP83867_STRAP_STS1, |
| 235 | DP83867_DEVADDR); |
| 236 | if (bs & DP83867_STRAP_STS1_RESERVED) |
| 237 | val &= ~DP83867_PHYCR_RESERVED_MASK; |
| 238 | |
Stefan Hauser | b291c41 | 2016-07-01 22:35:03 +0200 | [diff] [blame] | 239 | ret = phy_write(phydev, MII_DP83867_PHYCTRL, val); |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 240 | if (ret) |
| 241 | return ret; |
| 242 | } |
| 243 | |
Dan Murphy | a46fa26 | 2015-07-21 12:06:45 -0500 | [diff] [blame] | 244 | if ((phydev->interface >= PHY_INTERFACE_MODE_RGMII_ID) && |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 245 | (phydev->interface <= PHY_INTERFACE_MODE_RGMII_RXID)) { |
| 246 | val = phy_read_mmd_indirect(phydev, DP83867_RGMIICTL, |
Andrew Lunn | 053e7e1 | 2016-01-06 20:11:12 +0100 | [diff] [blame] | 247 | DP83867_DEVADDR); |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 248 | |
| 249 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID) |
| 250 | val |= (DP83867_RGMII_TX_CLK_DELAY_EN | DP83867_RGMII_RX_CLK_DELAY_EN); |
| 251 | |
| 252 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) |
| 253 | val |= DP83867_RGMII_TX_CLK_DELAY_EN; |
| 254 | |
| 255 | if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) |
| 256 | val |= DP83867_RGMII_RX_CLK_DELAY_EN; |
| 257 | |
| 258 | phy_write_mmd_indirect(phydev, DP83867_RGMIICTL, |
Andrew Lunn | 053e7e1 | 2016-01-06 20:11:12 +0100 | [diff] [blame] | 259 | DP83867_DEVADDR, val); |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 260 | |
| 261 | delay = (dp83867->rx_id_delay | |
| 262 | (dp83867->tx_id_delay << DP83867_RGMII_TX_CLK_DELAY_SHIFT)); |
| 263 | |
| 264 | phy_write_mmd_indirect(phydev, DP83867_RGMIIDCTL, |
Andrew Lunn | 053e7e1 | 2016-01-06 20:11:12 +0100 | [diff] [blame] | 265 | DP83867_DEVADDR, delay); |
Mugunthan V N | ed838fe | 2016-10-18 16:50:18 +0530 | [diff] [blame] | 266 | |
| 267 | if (dp83867->io_impedance >= 0) { |
| 268 | val = phy_read_mmd_indirect(phydev, DP83867_IO_MUX_CFG, |
| 269 | DP83867_DEVADDR); |
| 270 | |
| 271 | val &= ~DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL; |
| 272 | val |= dp83867->io_impedance & |
| 273 | DP83867_IO_MUX_CFG_IO_IMPEDANCE_CTRL; |
| 274 | |
| 275 | phy_write_mmd_indirect(phydev, DP83867_IO_MUX_CFG, |
| 276 | DP83867_DEVADDR, val); |
| 277 | } |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 278 | } |
| 279 | |
Grygorii Strashko | 5ca7d1c | 2017-01-05 14:48:07 -0600 | [diff] [blame] | 280 | /* Enable Interrupt output INT_OE in CFG3 register */ |
| 281 | if (phy_interrupt_is_valid(phydev)) { |
| 282 | val = phy_read(phydev, DP83867_CFG3); |
| 283 | val |= BIT(7); |
| 284 | phy_write(phydev, DP83867_CFG3, val); |
| 285 | } |
| 286 | |
Lukasz Majewski | fc6d39c | 2017-02-07 06:20:23 +0100 | [diff] [blame] | 287 | if (dp83867->port_mirroring != DP83867_PORT_MIRROING_KEEP) |
| 288 | dp83867_config_port_mirroring(phydev); |
| 289 | |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 290 | return 0; |
| 291 | } |
| 292 | |
| 293 | static int dp83867_phy_reset(struct phy_device *phydev) |
| 294 | { |
| 295 | int err; |
| 296 | |
| 297 | err = phy_write(phydev, DP83867_CTRL, DP83867_SW_RESET); |
| 298 | if (err < 0) |
| 299 | return err; |
| 300 | |
| 301 | return dp83867_config_init(phydev); |
| 302 | } |
| 303 | |
| 304 | static struct phy_driver dp83867_driver[] = { |
| 305 | { |
| 306 | .phy_id = DP83867_PHY_ID, |
| 307 | .phy_id_mask = 0xfffffff0, |
| 308 | .name = "TI DP83867", |
| 309 | .features = PHY_GBIT_FEATURES, |
| 310 | .flags = PHY_HAS_INTERRUPT, |
| 311 | |
| 312 | .config_init = dp83867_config_init, |
| 313 | .soft_reset = dp83867_phy_reset, |
| 314 | |
| 315 | /* IRQ related */ |
| 316 | .ack_interrupt = dp83867_ack_interrupt, |
| 317 | .config_intr = dp83867_config_intr, |
| 318 | |
| 319 | .config_aneg = genphy_config_aneg, |
| 320 | .read_status = genphy_read_status, |
| 321 | .suspend = genphy_suspend, |
| 322 | .resume = genphy_resume, |
Dan Murphy | 2a10154 | 2015-06-02 09:34:37 -0500 | [diff] [blame] | 323 | }, |
| 324 | }; |
| 325 | module_phy_driver(dp83867_driver); |
| 326 | |
| 327 | static struct mdio_device_id __maybe_unused dp83867_tbl[] = { |
| 328 | { DP83867_PHY_ID, 0xfffffff0 }, |
| 329 | { } |
| 330 | }; |
| 331 | |
| 332 | MODULE_DEVICE_TABLE(mdio, dp83867_tbl); |
| 333 | |
| 334 | MODULE_DESCRIPTION("Texas Instruments DP83867 PHY driver"); |
| 335 | MODULE_AUTHOR("Dan Murphy <dmurphy@ti.com"); |
| 336 | MODULE_LICENSE("GPL"); |