blob: d7a18a0f80a263e513a3c53535fa88f0068f36e8 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
Avi Kivityedf88412007-12-16 11:02:48 +020028#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030029#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080030#define DPRINTF(x...) do {} while (0)
31#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080032#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030033#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080034
Avi Kivity3eeb3282010-01-21 15:31:48 +020035#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020036#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038/*
39 * Opcode effective-address decode tables.
40 * Note that we only emulate instructions that have at least one memory
41 * operand (excluding implicit stack references). We assume that stack
42 * references and instruction fetches will never occur in special memory
43 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
44 * not be handled.
45 */
46
47/* Operand sizes: 8-bit operands or specified/overridden size. */
48#define ByteOp (1<<0) /* 8-bit operands. */
49/* Destination operand type. */
50#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
51#define DstReg (2<<1) /* Register operand. */
52#define DstMem (3<<1) /* Memory operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020053#define DstAcc (4<<1) /* Destination Accumulator */
Gleb Natapova682e352010-03-18 15:20:21 +020054#define DstDI (5<<1) /* Destination is in ES:(E)DI */
Gleb Natapov6550e1f2010-03-21 13:08:21 +020055#define DstMem64 (6<<1) /* 64bit memory operand */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020056#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080057/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020058#define SrcNone (0<<4) /* No source operand. */
59#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
60#define SrcReg (1<<4) /* Register operand. */
61#define SrcMem (2<<4) /* Memory operand. */
62#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
63#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
64#define SrcImm (5<<4) /* Immediate operand. */
65#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010066#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030067#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030068#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020069#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030070#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
71#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Gleb Natapov341de7e2009-04-12 13:36:41 +030072#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080073/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define Mov (1<<9)
77#define BitOp (1<<10)
78#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020079#define String (1<<12) /* String instruction (rep capable) */
80#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020081#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
82#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
83#define GroupMask 0xff /* Group number stored in bits 0:7 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030084/* Misc flags */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020085#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020086#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030087#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010088/* Source 2 operand type */
89#define Src2None (0<<29)
90#define Src2CL (1<<29)
91#define Src2ImmByte (2<<29)
92#define Src2One (3<<29)
93#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080094
Avi Kivity43bb19c2008-01-18 12:46:50 +020095enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +020096 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +020097 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Gleb Natapov60a29d42010-02-10 14:21:30 +020098 Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +020099};
100
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100101static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800102 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200103 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800104 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300105 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300106 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800107 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200108 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800109 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200110 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
111 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800112 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200113 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800114 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300115 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300116 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800117 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200118 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800119 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300120 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300121 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800122 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200123 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800124 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +0200125 DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800126 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200127 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800128 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
129 0, 0, 0, 0,
130 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200131 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800132 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
133 0, 0, 0, 0,
134 /* 0x38 - 0x3F */
135 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
136 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200137 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
138 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700139 /* 0x40 - 0x47 */
Avi Kivity33615aa2007-10-31 11:15:56 +0200140 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700141 /* 0x48 - 0x4F */
Avi Kivity33615aa2007-10-31 11:15:56 +0200142 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300143 /* 0x50 - 0x57 */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200144 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
145 SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300146 /* 0x58 - 0x5F */
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200147 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
148 DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700149 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200150 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
151 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700152 0, 0, 0, 0,
153 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300154 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200155 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
156 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300157 /* 0x70 - 0x77 */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300158 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
159 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300160 /* 0x78 - 0x7F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300161 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
162 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800163 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200164 Group | Group1_80, Group | Group1_81,
165 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800166 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200167 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800168 /* 0x88 - 0x8F */
169 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
170 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +0200171 DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
Gleb Natapov054fe9f2010-04-28 19:15:23 +0300172 ImplicitOps | SrcMem | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300173 /* 0x90 - 0x97 */
174 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
175 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300176 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300177 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800178 /* 0xA0 - 0xA7 */
Avi Kivityc7e75a32007-10-28 16:34:25 +0200179 ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
180 ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200181 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
182 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800183 /* 0xA8 - 0xAF */
Gleb Natapova682e352010-03-18 15:20:21 +0200184 0, 0, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
185 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
186 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300187 /* 0xB0 - 0xB7 */
188 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
189 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
190 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
191 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
192 /* 0xB8 - 0xBF */
193 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
194 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
195 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
196 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800197 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300198 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200199 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300200 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800201 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300202 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300203 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800204 /* 0xD0 - 0xD7 */
205 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
206 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
207 0, 0, 0, 0,
208 /* 0xD8 - 0xDF */
209 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300210 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300211 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200212 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
213 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300214 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300215 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300216 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200217 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
218 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800219 /* 0xF0 - 0xF7 */
220 0, 0, 0, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200221 ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700223 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300224 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800225};
226
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100227static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800228 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200229 0, Group | GroupDual | Group7, 0, 0,
230 0, ImplicitOps, ImplicitOps | Priv, 0,
231 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
232 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 /* 0x10 - 0x1F */
234 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
235 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200236 ModRM | ImplicitOps | Priv, ModRM | Priv,
237 ModRM | ImplicitOps | Priv, ModRM | Priv,
238 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800239 0, 0, 0, 0, 0, 0, 0, 0,
240 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200241 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
242 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200243 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800244 /* 0x40 - 0x47 */
245 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
246 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
247 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
248 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
249 /* 0x48 - 0x4F */
250 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
251 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
252 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
253 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
254 /* 0x50 - 0x5F */
255 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
256 /* 0x60 - 0x6F */
257 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
258 /* 0x70 - 0x7F */
259 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
260 /* 0x80 - 0x8F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300261 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
262 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800263 /* 0x90 - 0x9F */
264 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
265 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300266 ImplicitOps | Stack, ImplicitOps | Stack,
267 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100268 DstMem | SrcReg | Src2ImmByte | ModRM,
269 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800270 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300271 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200272 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100273 DstMem | SrcReg | Src2ImmByte | ModRM,
274 DstMem | SrcReg | Src2CL | ModRM,
275 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800276 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200277 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
278 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800279 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
280 DstReg | SrcMem16 | ModRM | Mov,
281 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200282 0, 0,
283 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800284 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
285 DstReg | SrcMem16 | ModRM | Mov,
286 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200287 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
288 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800289 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800290 /* 0xD0 - 0xDF */
291 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
292 /* 0xE0 - 0xEF */
293 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
294 /* 0xF0 - 0xFF */
295 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
296};
297
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100298static u32 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200299 [Group1_80*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200300 ByteOp | DstMem | SrcImm | ModRM | Lock,
301 ByteOp | DstMem | SrcImm | ModRM | Lock,
302 ByteOp | DstMem | SrcImm | ModRM | Lock,
303 ByteOp | DstMem | SrcImm | ModRM | Lock,
304 ByteOp | DstMem | SrcImm | ModRM | Lock,
305 ByteOp | DstMem | SrcImm | ModRM | Lock,
306 ByteOp | DstMem | SrcImm | ModRM | Lock,
307 ByteOp | DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200308 [Group1_81*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200309 DstMem | SrcImm | ModRM | Lock,
310 DstMem | SrcImm | ModRM | Lock,
311 DstMem | SrcImm | ModRM | Lock,
312 DstMem | SrcImm | ModRM | Lock,
313 DstMem | SrcImm | ModRM | Lock,
314 DstMem | SrcImm | ModRM | Lock,
315 DstMem | SrcImm | ModRM | Lock,
316 DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200317 [Group1_82*8] =
Gleb Natapove424e192010-02-11 12:41:10 +0200318 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
319 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
320 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
321 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
322 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
323 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
324 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
325 ByteOp | DstMem | SrcImm | ModRM | No64,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200326 [Group1_83*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200327 DstMem | SrcImmByte | ModRM | Lock,
328 DstMem | SrcImmByte | ModRM | Lock,
329 DstMem | SrcImmByte | ModRM | Lock,
330 DstMem | SrcImmByte | ModRM | Lock,
331 DstMem | SrcImmByte | ModRM | Lock,
332 DstMem | SrcImmByte | ModRM | Lock,
333 DstMem | SrcImmByte | ModRM | Lock,
334 DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200335 [Group1A*8] =
336 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200337 [Group3_Byte*8] =
338 ByteOp | SrcImm | DstMem | ModRM, 0,
339 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
340 0, 0, 0, 0,
341 [Group3*8] =
roel kluin41afa022008-08-18 21:25:01 -0400342 DstMem | SrcImm | ModRM, 0,
Avi Kivity6eb06cb2008-08-21 17:41:39 +0300343 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200344 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200345 [Group4*8] =
346 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
347 0, 0, 0, 0, 0, 0,
348 [Group5*8] =
Mohammed Gamald19292e2008-09-08 21:47:19 +0300349 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
350 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300351 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea79849d2010-02-25 16:36:43 +0200352 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200353 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200354 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300355 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200356 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200357 [Group8*8] =
358 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200359 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
360 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200361 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200362 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200363};
364
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100365static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200366 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200367 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300368 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200369 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200370 [Group9*8] =
371 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200372};
373
Avi Kivity6aa8b732006-12-10 02:21:36 -0800374/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200375#define EFLG_ID (1<<21)
376#define EFLG_VIP (1<<20)
377#define EFLG_VIF (1<<19)
378#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200379#define EFLG_VM (1<<17)
380#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200381#define EFLG_IOPL (3<<12)
382#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800383#define EFLG_OF (1<<11)
384#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200385#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200386#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800387#define EFLG_SF (1<<7)
388#define EFLG_ZF (1<<6)
389#define EFLG_AF (1<<4)
390#define EFLG_PF (1<<2)
391#define EFLG_CF (1<<0)
392
393/*
394 * Instruction emulation:
395 * Most instructions are emulated directly via a fragment of inline assembly
396 * code. This allows us to save/restore EFLAGS and thus very easily pick up
397 * any modified flags.
398 */
399
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800400#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800401#define _LO32 "k" /* force 32-bit operand */
402#define _STK "%%rsp" /* stack pointer */
403#elif defined(__i386__)
404#define _LO32 "" /* force 32-bit operand */
405#define _STK "%%esp" /* stack pointer */
406#endif
407
408/*
409 * These EFLAGS bits are restored from saved value during emulation, and
410 * any changes are written back to the saved value after emulation.
411 */
412#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
413
414/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200415#define _PRE_EFLAGS(_sav, _msk, _tmp) \
416 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
417 "movl %"_sav",%"_LO32 _tmp"; " \
418 "push %"_tmp"; " \
419 "push %"_tmp"; " \
420 "movl %"_msk",%"_LO32 _tmp"; " \
421 "andl %"_LO32 _tmp",("_STK"); " \
422 "pushf; " \
423 "notl %"_LO32 _tmp"; " \
424 "andl %"_LO32 _tmp",("_STK"); " \
425 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
426 "pop %"_tmp"; " \
427 "orl %"_LO32 _tmp",("_STK"); " \
428 "popf; " \
429 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800430
431/* After executing instruction: write-back necessary bits in EFLAGS. */
432#define _POST_EFLAGS(_sav, _msk, _tmp) \
433 /* _sav |= EFLAGS & _msk; */ \
434 "pushf; " \
435 "pop %"_tmp"; " \
436 "andl %"_msk",%"_LO32 _tmp"; " \
437 "orl %"_LO32 _tmp",%"_sav"; "
438
Avi Kivitydda96d82008-11-26 15:14:10 +0200439#ifdef CONFIG_X86_64
440#define ON64(x) x
441#else
442#define ON64(x)
443#endif
444
Avi Kivity6b7ad612008-11-26 15:30:45 +0200445#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
446 do { \
447 __asm__ __volatile__ ( \
448 _PRE_EFLAGS("0", "4", "2") \
449 _op _suffix " %"_x"3,%1; " \
450 _POST_EFLAGS("0", "4", "2") \
451 : "=m" (_eflags), "=m" ((_dst).val), \
452 "=&r" (_tmp) \
453 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200454 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200455
456
Avi Kivity6aa8b732006-12-10 02:21:36 -0800457/* Raw emulation: instruction has two explicit operands. */
458#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200459 do { \
460 unsigned long _tmp; \
461 \
462 switch ((_dst).bytes) { \
463 case 2: \
464 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
465 break; \
466 case 4: \
467 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
468 break; \
469 case 8: \
470 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
471 break; \
472 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800473 } while (0)
474
475#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
476 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200477 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400478 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800479 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200480 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800481 break; \
482 default: \
483 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
484 _wx, _wy, _lx, _ly, _qx, _qy); \
485 break; \
486 } \
487 } while (0)
488
489/* Source operand is byte-sized and may be restricted to just %cl. */
490#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
491 __emulate_2op(_op, _src, _dst, _eflags, \
492 "b", "c", "b", "c", "b", "c", "b", "c")
493
494/* Source operand is byte, word, long or quad sized. */
495#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
496 __emulate_2op(_op, _src, _dst, _eflags, \
497 "b", "q", "w", "r", _LO32, "r", "", "r")
498
499/* Source operand is word, long or quad sized. */
500#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
501 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
502 "w", "r", _LO32, "r", "", "r")
503
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100504/* Instruction has three operands and one operand is stored in ECX register */
505#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
506 do { \
507 unsigned long _tmp; \
508 _type _clv = (_cl).val; \
509 _type _srcv = (_src).val; \
510 _type _dstv = (_dst).val; \
511 \
512 __asm__ __volatile__ ( \
513 _PRE_EFLAGS("0", "5", "2") \
514 _op _suffix " %4,%1 \n" \
515 _POST_EFLAGS("0", "5", "2") \
516 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
517 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
518 ); \
519 \
520 (_cl).val = (unsigned long) _clv; \
521 (_src).val = (unsigned long) _srcv; \
522 (_dst).val = (unsigned long) _dstv; \
523 } while (0)
524
525#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
526 do { \
527 switch ((_dst).bytes) { \
528 case 2: \
529 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
530 "w", unsigned short); \
531 break; \
532 case 4: \
533 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
534 "l", unsigned int); \
535 break; \
536 case 8: \
537 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
538 "q", unsigned long)); \
539 break; \
540 } \
541 } while (0)
542
Avi Kivitydda96d82008-11-26 15:14:10 +0200543#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800544 do { \
545 unsigned long _tmp; \
546 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200547 __asm__ __volatile__ ( \
548 _PRE_EFLAGS("0", "3", "2") \
549 _op _suffix " %1; " \
550 _POST_EFLAGS("0", "3", "2") \
551 : "=m" (_eflags), "+m" ((_dst).val), \
552 "=&r" (_tmp) \
553 : "i" (EFLAGS_MASK)); \
554 } while (0)
555
556/* Instruction has only one explicit operand (no source operand). */
557#define emulate_1op(_op, _dst, _eflags) \
558 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400559 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200560 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
561 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
562 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
563 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800564 } \
565 } while (0)
566
Avi Kivity6aa8b732006-12-10 02:21:36 -0800567/* Fetch next part of the instruction being emulated. */
568#define insn_fetch(_type, _size, _eip) \
569({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200570 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200571 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800572 goto done; \
573 (_eip) += (_size); \
574 (_type)_x; \
575})
576
Gleb Natapov414e6272010-04-28 19:15:26 +0300577#define insn_fetch_arr(_arr, _size, _eip) \
578({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
579 if (rc != X86EMUL_CONTINUE) \
580 goto done; \
581 (_eip) += (_size); \
582})
583
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800584static inline unsigned long ad_mask(struct decode_cache *c)
585{
586 return (1UL << (c->ad_bytes << 3)) - 1;
587}
588
Avi Kivity6aa8b732006-12-10 02:21:36 -0800589/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800590static inline unsigned long
591address_mask(struct decode_cache *c, unsigned long reg)
592{
593 if (c->ad_bytes == sizeof(unsigned long))
594 return reg;
595 else
596 return reg & ad_mask(c);
597}
598
599static inline unsigned long
600register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
601{
602 return base + address_mask(c, reg);
603}
604
Harvey Harrison7a9572752008-02-19 07:40:41 -0800605static inline void
606register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
607{
608 if (c->ad_bytes == sizeof(unsigned long))
609 *reg += inc;
610 else
611 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
612}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800613
Harvey Harrison7a9572752008-02-19 07:40:41 -0800614static inline void jmp_rel(struct decode_cache *c, int rel)
615{
616 register_address_increment(c, &c->eip, rel);
617}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300618
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300619static void set_seg_override(struct decode_cache *c, int seg)
620{
621 c->has_seg_override = true;
622 c->seg_override = seg;
623}
624
Gleb Natapov79168fd2010-04-28 19:15:30 +0300625static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
626 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300627{
628 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
629 return 0;
630
Gleb Natapov79168fd2010-04-28 19:15:30 +0300631 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300632}
633
634static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300635 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300636 struct decode_cache *c)
637{
638 if (!c->has_seg_override)
639 return 0;
640
Gleb Natapov79168fd2010-04-28 19:15:30 +0300641 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300642}
643
Gleb Natapov79168fd2010-04-28 19:15:30 +0300644static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
645 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300646{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300647 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300648}
649
Gleb Natapov79168fd2010-04-28 19:15:30 +0300650static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
651 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300652{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300653 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300654}
655
Avi Kivity62266862007-11-20 13:15:52 +0200656static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
657 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300658 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200659{
660 struct fetch_cache *fc = &ctxt->decode.fetch;
661 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300662 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200663
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300664 if (eip == fc->end) {
665 cur_size = fc->end - fc->start;
666 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
667 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
668 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900669 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200670 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300671 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200672 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300673 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900674 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200675}
676
677static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
678 struct x86_emulate_ops *ops,
679 unsigned long eip, void *dest, unsigned size)
680{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900681 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200682
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200683 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200684 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200685 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200686 while (size--) {
687 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900688 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200689 return rc;
690 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900691 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200692}
693
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000694/*
695 * Given the 'reg' portion of a ModRM byte, and a register block, return a
696 * pointer into the block that addresses the relevant register.
697 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
698 */
699static void *decode_register(u8 modrm_reg, unsigned long *regs,
700 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701{
702 void *p;
703
704 p = &regs[modrm_reg];
705 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
706 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
707 return p;
708}
709
710static int read_descriptor(struct x86_emulate_ctxt *ctxt,
711 struct x86_emulate_ops *ops,
712 void *ptr,
713 u16 *size, unsigned long *address, int op_bytes)
714{
715 int rc;
716
717 if (op_bytes == 2)
718 op_bytes = 3;
719 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300720 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200721 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900722 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800723 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300724 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200725 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800726 return rc;
727}
728
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300729static int test_cc(unsigned int condition, unsigned int flags)
730{
731 int rc = 0;
732
733 switch ((condition & 15) >> 1) {
734 case 0: /* o */
735 rc |= (flags & EFLG_OF);
736 break;
737 case 1: /* b/c/nae */
738 rc |= (flags & EFLG_CF);
739 break;
740 case 2: /* z/e */
741 rc |= (flags & EFLG_ZF);
742 break;
743 case 3: /* be/na */
744 rc |= (flags & (EFLG_CF|EFLG_ZF));
745 break;
746 case 4: /* s */
747 rc |= (flags & EFLG_SF);
748 break;
749 case 5: /* p/pe */
750 rc |= (flags & EFLG_PF);
751 break;
752 case 7: /* le/ng */
753 rc |= (flags & EFLG_ZF);
754 /* fall through */
755 case 6: /* l/nge */
756 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
757 break;
758 }
759
760 /* Odd condition identifiers (lsb == 1) have inverted sense. */
761 return (!!rc ^ (condition & 1));
762}
763
Avi Kivity3c118e22007-10-31 10:27:04 +0200764static void decode_register_operand(struct operand *op,
765 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200766 int inhibit_bytereg)
767{
Avi Kivity33615aa2007-10-31 11:15:56 +0200768 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200769 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200770
771 if (!(c->d & ModRM))
772 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200773 op->type = OP_REG;
774 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200775 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200776 op->val = *(u8 *)op->ptr;
777 op->bytes = 1;
778 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200779 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200780 op->bytes = c->op_bytes;
781 switch (op->bytes) {
782 case 2:
783 op->val = *(u16 *)op->ptr;
784 break;
785 case 4:
786 op->val = *(u32 *)op->ptr;
787 break;
788 case 8:
789 op->val = *(u64 *) op->ptr;
790 break;
791 }
792 }
793 op->orig_val = op->val;
794}
795
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200796static int decode_modrm(struct x86_emulate_ctxt *ctxt,
797 struct x86_emulate_ops *ops)
798{
799 struct decode_cache *c = &ctxt->decode;
800 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700801 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900802 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200803
804 if (c->rex_prefix) {
805 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
806 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
807 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
808 }
809
810 c->modrm = insn_fetch(u8, 1, c->eip);
811 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
812 c->modrm_reg |= (c->modrm & 0x38) >> 3;
813 c->modrm_rm |= (c->modrm & 0x07);
814 c->modrm_ea = 0;
815 c->use_modrm_ea = 1;
816
817 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300818 c->modrm_ptr = decode_register(c->modrm_rm,
819 c->regs, c->d & ByteOp);
820 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200821 return rc;
822 }
823
824 if (c->ad_bytes == 2) {
825 unsigned bx = c->regs[VCPU_REGS_RBX];
826 unsigned bp = c->regs[VCPU_REGS_RBP];
827 unsigned si = c->regs[VCPU_REGS_RSI];
828 unsigned di = c->regs[VCPU_REGS_RDI];
829
830 /* 16-bit ModR/M decode. */
831 switch (c->modrm_mod) {
832 case 0:
833 if (c->modrm_rm == 6)
834 c->modrm_ea += insn_fetch(u16, 2, c->eip);
835 break;
836 case 1:
837 c->modrm_ea += insn_fetch(s8, 1, c->eip);
838 break;
839 case 2:
840 c->modrm_ea += insn_fetch(u16, 2, c->eip);
841 break;
842 }
843 switch (c->modrm_rm) {
844 case 0:
845 c->modrm_ea += bx + si;
846 break;
847 case 1:
848 c->modrm_ea += bx + di;
849 break;
850 case 2:
851 c->modrm_ea += bp + si;
852 break;
853 case 3:
854 c->modrm_ea += bp + di;
855 break;
856 case 4:
857 c->modrm_ea += si;
858 break;
859 case 5:
860 c->modrm_ea += di;
861 break;
862 case 6:
863 if (c->modrm_mod != 0)
864 c->modrm_ea += bp;
865 break;
866 case 7:
867 c->modrm_ea += bx;
868 break;
869 }
870 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
871 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300872 if (!c->has_seg_override)
873 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200874 c->modrm_ea = (u16)c->modrm_ea;
875 } else {
876 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700877 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200878 sib = insn_fetch(u8, 1, c->eip);
879 index_reg |= (sib >> 3) & 7;
880 base_reg |= sib & 7;
881 scale = sib >> 6;
882
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700883 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
884 c->modrm_ea += insn_fetch(s32, 4, c->eip);
885 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200886 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700887 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200888 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700889 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
890 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700891 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700892 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200893 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200894 switch (c->modrm_mod) {
895 case 0:
896 if (c->modrm_rm == 5)
897 c->modrm_ea += insn_fetch(s32, 4, c->eip);
898 break;
899 case 1:
900 c->modrm_ea += insn_fetch(s8, 1, c->eip);
901 break;
902 case 2:
903 c->modrm_ea += insn_fetch(s32, 4, c->eip);
904 break;
905 }
906 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200907done:
908 return rc;
909}
910
911static int decode_abs(struct x86_emulate_ctxt *ctxt,
912 struct x86_emulate_ops *ops)
913{
914 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900915 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200916
917 switch (c->ad_bytes) {
918 case 2:
919 c->modrm_ea = insn_fetch(u16, 2, c->eip);
920 break;
921 case 4:
922 c->modrm_ea = insn_fetch(u32, 4, c->eip);
923 break;
924 case 8:
925 c->modrm_ea = insn_fetch(u64, 8, c->eip);
926 break;
927 }
928done:
929 return rc;
930}
931
Avi Kivity6aa8b732006-12-10 02:21:36 -0800932int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200933x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800934{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200935 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900936 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800937 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200938 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939
Avi Kivity6aa8b732006-12-10 02:21:36 -0800940
Gleb Natapov5cd21912010-03-18 15:20:26 +0200941 /* we cannot decode insn before we complete previous rep insn */
942 WARN_ON(ctxt->restart);
943
944 /* Shadow copy of register state. Committed on successful emulation. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200945 memset(c, 0, sizeof(struct decode_cache));
Gleb Natapov063db062010-03-18 15:20:06 +0200946 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300947 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300948 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800949 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800950
951 switch (mode) {
952 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200953 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800954 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200955 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956 break;
957 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200958 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800960#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800961 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200962 def_op_bytes = 4;
963 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800964 break;
965#endif
966 default:
967 return -1;
968 }
969
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200970 c->op_bytes = def_op_bytes;
971 c->ad_bytes = def_ad_bytes;
972
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200974 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200975 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200977 /* switch between 2/4 bytes */
978 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979 break;
980 case 0x67: /* address-size override */
981 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200982 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200983 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200985 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200986 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800987 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800988 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300989 case 0x2e: /* CS override */
990 case 0x36: /* SS override */
991 case 0x3e: /* DS override */
992 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993 break;
994 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300996 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800997 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200998 case 0x40 ... 0x4f: /* REX */
999 if (mode != X86EMUL_MODE_PROT64)
1000 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001001 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001002 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001004 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001006 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001007 c->rep_prefix = REPNE_PREFIX;
1008 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001009 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001010 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001011 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 default:
1013 goto done_prefixes;
1014 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001015
1016 /* Any legacy prefix after a REX prefix nullifies its effect. */
1017
Avi Kivity33615aa2007-10-31 11:15:56 +02001018 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019 }
1020
1021done_prefixes:
1022
1023 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001024 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001025 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001026 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001027
1028 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001029 c->d = opcode_table[c->b];
1030 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001032 if (c->b == 0x0f) {
1033 c->twobyte = 1;
1034 c->b = insn_fetch(u8, 1, c->eip);
1035 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001037 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038
Avi Kivitye09d0822008-01-18 12:38:59 +02001039 if (c->d & Group) {
1040 group = c->d & GroupMask;
1041 c->modrm = insn_fetch(u8, 1, c->eip);
1042 --c->eip;
1043
1044 group = (group << 3) + ((c->modrm >> 3) & 7);
1045 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
1046 c->d = group2_table[group];
1047 else
1048 c->d = group_table[group];
1049 }
1050
1051 /* Unrecognised? */
1052 if (c->d == 0) {
1053 DPRINTF("Cannot emulate %02x\n", c->b);
1054 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055 }
1056
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001057 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1058 c->op_bytes = 8;
1059
Avi Kivity6aa8b732006-12-10 02:21:36 -08001060 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001061 if (c->d & ModRM)
1062 rc = decode_modrm(ctxt, ops);
1063 else if (c->d & MemAbs)
1064 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001065 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001066 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001067
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001068 if (!c->has_seg_override)
1069 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001070
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001071 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001072 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001073
1074 if (c->ad_bytes != 8)
1075 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001076
1077 if (c->rip_relative)
1078 c->modrm_ea += c->eip;
1079
Avi Kivity6aa8b732006-12-10 02:21:36 -08001080 /*
1081 * Decode and fetch the source operand: register, memory
1082 * or immediate.
1083 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001084 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001085 case SrcNone:
1086 break;
1087 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001088 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001089 break;
1090 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001091 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001092 goto srcmem_common;
1093 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001094 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001095 goto srcmem_common;
1096 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001097 c->src.bytes = (c->d & ByteOp) ? 1 :
1098 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001099 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001100 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001101 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001102 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001103 /*
1104 * For instructions with a ModR/M byte, switch to register
1105 * access if Mod = 3.
1106 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001107 if ((c->d & ModRM) && c->modrm_mod == 3) {
1108 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001109 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001110 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001111 break;
1112 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001113 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001114 c->src.ptr = (unsigned long *)c->modrm_ea;
1115 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001116 break;
1117 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001118 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001119 c->src.type = OP_IMM;
1120 c->src.ptr = (unsigned long *)c->eip;
1121 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1122 if (c->src.bytes == 8)
1123 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001124 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001125 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001126 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001127 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001128 break;
1129 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001130 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001131 break;
1132 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001133 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001134 break;
1135 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001136 if ((c->d & SrcMask) == SrcImmU) {
1137 switch (c->src.bytes) {
1138 case 1:
1139 c->src.val &= 0xff;
1140 break;
1141 case 2:
1142 c->src.val &= 0xffff;
1143 break;
1144 case 4:
1145 c->src.val &= 0xffffffff;
1146 break;
1147 }
1148 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001149 break;
1150 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001151 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001152 c->src.type = OP_IMM;
1153 c->src.ptr = (unsigned long *)c->eip;
1154 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001155 if ((c->d & SrcMask) == SrcImmByte)
1156 c->src.val = insn_fetch(s8, 1, c->eip);
1157 else
1158 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001160 case SrcOne:
1161 c->src.bytes = 1;
1162 c->src.val = 1;
1163 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001164 case SrcSI:
1165 c->src.type = OP_MEM;
1166 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1167 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001168 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001169 c->regs[VCPU_REGS_RSI]);
1170 c->src.val = 0;
1171 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001172 case SrcImmFAddr:
1173 c->src.type = OP_IMM;
1174 c->src.ptr = (unsigned long *)c->eip;
1175 c->src.bytes = c->op_bytes + 2;
1176 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1177 break;
1178 case SrcMemFAddr:
1179 c->src.type = OP_MEM;
1180 c->src.ptr = (unsigned long *)c->modrm_ea;
1181 c->src.bytes = c->op_bytes + 2;
1182 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001183 }
1184
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001185 /*
1186 * Decode and fetch the second source operand: register, memory
1187 * or immediate.
1188 */
1189 switch (c->d & Src2Mask) {
1190 case Src2None:
1191 break;
1192 case Src2CL:
1193 c->src2.bytes = 1;
1194 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1195 break;
1196 case Src2ImmByte:
1197 c->src2.type = OP_IMM;
1198 c->src2.ptr = (unsigned long *)c->eip;
1199 c->src2.bytes = 1;
1200 c->src2.val = insn_fetch(u8, 1, c->eip);
1201 break;
1202 case Src2One:
1203 c->src2.bytes = 1;
1204 c->src2.val = 1;
1205 break;
1206 }
1207
Avi Kivity038e51d2007-01-22 20:40:40 -08001208 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001209 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001210 case ImplicitOps:
1211 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001212 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001213 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001214 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001215 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001216 break;
1217 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001218 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001219 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001220 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001221 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001222 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001223 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001224 break;
1225 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001226 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001227 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001228 if ((c->d & DstMask) == DstMem64)
1229 c->dst.bytes = 8;
1230 else
1231 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001232 c->dst.val = 0;
1233 if (c->d & BitOp) {
1234 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1235
1236 c->dst.ptr = (void *)c->dst.ptr +
1237 (c->src.val & mask) / 8;
1238 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001239 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001240 case DstAcc:
1241 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001242 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001243 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001244 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001245 case 1:
1246 c->dst.val = *(u8 *)c->dst.ptr;
1247 break;
1248 case 2:
1249 c->dst.val = *(u16 *)c->dst.ptr;
1250 break;
1251 case 4:
1252 c->dst.val = *(u32 *)c->dst.ptr;
1253 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001254 case 8:
1255 c->dst.val = *(u64 *)c->dst.ptr;
1256 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001257 }
1258 c->dst.orig_val = c->dst.val;
1259 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001260 case DstDI:
1261 c->dst.type = OP_MEM;
1262 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1263 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001264 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001265 c->regs[VCPU_REGS_RDI]);
1266 c->dst.val = 0;
1267 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001268 }
1269
1270done:
1271 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1272}
1273
Gleb Natapov9de41572010-04-28 19:15:22 +03001274static int read_emulated(struct x86_emulate_ctxt *ctxt,
1275 struct x86_emulate_ops *ops,
1276 unsigned long addr, void *dest, unsigned size)
1277{
1278 int rc;
1279 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001280 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001281
1282 while (size) {
1283 int n = min(size, 8u);
1284 size -= n;
1285 if (mc->pos < mc->end)
1286 goto read_cached;
1287
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001288 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1289 ctxt->vcpu);
1290 if (rc == X86EMUL_PROPAGATE_FAULT)
1291 kvm_inject_page_fault(ctxt->vcpu, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001292 if (rc != X86EMUL_CONTINUE)
1293 return rc;
1294 mc->end += n;
1295
1296 read_cached:
1297 memcpy(dest, mc->data + mc->pos, n);
1298 mc->pos += n;
1299 dest += n;
1300 addr += n;
1301 }
1302 return X86EMUL_CONTINUE;
1303}
1304
Gleb Natapov7b262e92010-03-18 15:20:27 +02001305static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1306 struct x86_emulate_ops *ops,
1307 unsigned int size, unsigned short port,
1308 void *dest)
1309{
1310 struct read_cache *rc = &ctxt->decode.io_read;
1311
1312 if (rc->pos == rc->end) { /* refill pio read ahead */
1313 struct decode_cache *c = &ctxt->decode;
1314 unsigned int in_page, n;
1315 unsigned int count = c->rep_prefix ?
1316 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1317 in_page = (ctxt->eflags & EFLG_DF) ?
1318 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1319 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1320 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1321 count);
1322 if (n == 0)
1323 n = 1;
1324 rc->pos = rc->end = 0;
1325 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1326 return 0;
1327 rc->end = n * size;
1328 }
1329
1330 memcpy(dest, rc->data + rc->pos, size);
1331 rc->pos += size;
1332 return 1;
1333}
1334
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001335static u32 desc_limit_scaled(struct desc_struct *desc)
1336{
1337 u32 limit = get_desc_limit(desc);
1338
1339 return desc->g ? (limit << 12) | 0xfff : limit;
1340}
1341
1342static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1343 struct x86_emulate_ops *ops,
1344 u16 selector, struct desc_ptr *dt)
1345{
1346 if (selector & 1 << 2) {
1347 struct desc_struct desc;
1348 memset (dt, 0, sizeof *dt);
1349 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1350 return;
1351
1352 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1353 dt->address = get_desc_base(&desc);
1354 } else
1355 ops->get_gdt(dt, ctxt->vcpu);
1356}
1357
1358/* allowed just for 8 bytes segments */
1359static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1360 struct x86_emulate_ops *ops,
1361 u16 selector, struct desc_struct *desc)
1362{
1363 struct desc_ptr dt;
1364 u16 index = selector >> 3;
1365 int ret;
1366 u32 err;
1367 ulong addr;
1368
1369 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1370
1371 if (dt.size < index * 8 + 7) {
1372 kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
1373 return X86EMUL_PROPAGATE_FAULT;
1374 }
1375 addr = dt.address + index * 8;
1376 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1377 if (ret == X86EMUL_PROPAGATE_FAULT)
1378 kvm_inject_page_fault(ctxt->vcpu, addr, err);
1379
1380 return ret;
1381}
1382
1383/* allowed just for 8 bytes segments */
1384static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1385 struct x86_emulate_ops *ops,
1386 u16 selector, struct desc_struct *desc)
1387{
1388 struct desc_ptr dt;
1389 u16 index = selector >> 3;
1390 u32 err;
1391 ulong addr;
1392 int ret;
1393
1394 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1395
1396 if (dt.size < index * 8 + 7) {
1397 kvm_inject_gp(ctxt->vcpu, selector & 0xfffc);
1398 return X86EMUL_PROPAGATE_FAULT;
1399 }
1400
1401 addr = dt.address + index * 8;
1402 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1403 if (ret == X86EMUL_PROPAGATE_FAULT)
1404 kvm_inject_page_fault(ctxt->vcpu, addr, err);
1405
1406 return ret;
1407}
1408
1409static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1410 struct x86_emulate_ops *ops,
1411 u16 selector, int seg)
1412{
1413 struct desc_struct seg_desc;
1414 u8 dpl, rpl, cpl;
1415 unsigned err_vec = GP_VECTOR;
1416 u32 err_code = 0;
1417 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1418 int ret;
1419
1420 memset(&seg_desc, 0, sizeof seg_desc);
1421
1422 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1423 || ctxt->mode == X86EMUL_MODE_REAL) {
1424 /* set real mode segment descriptor */
1425 set_desc_base(&seg_desc, selector << 4);
1426 set_desc_limit(&seg_desc, 0xffff);
1427 seg_desc.type = 3;
1428 seg_desc.p = 1;
1429 seg_desc.s = 1;
1430 goto load;
1431 }
1432
1433 /* NULL selector is not valid for TR, CS and SS */
1434 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1435 && null_selector)
1436 goto exception;
1437
1438 /* TR should be in GDT only */
1439 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1440 goto exception;
1441
1442 if (null_selector) /* for NULL selector skip all following checks */
1443 goto load;
1444
1445 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1446 if (ret != X86EMUL_CONTINUE)
1447 return ret;
1448
1449 err_code = selector & 0xfffc;
1450 err_vec = GP_VECTOR;
1451
1452 /* can't load system descriptor into segment selecor */
1453 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1454 goto exception;
1455
1456 if (!seg_desc.p) {
1457 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1458 goto exception;
1459 }
1460
1461 rpl = selector & 3;
1462 dpl = seg_desc.dpl;
1463 cpl = ops->cpl(ctxt->vcpu);
1464
1465 switch (seg) {
1466 case VCPU_SREG_SS:
1467 /*
1468 * segment is not a writable data segment or segment
1469 * selector's RPL != CPL or segment selector's RPL != CPL
1470 */
1471 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1472 goto exception;
1473 break;
1474 case VCPU_SREG_CS:
1475 if (!(seg_desc.type & 8))
1476 goto exception;
1477
1478 if (seg_desc.type & 4) {
1479 /* conforming */
1480 if (dpl > cpl)
1481 goto exception;
1482 } else {
1483 /* nonconforming */
1484 if (rpl > cpl || dpl != cpl)
1485 goto exception;
1486 }
1487 /* CS(RPL) <- CPL */
1488 selector = (selector & 0xfffc) | cpl;
1489 break;
1490 case VCPU_SREG_TR:
1491 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1492 goto exception;
1493 break;
1494 case VCPU_SREG_LDTR:
1495 if (seg_desc.s || seg_desc.type != 2)
1496 goto exception;
1497 break;
1498 default: /* DS, ES, FS, or GS */
1499 /*
1500 * segment is not a data or readable code segment or
1501 * ((segment is a data or nonconforming code segment)
1502 * and (both RPL and CPL > DPL))
1503 */
1504 if ((seg_desc.type & 0xa) == 0x8 ||
1505 (((seg_desc.type & 0xc) != 0xc) &&
1506 (rpl > dpl && cpl > dpl)))
1507 goto exception;
1508 break;
1509 }
1510
1511 if (seg_desc.s) {
1512 /* mark segment as accessed */
1513 seg_desc.type |= 1;
1514 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1515 if (ret != X86EMUL_CONTINUE)
1516 return ret;
1517 }
1518load:
1519 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1520 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1521 return X86EMUL_CONTINUE;
1522exception:
1523 kvm_queue_exception_e(ctxt->vcpu, err_vec, err_code);
1524 return X86EMUL_PROPAGATE_FAULT;
1525}
1526
Gleb Natapov79168fd2010-04-28 19:15:30 +03001527static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1528 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001529{
1530 struct decode_cache *c = &ctxt->decode;
1531
1532 c->dst.type = OP_MEM;
1533 c->dst.bytes = c->op_bytes;
1534 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001535 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001536 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001537 c->regs[VCPU_REGS_RSP]);
1538}
1539
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001540static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001541 struct x86_emulate_ops *ops,
1542 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001543{
1544 struct decode_cache *c = &ctxt->decode;
1545 int rc;
1546
Gleb Natapov79168fd2010-04-28 19:15:30 +03001547 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001548 c->regs[VCPU_REGS_RSP]),
1549 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001550 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001551 return rc;
1552
Avi Kivity350f69d2009-01-05 11:12:40 +02001553 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001554 return rc;
1555}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001556
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001557static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1558 struct x86_emulate_ops *ops,
1559 void *dest, int len)
1560{
1561 int rc;
1562 unsigned long val, change_mask;
1563 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001564 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001565
1566 rc = emulate_pop(ctxt, ops, &val, len);
1567 if (rc != X86EMUL_CONTINUE)
1568 return rc;
1569
1570 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1571 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1572
1573 switch(ctxt->mode) {
1574 case X86EMUL_MODE_PROT64:
1575 case X86EMUL_MODE_PROT32:
1576 case X86EMUL_MODE_PROT16:
1577 if (cpl == 0)
1578 change_mask |= EFLG_IOPL;
1579 if (cpl <= iopl)
1580 change_mask |= EFLG_IF;
1581 break;
1582 case X86EMUL_MODE_VM86:
1583 if (iopl < 3) {
1584 kvm_inject_gp(ctxt->vcpu, 0);
1585 return X86EMUL_PROPAGATE_FAULT;
1586 }
1587 change_mask |= EFLG_IF;
1588 break;
1589 default: /* real mode */
1590 change_mask |= (EFLG_IOPL | EFLG_IF);
1591 break;
1592 }
1593
1594 *(unsigned long *)dest =
1595 (ctxt->eflags & ~change_mask) | (val & change_mask);
1596
1597 return rc;
1598}
1599
Gleb Natapov79168fd2010-04-28 19:15:30 +03001600static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1601 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001602{
1603 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001604
Gleb Natapov79168fd2010-04-28 19:15:30 +03001605 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001606
Gleb Natapov79168fd2010-04-28 19:15:30 +03001607 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001608}
1609
1610static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1611 struct x86_emulate_ops *ops, int seg)
1612{
1613 struct decode_cache *c = &ctxt->decode;
1614 unsigned long selector;
1615 int rc;
1616
1617 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001618 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001619 return rc;
1620
Gleb Natapov2e873022010-03-18 15:20:18 +02001621 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001622 return rc;
1623}
1624
Gleb Natapov79168fd2010-04-28 19:15:30 +03001625static void emulate_pusha(struct x86_emulate_ctxt *ctxt,
1626 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001627{
1628 struct decode_cache *c = &ctxt->decode;
1629 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
1630 int reg = VCPU_REGS_RAX;
1631
1632 while (reg <= VCPU_REGS_RDI) {
1633 (reg == VCPU_REGS_RSP) ?
1634 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1635
Gleb Natapov79168fd2010-04-28 19:15:30 +03001636 emulate_push(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001637 ++reg;
1638 }
1639}
1640
1641static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1642 struct x86_emulate_ops *ops)
1643{
1644 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001645 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001646 int reg = VCPU_REGS_RDI;
1647
1648 while (reg >= VCPU_REGS_RAX) {
1649 if (reg == VCPU_REGS_RSP) {
1650 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1651 c->op_bytes);
1652 --reg;
1653 }
1654
1655 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001656 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001657 break;
1658 --reg;
1659 }
1660 return rc;
1661}
1662
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001663static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1664 struct x86_emulate_ops *ops)
1665{
1666 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001667
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001668 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001669}
1670
Laurent Vivier05f086f2007-09-24 11:10:55 +02001671static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001672{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001673 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001674 switch (c->modrm_reg) {
1675 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001676 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001677 break;
1678 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001679 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001680 break;
1681 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001682 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001683 break;
1684 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001685 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001686 break;
1687 case 4: /* sal/shl */
1688 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001689 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001690 break;
1691 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001692 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001693 break;
1694 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001695 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001696 break;
1697 }
1698}
1699
1700static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001701 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001702{
1703 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001704
1705 switch (c->modrm_reg) {
1706 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001707 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001708 break;
1709 case 2: /* not */
1710 c->dst.val = ~c->dst.val;
1711 break;
1712 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001713 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001714 break;
1715 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001716 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001717 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001718 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001719}
1720
1721static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001722 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001723{
1724 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001725
1726 switch (c->modrm_reg) {
1727 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001728 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001729 break;
1730 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001731 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001732 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001733 case 2: /* call near abs */ {
1734 long int old_eip;
1735 old_eip = c->eip;
1736 c->eip = c->src.val;
1737 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001738 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001739 break;
1740 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001741 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001742 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001743 break;
1744 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001745 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001746 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001747 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001748 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001749}
1750
1751static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001752 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001753{
1754 struct decode_cache *c = &ctxt->decode;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001755 u64 old = c->dst.orig_val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001756
1757 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1758 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1759
1760 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1761 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001762 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001763 } else {
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001764 c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001765 (u32) c->regs[VCPU_REGS_RBX];
1766
Laurent Vivier05f086f2007-09-24 11:10:55 +02001767 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001768 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001769 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001770}
1771
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001772static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1773 struct x86_emulate_ops *ops)
1774{
1775 struct decode_cache *c = &ctxt->decode;
1776 int rc;
1777 unsigned long cs;
1778
1779 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001780 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001781 return rc;
1782 if (c->op_bytes == 4)
1783 c->eip = (u32)c->eip;
1784 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001785 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001786 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001787 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001788 return rc;
1789}
1790
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001791static inline int writeback(struct x86_emulate_ctxt *ctxt,
1792 struct x86_emulate_ops *ops)
1793{
1794 int rc;
1795 struct decode_cache *c = &ctxt->decode;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001796 u32 err;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001797
1798 switch (c->dst.type) {
1799 case OP_REG:
1800 /* The 4-byte case *is* correct:
1801 * in 64-bit mode we zero-extend.
1802 */
1803 switch (c->dst.bytes) {
1804 case 1:
1805 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1806 break;
1807 case 2:
1808 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1809 break;
1810 case 4:
1811 *c->dst.ptr = (u32)c->dst.val;
1812 break; /* 64b: zero-ext */
1813 case 8:
1814 *c->dst.ptr = c->dst.val;
1815 break;
1816 }
1817 break;
1818 case OP_MEM:
1819 if (c->lock_prefix)
1820 rc = ops->cmpxchg_emulated(
1821 (unsigned long)c->dst.ptr,
1822 &c->dst.orig_val,
1823 &c->dst.val,
1824 c->dst.bytes,
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001825 &err,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001826 ctxt->vcpu);
1827 else
1828 rc = ops->write_emulated(
1829 (unsigned long)c->dst.ptr,
1830 &c->dst.val,
1831 c->dst.bytes,
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001832 &err,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001833 ctxt->vcpu);
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001834 if (rc == X86EMUL_PROPAGATE_FAULT)
1835 kvm_inject_page_fault(ctxt->vcpu,
1836 (unsigned long)c->dst.ptr, err);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001837 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001838 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001839 break;
1840 case OP_NONE:
1841 /* no writeback */
1842 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001843 default:
1844 break;
1845 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001846 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001847}
1848
Jaswinder Singh Rajputa3f9d392009-06-18 16:53:25 +05301849static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
Glauber Costa310b5d32009-05-12 16:21:06 -04001850{
1851 u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
1852 /*
1853 * an sti; sti; sequence only disable interrupts for the first
1854 * instruction. So, if the last instruction, be it emulated or
1855 * not, left the system with the INT_STI flag enabled, it
1856 * means that the last instruction is an sti. We should not
1857 * leave the flag on in this case. The same goes for mov ss
1858 */
1859 if (!(int_shadow & mask))
1860 ctxt->interruptibility = mask;
1861}
1862
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001863static inline void
1864setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001865 struct x86_emulate_ops *ops, struct desc_struct *cs,
1866 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001867{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001868 memset(cs, 0, sizeof(struct desc_struct));
1869 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1870 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001871
1872 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001873 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001874 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001875 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001876 cs->type = 0x0b; /* Read, Execute, Accessed */
1877 cs->s = 1;
1878 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001879 cs->p = 1;
1880 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001881
Gleb Natapov79168fd2010-04-28 19:15:30 +03001882 set_desc_base(ss, 0); /* flat segment */
1883 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001884 ss->g = 1; /* 4kb granularity */
1885 ss->s = 1;
1886 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001887 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001888 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001889 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001890}
1891
1892static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001893emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001894{
1895 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001896 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001897 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001898 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001899
1900 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001901 if (ctxt->mode == X86EMUL_MODE_REAL ||
1902 ctxt->mode == X86EMUL_MODE_VM86) {
1903 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
1904 return X86EMUL_PROPAGATE_FAULT;
1905 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001906
Gleb Natapov79168fd2010-04-28 19:15:30 +03001907 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001908
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001909 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001910 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001911 cs_sel = (u16)(msr_data & 0xfffc);
1912 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001913
1914 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001915 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001916 cs.l = 1;
1917 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001918 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1919 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1920 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1921 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001922
1923 c->regs[VCPU_REGS_RCX] = c->eip;
1924 if (is_long_mode(ctxt->vcpu)) {
1925#ifdef CONFIG_X86_64
1926 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1927
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001928 ops->get_msr(ctxt->vcpu,
1929 ctxt->mode == X86EMUL_MODE_PROT64 ?
1930 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001931 c->eip = msr_data;
1932
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001933 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001934 ctxt->eflags &= ~(msr_data | EFLG_RF);
1935#endif
1936 } else {
1937 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001938 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001939 c->eip = (u32)msr_data;
1940
1941 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1942 }
1943
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001944 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001945}
1946
Andre Przywara8c604352009-06-18 12:56:01 +02001947static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001948emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001949{
1950 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001951 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001952 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001953 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001954
Gleb Natapova0044752010-02-10 14:21:31 +02001955 /* inject #GP if in real mode */
1956 if (ctxt->mode == X86EMUL_MODE_REAL) {
Andre Przywara8c604352009-06-18 12:56:01 +02001957 kvm_inject_gp(ctxt->vcpu, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001958 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001959 }
1960
1961 /* XXX sysenter/sysexit have not been tested in 64bit mode.
1962 * Therefore, we inject an #UD.
1963 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001964 if (ctxt->mode == X86EMUL_MODE_PROT64) {
1965 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
1966 return X86EMUL_PROPAGATE_FAULT;
1967 }
Andre Przywara8c604352009-06-18 12:56:01 +02001968
Gleb Natapov79168fd2010-04-28 19:15:30 +03001969 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02001970
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001971 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02001972 switch (ctxt->mode) {
1973 case X86EMUL_MODE_PROT32:
1974 if ((msr_data & 0xfffc) == 0x0) {
1975 kvm_inject_gp(ctxt->vcpu, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001976 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001977 }
1978 break;
1979 case X86EMUL_MODE_PROT64:
1980 if (msr_data == 0x0) {
1981 kvm_inject_gp(ctxt->vcpu, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001982 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001983 }
1984 break;
1985 }
1986
1987 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001988 cs_sel = (u16)msr_data;
1989 cs_sel &= ~SELECTOR_RPL_MASK;
1990 ss_sel = cs_sel + 8;
1991 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02001992 if (ctxt->mode == X86EMUL_MODE_PROT64
1993 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001994 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02001995 cs.l = 1;
1996 }
1997
Gleb Natapov79168fd2010-04-28 19:15:30 +03001998 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1999 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2000 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2001 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002002
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002003 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002004 c->eip = msr_data;
2005
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002006 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002007 c->regs[VCPU_REGS_RSP] = msr_data;
2008
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002009 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002010}
2011
Andre Przywara4668f052009-06-18 12:56:02 +02002012static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002013emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002014{
2015 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002016 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002017 u64 msr_data;
2018 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002019 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002020
Gleb Natapova0044752010-02-10 14:21:31 +02002021 /* inject #GP if in real mode or Virtual 8086 mode */
2022 if (ctxt->mode == X86EMUL_MODE_REAL ||
2023 ctxt->mode == X86EMUL_MODE_VM86) {
Andre Przywara4668f052009-06-18 12:56:02 +02002024 kvm_inject_gp(ctxt->vcpu, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002025 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002026 }
2027
Gleb Natapov79168fd2010-04-28 19:15:30 +03002028 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002029
2030 if ((c->rex_prefix & 0x8) != 0x0)
2031 usermode = X86EMUL_MODE_PROT64;
2032 else
2033 usermode = X86EMUL_MODE_PROT32;
2034
2035 cs.dpl = 3;
2036 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002037 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002038 switch (usermode) {
2039 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002040 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002041 if ((msr_data & 0xfffc) == 0x0) {
2042 kvm_inject_gp(ctxt->vcpu, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002043 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002044 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002045 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002046 break;
2047 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002048 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002049 if (msr_data == 0x0) {
2050 kvm_inject_gp(ctxt->vcpu, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002051 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002052 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002053 ss_sel = cs_sel + 8;
2054 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002055 cs.l = 1;
2056 break;
2057 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002058 cs_sel |= SELECTOR_RPL_MASK;
2059 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002060
Gleb Natapov79168fd2010-04-28 19:15:30 +03002061 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2062 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2063 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2064 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002065
2066 c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
2067 c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
2068
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002069 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002070}
2071
Gleb Natapov9c537242010-03-18 15:20:05 +02002072static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2073 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002074{
2075 int iopl;
2076 if (ctxt->mode == X86EMUL_MODE_REAL)
2077 return false;
2078 if (ctxt->mode == X86EMUL_MODE_VM86)
2079 return true;
2080 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002081 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002082}
2083
2084static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2085 struct x86_emulate_ops *ops,
2086 u16 port, u16 len)
2087{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002088 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002089 int r;
2090 u16 io_bitmap_ptr;
2091 u8 perm, bit_idx = port & 0x7;
2092 unsigned mask = (1 << len) - 1;
2093
Gleb Natapov79168fd2010-04-28 19:15:30 +03002094 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2095 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002096 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002097 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002098 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002099 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2100 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002101 if (r != X86EMUL_CONTINUE)
2102 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002103 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002104 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002105 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2106 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002107 if (r != X86EMUL_CONTINUE)
2108 return false;
2109 if ((perm >> bit_idx) & mask)
2110 return false;
2111 return true;
2112}
2113
2114static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2115 struct x86_emulate_ops *ops,
2116 u16 port, u16 len)
2117{
Gleb Natapov9c537242010-03-18 15:20:05 +02002118 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002119 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2120 return false;
2121 return true;
2122}
2123
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002124static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2125 struct x86_emulate_ops *ops,
2126 struct tss_segment_16 *tss)
2127{
2128 struct decode_cache *c = &ctxt->decode;
2129
2130 tss->ip = c->eip;
2131 tss->flag = ctxt->eflags;
2132 tss->ax = c->regs[VCPU_REGS_RAX];
2133 tss->cx = c->regs[VCPU_REGS_RCX];
2134 tss->dx = c->regs[VCPU_REGS_RDX];
2135 tss->bx = c->regs[VCPU_REGS_RBX];
2136 tss->sp = c->regs[VCPU_REGS_RSP];
2137 tss->bp = c->regs[VCPU_REGS_RBP];
2138 tss->si = c->regs[VCPU_REGS_RSI];
2139 tss->di = c->regs[VCPU_REGS_RDI];
2140
2141 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2142 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2143 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2144 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2145 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2146}
2147
2148static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2149 struct x86_emulate_ops *ops,
2150 struct tss_segment_16 *tss)
2151{
2152 struct decode_cache *c = &ctxt->decode;
2153 int ret;
2154
2155 c->eip = tss->ip;
2156 ctxt->eflags = tss->flag | 2;
2157 c->regs[VCPU_REGS_RAX] = tss->ax;
2158 c->regs[VCPU_REGS_RCX] = tss->cx;
2159 c->regs[VCPU_REGS_RDX] = tss->dx;
2160 c->regs[VCPU_REGS_RBX] = tss->bx;
2161 c->regs[VCPU_REGS_RSP] = tss->sp;
2162 c->regs[VCPU_REGS_RBP] = tss->bp;
2163 c->regs[VCPU_REGS_RSI] = tss->si;
2164 c->regs[VCPU_REGS_RDI] = tss->di;
2165
2166 /*
2167 * SDM says that segment selectors are loaded before segment
2168 * descriptors
2169 */
2170 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2171 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2172 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2173 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2174 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2175
2176 /*
2177 * Now load segment descriptors. If fault happenes at this stage
2178 * it is handled in a context of new task
2179 */
2180 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2181 if (ret != X86EMUL_CONTINUE)
2182 return ret;
2183 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2184 if (ret != X86EMUL_CONTINUE)
2185 return ret;
2186 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2187 if (ret != X86EMUL_CONTINUE)
2188 return ret;
2189 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2190 if (ret != X86EMUL_CONTINUE)
2191 return ret;
2192 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2193 if (ret != X86EMUL_CONTINUE)
2194 return ret;
2195
2196 return X86EMUL_CONTINUE;
2197}
2198
2199static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2200 struct x86_emulate_ops *ops,
2201 u16 tss_selector, u16 old_tss_sel,
2202 ulong old_tss_base, struct desc_struct *new_desc)
2203{
2204 struct tss_segment_16 tss_seg;
2205 int ret;
2206 u32 err, new_tss_base = get_desc_base(new_desc);
2207
2208 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2209 &err);
2210 if (ret == X86EMUL_PROPAGATE_FAULT) {
2211 /* FIXME: need to provide precise fault address */
2212 kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
2213 return ret;
2214 }
2215
2216 save_state_to_tss16(ctxt, ops, &tss_seg);
2217
2218 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2219 &err);
2220 if (ret == X86EMUL_PROPAGATE_FAULT) {
2221 /* FIXME: need to provide precise fault address */
2222 kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
2223 return ret;
2224 }
2225
2226 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2227 &err);
2228 if (ret == X86EMUL_PROPAGATE_FAULT) {
2229 /* FIXME: need to provide precise fault address */
2230 kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
2231 return ret;
2232 }
2233
2234 if (old_tss_sel != 0xffff) {
2235 tss_seg.prev_task_link = old_tss_sel;
2236
2237 ret = ops->write_std(new_tss_base,
2238 &tss_seg.prev_task_link,
2239 sizeof tss_seg.prev_task_link,
2240 ctxt->vcpu, &err);
2241 if (ret == X86EMUL_PROPAGATE_FAULT) {
2242 /* FIXME: need to provide precise fault address */
2243 kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
2244 return ret;
2245 }
2246 }
2247
2248 return load_state_from_tss16(ctxt, ops, &tss_seg);
2249}
2250
2251static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2252 struct x86_emulate_ops *ops,
2253 struct tss_segment_32 *tss)
2254{
2255 struct decode_cache *c = &ctxt->decode;
2256
2257 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2258 tss->eip = c->eip;
2259 tss->eflags = ctxt->eflags;
2260 tss->eax = c->regs[VCPU_REGS_RAX];
2261 tss->ecx = c->regs[VCPU_REGS_RCX];
2262 tss->edx = c->regs[VCPU_REGS_RDX];
2263 tss->ebx = c->regs[VCPU_REGS_RBX];
2264 tss->esp = c->regs[VCPU_REGS_RSP];
2265 tss->ebp = c->regs[VCPU_REGS_RBP];
2266 tss->esi = c->regs[VCPU_REGS_RSI];
2267 tss->edi = c->regs[VCPU_REGS_RDI];
2268
2269 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2270 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2271 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2272 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2273 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2274 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2275 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2276}
2277
2278static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2279 struct x86_emulate_ops *ops,
2280 struct tss_segment_32 *tss)
2281{
2282 struct decode_cache *c = &ctxt->decode;
2283 int ret;
2284
Gleb Natapov0f122442010-04-28 19:15:31 +03002285 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
2286 kvm_inject_gp(ctxt->vcpu, 0);
2287 return X86EMUL_PROPAGATE_FAULT;
2288 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002289 c->eip = tss->eip;
2290 ctxt->eflags = tss->eflags | 2;
2291 c->regs[VCPU_REGS_RAX] = tss->eax;
2292 c->regs[VCPU_REGS_RCX] = tss->ecx;
2293 c->regs[VCPU_REGS_RDX] = tss->edx;
2294 c->regs[VCPU_REGS_RBX] = tss->ebx;
2295 c->regs[VCPU_REGS_RSP] = tss->esp;
2296 c->regs[VCPU_REGS_RBP] = tss->ebp;
2297 c->regs[VCPU_REGS_RSI] = tss->esi;
2298 c->regs[VCPU_REGS_RDI] = tss->edi;
2299
2300 /*
2301 * SDM says that segment selectors are loaded before segment
2302 * descriptors
2303 */
2304 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2305 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2306 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2307 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2308 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2309 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2310 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2311
2312 /*
2313 * Now load segment descriptors. If fault happenes at this stage
2314 * it is handled in a context of new task
2315 */
2316 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2317 if (ret != X86EMUL_CONTINUE)
2318 return ret;
2319 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2320 if (ret != X86EMUL_CONTINUE)
2321 return ret;
2322 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2323 if (ret != X86EMUL_CONTINUE)
2324 return ret;
2325 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2326 if (ret != X86EMUL_CONTINUE)
2327 return ret;
2328 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2329 if (ret != X86EMUL_CONTINUE)
2330 return ret;
2331 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2332 if (ret != X86EMUL_CONTINUE)
2333 return ret;
2334 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2335 if (ret != X86EMUL_CONTINUE)
2336 return ret;
2337
2338 return X86EMUL_CONTINUE;
2339}
2340
2341static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2342 struct x86_emulate_ops *ops,
2343 u16 tss_selector, u16 old_tss_sel,
2344 ulong old_tss_base, struct desc_struct *new_desc)
2345{
2346 struct tss_segment_32 tss_seg;
2347 int ret;
2348 u32 err, new_tss_base = get_desc_base(new_desc);
2349
2350 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2351 &err);
2352 if (ret == X86EMUL_PROPAGATE_FAULT) {
2353 /* FIXME: need to provide precise fault address */
2354 kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
2355 return ret;
2356 }
2357
2358 save_state_to_tss32(ctxt, ops, &tss_seg);
2359
2360 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2361 &err);
2362 if (ret == X86EMUL_PROPAGATE_FAULT) {
2363 /* FIXME: need to provide precise fault address */
2364 kvm_inject_page_fault(ctxt->vcpu, old_tss_base, err);
2365 return ret;
2366 }
2367
2368 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2369 &err);
2370 if (ret == X86EMUL_PROPAGATE_FAULT) {
2371 /* FIXME: need to provide precise fault address */
2372 kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
2373 return ret;
2374 }
2375
2376 if (old_tss_sel != 0xffff) {
2377 tss_seg.prev_task_link = old_tss_sel;
2378
2379 ret = ops->write_std(new_tss_base,
2380 &tss_seg.prev_task_link,
2381 sizeof tss_seg.prev_task_link,
2382 ctxt->vcpu, &err);
2383 if (ret == X86EMUL_PROPAGATE_FAULT) {
2384 /* FIXME: need to provide precise fault address */
2385 kvm_inject_page_fault(ctxt->vcpu, new_tss_base, err);
2386 return ret;
2387 }
2388 }
2389
2390 return load_state_from_tss32(ctxt, ops, &tss_seg);
2391}
2392
2393static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002394 struct x86_emulate_ops *ops,
2395 u16 tss_selector, int reason,
2396 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002397{
2398 struct desc_struct curr_tss_desc, next_tss_desc;
2399 int ret;
2400 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2401 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002402 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002403 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002404
2405 /* FIXME: old_tss_base == ~0 ? */
2406
2407 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2408 if (ret != X86EMUL_CONTINUE)
2409 return ret;
2410 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2411 if (ret != X86EMUL_CONTINUE)
2412 return ret;
2413
2414 /* FIXME: check that next_tss_desc is tss */
2415
2416 if (reason != TASK_SWITCH_IRET) {
2417 if ((tss_selector & 3) > next_tss_desc.dpl ||
2418 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
2419 kvm_inject_gp(ctxt->vcpu, 0);
2420 return X86EMUL_PROPAGATE_FAULT;
2421 }
2422 }
2423
Gleb Natapovceffb452010-03-18 15:20:19 +02002424 desc_limit = desc_limit_scaled(&next_tss_desc);
2425 if (!next_tss_desc.p ||
2426 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2427 desc_limit < 0x2b)) {
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002428 kvm_queue_exception_e(ctxt->vcpu, TS_VECTOR,
2429 tss_selector & 0xfffc);
2430 return X86EMUL_PROPAGATE_FAULT;
2431 }
2432
2433 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2434 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2435 write_segment_descriptor(ctxt, ops, old_tss_sel,
2436 &curr_tss_desc);
2437 }
2438
2439 if (reason == TASK_SWITCH_IRET)
2440 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2441
2442 /* set back link to prev task only if NT bit is set in eflags
2443 note that old_tss_sel is not used afetr this point */
2444 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2445 old_tss_sel = 0xffff;
2446
2447 if (next_tss_desc.type & 8)
2448 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2449 old_tss_base, &next_tss_desc);
2450 else
2451 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2452 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002453 if (ret != X86EMUL_CONTINUE)
2454 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002455
2456 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2457 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2458
2459 if (reason != TASK_SWITCH_IRET) {
2460 next_tss_desc.type |= (1 << 1); /* set busy flag */
2461 write_segment_descriptor(ctxt, ops, tss_selector,
2462 &next_tss_desc);
2463 }
2464
2465 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2466 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2467 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2468
Jan Kiszkae269fb22010-04-14 15:51:09 +02002469 if (has_error_code) {
2470 struct decode_cache *c = &ctxt->decode;
2471
2472 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2473 c->lock_prefix = 0;
2474 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002475 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002476 }
2477
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002478 return ret;
2479}
2480
2481int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2482 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002483 u16 tss_selector, int reason,
2484 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002485{
2486 struct decode_cache *c = &ctxt->decode;
2487 int rc;
2488
2489 memset(c, 0, sizeof(struct decode_cache));
2490 c->eip = ctxt->eip;
2491 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002492 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002493
Jan Kiszkae269fb22010-04-14 15:51:09 +02002494 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2495 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002496
2497 if (rc == X86EMUL_CONTINUE) {
2498 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
2499 kvm_rip_write(ctxt->vcpu, c->eip);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002500 rc = writeback(ctxt, ops);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002501 }
2502
Gleb Natapov19d04432010-04-15 12:29:50 +03002503 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002504}
2505
Gleb Natapova682e352010-03-18 15:20:21 +02002506static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002507 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002508{
2509 struct decode_cache *c = &ctxt->decode;
2510 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2511
Gleb Natapovd9271122010-03-18 15:20:22 +02002512 register_address_increment(c, &c->regs[reg], df * op->bytes);
2513 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002514}
2515
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002516int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002517x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002518{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002519 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002520 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002521 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002522 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002523
Glauber Costa310b5d32009-05-12 16:21:06 -04002524 ctxt->interruptibility = 0;
Gleb Natapov9de41572010-04-28 19:15:22 +03002525 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002526
Laurent Vivier34273182007-09-18 11:27:37 +02002527 /* Shadow copy of register state. Committed on successful emulation.
2528 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
2529 * modify them.
2530 */
2531
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002532 memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
Laurent Vivier34273182007-09-18 11:27:37 +02002533
Gleb Natapov11616242010-02-11 14:43:14 +02002534 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
2535 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
2536 goto done;
2537 }
2538
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002539 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002540 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002541 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
2542 goto done;
2543 }
2544
Gleb Natapove92805a2010-02-10 14:21:35 +02002545 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002546 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapove92805a2010-02-10 14:21:35 +02002547 kvm_inject_gp(ctxt->vcpu, 0);
2548 goto done;
2549 }
2550
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002551 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002552 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002553 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002554 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002555 string_done:
2556 ctxt->restart = false;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002557 kvm_rip_write(ctxt->vcpu, c->eip);
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002558 goto done;
2559 }
2560 /* The second termination condition only applies for REPE
2561 * and REPNE. Test if the repeat string operation prefix is
2562 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2563 * corresponding termination condition according to:
2564 * - if REPE/REPZ and ZF = 0 then done
2565 * - if REPNE/REPNZ and ZF = 1 then done
2566 */
2567 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002568 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002569 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002570 ((ctxt->eflags & EFLG_ZF) == 0))
2571 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002572 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002573 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2574 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002575 }
Gleb Natapov063db062010-03-18 15:20:06 +02002576 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002577 }
2578
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002579 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002580 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002581 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002582 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002583 goto done;
2584 c->src.orig_val = c->src.val;
2585 }
2586
Gleb Natapove35b7b92010-02-25 16:36:42 +02002587 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002588 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2589 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002590 if (rc != X86EMUL_CONTINUE)
2591 goto done;
2592 }
2593
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002594 if ((c->d & DstMask) == ImplicitOps)
2595 goto special_insn;
2596
2597
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002598 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2599 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002600 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2601 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002602 if (rc != X86EMUL_CONTINUE)
2603 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002604 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002605 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002606
Avi Kivity018a98d2007-11-27 19:30:56 +02002607special_insn:
2608
Laurent Viviere4e03de2007-09-18 11:52:50 +02002609 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610 goto twobyte_insn;
2611
Laurent Viviere4e03de2007-09-18 11:52:50 +02002612 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002613 case 0x00 ... 0x05:
2614 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002615 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002616 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002617 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002618 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002619 break;
2620 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002621 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002622 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002623 goto done;
2624 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625 case 0x08 ... 0x0d:
2626 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002627 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002628 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002629 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002630 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002631 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 case 0x10 ... 0x15:
2633 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002634 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002635 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002636 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002637 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002638 break;
2639 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002640 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002641 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002642 goto done;
2643 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002644 case 0x18 ... 0x1d:
2645 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002646 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002648 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002649 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002650 break;
2651 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002652 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002653 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002654 goto done;
2655 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002656 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002658 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002659 break;
2660 case 0x28 ... 0x2d:
2661 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002662 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002663 break;
2664 case 0x30 ... 0x35:
2665 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002666 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 break;
2668 case 0x38 ... 0x3d:
2669 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002670 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002672 case 0x40 ... 0x47: /* inc r16/r32 */
2673 emulate_1op("inc", c->dst, ctxt->eflags);
2674 break;
2675 case 0x48 ... 0x4f: /* dec r16/r32 */
2676 emulate_1op("dec", c->dst, ctxt->eflags);
2677 break;
2678 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002679 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002680 break;
2681 case 0x58 ... 0x5f: /* pop reg */
2682 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002683 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002684 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002685 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002686 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002687 case 0x60: /* pusha */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002688 emulate_pusha(ctxt, ops);
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002689 break;
2690 case 0x61: /* popa */
2691 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002692 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002693 goto done;
2694 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002696 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002697 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002698 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002700 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002701 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002702 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002703 break;
2704 case 0x6c: /* insb */
2705 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002706 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002707 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002708 c->dst.bytes)) {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002709 kvm_inject_gp(ctxt->vcpu, 0);
2710 goto done;
2711 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002712 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2713 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002714 goto done; /* IO is needed, skip writeback */
2715 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002716 case 0x6e: /* outsb */
2717 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002718 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002719 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002720 c->src.bytes)) {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002721 kvm_inject_gp(ctxt->vcpu, 0);
2722 goto done;
2723 }
Gleb Natapov79729952010-03-18 15:20:24 +02002724 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2725 &c->src.val, 1, ctxt->vcpu);
2726
2727 c->dst.type = OP_NONE; /* nothing to writeback */
2728 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002729 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002730 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002731 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002732 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002734 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002735 case 0:
2736 goto add;
2737 case 1:
2738 goto or;
2739 case 2:
2740 goto adc;
2741 case 3:
2742 goto sbb;
2743 case 4:
2744 goto and;
2745 case 5:
2746 goto sub;
2747 case 6:
2748 goto xor;
2749 case 7:
2750 goto cmp;
2751 }
2752 break;
2753 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002754 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755 break;
2756 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002757 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002759 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002761 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762 break;
2763 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002764 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002765 break;
2766 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002767 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002768 break; /* 64b reg: zero-extend */
2769 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002770 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771 break;
2772 }
2773 /*
2774 * Write back the memory destination with implicit LOCK
2775 * prefix.
2776 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002777 c->dst.val = c->src.val;
2778 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002781 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002782 case 0x8c: /* mov r/m, sreg */
2783 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002784 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
2785 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002786 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002787 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002788 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002789 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002790 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002791 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002792 case 0x8e: { /* mov seg, r/m16 */
2793 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002794
2795 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002796
Gleb Natapovc6975182010-02-18 12:15:01 +02002797 if (c->modrm_reg == VCPU_SREG_CS ||
2798 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002799 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
2800 goto done;
2801 }
2802
Glauber Costa310b5d32009-05-12 16:21:06 -04002803 if (c->modrm_reg == VCPU_SREG_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002804 toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_MOV_SS);
Glauber Costa310b5d32009-05-12 16:21:06 -04002805
Gleb Natapov2e873022010-03-18 15:20:18 +02002806 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002807
2808 c->dst.type = OP_NONE; /* Disable writeback. */
2809 break;
2810 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002812 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002813 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002815 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002816 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002817 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2818 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002819 break;
2820 }
2821 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002822 c->src.type = OP_REG;
2823 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002824 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2825 c->src.val = *(c->src.ptr);
2826 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002827 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002828 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002829 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002830 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002831 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002832 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002833 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002834 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002835 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2836 if (rc != X86EMUL_CONTINUE)
2837 goto done;
2838 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002839 case 0xa0 ... 0xa1: /* mov */
2840 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
2841 c->dst.val = c->src.val;
2842 break;
2843 case 0xa2 ... 0xa3: /* mov */
2844 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
2845 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002847 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002849 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002850 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002851 goto cmp;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002852 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002853 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002854 break;
2855 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002856 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857 case 0xae ... 0xaf: /* scas */
2858 DPRINTF("Urk! I don't handle SCAS.\n");
2859 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002860 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002861 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002862 case 0xc0 ... 0xc1:
2863 emulate_grp2(ctxt);
2864 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002865 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002866 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002867 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002868 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002869 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002870 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2871 mov:
2872 c->dst.val = c->src.val;
2873 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002874 case 0xcb: /* ret far */
2875 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002876 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002877 goto done;
2878 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002879 case 0xd0 ... 0xd1: /* Grp2 */
2880 c->src.val = 1;
2881 emulate_grp2(ctxt);
2882 break;
2883 case 0xd2 ... 0xd3: /* Grp2 */
2884 c->src.val = c->regs[VCPU_REGS_RCX];
2885 emulate_grp2(ctxt);
2886 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002887 case 0xe4: /* inb */
2888 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002889 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002890 case 0xe6: /* outb */
2891 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002892 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002893 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002894 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002895 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002896 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002897 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002898 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002899 }
2900 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002901 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002902 case 0xea: { /* jmp far */
2903 unsigned short sel;
Gleb Natapovea79849d2010-02-25 16:36:43 +02002904 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002905 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2906
2907 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002908 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002909
Gleb Natapov414e6272010-04-28 19:15:26 +03002910 c->eip = 0;
2911 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002912 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002913 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002914 case 0xeb:
2915 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002916 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002917 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002918 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002919 case 0xec: /* in al,dx */
2920 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002921 c->src.val = c->regs[VCPU_REGS_RDX];
2922 do_io_in:
2923 c->dst.bytes = min(c->dst.bytes, 4u);
2924 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002925 kvm_inject_gp(ctxt->vcpu, 0);
2926 goto done;
2927 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002928 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2929 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002930 goto done; /* IO is needed */
2931 break;
2932 case 0xee: /* out al,dx */
2933 case 0xef: /* out (e/r)ax,dx */
2934 c->src.val = c->regs[VCPU_REGS_RDX];
2935 do_io_out:
2936 c->dst.bytes = min(c->dst.bytes, 4u);
2937 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
2938 kvm_inject_gp(ctxt->vcpu, 0);
2939 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002940 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002941 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2942 ctxt->vcpu);
2943 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002944 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002945 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002946 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002947 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002948 case 0xf5: /* cmc */
2949 /* complement carry flag from eflags reg */
2950 ctxt->eflags ^= EFLG_CF;
2951 c->dst.type = OP_NONE; /* Disable writeback. */
2952 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002953 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002954 if (!emulate_grp3(ctxt, ops))
2955 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002956 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002957 case 0xf8: /* clc */
2958 ctxt->eflags &= ~EFLG_CF;
2959 c->dst.type = OP_NONE; /* Disable writeback. */
2960 break;
2961 case 0xfa: /* cli */
Gleb Natapov9c537242010-03-18 15:20:05 +02002962 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002963 kvm_inject_gp(ctxt->vcpu, 0);
2964 else {
2965 ctxt->eflags &= ~X86_EFLAGS_IF;
2966 c->dst.type = OP_NONE; /* Disable writeback. */
2967 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002968 break;
2969 case 0xfb: /* sti */
Gleb Natapov9c537242010-03-18 15:20:05 +02002970 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002971 kvm_inject_gp(ctxt->vcpu, 0);
2972 else {
Jan Kiszka48005f62010-02-19 19:38:07 +01002973 toggle_interruptibility(ctxt, KVM_X86_SHADOW_INT_STI);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002974 ctxt->eflags |= X86_EFLAGS_IF;
2975 c->dst.type = OP_NONE; /* Disable writeback. */
2976 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002977 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03002978 case 0xfc: /* cld */
2979 ctxt->eflags &= ~EFLG_DF;
2980 c->dst.type = OP_NONE; /* Disable writeback. */
2981 break;
2982 case 0xfd: /* std */
2983 ctxt->eflags |= EFLG_DF;
2984 c->dst.type = OP_NONE; /* Disable writeback. */
2985 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02002986 case 0xfe: /* Grp4 */
2987 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02002988 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002989 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02002990 goto done;
2991 break;
Gleb Natapovea79849d2010-02-25 16:36:43 +02002992 case 0xff: /* Grp5 */
2993 if (c->modrm_reg == 5)
2994 goto jump_far;
2995 goto grp45;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996 }
Avi Kivity018a98d2007-11-27 19:30:56 +02002997
2998writeback:
2999 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003000 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003001 goto done;
3002
Gleb Natapov5cd21912010-03-18 15:20:26 +02003003 /*
3004 * restore dst type in case the decoding will be reused
3005 * (happens for string instruction )
3006 */
3007 c->dst.type = saved_dst_type;
3008
Gleb Natapova682e352010-03-18 15:20:21 +02003009 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003010 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3011 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003012
3013 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003014 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3015 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003016
Gleb Natapov5cd21912010-03-18 15:20:26 +02003017 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003018 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003019 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003020 /*
3021 * Re-enter guest when pio read ahead buffer is empty or,
3022 * if it is not used, after each 1024 iteration.
3023 */
3024 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3025 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003026 ctxt->restart = false;
3027 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003028 /*
3029 * reset read cache here in case string instruction is restared
3030 * without decoding
3031 */
3032 ctxt->decode.mem_read.end = 0;
Avi Kivity018a98d2007-11-27 19:30:56 +02003033 /* Commit shadow register state. */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003034 memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003035 kvm_rip_write(ctxt->vcpu, c->eip);
Gleb Natapov482ac182010-03-21 13:08:20 +02003036 ops->set_rflags(ctxt->vcpu, ctxt->eflags);
Avi Kivity018a98d2007-11-27 19:30:56 +02003037
3038done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003039 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040
3041twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003042 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003044 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003045 u16 size;
3046 unsigned long address;
3047
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003048 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003049 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003050 goto cannot_emulate;
3051
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003052 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003053 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003054 goto done;
3055
Avi Kivity33e38852008-05-21 15:34:25 +03003056 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003057 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003058 /* Disable writeback. */
3059 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003060 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003062 rc = read_descriptor(ctxt, ops, c->src.ptr,
3063 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003064 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065 goto done;
3066 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003067 /* Disable writeback. */
3068 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003070 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003071 if (c->modrm_mod == 3) {
3072 switch (c->modrm_rm) {
3073 case 1:
3074 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003075 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003076 goto done;
3077 break;
3078 default:
3079 goto cannot_emulate;
3080 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003081 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003082 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003083 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003084 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003085 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003086 goto done;
3087 realmode_lidt(ctxt->vcpu, size, address);
3088 }
Avi Kivity16286d02008-04-14 14:40:50 +03003089 /* Disable writeback. */
3090 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003091 break;
3092 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003093 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003094 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003095 break;
3096 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003097 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3098 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003099 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003101 case 5: /* not defined */
3102 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
3103 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003105 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003106 /* Disable writeback. */
3107 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003108 break;
3109 default:
3110 goto cannot_emulate;
3111 }
3112 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003113 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003114 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003115 if (rc != X86EMUL_CONTINUE)
3116 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003117 else
3118 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003119 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003120 case 0x06:
3121 emulate_clts(ctxt->vcpu);
3122 c->dst.type = OP_NONE;
3123 break;
3124 case 0x08: /* invd */
3125 case 0x09: /* wbinvd */
3126 case 0x0d: /* GrpP (prefetch) */
3127 case 0x18: /* Grp16 (prefetch/nop) */
3128 c->dst.type = OP_NONE;
3129 break;
3130 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003131 switch (c->modrm_reg) {
3132 case 1:
3133 case 5 ... 7:
3134 case 9 ... 15:
3135 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
3136 goto done;
3137 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003138 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003139 c->dst.type = OP_NONE; /* no writeback */
3140 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003141 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003142 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3143 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3144 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
3145 goto done;
3146 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003147 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003148 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003150 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003151 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
3152 kvm_inject_gp(ctxt->vcpu, 0);
3153 goto done;
3154 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003155 c->dst.type = OP_NONE;
3156 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003158 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3159 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
3160 kvm_queue_exception(ctxt->vcpu, UD_VECTOR);
3161 goto done;
3162 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003163
Gleb Natapov338dbc92010-04-28 19:15:32 +03003164 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3165 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3166 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3167 /* #UD condition is already handled by the code above */
3168 kvm_inject_gp(ctxt->vcpu, 0);
3169 goto done;
3170 }
3171
Laurent Viviera01af5e2007-09-24 11:10:56 +02003172 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003174 case 0x30:
3175 /* wrmsr */
3176 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3177 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003178 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02003179 kvm_inject_gp(ctxt->vcpu, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003180 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003181 }
3182 rc = X86EMUL_CONTINUE;
3183 c->dst.type = OP_NONE;
3184 break;
3185 case 0x32:
3186 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003187 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02003188 kvm_inject_gp(ctxt->vcpu, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003189 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003190 } else {
3191 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3192 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3193 }
3194 rc = X86EMUL_CONTINUE;
3195 c->dst.type = OP_NONE;
3196 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003197 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003198 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003199 if (rc != X86EMUL_CONTINUE)
3200 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003201 else
3202 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003203 break;
3204 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003205 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003206 if (rc != X86EMUL_CONTINUE)
3207 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003208 else
3209 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003210 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003211 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003212 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003213 if (!test_cc(c->b, ctxt->eflags))
3214 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003216 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003217 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003218 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003219 c->dst.type = OP_NONE;
3220 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003221 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003222 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003223 break;
3224 case 0xa1: /* pop fs */
3225 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003226 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003227 goto done;
3228 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003229 case 0xa3:
3230 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003231 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003232 /* only subword offset */
3233 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003234 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003235 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003236 case 0xa4: /* shld imm8, r, r/m */
3237 case 0xa5: /* shld cl, r, r/m */
3238 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3239 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003240 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003241 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003242 break;
3243 case 0xa9: /* pop gs */
3244 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003245 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003246 goto done;
3247 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003248 case 0xab:
3249 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003250 /* only subword offset */
3251 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003252 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003253 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003254 case 0xac: /* shrd imm8, r, r/m */
3255 case 0xad: /* shrd cl, r, r/m */
3256 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3257 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003258 case 0xae: /* clflush */
3259 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003260 case 0xb0 ... 0xb1: /* cmpxchg */
3261 /*
3262 * Save real source value, then compare EAX against
3263 * destination.
3264 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003265 c->src.orig_val = c->src.val;
3266 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003267 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3268 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003270 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271 } else {
3272 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003273 c->dst.type = OP_REG;
3274 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003275 }
3276 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277 case 0xb3:
3278 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003279 /* only subword offset */
3280 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003281 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003282 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003283 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003284 c->dst.bytes = c->op_bytes;
3285 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3286 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003287 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003288 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003289 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290 case 0:
3291 goto bt;
3292 case 1:
3293 goto bts;
3294 case 2:
3295 goto btr;
3296 case 3:
3297 goto btc;
3298 }
3299 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003300 case 0xbb:
3301 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003302 /* only subword offset */
3303 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003304 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003305 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003307 c->dst.bytes = c->op_bytes;
3308 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3309 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003311 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003312 c->dst.bytes = c->op_bytes;
3313 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3314 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003315 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003317 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003318 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003319 goto done;
3320 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003321 }
3322 goto writeback;
3323
3324cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003325 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003326 return -1;
3327}