blob: 2aa7b77c7c88bab6c2b70b79666205c061afec7d [file] [log] [blame]
Thomas Petazzoni45361a42013-05-16 17:55:22 +02001/*
2 * PCIe driver for Marvell Armada 370 and Armada XP SoCs
3 *
4 * This file is licensed under the terms of the GNU General Public
5 * License version 2. This program is licensed "as is" without any
6 * warranty of any kind, whether express or implied.
7 */
8
9#include <linux/kernel.h>
10#include <linux/pci.h>
11#include <linux/clk.h>
Sebastian Hesselbarth52ba9922013-08-13 14:25:23 +020012#include <linux/delay.h>
13#include <linux/gpio.h>
Thomas Petazzoni45361a42013-05-16 17:55:22 +020014#include <linux/module.h>
15#include <linux/mbus.h>
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +020016#include <linux/msi.h>
Thomas Petazzoni45361a42013-05-16 17:55:22 +020017#include <linux/slab.h>
18#include <linux/platform_device.h>
19#include <linux/of_address.h>
Thomas Petazzoni45361a42013-05-16 17:55:22 +020020#include <linux/of_irq.h>
Sebastian Hesselbarth52ba9922013-08-13 14:25:23 +020021#include <linux/of_gpio.h>
22#include <linux/of_pci.h>
Thomas Petazzoni45361a42013-05-16 17:55:22 +020023#include <linux/of_platform.h>
24
25/*
26 * PCIe unit register offsets.
27 */
28#define PCIE_DEV_ID_OFF 0x0000
29#define PCIE_CMD_OFF 0x0004
30#define PCIE_DEV_REV_OFF 0x0008
31#define PCIE_BAR_LO_OFF(n) (0x0010 + ((n) << 3))
32#define PCIE_BAR_HI_OFF(n) (0x0014 + ((n) << 3))
33#define PCIE_HEADER_LOG_4_OFF 0x0128
34#define PCIE_BAR_CTRL_OFF(n) (0x1804 + (((n) - 1) * 4))
35#define PCIE_WIN04_CTRL_OFF(n) (0x1820 + ((n) << 4))
36#define PCIE_WIN04_BASE_OFF(n) (0x1824 + ((n) << 4))
37#define PCIE_WIN04_REMAP_OFF(n) (0x182c + ((n) << 4))
38#define PCIE_WIN5_CTRL_OFF 0x1880
39#define PCIE_WIN5_BASE_OFF 0x1884
40#define PCIE_WIN5_REMAP_OFF 0x188c
41#define PCIE_CONF_ADDR_OFF 0x18f8
42#define PCIE_CONF_ADDR_EN 0x80000000
43#define PCIE_CONF_REG(r) ((((r) & 0xf00) << 16) | ((r) & 0xfc))
44#define PCIE_CONF_BUS(b) (((b) & 0xff) << 16)
45#define PCIE_CONF_DEV(d) (((d) & 0x1f) << 11)
46#define PCIE_CONF_FUNC(f) (((f) & 0x7) << 8)
47#define PCIE_CONF_ADDR(bus, devfn, where) \
48 (PCIE_CONF_BUS(bus) | PCIE_CONF_DEV(PCI_SLOT(devfn)) | \
49 PCIE_CONF_FUNC(PCI_FUNC(devfn)) | PCIE_CONF_REG(where) | \
50 PCIE_CONF_ADDR_EN)
51#define PCIE_CONF_DATA_OFF 0x18fc
52#define PCIE_MASK_OFF 0x1910
53#define PCIE_MASK_ENABLE_INTS 0x0f000000
54#define PCIE_CTRL_OFF 0x1a00
55#define PCIE_CTRL_X1_MODE 0x0001
56#define PCIE_STAT_OFF 0x1a04
57#define PCIE_STAT_BUS 0xff00
Thomas Petazzonif4ac9902013-05-23 16:32:51 +020058#define PCIE_STAT_DEV 0x1f0000
Thomas Petazzoni45361a42013-05-16 17:55:22 +020059#define PCIE_STAT_LINK_DOWN BIT(0)
60#define PCIE_DEBUG_CTRL 0x1a60
61#define PCIE_DEBUG_SOFT_RESET BIT(20)
62
63/*
64 * This product ID is registered by Marvell, and used when the Marvell
65 * SoC is not the root complex, but an endpoint on the PCIe bus. It is
66 * therefore safe to re-use this PCI ID for our emulated PCI-to-PCI
67 * bridge.
68 */
69#define MARVELL_EMULATED_PCI_PCI_BRIDGE_ID 0x7846
70
71/* PCI configuration space of a PCI-to-PCI bridge */
72struct mvebu_sw_pci_bridge {
73 u16 vendor;
74 u16 device;
75 u16 command;
Thomas Petazzoni45361a42013-05-16 17:55:22 +020076 u16 class;
77 u8 interface;
78 u8 revision;
79 u8 bist;
80 u8 header_type;
81 u8 latency_timer;
82 u8 cache_line_size;
83 u32 bar[2];
84 u8 primary_bus;
85 u8 secondary_bus;
86 u8 subordinate_bus;
87 u8 secondary_latency_timer;
88 u8 iobase;
89 u8 iolimit;
90 u16 secondary_status;
91 u16 membase;
92 u16 memlimit;
Thomas Petazzoni45361a42013-05-16 17:55:22 +020093 u16 iobaseupper;
94 u16 iolimitupper;
95 u8 cappointer;
96 u8 reserved1;
97 u16 reserved2;
98 u32 romaddr;
99 u8 intline;
100 u8 intpin;
101 u16 bridgectrl;
102};
103
104struct mvebu_pcie_port;
105
106/* Structure representing all PCIe interfaces */
107struct mvebu_pcie {
108 struct platform_device *pdev;
109 struct mvebu_pcie_port *ports;
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +0200110 struct msi_chip *msi;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200111 struct resource io;
112 struct resource realio;
113 struct resource mem;
114 struct resource busn;
115 int nports;
116};
117
118/* Structure representing one PCIe interface */
119struct mvebu_pcie_port {
120 char *name;
121 void __iomem *base;
122 spinlock_t conf_lock;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200123 u32 port;
124 u32 lane;
125 int devfn;
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300126 unsigned int mem_target;
127 unsigned int mem_attr;
128 unsigned int io_target;
129 unsigned int io_attr;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200130 struct clk *clk;
Sebastian Hesselbarth52ba9922013-08-13 14:25:23 +0200131 int reset_gpio;
132 int reset_active_low;
133 char *reset_name;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200134 struct mvebu_sw_pci_bridge bridge;
135 struct device_node *dn;
136 struct mvebu_pcie *pcie;
137 phys_addr_t memwin_base;
138 size_t memwin_size;
139 phys_addr_t iowin_base;
140 size_t iowin_size;
141};
142
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900143static inline void mvebu_writel(struct mvebu_pcie_port *port, u32 val, u32 reg)
144{
145 writel(val, port->base + reg);
146}
147
148static inline u32 mvebu_readl(struct mvebu_pcie_port *port, u32 reg)
149{
150 return readl(port->base + reg);
151}
152
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200153static bool mvebu_pcie_link_up(struct mvebu_pcie_port *port)
154{
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900155 return !(mvebu_readl(port, PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200156}
157
158static void mvebu_pcie_set_local_bus_nr(struct mvebu_pcie_port *port, int nr)
159{
160 u32 stat;
161
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900162 stat = mvebu_readl(port, PCIE_STAT_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200163 stat &= ~PCIE_STAT_BUS;
164 stat |= nr << 8;
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900165 mvebu_writel(port, stat, PCIE_STAT_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200166}
167
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200168static void mvebu_pcie_set_local_dev_nr(struct mvebu_pcie_port *port, int nr)
169{
170 u32 stat;
171
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900172 stat = mvebu_readl(port, PCIE_STAT_OFF);
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200173 stat &= ~PCIE_STAT_DEV;
174 stat |= nr << 16;
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900175 mvebu_writel(port, stat, PCIE_STAT_OFF);
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200176}
177
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200178/*
179 * Setup PCIE BARs and Address Decode Wins:
180 * BAR[0,2] -> disabled, BAR[1] -> covers all DRAM banks
181 * WIN[0-3] -> DRAM bank[0-3]
182 */
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200183static void mvebu_pcie_setup_wins(struct mvebu_pcie_port *port)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200184{
185 const struct mbus_dram_target_info *dram;
186 u32 size;
187 int i;
188
189 dram = mv_mbus_dram_info();
190
191 /* First, disable and clear BARs and windows. */
192 for (i = 1; i < 3; i++) {
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900193 mvebu_writel(port, 0, PCIE_BAR_CTRL_OFF(i));
194 mvebu_writel(port, 0, PCIE_BAR_LO_OFF(i));
195 mvebu_writel(port, 0, PCIE_BAR_HI_OFF(i));
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200196 }
197
198 for (i = 0; i < 5; i++) {
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900199 mvebu_writel(port, 0, PCIE_WIN04_CTRL_OFF(i));
200 mvebu_writel(port, 0, PCIE_WIN04_BASE_OFF(i));
201 mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200202 }
203
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900204 mvebu_writel(port, 0, PCIE_WIN5_CTRL_OFF);
205 mvebu_writel(port, 0, PCIE_WIN5_BASE_OFF);
206 mvebu_writel(port, 0, PCIE_WIN5_REMAP_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200207
208 /* Setup windows for DDR banks. Count total DDR size on the fly. */
209 size = 0;
210 for (i = 0; i < dram->num_cs; i++) {
211 const struct mbus_dram_window *cs = dram->cs + i;
212
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900213 mvebu_writel(port, cs->base & 0xffff0000,
214 PCIE_WIN04_BASE_OFF(i));
215 mvebu_writel(port, 0, PCIE_WIN04_REMAP_OFF(i));
216 mvebu_writel(port,
217 ((cs->size - 1) & 0xffff0000) |
218 (cs->mbus_attr << 8) |
219 (dram->mbus_dram_target_id << 4) | 1,
220 PCIE_WIN04_CTRL_OFF(i));
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200221
222 size += cs->size;
223 }
224
225 /* Round up 'size' to the nearest power of two. */
226 if ((size & (size - 1)) != 0)
227 size = 1 << fls(size);
228
229 /* Setup BAR[1] to all DRAM banks. */
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900230 mvebu_writel(port, dram->cs[0].base, PCIE_BAR_LO_OFF(1));
231 mvebu_writel(port, 0, PCIE_BAR_HI_OFF(1));
232 mvebu_writel(port, ((size - 1) & 0xffff0000) | 1,
233 PCIE_BAR_CTRL_OFF(1));
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200234}
235
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200236static void mvebu_pcie_setup_hw(struct mvebu_pcie_port *port)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200237{
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900238 u32 cmd, mask;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200239
240 /* Point PCIe unit MBUS decode windows to DRAM space. */
241 mvebu_pcie_setup_wins(port);
242
243 /* Master + slave enable. */
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900244 cmd = mvebu_readl(port, PCIE_CMD_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200245 cmd |= PCI_COMMAND_IO;
246 cmd |= PCI_COMMAND_MEMORY;
247 cmd |= PCI_COMMAND_MASTER;
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900248 mvebu_writel(port, cmd, PCIE_CMD_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200249
250 /* Enable interrupt lines A-D. */
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900251 mask = mvebu_readl(port, PCIE_MASK_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200252 mask |= PCIE_MASK_ENABLE_INTS;
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900253 mvebu_writel(port, mask, PCIE_MASK_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200254}
255
256static int mvebu_pcie_hw_rd_conf(struct mvebu_pcie_port *port,
257 struct pci_bus *bus,
258 u32 devfn, int where, int size, u32 *val)
259{
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900260 mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
261 PCIE_CONF_ADDR_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200262
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900263 *val = mvebu_readl(port, PCIE_CONF_DATA_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200264
265 if (size == 1)
266 *val = (*val >> (8 * (where & 3))) & 0xff;
267 else if (size == 2)
268 *val = (*val >> (8 * (where & 3))) & 0xffff;
269
270 return PCIBIOS_SUCCESSFUL;
271}
272
273static int mvebu_pcie_hw_wr_conf(struct mvebu_pcie_port *port,
274 struct pci_bus *bus,
275 u32 devfn, int where, int size, u32 val)
276{
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900277 u32 _val, shift = 8 * (where & 3);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200278
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900279 mvebu_writel(port, PCIE_CONF_ADDR(bus->number, devfn, where),
280 PCIE_CONF_ADDR_OFF);
281 _val = mvebu_readl(port, PCIE_CONF_DATA_OFF);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200282
283 if (size == 4)
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900284 _val = val;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200285 else if (size == 2)
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900286 _val = (_val & ~(0xffff << shift)) | ((val & 0xffff) << shift);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200287 else if (size == 1)
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900288 _val = (_val & ~(0xff << shift)) | ((val & 0xff) << shift);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200289 else
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900290 return PCIBIOS_BAD_REGISTER_NUMBER;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200291
Seungwon Jeon032b4c02013-10-04 18:58:15 +0900292 mvebu_writel(port, _val, PCIE_CONF_DATA_OFF);
293
294 return PCIBIOS_SUCCESSFUL;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200295}
296
297static void mvebu_pcie_handle_iobase_change(struct mvebu_pcie_port *port)
298{
299 phys_addr_t iobase;
300
301 /* Are the new iobase/iolimit values invalid? */
302 if (port->bridge.iolimit < port->bridge.iobase ||
303 port->bridge.iolimitupper < port->bridge.iobaseupper) {
304
305 /* If a window was configured, remove it */
306 if (port->iowin_base) {
307 mvebu_mbus_del_window(port->iowin_base,
308 port->iowin_size);
309 port->iowin_base = 0;
310 port->iowin_size = 0;
311 }
312
313 return;
314 }
315
316 /*
317 * We read the PCI-to-PCI bridge emulated registers, and
318 * calculate the base address and size of the address decoding
319 * window to setup, according to the PCI-to-PCI bridge
320 * specifications. iobase is the bus address, port->iowin_base
321 * is the CPU address.
322 */
323 iobase = ((port->bridge.iobase & 0xF0) << 8) |
324 (port->bridge.iobaseupper << 16);
325 port->iowin_base = port->pcie->io.start + iobase;
326 port->iowin_size = ((0xFFF | ((port->bridge.iolimit & 0xF0) << 8) |
327 (port->bridge.iolimitupper << 16)) -
328 iobase);
329
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300330 mvebu_mbus_add_window_remap_by_id(port->io_target, port->io_attr,
331 port->iowin_base, port->iowin_size,
332 iobase);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200333
334 pci_ioremap_io(iobase, port->iowin_base);
335}
336
337static void mvebu_pcie_handle_membase_change(struct mvebu_pcie_port *port)
338{
339 /* Are the new membase/memlimit values invalid? */
340 if (port->bridge.memlimit < port->bridge.membase) {
341
342 /* If a window was configured, remove it */
343 if (port->memwin_base) {
344 mvebu_mbus_del_window(port->memwin_base,
345 port->memwin_size);
346 port->memwin_base = 0;
347 port->memwin_size = 0;
348 }
349
350 return;
351 }
352
353 /*
354 * We read the PCI-to-PCI bridge emulated registers, and
355 * calculate the base address and size of the address decoding
356 * window to setup, according to the PCI-to-PCI bridge
357 * specifications.
358 */
359 port->memwin_base = ((port->bridge.membase & 0xFFF0) << 16);
360 port->memwin_size =
361 (((port->bridge.memlimit & 0xFFF0) << 16) | 0xFFFFF) -
362 port->memwin_base;
363
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300364 mvebu_mbus_add_window_by_id(port->mem_target, port->mem_attr,
365 port->memwin_base, port->memwin_size);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200366}
367
368/*
369 * Initialize the configuration space of the PCI-to-PCI bridge
370 * associated with the given PCIe interface.
371 */
372static void mvebu_sw_pci_bridge_init(struct mvebu_pcie_port *port)
373{
374 struct mvebu_sw_pci_bridge *bridge = &port->bridge;
375
376 memset(bridge, 0, sizeof(struct mvebu_sw_pci_bridge));
377
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200378 bridge->class = PCI_CLASS_BRIDGE_PCI;
379 bridge->vendor = PCI_VENDOR_ID_MARVELL;
380 bridge->device = MARVELL_EMULATED_PCI_PCI_BRIDGE_ID;
381 bridge->header_type = PCI_HEADER_TYPE_BRIDGE;
382 bridge->cache_line_size = 0x10;
383
384 /* We support 32 bits I/O addressing */
385 bridge->iobase = PCI_IO_RANGE_TYPE_32;
386 bridge->iolimit = PCI_IO_RANGE_TYPE_32;
387}
388
389/*
390 * Read the configuration space of the PCI-to-PCI bridge associated to
391 * the given PCIe interface.
392 */
393static int mvebu_sw_pci_bridge_read(struct mvebu_pcie_port *port,
394 unsigned int where, int size, u32 *value)
395{
396 struct mvebu_sw_pci_bridge *bridge = &port->bridge;
397
398 switch (where & ~3) {
399 case PCI_VENDOR_ID:
400 *value = bridge->device << 16 | bridge->vendor;
401 break;
402
403 case PCI_COMMAND:
Thomas Petazzoni6eb237c2013-05-23 16:32:53 +0200404 *value = bridge->command;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200405 break;
406
407 case PCI_CLASS_REVISION:
408 *value = bridge->class << 16 | bridge->interface << 8 |
409 bridge->revision;
410 break;
411
412 case PCI_CACHE_LINE_SIZE:
413 *value = bridge->bist << 24 | bridge->header_type << 16 |
414 bridge->latency_timer << 8 | bridge->cache_line_size;
415 break;
416
417 case PCI_BASE_ADDRESS_0 ... PCI_BASE_ADDRESS_1:
418 *value = bridge->bar[((where & ~3) - PCI_BASE_ADDRESS_0) / 4];
419 break;
420
421 case PCI_PRIMARY_BUS:
422 *value = (bridge->secondary_latency_timer << 24 |
423 bridge->subordinate_bus << 16 |
424 bridge->secondary_bus << 8 |
425 bridge->primary_bus);
426 break;
427
428 case PCI_IO_BASE:
429 *value = (bridge->secondary_status << 16 |
430 bridge->iolimit << 8 |
431 bridge->iobase);
432 break;
433
434 case PCI_MEMORY_BASE:
435 *value = (bridge->memlimit << 16 | bridge->membase);
436 break;
437
438 case PCI_PREF_MEMORY_BASE:
Thomas Petazzoni36dd1f32013-08-01 15:44:19 +0200439 *value = 0;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200440 break;
441
442 case PCI_IO_BASE_UPPER16:
443 *value = (bridge->iolimitupper << 16 | bridge->iobaseupper);
444 break;
445
446 case PCI_ROM_ADDRESS1:
447 *value = 0;
448 break;
449
Jason Gunthorpef407dae2013-11-26 11:27:28 -0700450 case PCI_INTERRUPT_LINE:
451 /* LINE PIN MIN_GNT MAX_LAT */
452 *value = 0;
453 break;
454
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200455 default:
456 *value = 0xffffffff;
457 return PCIBIOS_BAD_REGISTER_NUMBER;
458 }
459
460 if (size == 2)
461 *value = (*value >> (8 * (where & 3))) & 0xffff;
462 else if (size == 1)
463 *value = (*value >> (8 * (where & 3))) & 0xff;
464
465 return PCIBIOS_SUCCESSFUL;
466}
467
468/* Write to the PCI-to-PCI bridge configuration space */
469static int mvebu_sw_pci_bridge_write(struct mvebu_pcie_port *port,
470 unsigned int where, int size, u32 value)
471{
472 struct mvebu_sw_pci_bridge *bridge = &port->bridge;
473 u32 mask, reg;
474 int err;
475
476 if (size == 4)
477 mask = 0x0;
478 else if (size == 2)
479 mask = ~(0xffff << ((where & 3) * 8));
480 else if (size == 1)
481 mask = ~(0xff << ((where & 3) * 8));
482 else
483 return PCIBIOS_BAD_REGISTER_NUMBER;
484
485 err = mvebu_sw_pci_bridge_read(port, where & ~3, 4, &reg);
486 if (err)
487 return err;
488
489 value = (reg & mask) | value << ((where & 3) * 8);
490
491 switch (where & ~3) {
492 case PCI_COMMAND:
493 bridge->command = value & 0xffff;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200494 break;
495
496 case PCI_BASE_ADDRESS_0 ... PCI_BASE_ADDRESS_1:
497 bridge->bar[((where & ~3) - PCI_BASE_ADDRESS_0) / 4] = value;
498 break;
499
500 case PCI_IO_BASE:
501 /*
502 * We also keep bit 1 set, it is a read-only bit that
503 * indicates we support 32 bits addressing for the
504 * I/O
505 */
506 bridge->iobase = (value & 0xff) | PCI_IO_RANGE_TYPE_32;
507 bridge->iolimit = ((value >> 8) & 0xff) | PCI_IO_RANGE_TYPE_32;
508 bridge->secondary_status = value >> 16;
509 mvebu_pcie_handle_iobase_change(port);
510 break;
511
512 case PCI_MEMORY_BASE:
513 bridge->membase = value & 0xffff;
514 bridge->memlimit = value >> 16;
515 mvebu_pcie_handle_membase_change(port);
516 break;
517
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200518 case PCI_IO_BASE_UPPER16:
519 bridge->iobaseupper = value & 0xffff;
520 bridge->iolimitupper = value >> 16;
521 mvebu_pcie_handle_iobase_change(port);
522 break;
523
524 case PCI_PRIMARY_BUS:
525 bridge->primary_bus = value & 0xff;
526 bridge->secondary_bus = (value >> 8) & 0xff;
527 bridge->subordinate_bus = (value >> 16) & 0xff;
528 bridge->secondary_latency_timer = (value >> 24) & 0xff;
529 mvebu_pcie_set_local_bus_nr(port, bridge->secondary_bus);
530 break;
531
532 default:
533 break;
534 }
535
536 return PCIBIOS_SUCCESSFUL;
537}
538
539static inline struct mvebu_pcie *sys_to_pcie(struct pci_sys_data *sys)
540{
541 return sys->private_data;
542}
543
544static struct mvebu_pcie_port *
545mvebu_pcie_find_port(struct mvebu_pcie *pcie, struct pci_bus *bus,
546 int devfn)
547{
548 int i;
549
550 for (i = 0; i < pcie->nports; i++) {
551 struct mvebu_pcie_port *port = &pcie->ports[i];
552 if (bus->number == 0 && port->devfn == devfn)
553 return port;
554 if (bus->number != 0 &&
Thomas Petazzoni197fc222013-05-23 16:32:52 +0200555 bus->number >= port->bridge.secondary_bus &&
556 bus->number <= port->bridge.subordinate_bus)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200557 return port;
558 }
559
560 return NULL;
561}
562
563/* PCI configuration space write function */
564static int mvebu_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
565 int where, int size, u32 val)
566{
567 struct mvebu_pcie *pcie = sys_to_pcie(bus->sysdata);
568 struct mvebu_pcie_port *port;
569 unsigned long flags;
570 int ret;
571
572 port = mvebu_pcie_find_port(pcie, bus, devfn);
573 if (!port)
574 return PCIBIOS_DEVICE_NOT_FOUND;
575
576 /* Access the emulated PCI-to-PCI bridge */
577 if (bus->number == 0)
578 return mvebu_sw_pci_bridge_write(port, where, size, val);
579
Jason Gunthorpe9f352f02013-10-01 11:58:00 -0600580 if (!mvebu_pcie_link_up(port))
Thomas Petazzoni197fc222013-05-23 16:32:52 +0200581 return PCIBIOS_DEVICE_NOT_FOUND;
582
583 /*
584 * On the secondary bus, we don't want to expose any other
585 * device than the device physically connected in the PCIe
586 * slot, visible in slot 0. In slot 1, there's a special
587 * Marvell device that only makes sense when the Armada is
588 * used as a PCIe endpoint.
589 */
590 if (bus->number == port->bridge.secondary_bus &&
591 PCI_SLOT(devfn) != 0)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200592 return PCIBIOS_DEVICE_NOT_FOUND;
593
594 /* Access the real PCIe interface */
595 spin_lock_irqsave(&port->conf_lock, flags);
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200596 ret = mvebu_pcie_hw_wr_conf(port, bus, devfn,
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200597 where, size, val);
598 spin_unlock_irqrestore(&port->conf_lock, flags);
599
600 return ret;
601}
602
603/* PCI configuration space read function */
604static int mvebu_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
605 int size, u32 *val)
606{
607 struct mvebu_pcie *pcie = sys_to_pcie(bus->sysdata);
608 struct mvebu_pcie_port *port;
609 unsigned long flags;
610 int ret;
611
612 port = mvebu_pcie_find_port(pcie, bus, devfn);
613 if (!port) {
614 *val = 0xffffffff;
615 return PCIBIOS_DEVICE_NOT_FOUND;
616 }
617
618 /* Access the emulated PCI-to-PCI bridge */
619 if (bus->number == 0)
620 return mvebu_sw_pci_bridge_read(port, where, size, val);
621
Jason Gunthorpe9f352f02013-10-01 11:58:00 -0600622 if (!mvebu_pcie_link_up(port)) {
Thomas Petazzoni197fc222013-05-23 16:32:52 +0200623 *val = 0xffffffff;
624 return PCIBIOS_DEVICE_NOT_FOUND;
625 }
626
627 /*
628 * On the secondary bus, we don't want to expose any other
629 * device than the device physically connected in the PCIe
630 * slot, visible in slot 0. In slot 1, there's a special
631 * Marvell device that only makes sense when the Armada is
632 * used as a PCIe endpoint.
633 */
634 if (bus->number == port->bridge.secondary_bus &&
635 PCI_SLOT(devfn) != 0) {
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200636 *val = 0xffffffff;
637 return PCIBIOS_DEVICE_NOT_FOUND;
638 }
639
640 /* Access the real PCIe interface */
641 spin_lock_irqsave(&port->conf_lock, flags);
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200642 ret = mvebu_pcie_hw_rd_conf(port, bus, devfn,
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200643 where, size, val);
644 spin_unlock_irqrestore(&port->conf_lock, flags);
645
646 return ret;
647}
648
649static struct pci_ops mvebu_pcie_ops = {
650 .read = mvebu_pcie_rd_conf,
651 .write = mvebu_pcie_wr_conf,
652};
653
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200654static int mvebu_pcie_setup(int nr, struct pci_sys_data *sys)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200655{
656 struct mvebu_pcie *pcie = sys_to_pcie(sys);
657 int i;
658
659 pci_add_resource_offset(&sys->resources, &pcie->realio, sys->io_offset);
660 pci_add_resource_offset(&sys->resources, &pcie->mem, sys->mem_offset);
661 pci_add_resource(&sys->resources, &pcie->busn);
662
663 for (i = 0; i < pcie->nports; i++) {
664 struct mvebu_pcie_port *port = &pcie->ports[i];
Ezequiel Garciab22503a2013-07-26 10:17:49 -0300665 if (!port->base)
666 continue;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200667 mvebu_pcie_setup_hw(port);
668 }
669
670 return 1;
671}
672
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200673static struct pci_bus *mvebu_pcie_scan_bus(int nr, struct pci_sys_data *sys)
674{
675 struct mvebu_pcie *pcie = sys_to_pcie(sys);
676 struct pci_bus *bus;
677
678 bus = pci_create_root_bus(&pcie->pdev->dev, sys->busnr,
679 &mvebu_pcie_ops, sys, &sys->resources);
680 if (!bus)
681 return NULL;
682
683 pci_scan_child_bus(bus);
684
685 return bus;
686}
687
Jingoo Hanf5072df2013-09-17 14:26:46 +0900688static void mvebu_pcie_add_bus(struct pci_bus *bus)
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +0200689{
690 struct mvebu_pcie *pcie = sys_to_pcie(bus->sysdata);
691 bus->msi = pcie->msi;
692}
693
Jingoo Hanf5072df2013-09-17 14:26:46 +0900694static resource_size_t mvebu_pcie_align_resource(struct pci_dev *dev,
695 const struct resource *res,
696 resource_size_t start,
697 resource_size_t size,
698 resource_size_t align)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200699{
700 if (dev->bus->number != 0)
701 return start;
702
703 /*
704 * On the PCI-to-PCI bridge side, the I/O windows must have at
705 * least a 64 KB size and be aligned on their size, and the
706 * memory windows must have at least a 1 MB size and be
707 * aligned on their size
708 */
709 if (res->flags & IORESOURCE_IO)
710 return round_up(start, max((resource_size_t)SZ_64K, size));
711 else if (res->flags & IORESOURCE_MEM)
712 return round_up(start, max((resource_size_t)SZ_1M, size));
713 else
714 return start;
715}
716
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200717static void mvebu_pcie_enable(struct mvebu_pcie *pcie)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200718{
719 struct hw_pci hw;
720
721 memset(&hw, 0, sizeof(hw));
722
723 hw.nr_controllers = 1;
724 hw.private_data = (void **)&pcie;
725 hw.setup = mvebu_pcie_setup;
726 hw.scan = mvebu_pcie_scan_bus;
Grant Likely16b84e52013-09-19 16:44:55 -0500727 hw.map_irq = of_irq_parse_and_map_pci;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200728 hw.ops = &mvebu_pcie_ops;
729 hw.align_resource = mvebu_pcie_align_resource;
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +0200730 hw.add_bus = mvebu_pcie_add_bus;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200731
732 pci_common_init(&hw);
733}
734
735/*
736 * Looks up the list of register addresses encoded into the reg =
737 * <...> property for one that matches the given port/lane. Once
738 * found, maps it.
739 */
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200740static void __iomem *mvebu_pcie_map_registers(struct platform_device *pdev,
741 struct device_node *np, struct mvebu_pcie_port *port)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200742{
743 struct resource regs;
744 int ret = 0;
745
746 ret = of_address_to_resource(np, 0, &regs);
747 if (ret)
Tushar Beheraf48fbf92013-06-17 14:46:13 +0530748 return ERR_PTR(ret);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200749
Tushar Beheraf48fbf92013-06-17 14:46:13 +0530750 return devm_ioremap_resource(&pdev->dev, &regs);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200751}
752
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300753#define DT_FLAGS_TO_TYPE(flags) (((flags) >> 24) & 0x03)
754#define DT_TYPE_IO 0x1
755#define DT_TYPE_MEM32 0x2
756#define DT_CPUADDR_TO_TARGET(cpuaddr) (((cpuaddr) >> 56) & 0xFF)
757#define DT_CPUADDR_TO_ATTR(cpuaddr) (((cpuaddr) >> 48) & 0xFF)
758
759static int mvebu_get_tgt_attr(struct device_node *np, int devfn,
760 unsigned long type, int *tgt, int *attr)
761{
762 const int na = 3, ns = 2;
763 const __be32 *range;
764 int rlen, nranges, rangesz, pna, i;
765
766 range = of_get_property(np, "ranges", &rlen);
767 if (!range)
768 return -EINVAL;
769
770 pna = of_n_addr_cells(np);
771 rangesz = pna + na + ns;
772 nranges = rlen / sizeof(__be32) / rangesz;
773
774 for (i = 0; i < nranges; i++) {
775 u32 flags = of_read_number(range, 1);
776 u32 slot = of_read_number(range, 2);
777 u64 cpuaddr = of_read_number(range + na, pna);
778 unsigned long rtype;
779
780 if (DT_FLAGS_TO_TYPE(flags) == DT_TYPE_IO)
781 rtype = IORESOURCE_IO;
782 else if (DT_FLAGS_TO_TYPE(flags) == DT_TYPE_MEM32)
783 rtype = IORESOURCE_MEM;
784
785 if (slot == PCI_SLOT(devfn) && type == rtype) {
786 *tgt = DT_CPUADDR_TO_TARGET(cpuaddr);
787 *attr = DT_CPUADDR_TO_ATTR(cpuaddr);
788 return 0;
789 }
790
791 range += rangesz;
792 }
793
794 return -ENOENT;
795}
796
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200797static void mvebu_pcie_msi_enable(struct mvebu_pcie *pcie)
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +0200798{
799 struct device_node *msi_node;
800
801 msi_node = of_parse_phandle(pcie->pdev->dev.of_node,
802 "msi-parent", 0);
803 if (!msi_node)
804 return;
805
806 pcie->msi = of_pci_find_msi_chip_by_node(msi_node);
807
808 if (pcie->msi)
809 pcie->msi->dev = &pcie->pdev->dev;
810}
811
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200812static int mvebu_pcie_probe(struct platform_device *pdev)
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200813{
814 struct mvebu_pcie *pcie;
815 struct device_node *np = pdev->dev.of_node;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200816 struct device_node *child;
817 int i, ret;
818
819 pcie = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pcie),
820 GFP_KERNEL);
821 if (!pcie)
822 return -ENOMEM;
823
824 pcie->pdev = pdev;
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200825 platform_set_drvdata(pdev, pcie);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200826
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300827 /* Get the PCIe memory and I/O aperture */
828 mvebu_mbus_get_pcie_mem_aperture(&pcie->mem);
829 if (resource_size(&pcie->mem) == 0) {
830 dev_err(&pdev->dev, "invalid memory aperture size\n");
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200831 return -EINVAL;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200832 }
833
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300834 mvebu_mbus_get_pcie_io_aperture(&pcie->io);
835 if (resource_size(&pcie->io) == 0) {
836 dev_err(&pdev->dev, "invalid I/O aperture size\n");
837 return -EINVAL;
838 }
839
840 pcie->realio.flags = pcie->io.flags;
841 pcie->realio.start = PCIBIOS_MIN_IO;
842 pcie->realio.end = min_t(resource_size_t,
843 IO_SPACE_LIMIT,
844 resource_size(&pcie->io));
845
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200846 /* Get the bus range */
847 ret = of_pci_parse_bus_range(np, &pcie->busn);
848 if (ret) {
849 dev_err(&pdev->dev, "failed to parse bus-range property: %d\n",
850 ret);
851 return ret;
852 }
853
Sebastian Hesselbarthbf09b6a2013-08-13 14:25:21 +0200854 i = 0;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200855 for_each_child_of_node(pdev->dev.of_node, child) {
856 if (!of_device_is_available(child))
857 continue;
Sebastian Hesselbarthbf09b6a2013-08-13 14:25:21 +0200858 i++;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200859 }
860
Sebastian Hesselbarthbf09b6a2013-08-13 14:25:21 +0200861 pcie->ports = devm_kzalloc(&pdev->dev, i *
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200862 sizeof(struct mvebu_pcie_port),
863 GFP_KERNEL);
864 if (!pcie->ports)
865 return -ENOMEM;
866
867 i = 0;
868 for_each_child_of_node(pdev->dev.of_node, child) {
869 struct mvebu_pcie_port *port = &pcie->ports[i];
Sebastian Hesselbarth52ba9922013-08-13 14:25:23 +0200870 enum of_gpio_flags flags;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200871
872 if (!of_device_is_available(child))
873 continue;
874
875 port->pcie = pcie;
876
877 if (of_property_read_u32(child, "marvell,pcie-port",
878 &port->port)) {
879 dev_warn(&pdev->dev,
880 "ignoring PCIe DT node, missing pcie-port property\n");
881 continue;
882 }
883
884 if (of_property_read_u32(child, "marvell,pcie-lane",
885 &port->lane))
886 port->lane = 0;
887
888 port->name = kasprintf(GFP_KERNEL, "pcie%d.%d",
889 port->port, port->lane);
890
891 port->devfn = of_pci_get_devfn(child);
892 if (port->devfn < 0)
893 continue;
894
Thomas Petazzoni11be6542013-07-26 10:17:48 -0300895 ret = mvebu_get_tgt_attr(np, port->devfn, IORESOURCE_MEM,
896 &port->mem_target, &port->mem_attr);
897 if (ret < 0) {
898 dev_err(&pdev->dev, "PCIe%d.%d: cannot get tgt/attr for mem window\n",
899 port->port, port->lane);
900 continue;
901 }
902
903 ret = mvebu_get_tgt_attr(np, port->devfn, IORESOURCE_IO,
904 &port->io_target, &port->io_attr);
905 if (ret < 0) {
906 dev_err(&pdev->dev, "PCIe%d.%d: cannot get tgt/attr for io window\n",
907 port->port, port->lane);
908 continue;
909 }
910
Sebastian Hesselbarth52ba9922013-08-13 14:25:23 +0200911 port->reset_gpio = of_get_named_gpio_flags(child,
912 "reset-gpios", 0, &flags);
913 if (gpio_is_valid(port->reset_gpio)) {
914 u32 reset_udelay = 20000;
915
916 port->reset_active_low = flags & OF_GPIO_ACTIVE_LOW;
917 port->reset_name = kasprintf(GFP_KERNEL,
918 "pcie%d.%d-reset", port->port, port->lane);
919 of_property_read_u32(child, "reset-delay-us",
920 &reset_udelay);
921
922 ret = devm_gpio_request_one(&pdev->dev,
923 port->reset_gpio, GPIOF_DIR_OUT, port->reset_name);
924 if (ret) {
925 if (ret == -EPROBE_DEFER)
926 return ret;
927 continue;
928 }
929
930 gpio_set_value(port->reset_gpio,
931 (port->reset_active_low) ? 1 : 0);
932 msleep(reset_udelay/1000);
933 }
934
Sebastian Hesselbarthb42285f2013-08-13 14:25:20 +0200935 port->clk = of_clk_get_by_name(child, NULL);
936 if (IS_ERR(port->clk)) {
937 dev_err(&pdev->dev, "PCIe%d.%d: cannot get clock\n",
938 port->port, port->lane);
939 continue;
940 }
941
942 ret = clk_prepare_enable(port->clk);
943 if (ret)
944 continue;
945
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200946 port->base = mvebu_pcie_map_registers(pdev, child, port);
Tushar Beheraf48fbf92013-06-17 14:46:13 +0530947 if (IS_ERR(port->base)) {
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200948 dev_err(&pdev->dev, "PCIe%d.%d: cannot map registers\n",
949 port->port, port->lane);
Tushar Beheraf48fbf92013-06-17 14:46:13 +0530950 port->base = NULL;
Sebastian Hesselbarthb42285f2013-08-13 14:25:20 +0200951 clk_disable_unprepare(port->clk);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200952 continue;
953 }
954
Thomas Petazzonif4ac9902013-05-23 16:32:51 +0200955 mvebu_pcie_set_local_dev_nr(port, 1);
956
Jason Gunthorpe9f352f02013-10-01 11:58:00 -0600957 port->clk = of_clk_get_by_name(child, NULL);
958 if (IS_ERR(port->clk)) {
959 dev_err(&pdev->dev, "PCIe%d.%d: cannot get clock\n",
960 port->port, port->lane);
961 iounmap(port->base);
962 continue;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200963 }
964
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200965 port->dn = child;
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200966 spin_lock_init(&port->conf_lock);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200967 mvebu_sw_pci_bridge_init(port);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200968 i++;
969 }
970
Sebastian Hesselbarthbf09b6a2013-08-13 14:25:21 +0200971 pcie->nports = i;
Thomas Petazzoni5b4deb62013-08-09 22:27:14 +0200972 mvebu_pcie_msi_enable(pcie);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200973 mvebu_pcie_enable(pcie);
974
975 return 0;
976}
977
978static const struct of_device_id mvebu_pcie_of_match_table[] = {
979 { .compatible = "marvell,armada-xp-pcie", },
980 { .compatible = "marvell,armada-370-pcie", },
Sebastian Hesselbarthcc54ccd2013-08-13 14:25:24 +0200981 { .compatible = "marvell,dove-pcie", },
Thomas Petazzoni005625f2013-05-15 15:36:54 +0200982 { .compatible = "marvell,kirkwood-pcie", },
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200983 {},
984};
985MODULE_DEVICE_TABLE(of, mvebu_pcie_of_match_table);
986
987static struct platform_driver mvebu_pcie_driver = {
988 .driver = {
989 .owner = THIS_MODULE,
990 .name = "mvebu-pcie",
991 .of_match_table =
992 of_match_ptr(mvebu_pcie_of_match_table),
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200993 /* driver unloading/unbinding currently not supported */
994 .suppress_bind_attrs = true,
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200995 },
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200996 .probe = mvebu_pcie_probe,
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200997};
Sebastian Hesselbarthe5615c32013-08-13 14:25:22 +0200998module_platform_driver(mvebu_pcie_driver);
Thomas Petazzoni45361a42013-05-16 17:55:22 +0200999
1000MODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
1001MODULE_DESCRIPTION("Marvell EBU PCIe driver");
1002MODULE_LICENSE("GPLv2");