blob: 4db0e232fab8e3422d4c28a164ed67f0676981f2 [file] [log] [blame]
Florian Meier96286b52014-01-06 20:18:24 +01001/*
2 * BCM2835 DMA engine support
3 *
4 * This driver only supports cyclic DMA transfers
5 * as needed for the I2S module.
6 *
7 * Author: Florian Meier <florian.meier@koalo.de>
8 * Copyright 2013
9 *
10 * Based on
11 * OMAP DMAengine support by Russell King
12 *
13 * BCM2708 DMA Driver
14 * Copyright (C) 2010 Broadcom
15 *
16 * Raspberry Pi PCM I2S ALSA Driver
17 * Copyright (c) by Phil Poole 2013
18 *
19 * MARVELL MMP Peripheral DMA Driver
20 * Copyright 2012 Marvell International Ltd.
21 *
22 * This program is free software; you can redistribute it and/or modify
23 * it under the terms of the GNU General Public License as published by
24 * the Free Software Foundation; either version 2 of the License, or
25 * (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
29 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
30 * GNU General Public License for more details.
31 */
32#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020034#include <linux/dmapool.h>
Florian Meier96286b52014-01-06 20:18:24 +010035#include <linux/err.h>
36#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/list.h>
39#include <linux/module.h>
40#include <linux/platform_device.h>
41#include <linux/slab.h>
42#include <linux/io.h>
43#include <linux/spinlock.h>
44#include <linux/of.h>
45#include <linux/of_dma.h>
46
47#include "virt-dma.h"
48
49struct bcm2835_dmadev {
50 struct dma_device ddev;
51 spinlock_t lock;
52 void __iomem *base;
53 struct device_dma_parameters dma_parms;
54};
55
56struct bcm2835_dma_cb {
57 uint32_t info;
58 uint32_t src;
59 uint32_t dst;
60 uint32_t length;
61 uint32_t stride;
62 uint32_t next;
63 uint32_t pad[2];
64};
65
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020066struct bcm2835_cb_entry {
67 struct bcm2835_dma_cb *cb;
68 dma_addr_t paddr;
69};
70
Florian Meier96286b52014-01-06 20:18:24 +010071struct bcm2835_chan {
72 struct virt_dma_chan vc;
73 struct list_head node;
74
75 struct dma_slave_config cfg;
Florian Meier96286b52014-01-06 20:18:24 +010076 unsigned int dreq;
77
78 int ch;
79 struct bcm2835_desc *desc;
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020080 struct dma_pool *cb_pool;
Florian Meier96286b52014-01-06 20:18:24 +010081
82 void __iomem *chan_base;
83 int irq_number;
84};
85
86struct bcm2835_desc {
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020087 struct bcm2835_chan *c;
Florian Meier96286b52014-01-06 20:18:24 +010088 struct virt_dma_desc vd;
89 enum dma_transfer_direction dir;
90
Florian Meier96286b52014-01-06 20:18:24 +010091 unsigned int frames;
92 size_t size;
Martin Sperla4dcdd82016-03-16 12:24:58 -070093
94 bool cyclic;
Martin Sperl92153bb2016-03-16 12:24:59 -070095
96 struct bcm2835_cb_entry cb_list[];
Florian Meier96286b52014-01-06 20:18:24 +010097};
98
99#define BCM2835_DMA_CS 0x00
100#define BCM2835_DMA_ADDR 0x04
Martin Sperle42685d2016-03-16 12:24:57 -0700101#define BCM2835_DMA_TI 0x08
Florian Meier96286b52014-01-06 20:18:24 +0100102#define BCM2835_DMA_SOURCE_AD 0x0c
103#define BCM2835_DMA_DEST_AD 0x10
Martin Sperle42685d2016-03-16 12:24:57 -0700104#define BCM2835_DMA_LEN 0x14
105#define BCM2835_DMA_STRIDE 0x18
106#define BCM2835_DMA_NEXTCB 0x1c
107#define BCM2835_DMA_DEBUG 0x20
Florian Meier96286b52014-01-06 20:18:24 +0100108
109/* DMA CS Control and Status bits */
Martin Sperle42685d2016-03-16 12:24:57 -0700110#define BCM2835_DMA_ACTIVE BIT(0) /* activate the DMA */
111#define BCM2835_DMA_END BIT(1) /* current CB has ended */
112#define BCM2835_DMA_INT BIT(2) /* interrupt status */
113#define BCM2835_DMA_DREQ BIT(3) /* DREQ state */
Florian Meier96286b52014-01-06 20:18:24 +0100114#define BCM2835_DMA_ISPAUSED BIT(4) /* Pause requested or not active */
115#define BCM2835_DMA_ISHELD BIT(5) /* Is held by DREQ flow control */
Martin Sperle42685d2016-03-16 12:24:57 -0700116#define BCM2835_DMA_WAITING_FOR_WRITES BIT(6) /* waiting for last
117 * AXI-write to ack
118 */
119#define BCM2835_DMA_ERR BIT(8)
120#define BCM2835_DMA_PRIORITY(x) ((x & 15) << 16) /* AXI priority */
121#define BCM2835_DMA_PANIC_PRIORITY(x) ((x & 15) << 20) /* panic priority */
122/* current value of TI.BCM2835_DMA_WAIT_RESP */
123#define BCM2835_DMA_WAIT_FOR_WRITES BIT(28)
124#define BCM2835_DMA_DIS_DEBUG BIT(29) /* disable debug pause signal */
Florian Meier96286b52014-01-06 20:18:24 +0100125#define BCM2835_DMA_ABORT BIT(30) /* Stop current CB, go to next, WO */
126#define BCM2835_DMA_RESET BIT(31) /* WO, self clearing */
127
Martin Sperle42685d2016-03-16 12:24:57 -0700128/* Transfer information bits - also bcm2835_cb.info field */
Florian Meier96286b52014-01-06 20:18:24 +0100129#define BCM2835_DMA_INT_EN BIT(0)
Martin Sperle42685d2016-03-16 12:24:57 -0700130#define BCM2835_DMA_TDMODE BIT(1) /* 2D-Mode */
131#define BCM2835_DMA_WAIT_RESP BIT(3) /* wait for AXI-write to be acked */
Florian Meier96286b52014-01-06 20:18:24 +0100132#define BCM2835_DMA_D_INC BIT(4)
Martin Sperle42685d2016-03-16 12:24:57 -0700133#define BCM2835_DMA_D_WIDTH BIT(5) /* 128bit writes if set */
134#define BCM2835_DMA_D_DREQ BIT(6) /* enable DREQ for destination */
135#define BCM2835_DMA_D_IGNORE BIT(7) /* ignore destination writes */
Florian Meier96286b52014-01-06 20:18:24 +0100136#define BCM2835_DMA_S_INC BIT(8)
Martin Sperle42685d2016-03-16 12:24:57 -0700137#define BCM2835_DMA_S_WIDTH BIT(9) /* 128bit writes if set */
138#define BCM2835_DMA_S_DREQ BIT(10) /* enable SREQ for source */
139#define BCM2835_DMA_S_IGNORE BIT(11) /* ignore source reads - read 0 */
140#define BCM2835_DMA_BURST_LENGTH(x) ((x & 15) << 12)
141#define BCM2835_DMA_PER_MAP(x) ((x & 31) << 16) /* REQ source */
142#define BCM2835_DMA_WAIT(x) ((x & 31) << 21) /* add DMA-wait cycles */
143#define BCM2835_DMA_NO_WIDE_BURSTS BIT(26) /* no 2 beat write bursts */
Florian Meier96286b52014-01-06 20:18:24 +0100144
Martin Sperle42685d2016-03-16 12:24:57 -0700145/* debug register bits */
146#define BCM2835_DMA_DEBUG_LAST_NOT_SET_ERR BIT(0)
147#define BCM2835_DMA_DEBUG_FIFO_ERR BIT(1)
148#define BCM2835_DMA_DEBUG_READ_ERR BIT(2)
149#define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_SHIFT 4
150#define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_BITS 4
151#define BCM2835_DMA_DEBUG_ID_SHIFT 16
152#define BCM2835_DMA_DEBUG_ID_BITS 9
153#define BCM2835_DMA_DEBUG_STATE_SHIFT 16
154#define BCM2835_DMA_DEBUG_STATE_BITS 9
155#define BCM2835_DMA_DEBUG_VERSION_SHIFT 25
156#define BCM2835_DMA_DEBUG_VERSION_BITS 3
157#define BCM2835_DMA_DEBUG_LITE BIT(28)
158
159/* shared registers for all dma channels */
160#define BCM2835_DMA_INT_STATUS 0xfe0
161#define BCM2835_DMA_ENABLE 0xff0
Florian Meier96286b52014-01-06 20:18:24 +0100162
163#define BCM2835_DMA_DATA_TYPE_S8 1
164#define BCM2835_DMA_DATA_TYPE_S16 2
165#define BCM2835_DMA_DATA_TYPE_S32 4
166#define BCM2835_DMA_DATA_TYPE_S128 16
167
Florian Meier96286b52014-01-06 20:18:24 +0100168/* Valid only for channels 0 - 14, 15 has its own base address */
169#define BCM2835_DMA_CHAN(n) ((n) << 8) /* Base address */
170#define BCM2835_DMA_CHANIO(base, n) ((base) + BCM2835_DMA_CHAN(n))
171
Martin Sperl92153bb2016-03-16 12:24:59 -0700172/* how many frames of max_len size do we need to transfer len bytes */
173static inline size_t bcm2835_dma_frames_for_length(size_t len,
174 size_t max_len)
175{
176 return DIV_ROUND_UP(len, max_len);
177}
178
Florian Meier96286b52014-01-06 20:18:24 +0100179static inline struct bcm2835_dmadev *to_bcm2835_dma_dev(struct dma_device *d)
180{
181 return container_of(d, struct bcm2835_dmadev, ddev);
182}
183
184static inline struct bcm2835_chan *to_bcm2835_dma_chan(struct dma_chan *c)
185{
186 return container_of(c, struct bcm2835_chan, vc.chan);
187}
188
189static inline struct bcm2835_desc *to_bcm2835_dma_desc(
190 struct dma_async_tx_descriptor *t)
191{
192 return container_of(t, struct bcm2835_desc, vd.tx);
193}
194
Martin Sperl92153bb2016-03-16 12:24:59 -0700195static void bcm2835_dma_free_cb_chain(struct bcm2835_desc *desc)
Florian Meier96286b52014-01-06 20:18:24 +0100196{
Martin Sperl92153bb2016-03-16 12:24:59 -0700197 size_t i;
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200198
199 for (i = 0; i < desc->frames; i++)
200 dma_pool_free(desc->c->cb_pool, desc->cb_list[i].cb,
201 desc->cb_list[i].paddr);
202
Florian Meier96286b52014-01-06 20:18:24 +0100203 kfree(desc);
204}
205
Martin Sperl92153bb2016-03-16 12:24:59 -0700206static void bcm2835_dma_desc_free(struct virt_dma_desc *vd)
207{
208 bcm2835_dma_free_cb_chain(
209 container_of(vd, struct bcm2835_desc, vd));
210}
211
212static void bcm2835_dma_create_cb_set_length(
213 struct bcm2835_chan *chan,
214 struct bcm2835_dma_cb *control_block,
215 size_t len,
216 size_t period_len,
217 size_t *total_len,
218 u32 finalextrainfo)
219{
220 /* set the length */
221 control_block->length = len;
222
223 /* finished if we have no period_length */
224 if (!period_len)
225 return;
226
227 /*
228 * period_len means: that we need to generate
229 * transfers that are terminating at every
230 * multiple of period_len - this is typically
231 * used to set the interrupt flag in info
232 * which is required during cyclic transfers
233 */
234
235 /* have we filled in period_length yet? */
236 if (*total_len + control_block->length < period_len)
237 return;
238
239 /* calculate the length that remains to reach period_length */
240 control_block->length = period_len - *total_len;
241
242 /* reset total_length for next period */
243 *total_len = 0;
244
245 /* add extrainfo bits in info */
246 control_block->info |= finalextrainfo;
247}
248
249/**
250 * bcm2835_dma_create_cb_chain - create a control block and fills data in
251 *
252 * @chan: the @dma_chan for which we run this
253 * @direction: the direction in which we transfer
254 * @cyclic: it is a cyclic transfer
255 * @info: the default info bits to apply per controlblock
256 * @frames: number of controlblocks to allocate
257 * @src: the src address to assign (if the S_INC bit is set
258 * in @info, then it gets incremented)
259 * @dst: the dst address to assign (if the D_INC bit is set
260 * in @info, then it gets incremented)
261 * @buf_len: the full buffer length (may also be 0)
262 * @period_len: the period length when to apply @finalextrainfo
263 * in addition to the last transfer
264 * this will also break some control-blocks early
265 * @finalextrainfo: additional bits in last controlblock
266 * (or when period_len is reached in case of cyclic)
267 * @gfp: the GFP flag to use for allocation
268 */
269static struct bcm2835_desc *bcm2835_dma_create_cb_chain(
270 struct dma_chan *chan, enum dma_transfer_direction direction,
271 bool cyclic, u32 info, u32 finalextrainfo, size_t frames,
272 dma_addr_t src, dma_addr_t dst, size_t buf_len,
273 size_t period_len, gfp_t gfp)
274{
275 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
276 size_t len = buf_len, total_len;
277 size_t frame;
278 struct bcm2835_desc *d;
279 struct bcm2835_cb_entry *cb_entry;
280 struct bcm2835_dma_cb *control_block;
281
282 /* allocate and setup the descriptor. */
283 d = kzalloc(sizeof(*d) + frames * sizeof(struct bcm2835_cb_entry),
284 gfp);
285 if (!d)
286 return NULL;
287
288 d->c = c;
289 d->dir = direction;
290 d->cyclic = cyclic;
291
292 /*
293 * Iterate over all frames, create a control block
294 * for each frame and link them together.
295 */
296 for (frame = 0, total_len = 0; frame < frames; d->frames++, frame++) {
297 cb_entry = &d->cb_list[frame];
298 cb_entry->cb = dma_pool_alloc(c->cb_pool, gfp,
299 &cb_entry->paddr);
300 if (!cb_entry->cb)
301 goto error_cb;
302
303 /* fill in the control block */
304 control_block = cb_entry->cb;
305 control_block->info = info;
306 control_block->src = src;
307 control_block->dst = dst;
308 control_block->stride = 0;
309 control_block->next = 0;
310 /* set up length in control_block if requested */
311 if (buf_len) {
312 /* calculate length honoring period_length */
313 bcm2835_dma_create_cb_set_length(
314 c, control_block,
315 len, period_len, &total_len,
316 cyclic ? finalextrainfo : 0);
317
318 /* calculate new remaining length */
319 len -= control_block->length;
320 }
321
322 /* link this the last controlblock */
323 if (frame)
324 d->cb_list[frame - 1].cb->next = cb_entry->paddr;
325
326 /* update src and dst and length */
327 if (src && (info & BCM2835_DMA_S_INC))
328 src += control_block->length;
329 if (dst && (info & BCM2835_DMA_D_INC))
330 dst += control_block->length;
331
332 /* Length of total transfer */
333 d->size += control_block->length;
334 }
335
336 /* the last frame requires extra flags */
337 d->cb_list[d->frames - 1].cb->info |= finalextrainfo;
338
339 /* detect a size missmatch */
340 if (buf_len && (d->size != buf_len))
341 goto error_cb;
342
343 return d;
344error_cb:
345 bcm2835_dma_free_cb_chain(d);
346
347 return NULL;
348}
349
Florian Meier96286b52014-01-06 20:18:24 +0100350static int bcm2835_dma_abort(void __iomem *chan_base)
351{
352 unsigned long cs;
353 long int timeout = 10000;
354
355 cs = readl(chan_base + BCM2835_DMA_CS);
356 if (!(cs & BCM2835_DMA_ACTIVE))
357 return 0;
358
359 /* Write 0 to the active bit - Pause the DMA */
360 writel(0, chan_base + BCM2835_DMA_CS);
361
362 /* Wait for any current AXI transfer to complete */
363 while ((cs & BCM2835_DMA_ISPAUSED) && --timeout) {
364 cpu_relax();
365 cs = readl(chan_base + BCM2835_DMA_CS);
366 }
367
368 /* We'll un-pause when we set of our next DMA */
369 if (!timeout)
370 return -ETIMEDOUT;
371
372 if (!(cs & BCM2835_DMA_ACTIVE))
373 return 0;
374
375 /* Terminate the control block chain */
376 writel(0, chan_base + BCM2835_DMA_NEXTCB);
377
378 /* Abort the whole DMA */
379 writel(BCM2835_DMA_ABORT | BCM2835_DMA_ACTIVE,
380 chan_base + BCM2835_DMA_CS);
381
382 return 0;
383}
384
385static void bcm2835_dma_start_desc(struct bcm2835_chan *c)
386{
387 struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
388 struct bcm2835_desc *d;
389
390 if (!vd) {
391 c->desc = NULL;
392 return;
393 }
394
395 list_del(&vd->node);
396
397 c->desc = d = to_bcm2835_dma_desc(&vd->tx);
398
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200399 writel(d->cb_list[0].paddr, c->chan_base + BCM2835_DMA_ADDR);
Florian Meier96286b52014-01-06 20:18:24 +0100400 writel(BCM2835_DMA_ACTIVE, c->chan_base + BCM2835_DMA_CS);
401}
402
403static irqreturn_t bcm2835_dma_callback(int irq, void *data)
404{
405 struct bcm2835_chan *c = data;
406 struct bcm2835_desc *d;
407 unsigned long flags;
408
409 spin_lock_irqsave(&c->vc.lock, flags);
410
411 /* Acknowledge interrupt */
412 writel(BCM2835_DMA_INT, c->chan_base + BCM2835_DMA_CS);
413
414 d = c->desc;
415
416 if (d) {
417 /* TODO Only works for cyclic DMA */
418 vchan_cyclic_callback(&d->vd);
419 }
420
421 /* Keep the DMA engine running */
422 writel(BCM2835_DMA_ACTIVE, c->chan_base + BCM2835_DMA_CS);
423
424 spin_unlock_irqrestore(&c->vc.lock, flags);
425
426 return IRQ_HANDLED;
427}
428
429static int bcm2835_dma_alloc_chan_resources(struct dma_chan *chan)
430{
431 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200432 struct device *dev = c->vc.chan.device->dev;
Florian Meier96286b52014-01-06 20:18:24 +0100433
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200434 dev_dbg(dev, "Allocating DMA channel %d\n", c->ch);
435
436 c->cb_pool = dma_pool_create(dev_name(dev), dev,
437 sizeof(struct bcm2835_dma_cb), 0, 0);
438 if (!c->cb_pool) {
439 dev_err(dev, "unable to allocate descriptor pool\n");
440 return -ENOMEM;
441 }
Florian Meier96286b52014-01-06 20:18:24 +0100442
443 return request_irq(c->irq_number,
444 bcm2835_dma_callback, 0, "DMA IRQ", c);
445}
446
447static void bcm2835_dma_free_chan_resources(struct dma_chan *chan)
448{
449 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
450
451 vchan_free_chan_resources(&c->vc);
452 free_irq(c->irq_number, c);
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200453 dma_pool_destroy(c->cb_pool);
Florian Meier96286b52014-01-06 20:18:24 +0100454
455 dev_dbg(c->vc.chan.device->dev, "Freeing DMA channel %u\n", c->ch);
456}
457
458static size_t bcm2835_dma_desc_size(struct bcm2835_desc *d)
459{
460 return d->size;
461}
462
463static size_t bcm2835_dma_desc_size_pos(struct bcm2835_desc *d, dma_addr_t addr)
464{
465 unsigned int i;
466 size_t size;
467
468 for (size = i = 0; i < d->frames; i++) {
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200469 struct bcm2835_dma_cb *control_block = d->cb_list[i].cb;
Florian Meier96286b52014-01-06 20:18:24 +0100470 size_t this_size = control_block->length;
471 dma_addr_t dma;
472
473 if (d->dir == DMA_DEV_TO_MEM)
474 dma = control_block->dst;
475 else
476 dma = control_block->src;
477
478 if (size)
479 size += this_size;
480 else if (addr >= dma && addr < dma + this_size)
481 size += dma + this_size - addr;
482 }
483
484 return size;
485}
486
487static enum dma_status bcm2835_dma_tx_status(struct dma_chan *chan,
488 dma_cookie_t cookie, struct dma_tx_state *txstate)
489{
490 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
491 struct virt_dma_desc *vd;
492 enum dma_status ret;
493 unsigned long flags;
494
495 ret = dma_cookie_status(chan, cookie, txstate);
496 if (ret == DMA_COMPLETE || !txstate)
497 return ret;
498
499 spin_lock_irqsave(&c->vc.lock, flags);
500 vd = vchan_find_desc(&c->vc, cookie);
501 if (vd) {
502 txstate->residue =
503 bcm2835_dma_desc_size(to_bcm2835_dma_desc(&vd->tx));
504 } else if (c->desc && c->desc->vd.tx.cookie == cookie) {
505 struct bcm2835_desc *d = c->desc;
506 dma_addr_t pos;
507
508 if (d->dir == DMA_MEM_TO_DEV)
509 pos = readl(c->chan_base + BCM2835_DMA_SOURCE_AD);
510 else if (d->dir == DMA_DEV_TO_MEM)
511 pos = readl(c->chan_base + BCM2835_DMA_DEST_AD);
512 else
513 pos = 0;
514
515 txstate->residue = bcm2835_dma_desc_size_pos(d, pos);
516 } else {
517 txstate->residue = 0;
518 }
519
520 spin_unlock_irqrestore(&c->vc.lock, flags);
521
522 return ret;
523}
524
525static void bcm2835_dma_issue_pending(struct dma_chan *chan)
526{
527 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
528 unsigned long flags;
529
Florian Meier96286b52014-01-06 20:18:24 +0100530 spin_lock_irqsave(&c->vc.lock, flags);
531 if (vchan_issue_pending(&c->vc) && !c->desc)
532 bcm2835_dma_start_desc(c);
533
534 spin_unlock_irqrestore(&c->vc.lock, flags);
535}
536
537static struct dma_async_tx_descriptor *bcm2835_dma_prep_dma_cyclic(
538 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
539 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200540 unsigned long flags)
Florian Meier96286b52014-01-06 20:18:24 +0100541{
542 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Florian Meier96286b52014-01-06 20:18:24 +0100543 struct bcm2835_desc *d;
Martin Sperl92153bb2016-03-16 12:24:59 -0700544 dma_addr_t src, dst;
545 u32 info = BCM2835_DMA_WAIT_RESP;
546 u32 extra = BCM2835_DMA_INT_EN;
547 size_t frames;
Florian Meier96286b52014-01-06 20:18:24 +0100548
549 /* Grab configuration */
550 if (!is_slave_direction(direction)) {
551 dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
552 return NULL;
553 }
554
Martin Sperl92153bb2016-03-16 12:24:59 -0700555 if (!buf_len) {
556 dev_err(chan->device->dev,
557 "%s: bad buffer length (= 0)\n", __func__);
Florian Meier96286b52014-01-06 20:18:24 +0100558 return NULL;
559 }
560
Florian Meier96286b52014-01-06 20:18:24 +0100561 /*
Martin Sperl92153bb2016-03-16 12:24:59 -0700562 * warn if buf_len is not a multiple of period_len - this may leed
563 * to unexpected latencies for interrupts and thus audiable clicks
Florian Meier96286b52014-01-06 20:18:24 +0100564 */
Martin Sperl92153bb2016-03-16 12:24:59 -0700565 if (buf_len % period_len)
566 dev_warn_once(chan->device->dev,
567 "%s: buffer_length (%zd) is not a multiple of period_len (%zd)\n",
568 __func__, buf_len, period_len);
Florian Meier96286b52014-01-06 20:18:24 +0100569
Martin Sperl92153bb2016-03-16 12:24:59 -0700570 /* Setup DREQ channel */
571 if (c->dreq != 0)
572 info |= BCM2835_DMA_PER_MAP(c->dreq);
Florian Meier96286b52014-01-06 20:18:24 +0100573
Martin Sperl92153bb2016-03-16 12:24:59 -0700574 if (direction == DMA_DEV_TO_MEM) {
575 if (c->cfg.src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
576 return NULL;
577 src = c->cfg.src_addr;
578 dst = buf_addr;
579 info |= BCM2835_DMA_S_DREQ | BCM2835_DMA_D_INC;
580 } else {
581 if (c->cfg.dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
582 return NULL;
583 dst = c->cfg.dst_addr;
584 src = buf_addr;
585 info |= BCM2835_DMA_D_DREQ | BCM2835_DMA_S_INC;
Florian Meier96286b52014-01-06 20:18:24 +0100586 }
587
Martin Sperl92153bb2016-03-16 12:24:59 -0700588 /* calculate number of frames */
589 frames = DIV_ROUND_UP(buf_len, period_len);
590
591 /*
592 * allocate the CB chain
593 * note that we need to use GFP_NOWAIT, as the ALSA i2s dmaengine
594 * implementation calls prep_dma_cyclic with interrupts disabled.
595 */
596 d = bcm2835_dma_create_cb_chain(chan, direction, true,
597 info, extra,
598 frames, src, dst, buf_len,
599 period_len, GFP_NOWAIT);
600 if (!d)
601 return NULL;
602
603 /* wrap around into a loop */
604 d->cb_list[d->frames - 1].cb->next = d->cb_list[0].paddr;
605
Florian Meier96286b52014-01-06 20:18:24 +0100606 return vchan_tx_prep(&c->vc, &d->vd, flags);
607}
608
Maxime Ripard39159be2014-11-17 14:42:08 +0100609static int bcm2835_dma_slave_config(struct dma_chan *chan,
610 struct dma_slave_config *cfg)
Florian Meier96286b52014-01-06 20:18:24 +0100611{
Maxime Ripard39159be2014-11-17 14:42:08 +0100612 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
613
Florian Meier96286b52014-01-06 20:18:24 +0100614 if ((cfg->direction == DMA_DEV_TO_MEM &&
615 cfg->src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES) ||
616 (cfg->direction == DMA_MEM_TO_DEV &&
617 cfg->dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES) ||
618 !is_slave_direction(cfg->direction)) {
619 return -EINVAL;
620 }
621
622 c->cfg = *cfg;
623
624 return 0;
625}
626
Maxime Ripard39159be2014-11-17 14:42:08 +0100627static int bcm2835_dma_terminate_all(struct dma_chan *chan)
Florian Meier96286b52014-01-06 20:18:24 +0100628{
Maxime Ripard39159be2014-11-17 14:42:08 +0100629 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Florian Meier96286b52014-01-06 20:18:24 +0100630 struct bcm2835_dmadev *d = to_bcm2835_dma_dev(c->vc.chan.device);
631 unsigned long flags;
632 int timeout = 10000;
633 LIST_HEAD(head);
634
635 spin_lock_irqsave(&c->vc.lock, flags);
636
637 /* Prevent this channel being scheduled */
638 spin_lock(&d->lock);
639 list_del_init(&c->node);
640 spin_unlock(&d->lock);
641
642 /*
643 * Stop DMA activity: we assume the callback will not be called
644 * after bcm_dma_abort() returns (even if it does, it will see
645 * c->desc is NULL and exit.)
646 */
647 if (c->desc) {
Peter Ujfalusif9317822015-03-27 13:35:53 +0200648 bcm2835_dma_desc_free(&c->desc->vd);
Florian Meier96286b52014-01-06 20:18:24 +0100649 c->desc = NULL;
650 bcm2835_dma_abort(c->chan_base);
651
652 /* Wait for stopping */
653 while (--timeout) {
654 if (!(readl(c->chan_base + BCM2835_DMA_CS) &
655 BCM2835_DMA_ACTIVE))
656 break;
657
658 cpu_relax();
659 }
660
661 if (!timeout)
662 dev_err(d->ddev.dev, "DMA transfer could not be terminated\n");
663 }
664
665 vchan_get_all_descriptors(&c->vc, &head);
666 spin_unlock_irqrestore(&c->vc.lock, flags);
667 vchan_dma_desc_free_list(&c->vc, &head);
668
669 return 0;
670}
671
Florian Meier96286b52014-01-06 20:18:24 +0100672static int bcm2835_dma_chan_init(struct bcm2835_dmadev *d, int chan_id, int irq)
673{
674 struct bcm2835_chan *c;
675
676 c = devm_kzalloc(d->ddev.dev, sizeof(*c), GFP_KERNEL);
677 if (!c)
678 return -ENOMEM;
679
680 c->vc.desc_free = bcm2835_dma_desc_free;
681 vchan_init(&c->vc, &d->ddev);
682 INIT_LIST_HEAD(&c->node);
683
Florian Meier96286b52014-01-06 20:18:24 +0100684 c->chan_base = BCM2835_DMA_CHANIO(d->base, chan_id);
685 c->ch = chan_id;
686 c->irq_number = irq;
687
688 return 0;
689}
690
691static void bcm2835_dma_free(struct bcm2835_dmadev *od)
692{
693 struct bcm2835_chan *c, *next;
694
695 list_for_each_entry_safe(c, next, &od->ddev.channels,
696 vc.chan.device_node) {
697 list_del(&c->vc.chan.device_node);
698 tasklet_kill(&c->vc.task);
699 }
700}
701
702static const struct of_device_id bcm2835_dma_of_match[] = {
703 { .compatible = "brcm,bcm2835-dma", },
704 {},
705};
706MODULE_DEVICE_TABLE(of, bcm2835_dma_of_match);
707
708static struct dma_chan *bcm2835_dma_xlate(struct of_phandle_args *spec,
709 struct of_dma *ofdma)
710{
711 struct bcm2835_dmadev *d = ofdma->of_dma_data;
712 struct dma_chan *chan;
713
714 chan = dma_get_any_slave_channel(&d->ddev);
715 if (!chan)
716 return NULL;
717
718 /* Set DREQ from param */
719 to_bcm2835_dma_chan(chan)->dreq = spec->args[0];
720
721 return chan;
722}
723
Florian Meier96286b52014-01-06 20:18:24 +0100724static int bcm2835_dma_probe(struct platform_device *pdev)
725{
726 struct bcm2835_dmadev *od;
727 struct resource *res;
728 void __iomem *base;
729 int rc;
730 int i;
731 int irq;
732 uint32_t chans_available;
733
734 if (!pdev->dev.dma_mask)
735 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
736
737 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
738 if (rc)
739 return rc;
740
741 od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
742 if (!od)
743 return -ENOMEM;
744
745 pdev->dev.dma_parms = &od->dma_parms;
746 dma_set_max_seg_size(&pdev->dev, 0x3FFFFFFF);
747
748 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
749 base = devm_ioremap_resource(&pdev->dev, res);
750 if (IS_ERR(base))
751 return PTR_ERR(base);
752
753 od->base = base;
754
755 dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
Florian Meier7f5ae352014-01-17 18:06:29 +0100756 dma_cap_set(DMA_PRIVATE, od->ddev.cap_mask);
Florian Meier96286b52014-01-06 20:18:24 +0100757 dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
758 od->ddev.device_alloc_chan_resources = bcm2835_dma_alloc_chan_resources;
759 od->ddev.device_free_chan_resources = bcm2835_dma_free_chan_resources;
760 od->ddev.device_tx_status = bcm2835_dma_tx_status;
761 od->ddev.device_issue_pending = bcm2835_dma_issue_pending;
Florian Meier96286b52014-01-06 20:18:24 +0100762 od->ddev.device_prep_dma_cyclic = bcm2835_dma_prep_dma_cyclic;
Maxime Ripard39159be2014-11-17 14:42:08 +0100763 od->ddev.device_config = bcm2835_dma_slave_config;
764 od->ddev.device_terminate_all = bcm2835_dma_terminate_all;
Maxime Ripardb5743682014-11-17 14:42:45 +0100765 od->ddev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
766 od->ddev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
767 od->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
Martin Sperl0fa58672016-03-16 12:24:55 -0700768 od->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Florian Meier96286b52014-01-06 20:18:24 +0100769 od->ddev.dev = &pdev->dev;
770 INIT_LIST_HEAD(&od->ddev.channels);
771 spin_lock_init(&od->lock);
772
773 platform_set_drvdata(pdev, od);
774
775 /* Request DMA channel mask from device tree */
776 if (of_property_read_u32(pdev->dev.of_node,
777 "brcm,dma-channel-mask",
778 &chans_available)) {
779 dev_err(&pdev->dev, "Failed to get channel mask\n");
780 rc = -EINVAL;
781 goto err_no_dma;
782 }
783
Florian Meier96286b52014-01-06 20:18:24 +0100784 for (i = 0; i < pdev->num_resources; i++) {
785 irq = platform_get_irq(pdev, i);
786 if (irq < 0)
787 break;
788
789 if (chans_available & (1 << i)) {
790 rc = bcm2835_dma_chan_init(od, i, irq);
791 if (rc)
792 goto err_no_dma;
793 }
794 }
795
796 dev_dbg(&pdev->dev, "Initialized %i DMA channels\n", i);
797
798 /* Device-tree DMA controller registration */
799 rc = of_dma_controller_register(pdev->dev.of_node,
800 bcm2835_dma_xlate, od);
801 if (rc) {
802 dev_err(&pdev->dev, "Failed to register DMA controller\n");
803 goto err_no_dma;
804 }
805
806 rc = dma_async_device_register(&od->ddev);
807 if (rc) {
808 dev_err(&pdev->dev,
809 "Failed to register slave DMA engine device: %d\n", rc);
810 goto err_no_dma;
811 }
812
813 dev_dbg(&pdev->dev, "Load BCM2835 DMA engine driver\n");
814
815 return 0;
816
817err_no_dma:
818 bcm2835_dma_free(od);
819 return rc;
820}
821
822static int bcm2835_dma_remove(struct platform_device *pdev)
823{
824 struct bcm2835_dmadev *od = platform_get_drvdata(pdev);
825
826 dma_async_device_unregister(&od->ddev);
827 bcm2835_dma_free(od);
828
829 return 0;
830}
831
832static struct platform_driver bcm2835_dma_driver = {
833 .probe = bcm2835_dma_probe,
834 .remove = bcm2835_dma_remove,
835 .driver = {
836 .name = "bcm2835-dma",
Florian Meier96286b52014-01-06 20:18:24 +0100837 .of_match_table = of_match_ptr(bcm2835_dma_of_match),
838 },
839};
840
841module_platform_driver(bcm2835_dma_driver);
842
843MODULE_ALIAS("platform:bcm2835-dma");
844MODULE_DESCRIPTION("BCM2835 DMA engine driver");
845MODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
846MODULE_LICENSE("GPL v2");